/linux-6.15/arch/arm/include/asm/hardware/ |
D | cp14.h | 45 #define RCP14_DBGDIDR() MRC14(0, c0, c0, 0) 46 #define RCP14_DBGDSCRint() MRC14(0, c0, c1, 0) 47 #define RCP14_DBGDTRRXint() MRC14(0, c0, c5, 0) 48 #define RCP14_DBGWFAR() MRC14(0, c0, c6, 0) 49 #define RCP14_DBGVCR() MRC14(0, c0, c7, 0) 50 #define RCP14_DBGECR() MRC14(0, c0, c9, 0) 51 #define RCP14_DBGDSCCR() MRC14(0, c0, c10, 0) 52 #define RCP14_DBGDSMCR() MRC14(0, c0, c11, 0) 53 #define RCP14_DBGDTRRXext() MRC14(0, c0, c0, 2) 54 #define RCP14_DBGDSCRext() MRC14(0, c0, c2, 2) [all …]
|
/linux-6.15/arch/arm/mm/ |
D | proc-v6.S | 43 mrc p15, 0, r0, c1, c0, 0 @ ctrl register 46 mcr p15, 0, r0, c1, c0, 0 @ disable caches 62 mrc p15, 0, r1, c1, c0, 0 @ ctrl register 64 mcr p15, 0, r1, c1, c0, 0 @ disable MMU 66 mcr p15, 0, r1, c7, c5, 4 @ ISB 80 mcr p15, 0, r1, c7, c10, 4 @ DWB - WFI may enter a low-power mode 81 mcr p15, 0, r1, c7, c0, 4 @ wait for interrupt 110 mcr p15, 0, r2, c7, c10, 4 @ drain write buffer 111 mcr p15, 0, r0, c2, c0, 0 @ set TTB 0 113 mrc p15, 0, r2, c13, c0, 1 @ read current context ID [all …]
|
D | proc-v7.S | 35 mrc p15, 0, r0, c1, c0, 0 @ ctrl register 38 mcr p15, 0, r0, c1, c0, 0 @ disable caches 58 mrc p15, 0, r2, c1, c0, 0 @ ctrl register 61 mcr p15, 0, r2, c1, c0, 0 @ disable MMU 134 .equ cpu_v7_suspend_size, 4 * 9 138 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID 139 mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID 142 mrc p15, 0, r6, c3, c0, 0 @ Domain ID 146 mrc p15, 0, r7, c2, c0, 1 @ TTB 1 148 mrc p15, 0, r11, c2, c0, 2 @ TTB control register [all …]
|
D | proc-sa1100.S | 43 mcr p15, 0, r0, c9, c0, 5 @ Allow read-buffer operations from userland 56 mrc p15, 0, r0, c1, c0, 0 @ ctrl register 59 mcr p15, 0, r0, c1, c0, 0 @ disable caches 77 mcr p15, 0, ip, c7, c10, 4 @ drain WB 81 mrc p15, 0, ip, c1, c0, 0 @ ctrl register 84 mcr p15, 0, ip, c1, c0, 0 @ ctrl register 102 mov r0, r0 @ 4 nop padding 105 mov r0, r0 @ 4 nop padding 150 str lr, [sp, #-4]! 152 mcr p15, 0, ip, c9, c0, 0 @ invalidate RB [all …]
|
D | proc-xsc3.S | 57 mrc p15, 0, \rd, c2, c0, 0 @ arbitrary read of cp15 91 mrc p15, 0, r0, c1, c0, 0 @ ctrl register 94 mcr p15, 0, r0, c1, c0, 0 @ disable caches 112 mrc p15, 0, r1, c1, c0, 0 @ ctrl register 115 mcr p15, 0, r1, c1, c0, 0 @ ctrl register 118 mcr p15, 0, r1, c1, c0, 0 @ ctrl register 140 mcr p14, 0, r0, c7, c0, 0 @ go to idle 177 mcrne p15, 0, ip, c7, c10, 4 @ data write barrier 178 mcrne p15, 0, ip, c7, c5, 4 @ prefetch flush 207 mcrne p15, 0, ip, c7, c10, 4 @ data write barrier [all …]
|
D | proc-mohawk.S | 43 mrc p15, 0, r0, c1, c0, 0 @ ctrl register 46 mcr p15, 0, r0, c1, c0, 0 @ disable caches 66 mcr p15, 0, ip, c7, c10, 4 @ drain WB 68 mrc p15, 0, ip, c1, c0, 0 @ ctrl register 71 mcr p15, 0, ip, c1, c0, 0 @ ctrl register 84 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer 85 mcr p15, 0, r0, c7, c0, 4 @ wait for interrupt 151 mcrne p15, 0, ip, c7, c10, 4 @ drain WB 190 mcr p15, 0, r0, c7, c10, 4 @ drain WB 212 mcr p15, 0, r0, c7, c10, 4 @ drain WB [all …]
|
D | proc-arm740.S | 48 mrc p15, 0, r0, c1, c0, 0 51 mcr p15, 0, r0, c1, c0, 0 @ disable caches 63 mcr p15, 0, ip, c7, c0, 0 @ invalidate cache 64 mrc p15, 0, ip, c1, c0, 0 @ get ctrl register 66 mcr p15, 0, ip, c1, c0, 0 @ ctrl register 74 mcr p15, 0, r0, c7, c0, 0 @ invalidate caches 82 mov r0, #0x0000003F @ base = 0, size = 4GB 83 mcr p15, 0, r0, c6, c0 @ set area 0, default 86 ldr r3, =(CONFIG_DRAM_SIZE >> 12) @ size of RAM (must be >= 4KB) 87 mov r4, #10 @ 11 is the minimum (4KB) [all …]
|
D | proc-arm940.S | 17 /* ARM940T has a 4KB DCache comprising 256 lines of 4 words */ 19 #define CACHE_DSEGMENTS 4 41 mrc p15, 0, r0, c1, c0, 0 @ ctrl register 44 mcr p15, 0, r0, c1, c0, 0 @ disable caches 58 mcr p15, 0, ip, c7, c10, 4 @ drain WB 59 mrc p15, 0, ip, c1, c0, 0 @ ctrl register 62 mcr p15, 0, ip, c1, c0, 0 @ ctrl register 72 mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt 117 mov r1, #(CACHE_DSEGMENTS - 1) << 4 @ 4 segments 122 subs r1, r1, #1 << 4 [all …]
|
D | proc-arm926.S | 52 mrc p15, 0, r0, c1, c0, 0 @ ctrl register 55 mcr p15, 0, r0, c1, c0, 0 @ disable caches 73 mcr p15, 0, ip, c7, c10, 4 @ drain WB 77 mrc p15, 0, ip, c1, c0, 0 @ ctrl register 80 mcr p15, 0, ip, c1, c0, 0 @ ctrl register 93 mrc p15, 0, r1, c1, c0, 0 @ Read control register 94 mcr p15, 0, r0, c7, c10, 4 @ Drain write buffer 99 mcr p15, 0, r2, c1, c0, 0 @ Disable I cache 100 mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt 101 mcr p15, 0, r1, c1, c0, 0 @ Restore ICache enable [all …]
|
D | proc-xscale.S | 70 mrc p15, 0, \rd, c2, c0, 0 @ arbitrary read of cp15 72 sub pc, pc, #4 @ flush instruction pipeline 76 mrc p15, 0, \rd, c2, c0, 0 @ arbitrary read of cp15 117 mrc p15, 0, r1, c1, c0, 1 119 mcr p15, 0, r1, c1, c0, 1 127 mrc p15, 0, r0, c1, c0, 0 @ ctrl register 130 mcr p15, 0, r0, c1, c0, 0 @ disable caches 152 mrc p15, 0, r1, c1, c0, 0 @ ctrl register 155 sub pc, pc, #4 @ flush pipeline 157 mcr p15, 0, r1, c1, c0, 0 @ ctrl register [all …]
|
D | cache-v7.S | 44 mcr p15, 2, r0, c0, c0, 0 @ select L1 data cache in CSSELR 46 mrc p15, 1, r0, c0, c0, 0 @ read cache geometry from CCSIDR 57 add r2, r2, #4 @ SetShift 69 mrc p15, 1, r0, c0, c0, 0 @ re-read cache geometry from CCSIDR 101 mrc p15, 1, r0, c0, c0, 1 @ read clidr, r0 = clidr 107 ALT_SMP(mrc p15, 0, r2, c0, c0, 0) @ read main ID register 109 movw r1, #:lower16:(0x410fc090 >> 4) @ ID of ARM Cortex A9 r0p? 110 movt r1, #:upper16:(0x410fc090 >> 4) 111 teq r1, r2, lsr #4 @ test for errata affected core and if so... 129 mrc p15, 1, r0, c0, c0, 1 @ read clidr [all …]
|
D | proc-arm946.S | 25 #define CACHE_DSEGMENTS 4 /* fixed */ 27 #define CACHE_DLIMIT (CACHE_DSIZE * 4) /* benchmark needed */ 48 mrc p15, 0, r0, c1, c0, 0 @ ctrl register 51 mcr p15, 0, r0, c1, c0, 0 @ disable caches 65 mcr p15, 0, ip, c7, c10, 4 @ drain WB 66 mrc p15, 0, ip, c1, c0, 0 @ ctrl register 69 mcr p15, 0, ip, c1, c0, 0 @ ctrl register 79 mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt 111 mov r1, #(CACHE_DSEGMENTS - 1) << 29 @ 4 segments 112 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 4 @ n entries [all …]
|
D | proc-arm920.S | 60 mrc p15, 0, r0, c1, c0, 0 @ ctrl register 63 mcr p15, 0, r0, c1, c0, 0 @ disable caches 81 mcr p15, 0, ip, c7, c10, 4 @ drain WB 85 mrc p15, 0, ip, c1, c0, 0 @ ctrl register 88 mcr p15, 0, ip, c1, c0, 0 @ ctrl register 98 mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt 141 mcrne p15, 0, ip, c7, c10, 4 @ drain WB 168 mcrne p15, 0, ip, c7, c10, 4 @ drain WB 205 mcr p15, 0, r0, c7, c10, 4 @ drain WB 227 mcr p15, 0, r0, c7, c10, 4 @ drain WB [all …]
|
D | proc-fa526.S | 38 mrc p15, 0, r0, c1, c0, 0 @ ctrl register 41 mcr p15, 0, r0, c1, c0, 0 @ disable caches 56 .align 4 62 mcr p15, 0, ip, c7, c10, 4 @ drain WB 66 mrc p15, 0, ip, c1, c0, 0 @ ctrl register 70 mcr p15, 0, ip, c1, c0, 0 @ ctrl register 80 .align 4 90 mcr p15, 0, r0, c7, c10, 4 @ drain WB 103 .align 4 114 mcr p15, 0, ip, c7, c10, 4 @ data write barrier [all …]
|
/linux-6.15/drivers/gpu/drm/nouveau/nvkm/engine/sec/fuc/ |
D | g98.fuc0s | 77 .align 4 185 ld b32 $r7 D[$r5 + $r6 * 4] 241 add b32 $r5 ((#ctx_dma - 0x60 * 4) & 0xffff) 254 ld b32 $r5 D[$r4 + 4] 379 ld b32 $r4 D[$r0 + #swap + 4] 514 cxsin $c0 515 cxsout $c0 525 cxsin $c0 526 cenc $c0 $c0 527 cxsout $c0 [all …]
|
/linux-6.15/tools/testing/selftests/cgroup/ |
D | test_cpuset_prs.sh | 13 exit 4 # ksft_skip 216 " C0-1 . . C2-3 S+ C4-5 . . 0 A2:0-1" 217 " C0-1 . . C2-3 P1 . . . 0 " 218 " C0-1 . . C2-3 P1:S+ C0-1:P1 . . 0 " 219 " C0-1 . . C2-3 P1:S+ C1:P1 . . 0 " 220 " C0-1:S+ . . C2-3 . . . P1 0 " 221 " C0-1:P1 . . C2-3 S+ C1 . . 0 " 222 " C0-1:P1 . . C2-3 S+ C1:P1 . . 0 " 223 " C0-1:P1 . . C2-3 S+ C1:P1 . P1 0 " 224 " C0-1:P1 . . C2-3 C4-5 . . . 0 A1:4-5" [all …]
|
/linux-6.15/arch/arm/kernel/ |
D | hyp-stub.S | 116 mcr p15, 4, r7, c12, c0, 0 @ set hypervisor vector base (HVBAR) 120 mcr p15, 4, r7, c1, c1, 0 @ HCR 121 mcr p15, 4, r7, c1, c1, 2 @ HCPTR 122 mcr p15, 4, r7, c1, c1, 3 @ HSTR 126 mcr p15, 4, r7, c1, c0, 0 @ HSCTLR 128 mrc p15, 4, r7, c1, c1, 1 @ HDCR 130 mcr p15, 4, r7, c1, c1, 1 @ HDCR 133 mrc p15, 0, r7, c1, c0, 0 @ SCTLR 137 mcr p15, 0, r7, c1, c0, 0 @ SCTLR 139 mrc p15, 0, r7, c0, c0, 0 @ MIDR [all …]
|
D | head.S | 107 mrc p15, 0, r9, c0, c0 @ get processor id 114 mrc p15, 0, r3, c0, c1, 4 @ read ID_MMFR0 196 1: str r3, [r0], #4 197 str r3, [r0], #4 198 str r3, [r0], #4 199 str r3, [r0], #4 211 mov r6, #4 @ PTRS_PER_PGD 215 str r7, [r0], #4 @ set top PGD entry bits 216 str r3, [r0], #4 @ set bottom PGD entry bits 218 str r3, [r0], #4 @ set bottom PGD entry bits [all …]
|
/linux-6.15/drivers/gpu/drm/tidss/ |
D | tidss_scale_coefs.c | 17 .c2 = { 28, 34, 40, 46, 52, 58, 64, 70, 0, 2, 4, 8, 12, 16, 20, 24, }, 19 .c0 = { 192, 192, 192, 190, 188, 186, 184, 182, 180, }, 23 .c2 = { 24, 28, 32, 38, 44, 50, 56, 64, 0, 2, 4, 6, 8, 12, 16, 20, }, 25 .c0 = { 200, 202, 204, 202, 200, 196, 192, 188, 184, }, 29 .c2 = { 16, 20, 24, 30, 36, 42, 48, 56, 0, 0, 0, 2, 4, 8, 12, 14, }, 31 .c0 = { 216, 216, 216, 214, 212, 208, 204, 198, 192, }, 35 .c2 = { 12, 14, 16, 22, 28, 34, 40, 48, 0, 0, 0, 2, 4, 4, 4, 8, }, 37 .c0 = { 232, 232, 232, 226, 220, 218, 216, 208, 200, }, 41 .c2 = { 0, 2, 4, 8, 12, 18, 24, 32, 0, 0, 0, -2, -4, -4, -4, -2, }, 43 .c0 = { 264, 262, 260, 254, 248, 242, 236, 226, 216, }, [all …]
|
/linux-6.15/arch/s390/crypto/ |
D | chacha-s390.S | 14 #define FRAME (16 * 8 + 4 * 8) 97 VLM XA0,XA3,0x60,%r7,4 # load [smashed] sigma 442 #define C0 %v2 macro 491 VLM K0,BEPERM,0,%r7,4 # load sigma, increments, ... 511 VAF D4,D2,T2 # K[3]+4 514 VLR C0,K2 545 VAF C0,C0,D0 551 VX B0,B0,C0 583 VAF C0,C0,D0 589 VX B0,B0,C0 [all …]
|
/linux-6.15/arch/arm/boot/compressed/ |
D | head.S | 38 mcr p14, 0, \ch, c0, c5, 0 44 mcr p14, 0, \ch, c8, c0, 0 50 mcr p14, 0, \ch, c1, c0, 0 141 mrc p15, 0, \reg, c1, c0, 0 @ read SCTLR 145 mcr p15, 0, \reg, c1, c0, 0 @ write SCTLR 290 ldr r2, [r1, #4] @ get &_edata 333 ldr r6, [r0, #4] 383 ldr r5, [r6, #4] 435 ldr r5, [r6, #4] 583 str r1, [r11], #4 @ next entry [all …]
|
/linux-6.15/arch/arm/mach-sunxi/ |
D | headsmp.S | 25 mrc p15, 0, r1, c0, c0, 0 37 mrc p15, 1, r1, c15, c0, 4 39 mcr p15, 1, r1, c15, c0, 4 42 mrc p15, 1, r1, c15, c0, 0 47 mcr p15, 1, r1, c15, c0, 0 50 mrc p15, 1, r1, c9, c0, 2 53 mcr p15, 1, r1, c9, c0, 2
|
/linux-6.15/tools/testing/selftests/hid/tests/ |
D | test_multitouch.py | 32 "ALWAYS_VALID": BIT(4), 335 Unit Exponent (-4) 397 Unit Exponent (-4) 467 Unit Exponent (-4) 492 …c0 c0 05 0d 09 06 15 00 26 ff 00 a1 01 85 02 75 08 95 3f 09 00 82 02 01 95 3f 09 00 92 02 01 c0 05… 1112 …c0 a1 02 15 00 26 ff 00 09 01 95 39 75 08 81 01 c0 c0 05 0d 09 0e a1 01 85 11 09 23 a1 02 09 52 09… 1123 …c0 a1 02 15 00 26 ff 00 09 01 95 39 75 08 81 03 c0 c0 05 0d 09 0e a1 01 85 11 09 23 a1 02 09 52 09… 1134 …4d 46 70 03 81 02 09 31 26 ff 2b 46 f1 01 81 02 46 00 00 c0 a1 02 05 0d 09 42 15 00 25 01 75 01 95… 1171 …c0 09 22 a1 02 05 0d 35 00 45 00 55 00 65 00 09 42 25 01 75 01 81 02 09 32 81 02 09 47 81 02 75 05… 1181 …4b 46 70 03 81 02 09 31 26 ff 2b 46 f1 01 81 02 46 00 00 c0 a1 02 05 0d 09 42 15 00 25 01 75 01 95… [all …]
|
/linux-6.15/arch/arm/mach-tegra/ |
D | sleep.S | 40 mrc p15, 0, r2, c1, c0, 0 43 mcrne p15, 0, r2, c1, c0, 0 65 mrc p15, 0, r0, c0, c0, 5 66 ubfx r0, r0, #8, #4 70 mrc p15, 0x1, r0, c9, c0, 2 75 mcrne p15, 0x1, r0, c9, c0, 2 116 mrc p15, 0, r3, c1, c0, 0 120 mcr p15, 0, r3, c1, c0, 0 146 orr r0, r0, #(4 << 4) @ use PLLP in run mode burst
|
/linux-6.15/arch/arm/mach-shmobile/ |
D | headsmp.S | 37 1: .space 4 48 mrc p15, 0, r0, c0, c0, 5 @ r0 = MPIDR 53 mrc p15, 0, r1, c1, c0, 0 @ r1 = SCTLR 74 .align 4 86 .space 4 97 mrc p15, 0, r1, c0, c0, 5 @ r1 = MPIDR 142 .space NR_CPUS * 4 145 .space NR_CPUS * 4 148 .space NR_CPUS * 4
|