xref: /qemu/hw/riscv/virt.c (revision fc9ec3625f6dee52811c8150af994abe3c1668a3)
104331d0bSMichael Clark /*
204331d0bSMichael Clark  * QEMU RISC-V VirtIO Board
304331d0bSMichael Clark  *
404331d0bSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
504331d0bSMichael Clark  *
604331d0bSMichael Clark  * RISC-V machine with 16550a UART and VirtIO MMIO
704331d0bSMichael Clark  *
804331d0bSMichael Clark  * This program is free software; you can redistribute it and/or modify it
904331d0bSMichael Clark  * under the terms and conditions of the GNU General Public License,
1004331d0bSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
1104331d0bSMichael Clark  *
1204331d0bSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
1304331d0bSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1404331d0bSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1504331d0bSMichael Clark  * more details.
1604331d0bSMichael Clark  *
1704331d0bSMichael Clark  * You should have received a copy of the GNU General Public License along with
1804331d0bSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
1904331d0bSMichael Clark  */
2004331d0bSMichael Clark 
2104331d0bSMichael Clark #include "qemu/osdep.h"
224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h"
2304331d0bSMichael Clark #include "qemu/error-report.h"
24e4b4f0b7SJason A. Donenfeld #include "qemu/guest-random.h"
2504331d0bSMichael Clark #include "qapi/error.h"
2604331d0bSMichael Clark #include "hw/boards.h"
2704331d0bSMichael Clark #include "hw/loader.h"
2804331d0bSMichael Clark #include "hw/sysbus.h"
2971eb522cSAlistair Francis #include "hw/qdev-properties.h"
3004331d0bSMichael Clark #include "hw/char/serial.h"
3104331d0bSMichael Clark #include "target/riscv/cpu.h"
323029fab6SAlistair Francis #include "hw/core/sysbus-fdt.h"
33abd9a206SAtish Patra #include "target/riscv/pmu.h"
3404331d0bSMichael Clark #include "hw/riscv/riscv_hart.h"
3504331d0bSMichael Clark #include "hw/riscv/virt.h"
360ac24d56SAlistair Francis #include "hw/riscv/boot.h"
3718df0b46SAnup Patel #include "hw/riscv/numa.h"
38cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h"
39e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h"
4028d8c281SAnup Patel #include "hw/intc/riscv_imsic.h"
4184fcf3c1SBin Meng #include "hw/intc/sifive_plic.h"
42a4b84608SBin Meng #include "hw/misc/sifive_test.h"
431832b7cbSAlistair Francis #include "hw/platform-bus.h"
4404331d0bSMichael Clark #include "chardev/char.h"
4504331d0bSMichael Clark #include "sysemu/device_tree.h"
4646517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
47ad40be27SYifei Jiang #include "sysemu/kvm.h"
48325b7c4eSAlistair Francis #include "sysemu/tpm.h"
496d56e396SAlistair Francis #include "hw/pci/pci.h"
506d56e396SAlistair Francis #include "hw/pci-host/gpex.h"
51c346749eSAsherah Connor #include "hw/display/ramfb.h"
5204331d0bSMichael Clark 
530631aaaeSAnup Patel /*
540631aaaeSAnup Patel  * The virt machine physical address space used by some of the devices
550631aaaeSAnup Patel  * namely ACLINT, PLIC, APLIC, and IMSIC depend on number of Sockets,
560631aaaeSAnup Patel  * number of CPUs, and number of IMSIC guest files.
570631aaaeSAnup Patel  *
580631aaaeSAnup Patel  * Various limits defined by VIRT_SOCKETS_MAX_BITS, VIRT_CPUS_MAX_BITS,
590631aaaeSAnup Patel  * and VIRT_IRQCHIP_MAX_GUESTS_BITS are tuned for maximum utilization
600631aaaeSAnup Patel  * of virt machine physical address space.
610631aaaeSAnup Patel  */
620631aaaeSAnup Patel 
6328d8c281SAnup Patel #define VIRT_IMSIC_GROUP_MAX_SIZE      (1U << IMSIC_MMIO_GROUP_MIN_SHIFT)
6428d8c281SAnup Patel #if VIRT_IMSIC_GROUP_MAX_SIZE < \
6528d8c281SAnup Patel     IMSIC_GROUP_SIZE(VIRT_CPUS_MAX_BITS, VIRT_IRQCHIP_MAX_GUESTS_BITS)
6628d8c281SAnup Patel #error "Can't accomodate single IMSIC group in address space"
6728d8c281SAnup Patel #endif
6828d8c281SAnup Patel 
6928d8c281SAnup Patel #define VIRT_IMSIC_MAX_SIZE            (VIRT_SOCKETS_MAX * \
7028d8c281SAnup Patel                                         VIRT_IMSIC_GROUP_MAX_SIZE)
7128d8c281SAnup Patel #if 0x4000000 < VIRT_IMSIC_MAX_SIZE
7228d8c281SAnup Patel #error "Can't accomodate all IMSIC groups in address space"
7328d8c281SAnup Patel #endif
7428d8c281SAnup Patel 
7573261285SBin Meng static const MemMapEntry virt_memmap[] = {
7604331d0bSMichael Clark     [VIRT_DEBUG] =        {        0x0,         0x100 },
779eb8b14aSBin Meng     [VIRT_MROM] =         {     0x1000,        0xf000 },
785aec3247SMichael Clark     [VIRT_TEST] =         {   0x100000,        0x1000 },
7967b5ef30SAnup Patel     [VIRT_RTC] =          {   0x101000,        0x1000 },
8004331d0bSMichael Clark     [VIRT_CLINT] =        {  0x2000000,       0x10000 },
81954886eaSAnup Patel     [VIRT_ACLINT_SSWI] =  {  0x2F00000,        0x4000 },
822c44bbf3SBin Meng     [VIRT_PCIE_PIO] =     {  0x3000000,       0x10000 },
831832b7cbSAlistair Francis     [VIRT_PLATFORM_BUS] = {  0x4000000,     0x2000000 },
8418df0b46SAnup Patel     [VIRT_PLIC] =         {  0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) },
85e6faee65SAnup Patel     [VIRT_APLIC_M] =      {  0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) },
86e6faee65SAnup Patel     [VIRT_APLIC_S] =      {  0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) },
8704331d0bSMichael Clark     [VIRT_UART0] =        { 0x10000000,         0x100 },
8804331d0bSMichael Clark     [VIRT_VIRTIO] =       { 0x10001000,        0x1000 },
890489348dSAsherah Connor     [VIRT_FW_CFG] =       { 0x10100000,          0x18 },
906911fde4SAlistair Francis     [VIRT_FLASH] =        { 0x20000000,     0x4000000 },
9128d8c281SAnup Patel     [VIRT_IMSIC_M] =      { 0x24000000, VIRT_IMSIC_MAX_SIZE },
9228d8c281SAnup Patel     [VIRT_IMSIC_S] =      { 0x28000000, VIRT_IMSIC_MAX_SIZE },
936d56e396SAlistair Francis     [VIRT_PCIE_ECAM] =    { 0x30000000,    0x10000000 },
942c44bbf3SBin Meng     [VIRT_PCIE_MMIO] =    { 0x40000000,    0x40000000 },
952c44bbf3SBin Meng     [VIRT_DRAM] =         { 0x80000000,           0x0 },
9604331d0bSMichael Clark };
9704331d0bSMichael Clark 
9819800265SBin Meng /* PCIe high mmio is fixed for RV32 */
9919800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE  0x300000000ULL
10019800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE  (4 * GiB)
10119800265SBin Meng 
10219800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */
10319800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE  (16 * GiB)
10419800265SBin Meng 
10519800265SBin Meng static MemMapEntry virt_high_pcie_memmap;
10619800265SBin Meng 
10771eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB)
10871eb522cSAlistair Francis 
10971eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s,
11071eb522cSAlistair Francis                                        const char *name,
11171eb522cSAlistair Francis                                        const char *alias_prop_name)
11271eb522cSAlistair Francis {
11371eb522cSAlistair Francis     /*
11471eb522cSAlistair Francis      * Create a single flash device.  We use the same parameters as
11571eb522cSAlistair Francis      * the flash devices on the ARM virt board.
11671eb522cSAlistair Francis      */
117df707969SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
11871eb522cSAlistair Francis 
11971eb522cSAlistair Francis     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
12071eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "width", 4);
12171eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "device-width", 2);
12271eb522cSAlistair Francis     qdev_prop_set_bit(dev, "big-endian", false);
12371eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id0", 0x89);
12471eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id1", 0x18);
12571eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id2", 0x00);
12671eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id3", 0x00);
12771eb522cSAlistair Francis     qdev_prop_set_string(dev, "name", name);
12871eb522cSAlistair Francis 
129d2623129SMarkus Armbruster     object_property_add_child(OBJECT(s), name, OBJECT(dev));
13071eb522cSAlistair Francis     object_property_add_alias(OBJECT(s), alias_prop_name,
131d2623129SMarkus Armbruster                               OBJECT(dev), "drive");
13271eb522cSAlistair Francis 
13371eb522cSAlistair Francis     return PFLASH_CFI01(dev);
13471eb522cSAlistair Francis }
13571eb522cSAlistair Francis 
13671eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s)
13771eb522cSAlistair Francis {
13871eb522cSAlistair Francis     s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0");
13971eb522cSAlistair Francis     s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1");
14071eb522cSAlistair Francis }
14171eb522cSAlistair Francis 
14271eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash,
14371eb522cSAlistair Francis                             hwaddr base, hwaddr size,
14471eb522cSAlistair Francis                             MemoryRegion *sysmem)
14571eb522cSAlistair Francis {
14671eb522cSAlistair Francis     DeviceState *dev = DEVICE(flash);
14771eb522cSAlistair Francis 
1484cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE));
14971eb522cSAlistair Francis     assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
15071eb522cSAlistair Francis     qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE);
1513c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
15271eb522cSAlistair Francis 
15371eb522cSAlistair Francis     memory_region_add_subregion(sysmem, base,
15471eb522cSAlistair Francis                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev),
15571eb522cSAlistair Francis                                                        0));
15671eb522cSAlistair Francis }
15771eb522cSAlistair Francis 
15871eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s,
15971eb522cSAlistair Francis                            MemoryRegion *sysmem)
16071eb522cSAlistair Francis {
16171eb522cSAlistair Francis     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
16271eb522cSAlistair Francis     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
16371eb522cSAlistair Francis 
16471eb522cSAlistair Francis     virt_flash_map1(s->flash[0], flashbase, flashsize,
16571eb522cSAlistair Francis                     sysmem);
16671eb522cSAlistair Francis     virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize,
16771eb522cSAlistair Francis                     sysmem);
16871eb522cSAlistair Francis }
16971eb522cSAlistair Francis 
170e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename,
171e6faee65SAnup Patel                                 uint32_t irqchip_phandle)
1726d56e396SAlistair Francis {
1736d56e396SAlistair Francis     int pin, dev;
174e6faee65SAnup Patel     uint32_t irq_map_stride = 0;
175e6faee65SAnup Patel     uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS *
176e6faee65SAnup Patel                           FDT_MAX_INT_MAP_WIDTH] = {};
1776d56e396SAlistair Francis     uint32_t *irq_map = full_irq_map;
1786d56e396SAlistair Francis 
1796d56e396SAlistair Francis     /* This code creates a standard swizzle of interrupts such that
1806d56e396SAlistair Francis      * each device's first interrupt is based on it's PCI_SLOT number.
1816d56e396SAlistair Francis      * (See pci_swizzle_map_irq_fn())
1826d56e396SAlistair Francis      *
1836d56e396SAlistair Francis      * We only need one entry per interrupt in the table (not one per
1846d56e396SAlistair Francis      * possible slot) seeing the interrupt-map-mask will allow the table
1856d56e396SAlistair Francis      * to wrap to any number of devices.
1866d56e396SAlistair Francis      */
1876d56e396SAlistair Francis     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
1886d56e396SAlistair Francis         int devfn = dev * 0x8;
1896d56e396SAlistair Francis 
1906d56e396SAlistair Francis         for (pin = 0; pin < GPEX_NUM_IRQS; pin++) {
1916d56e396SAlistair Francis             int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
1926d56e396SAlistair Francis             int i = 0;
1936d56e396SAlistair Francis 
194e6faee65SAnup Patel             /* Fill PCI address cells */
1956d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(devfn << 8);
1966d56e396SAlistair Francis             i += FDT_PCI_ADDR_CELLS;
197e6faee65SAnup Patel 
198e6faee65SAnup Patel             /* Fill PCI Interrupt cells */
1996d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(pin + 1);
2006d56e396SAlistair Francis             i += FDT_PCI_INT_CELLS;
2016d56e396SAlistair Francis 
202e6faee65SAnup Patel             /* Fill interrupt controller phandle and cells */
203e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irqchip_phandle);
204e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irq_nr);
205e6faee65SAnup Patel             if (s->aia_type != VIRT_AIA_TYPE_NONE) {
206e6faee65SAnup Patel                 irq_map[i++] = cpu_to_be32(0x4);
207e6faee65SAnup Patel             }
2086d56e396SAlistair Francis 
209e6faee65SAnup Patel             if (!irq_map_stride) {
210e6faee65SAnup Patel                 irq_map_stride = i;
211e6faee65SAnup Patel             }
212e6faee65SAnup Patel             irq_map += irq_map_stride;
2136d56e396SAlistair Francis         }
2146d56e396SAlistair Francis     }
2156d56e396SAlistair Francis 
216e6faee65SAnup Patel     qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map,
217e6faee65SAnup Patel                      GPEX_NUM_IRQS * GPEX_NUM_IRQS *
218e6faee65SAnup Patel                      irq_map_stride * sizeof(uint32_t));
2196d56e396SAlistair Francis 
2206d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask",
2216d56e396SAlistair Francis                            0x1800, 0, 0, 0x7);
2226d56e396SAlistair Francis }
2236d56e396SAlistair Francis 
2240ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket,
2250ffc1a95SAnup Patel                                    char *clust_name, uint32_t *phandle,
226914c97f9SDaniel Henrique Barboza                                    uint32_t *intc_phandles)
22704331d0bSMichael Clark {
2280ffc1a95SAnup Patel     int cpu;
2290ffc1a95SAnup Patel     uint32_t cpu_phandle;
230568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
2310ffc1a95SAnup Patel     char *name, *cpu_name, *core_name, *intc_name;
232914c97f9SDaniel Henrique Barboza     bool is_32_bit = riscv_is_32bit(&s->soc[0]);
23318df0b46SAnup Patel 
23418df0b46SAnup Patel     for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) {
235c95c9d20SDaniel Henrique Barboza         RISCVCPU *cpu_ptr = &s->soc[socket].harts[cpu];
236c95c9d20SDaniel Henrique Barboza 
2370ffc1a95SAnup Patel         cpu_phandle = (*phandle)++;
23818df0b46SAnup Patel 
23918df0b46SAnup Patel         cpu_name = g_strdup_printf("/cpus/cpu@%d",
24018df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
241568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, cpu_name);
242c95c9d20SDaniel Henrique Barboza         if (cpu_ptr->cfg.mmu) {
243568e0614SDaniel Henrique Barboza             qemu_fdt_setprop_string(ms->fdt, cpu_name, "mmu-type",
2440ffc1a95SAnup Patel                                     (is_32_bit) ? "riscv,sv32" : "riscv,sv48");
245d6db2c0fSNiklas Cassel         } else {
246568e0614SDaniel Henrique Barboza             qemu_fdt_setprop_string(ms->fdt, cpu_name, "mmu-type",
247d6db2c0fSNiklas Cassel                                     "riscv,none");
248d6db2c0fSNiklas Cassel         }
249c95c9d20SDaniel Henrique Barboza         name = riscv_isa_string(cpu_ptr);
250568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "riscv,isa", name);
25118df0b46SAnup Patel         g_free(name);
252568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "compatible", "riscv");
253568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "status", "okay");
254568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, cpu_name, "reg",
25518df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
256568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "device_type", "cpu");
257568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, cpu_name, socket);
258568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, cpu_name, "phandle", cpu_phandle);
2590ffc1a95SAnup Patel 
2600ffc1a95SAnup Patel         intc_phandles[cpu] = (*phandle)++;
26118df0b46SAnup Patel 
26218df0b46SAnup Patel         intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name);
263568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, intc_name);
264568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, intc_name, "phandle",
2650ffc1a95SAnup Patel             intc_phandles[cpu]);
266568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, intc_name, "compatible",
26718df0b46SAnup Patel             "riscv,cpu-intc");
268568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, intc_name, "interrupt-controller", NULL, 0);
269568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, intc_name, "#interrupt-cells", 1);
27018df0b46SAnup Patel 
27118df0b46SAnup Patel         core_name = g_strdup_printf("%s/core%d", clust_name, cpu);
272568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, core_name);
273568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, core_name, "cpu", cpu_phandle);
27418df0b46SAnup Patel 
27518df0b46SAnup Patel         g_free(core_name);
27618df0b46SAnup Patel         g_free(intc_name);
27718df0b46SAnup Patel         g_free(cpu_name);
27828a4df97SAtish Patra     }
2790ffc1a95SAnup Patel }
2800ffc1a95SAnup Patel 
2810ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s,
2820ffc1a95SAnup Patel                                      const MemMapEntry *memmap, int socket)
2830ffc1a95SAnup Patel {
2840ffc1a95SAnup Patel     char *mem_name;
2850ffc1a95SAnup Patel     uint64_t addr, size;
286568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
28728a4df97SAtish Patra 
288568e0614SDaniel Henrique Barboza     addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(ms, socket);
289568e0614SDaniel Henrique Barboza     size = riscv_socket_mem_size(ms, socket);
29018df0b46SAnup Patel     mem_name = g_strdup_printf("/memory@%lx", (long)addr);
291568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, mem_name);
292568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, mem_name, "reg",
29318df0b46SAnup Patel         addr >> 32, addr, size >> 32, size);
294568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, mem_name, "device_type", "memory");
295568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, mem_name, socket);
29618df0b46SAnup Patel     g_free(mem_name);
2970ffc1a95SAnup Patel }
29804331d0bSMichael Clark 
2990ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s,
3000ffc1a95SAnup Patel                                     const MemMapEntry *memmap, int socket,
3010ffc1a95SAnup Patel                                     uint32_t *intc_phandles)
3020ffc1a95SAnup Patel {
3030ffc1a95SAnup Patel     int cpu;
3040ffc1a95SAnup Patel     char *clint_name;
3050ffc1a95SAnup Patel     uint32_t *clint_cells;
3060ffc1a95SAnup Patel     unsigned long clint_addr;
307568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
3080ffc1a95SAnup Patel     static const char * const clint_compat[2] = {
3090ffc1a95SAnup Patel         "sifive,clint0", "riscv,clint0"
3100ffc1a95SAnup Patel     };
3110ffc1a95SAnup Patel 
3120ffc1a95SAnup Patel     clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
3130ffc1a95SAnup Patel 
3140ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
3150ffc1a95SAnup Patel         clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
3160ffc1a95SAnup Patel         clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
3170ffc1a95SAnup Patel         clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
3180ffc1a95SAnup Patel         clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
3190ffc1a95SAnup Patel     }
3200ffc1a95SAnup Patel 
3210ffc1a95SAnup Patel     clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
32218df0b46SAnup Patel     clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr);
323568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, clint_name);
324568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, clint_name, "compatible",
3250ffc1a95SAnup Patel                                   (char **)&clint_compat,
3260ffc1a95SAnup Patel                                   ARRAY_SIZE(clint_compat));
327568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, clint_name, "reg",
32818df0b46SAnup Patel         0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size);
329568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, clint_name, "interrupts-extended",
33018df0b46SAnup Patel         clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
331568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, clint_name, socket);
33218df0b46SAnup Patel     g_free(clint_name);
33318df0b46SAnup Patel 
3340ffc1a95SAnup Patel     g_free(clint_cells);
3350ffc1a95SAnup Patel }
3360ffc1a95SAnup Patel 
337954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s,
338954886eaSAnup Patel                                      const MemMapEntry *memmap, int socket,
339954886eaSAnup Patel                                      uint32_t *intc_phandles)
340954886eaSAnup Patel {
341954886eaSAnup Patel     int cpu;
342954886eaSAnup Patel     char *name;
34328d8c281SAnup Patel     unsigned long addr, size;
344954886eaSAnup Patel     uint32_t aclint_cells_size;
345954886eaSAnup Patel     uint32_t *aclint_mswi_cells;
346954886eaSAnup Patel     uint32_t *aclint_sswi_cells;
347954886eaSAnup Patel     uint32_t *aclint_mtimer_cells;
348568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
349954886eaSAnup Patel 
350954886eaSAnup Patel     aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
351954886eaSAnup Patel     aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
352954886eaSAnup Patel     aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
353954886eaSAnup Patel 
354954886eaSAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
355954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
356954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT);
357954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
358954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER);
359954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
360954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT);
361954886eaSAnup Patel     }
362954886eaSAnup Patel     aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2;
363954886eaSAnup Patel 
36428d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
365954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
366954886eaSAnup Patel         name = g_strdup_printf("/soc/mswi@%lx", addr);
367568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
368568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible",
36928d8c281SAnup Patel             "riscv,aclint-mswi");
370568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
371954886eaSAnup Patel             0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE);
372568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
373954886eaSAnup Patel             aclint_mswi_cells, aclint_cells_size);
374568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0);
375568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0);
376568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, name, socket);
377954886eaSAnup Patel         g_free(name);
37828d8c281SAnup Patel     }
379954886eaSAnup Patel 
38028d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
38128d8c281SAnup Patel         addr = memmap[VIRT_CLINT].base +
38228d8c281SAnup Patel                (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket);
38328d8c281SAnup Patel         size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE;
38428d8c281SAnup Patel     } else {
385954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE +
386954886eaSAnup Patel             (memmap[VIRT_CLINT].size * socket);
38728d8c281SAnup Patel         size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE;
38828d8c281SAnup Patel     }
389954886eaSAnup Patel     name = g_strdup_printf("/soc/mtimer@%lx", addr);
390568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
391568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
392954886eaSAnup Patel         "riscv,aclint-mtimer");
393568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
394954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIME,
39528d8c281SAnup Patel         0x0, size - RISCV_ACLINT_DEFAULT_MTIME,
396954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP,
397954886eaSAnup Patel         0x0, RISCV_ACLINT_DEFAULT_MTIME);
398568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
399954886eaSAnup Patel         aclint_mtimer_cells, aclint_cells_size);
400568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, name, socket);
401954886eaSAnup Patel     g_free(name);
402954886eaSAnup Patel 
40328d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
404954886eaSAnup Patel         addr = memmap[VIRT_ACLINT_SSWI].base +
405954886eaSAnup Patel             (memmap[VIRT_ACLINT_SSWI].size * socket);
406954886eaSAnup Patel         name = g_strdup_printf("/soc/sswi@%lx", addr);
407568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
408568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible",
40928d8c281SAnup Patel             "riscv,aclint-sswi");
410568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
411954886eaSAnup Patel             0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size);
412568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
413954886eaSAnup Patel             aclint_sswi_cells, aclint_cells_size);
414568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0);
415568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0);
416568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, name, socket);
417954886eaSAnup Patel         g_free(name);
41828d8c281SAnup Patel     }
419954886eaSAnup Patel 
420954886eaSAnup Patel     g_free(aclint_mswi_cells);
421954886eaSAnup Patel     g_free(aclint_mtimer_cells);
422954886eaSAnup Patel     g_free(aclint_sswi_cells);
423954886eaSAnup Patel }
424954886eaSAnup Patel 
4250ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s,
4260ffc1a95SAnup Patel                                    const MemMapEntry *memmap, int socket,
4270ffc1a95SAnup Patel                                    uint32_t *phandle, uint32_t *intc_phandles,
4280ffc1a95SAnup Patel                                    uint32_t *plic_phandles)
4290ffc1a95SAnup Patel {
4300ffc1a95SAnup Patel     int cpu;
4310ffc1a95SAnup Patel     char *plic_name;
4320ffc1a95SAnup Patel     uint32_t *plic_cells;
4330ffc1a95SAnup Patel     unsigned long plic_addr;
434568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
4350ffc1a95SAnup Patel     static const char * const plic_compat[2] = {
4360ffc1a95SAnup Patel         "sifive,plic-1.0.0", "riscv,plic0"
4370ffc1a95SAnup Patel     };
4380ffc1a95SAnup Patel 
439ad40be27SYifei Jiang     if (kvm_enabled()) {
440ad40be27SYifei Jiang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
441ad40be27SYifei Jiang     } else {
4420ffc1a95SAnup Patel         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
443ad40be27SYifei Jiang     }
4440ffc1a95SAnup Patel 
4450ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
446ad40be27SYifei Jiang         if (kvm_enabled()) {
447ad40be27SYifei Jiang             plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
448ad40be27SYifei Jiang             plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
449ad40be27SYifei Jiang         } else {
4500ffc1a95SAnup Patel             plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
4510ffc1a95SAnup Patel             plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT);
4520ffc1a95SAnup Patel             plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
4530ffc1a95SAnup Patel             plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT);
4540ffc1a95SAnup Patel         }
455ad40be27SYifei Jiang     }
4560ffc1a95SAnup Patel 
4570ffc1a95SAnup Patel     plic_phandles[socket] = (*phandle)++;
45818df0b46SAnup Patel     plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket);
45918df0b46SAnup Patel     plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr);
460568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, plic_name);
461568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name,
46218df0b46SAnup Patel         "#interrupt-cells", FDT_PLIC_INT_CELLS);
463568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name,
46495e401d3SConor Dooley         "#address-cells", FDT_PLIC_ADDR_CELLS);
465568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, plic_name, "compatible",
4660ffc1a95SAnup Patel                                   (char **)&plic_compat,
4670ffc1a95SAnup Patel                                   ARRAY_SIZE(plic_compat));
468568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, plic_name, "interrupt-controller", NULL, 0);
469568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended",
47018df0b46SAnup Patel         plic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
471568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, plic_name, "reg",
47218df0b46SAnup Patel         0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size);
473568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name, "riscv,ndev",
47459f74489SBin Meng                           VIRT_IRQCHIP_NUM_SOURCES - 1);
475568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, plic_name, socket);
476568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name, "phandle",
4770ffc1a95SAnup Patel         plic_phandles[socket]);
4783029fab6SAlistair Francis 
479d644e5e4SAnup Patel     if (!socket) {
480568e0614SDaniel Henrique Barboza         platform_bus_add_all_fdt_nodes(ms->fdt, plic_name,
4813029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].base,
4823029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].size,
4833029fab6SAlistair Francis                                        VIRT_PLATFORM_BUS_IRQ);
484d644e5e4SAnup Patel     }
4853029fab6SAlistair Francis 
48618df0b46SAnup Patel     g_free(plic_name);
48718df0b46SAnup Patel 
48818df0b46SAnup Patel     g_free(plic_cells);
4890ffc1a95SAnup Patel }
4900ffc1a95SAnup Patel 
49128d8c281SAnup Patel static uint32_t imsic_num_bits(uint32_t count)
49228d8c281SAnup Patel {
49328d8c281SAnup Patel     uint32_t ret = 0;
49428d8c281SAnup Patel 
49528d8c281SAnup Patel     while (BIT(ret) < count) {
49628d8c281SAnup Patel         ret++;
49728d8c281SAnup Patel     }
49828d8c281SAnup Patel 
49928d8c281SAnup Patel     return ret;
50028d8c281SAnup Patel }
50128d8c281SAnup Patel 
50228d8c281SAnup Patel static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap,
503e6faee65SAnup Patel                              uint32_t *phandle, uint32_t *intc_phandles,
50428d8c281SAnup Patel                              uint32_t *msi_m_phandle, uint32_t *msi_s_phandle)
50528d8c281SAnup Patel {
50628d8c281SAnup Patel     int cpu, socket;
50728d8c281SAnup Patel     char *imsic_name;
508568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
509568e0614SDaniel Henrique Barboza     int socket_count = riscv_socket_count(ms);
51028d8c281SAnup Patel     uint32_t imsic_max_hart_per_socket, imsic_guest_bits;
51128d8c281SAnup Patel     uint32_t *imsic_cells, *imsic_regs, imsic_addr, imsic_size;
51228d8c281SAnup Patel 
51328d8c281SAnup Patel     *msi_m_phandle = (*phandle)++;
51428d8c281SAnup Patel     *msi_s_phandle = (*phandle)++;
515568e0614SDaniel Henrique Barboza     imsic_cells = g_new0(uint32_t, ms->smp.cpus * 2);
5162967f37dSDaniel Henrique Barboza     imsic_regs = g_new0(uint32_t, socket_count * 4);
51728d8c281SAnup Patel 
51828d8c281SAnup Patel     /* M-level IMSIC node */
519568e0614SDaniel Henrique Barboza     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
52028d8c281SAnup Patel         imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
52128d8c281SAnup Patel         imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT);
52228d8c281SAnup Patel     }
52328d8c281SAnup Patel     imsic_max_hart_per_socket = 0;
5242967f37dSDaniel Henrique Barboza     for (socket = 0; socket < socket_count; socket++) {
52528d8c281SAnup Patel         imsic_addr = memmap[VIRT_IMSIC_M].base +
52628d8c281SAnup Patel                      socket * VIRT_IMSIC_GROUP_MAX_SIZE;
52728d8c281SAnup Patel         imsic_size = IMSIC_HART_SIZE(0) * s->soc[socket].num_harts;
52828d8c281SAnup Patel         imsic_regs[socket * 4 + 0] = 0;
52928d8c281SAnup Patel         imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr);
53028d8c281SAnup Patel         imsic_regs[socket * 4 + 2] = 0;
53128d8c281SAnup Patel         imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size);
53228d8c281SAnup Patel         if (imsic_max_hart_per_socket < s->soc[socket].num_harts) {
53328d8c281SAnup Patel             imsic_max_hart_per_socket = s->soc[socket].num_harts;
53428d8c281SAnup Patel         }
53528d8c281SAnup Patel     }
53628d8c281SAnup Patel     imsic_name = g_strdup_printf("/soc/imsics@%lx",
53728d8c281SAnup Patel         (unsigned long)memmap[VIRT_IMSIC_M].base);
538568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, imsic_name);
539568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, imsic_name, "compatible",
54028d8c281SAnup Patel         "riscv,imsics");
541568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "#interrupt-cells",
54228d8c281SAnup Patel         FDT_IMSIC_INT_CELLS);
543568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupt-controller",
54428d8c281SAnup Patel         NULL, 0);
545568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "msi-controller",
54628d8c281SAnup Patel         NULL, 0);
547568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupts-extended",
548568e0614SDaniel Henrique Barboza         imsic_cells, ms->smp.cpus * sizeof(uint32_t) * 2);
549568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "reg", imsic_regs,
5502967f37dSDaniel Henrique Barboza         socket_count * sizeof(uint32_t) * 4);
551568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,num-ids",
55228d8c281SAnup Patel         VIRT_IRQCHIP_NUM_MSIS);
5532967f37dSDaniel Henrique Barboza     if (socket_count > 1) {
554568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,hart-index-bits",
55528d8c281SAnup Patel             imsic_num_bits(imsic_max_hart_per_socket));
556568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-bits",
5572967f37dSDaniel Henrique Barboza             imsic_num_bits(socket_count));
558568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-shift",
55928d8c281SAnup Patel             IMSIC_MMIO_GROUP_MIN_SHIFT);
56028d8c281SAnup Patel     }
561568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "phandle", *msi_m_phandle);
5623029fab6SAlistair Francis 
56328d8c281SAnup Patel     g_free(imsic_name);
56428d8c281SAnup Patel 
56528d8c281SAnup Patel     /* S-level IMSIC node */
566568e0614SDaniel Henrique Barboza     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
56728d8c281SAnup Patel         imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
56828d8c281SAnup Patel         imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
56928d8c281SAnup Patel     }
57028d8c281SAnup Patel     imsic_guest_bits = imsic_num_bits(s->aia_guests + 1);
57128d8c281SAnup Patel     imsic_max_hart_per_socket = 0;
5722967f37dSDaniel Henrique Barboza     for (socket = 0; socket < socket_count; socket++) {
57328d8c281SAnup Patel         imsic_addr = memmap[VIRT_IMSIC_S].base +
57428d8c281SAnup Patel                      socket * VIRT_IMSIC_GROUP_MAX_SIZE;
57528d8c281SAnup Patel         imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) *
57628d8c281SAnup Patel                      s->soc[socket].num_harts;
57728d8c281SAnup Patel         imsic_regs[socket * 4 + 0] = 0;
57828d8c281SAnup Patel         imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr);
57928d8c281SAnup Patel         imsic_regs[socket * 4 + 2] = 0;
58028d8c281SAnup Patel         imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size);
58128d8c281SAnup Patel         if (imsic_max_hart_per_socket < s->soc[socket].num_harts) {
58228d8c281SAnup Patel             imsic_max_hart_per_socket = s->soc[socket].num_harts;
58328d8c281SAnup Patel         }
58428d8c281SAnup Patel     }
58528d8c281SAnup Patel     imsic_name = g_strdup_printf("/soc/imsics@%lx",
58628d8c281SAnup Patel         (unsigned long)memmap[VIRT_IMSIC_S].base);
587568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, imsic_name);
588568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, imsic_name, "compatible",
58928d8c281SAnup Patel         "riscv,imsics");
590568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "#interrupt-cells",
59128d8c281SAnup Patel         FDT_IMSIC_INT_CELLS);
592568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupt-controller",
59328d8c281SAnup Patel         NULL, 0);
594568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "msi-controller",
59528d8c281SAnup Patel         NULL, 0);
596568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupts-extended",
597568e0614SDaniel Henrique Barboza         imsic_cells, ms->smp.cpus * sizeof(uint32_t) * 2);
598568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "reg", imsic_regs,
5992967f37dSDaniel Henrique Barboza         socket_count * sizeof(uint32_t) * 4);
600568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,num-ids",
60128d8c281SAnup Patel         VIRT_IRQCHIP_NUM_MSIS);
60228d8c281SAnup Patel     if (imsic_guest_bits) {
603568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,guest-index-bits",
60428d8c281SAnup Patel             imsic_guest_bits);
60528d8c281SAnup Patel     }
6062967f37dSDaniel Henrique Barboza     if (socket_count > 1) {
607568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,hart-index-bits",
60828d8c281SAnup Patel             imsic_num_bits(imsic_max_hart_per_socket));
609568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-bits",
6102967f37dSDaniel Henrique Barboza             imsic_num_bits(socket_count));
611568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-shift",
61228d8c281SAnup Patel             IMSIC_MMIO_GROUP_MIN_SHIFT);
61328d8c281SAnup Patel     }
614568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "phandle", *msi_s_phandle);
61528d8c281SAnup Patel     g_free(imsic_name);
61628d8c281SAnup Patel 
61728d8c281SAnup Patel     g_free(imsic_regs);
61828d8c281SAnup Patel     g_free(imsic_cells);
61928d8c281SAnup Patel }
62028d8c281SAnup Patel 
62128d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s,
62228d8c281SAnup Patel                                     const MemMapEntry *memmap, int socket,
62328d8c281SAnup Patel                                     uint32_t msi_m_phandle,
62428d8c281SAnup Patel                                     uint32_t msi_s_phandle,
62528d8c281SAnup Patel                                     uint32_t *phandle,
62628d8c281SAnup Patel                                     uint32_t *intc_phandles,
627e6faee65SAnup Patel                                     uint32_t *aplic_phandles)
628e6faee65SAnup Patel {
629e6faee65SAnup Patel     int cpu;
630e6faee65SAnup Patel     char *aplic_name;
631e6faee65SAnup Patel     uint32_t *aplic_cells;
632e6faee65SAnup Patel     unsigned long aplic_addr;
633568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
634e6faee65SAnup Patel     uint32_t aplic_m_phandle, aplic_s_phandle;
635e6faee65SAnup Patel 
636e6faee65SAnup Patel     aplic_m_phandle = (*phandle)++;
637e6faee65SAnup Patel     aplic_s_phandle = (*phandle)++;
638e6faee65SAnup Patel     aplic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
639e6faee65SAnup Patel 
640e6faee65SAnup Patel     /* M-level APLIC node */
641e6faee65SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
642e6faee65SAnup Patel         aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
643e6faee65SAnup Patel         aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT);
644e6faee65SAnup Patel     }
645e6faee65SAnup Patel     aplic_addr = memmap[VIRT_APLIC_M].base +
646e6faee65SAnup Patel                  (memmap[VIRT_APLIC_M].size * socket);
647e6faee65SAnup Patel     aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr);
648568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, aplic_name);
649568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, aplic_name, "compatible", "riscv,aplic");
650568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, aplic_name,
651e6faee65SAnup Patel         "#interrupt-cells", FDT_APLIC_INT_CELLS);
652568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, aplic_name, "interrupt-controller", NULL, 0);
65328d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC) {
654568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, aplic_name, "interrupts-extended",
655e6faee65SAnup Patel             aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2);
65628d8c281SAnup Patel     } else {
657568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, aplic_name, "msi-parent",
65828d8c281SAnup Patel             msi_m_phandle);
65928d8c281SAnup Patel     }
660568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, aplic_name, "reg",
661e6faee65SAnup Patel         0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_M].size);
662568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,num-sources",
663e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_SOURCES);
664568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,children",
665e6faee65SAnup Patel         aplic_s_phandle);
666568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegate",
667e6faee65SAnup Patel         aplic_s_phandle, 0x1, VIRT_IRQCHIP_NUM_SOURCES);
668568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, aplic_name, socket);
669568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "phandle", aplic_m_phandle);
670e6faee65SAnup Patel     g_free(aplic_name);
671e6faee65SAnup Patel 
672e6faee65SAnup Patel     /* S-level APLIC node */
673e6faee65SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
674e6faee65SAnup Patel         aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
675e6faee65SAnup Patel         aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
676e6faee65SAnup Patel     }
677e6faee65SAnup Patel     aplic_addr = memmap[VIRT_APLIC_S].base +
678e6faee65SAnup Patel                  (memmap[VIRT_APLIC_S].size * socket);
679e6faee65SAnup Patel     aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr);
680568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, aplic_name);
681568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, aplic_name, "compatible", "riscv,aplic");
682568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, aplic_name,
683e6faee65SAnup Patel         "#interrupt-cells", FDT_APLIC_INT_CELLS);
684568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, aplic_name, "interrupt-controller", NULL, 0);
68528d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC) {
686568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, aplic_name, "interrupts-extended",
687e6faee65SAnup Patel             aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2);
68828d8c281SAnup Patel     } else {
689568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, aplic_name, "msi-parent",
69028d8c281SAnup Patel             msi_s_phandle);
69128d8c281SAnup Patel     }
692568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, aplic_name, "reg",
693e6faee65SAnup Patel         0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_S].size);
694568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,num-sources",
695e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_SOURCES);
696568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, aplic_name, socket);
697568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "phandle", aplic_s_phandle);
6983029fab6SAlistair Francis 
699d644e5e4SAnup Patel     if (!socket) {
700568e0614SDaniel Henrique Barboza         platform_bus_add_all_fdt_nodes(ms->fdt, aplic_name,
7013029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].base,
7023029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].size,
7033029fab6SAlistair Francis                                        VIRT_PLATFORM_BUS_IRQ);
704d644e5e4SAnup Patel     }
7053029fab6SAlistair Francis 
706e6faee65SAnup Patel     g_free(aplic_name);
707e6faee65SAnup Patel 
708e6faee65SAnup Patel     g_free(aplic_cells);
709e6faee65SAnup Patel     aplic_phandles[socket] = aplic_s_phandle;
710e6faee65SAnup Patel }
711e6faee65SAnup Patel 
712abd9a206SAtish Patra static void create_fdt_pmu(RISCVVirtState *s)
713abd9a206SAtish Patra {
714abd9a206SAtish Patra     char *pmu_name;
715568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
716abd9a206SAtish Patra     RISCVCPU hart = s->soc[0].harts[0];
717abd9a206SAtish Patra 
718abd9a206SAtish Patra     pmu_name = g_strdup_printf("/soc/pmu");
719568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, pmu_name);
720568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, pmu_name, "compatible", "riscv,pmu");
721568e0614SDaniel Henrique Barboza     riscv_pmu_generate_fdt_node(ms->fdt, hart.cfg.pmu_num, pmu_name);
722abd9a206SAtish Patra 
723abd9a206SAtish Patra     g_free(pmu_name);
724abd9a206SAtish Patra }
725abd9a206SAtish Patra 
7260ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap,
727914c97f9SDaniel Henrique Barboza                                uint32_t *phandle,
7280ffc1a95SAnup Patel                                uint32_t *irq_mmio_phandle,
7290ffc1a95SAnup Patel                                uint32_t *irq_pcie_phandle,
73028d8c281SAnup Patel                                uint32_t *irq_virtio_phandle,
73128d8c281SAnup Patel                                uint32_t *msi_pcie_phandle)
7320ffc1a95SAnup Patel {
7330ffc1a95SAnup Patel     char *clust_name;
73428d8c281SAnup Patel     int socket, phandle_pos;
735568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
73628d8c281SAnup Patel     uint32_t msi_m_phandle = 0, msi_s_phandle = 0;
73728d8c281SAnup Patel     uint32_t *intc_phandles, xplic_phandles[MAX_NODES];
738568e0614SDaniel Henrique Barboza     int socket_count = riscv_socket_count(ms);
7390ffc1a95SAnup Patel 
740568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/cpus");
741568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "timebase-frequency",
7420ffc1a95SAnup Patel                           RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ);
743568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0);
744568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1);
745568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map");
7460ffc1a95SAnup Patel 
747568e0614SDaniel Henrique Barboza     intc_phandles = g_new0(uint32_t, ms->smp.cpus);
74828d8c281SAnup Patel 
749568e0614SDaniel Henrique Barboza     phandle_pos = ms->smp.cpus;
7502967f37dSDaniel Henrique Barboza     for (socket = (socket_count - 1); socket >= 0; socket--) {
75128d8c281SAnup Patel         phandle_pos -= s->soc[socket].num_harts;
75228d8c281SAnup Patel 
7530ffc1a95SAnup Patel         clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket);
754568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, clust_name);
7550ffc1a95SAnup Patel 
7560ffc1a95SAnup Patel         create_fdt_socket_cpus(s, socket, clust_name, phandle,
757914c97f9SDaniel Henrique Barboza                                &intc_phandles[phandle_pos]);
7580ffc1a95SAnup Patel 
7590ffc1a95SAnup Patel         create_fdt_socket_memory(s, memmap, socket);
7600ffc1a95SAnup Patel 
76128d8c281SAnup Patel         g_free(clust_name);
76228d8c281SAnup Patel 
763ad40be27SYifei Jiang         if (!kvm_enabled()) {
764954886eaSAnup Patel             if (s->have_aclint) {
76528d8c281SAnup Patel                 create_fdt_socket_aclint(s, memmap, socket,
76628d8c281SAnup Patel                     &intc_phandles[phandle_pos]);
767954886eaSAnup Patel             } else {
76828d8c281SAnup Patel                 create_fdt_socket_clint(s, memmap, socket,
76928d8c281SAnup Patel                     &intc_phandles[phandle_pos]);
770954886eaSAnup Patel             }
771ad40be27SYifei Jiang         }
77228d8c281SAnup Patel     }
77328d8c281SAnup Patel 
77428d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
77528d8c281SAnup Patel         create_fdt_imsic(s, memmap, phandle, intc_phandles,
77628d8c281SAnup Patel             &msi_m_phandle, &msi_s_phandle);
77728d8c281SAnup Patel         *msi_pcie_phandle = msi_s_phandle;
77828d8c281SAnup Patel     }
77928d8c281SAnup Patel 
780568e0614SDaniel Henrique Barboza     phandle_pos = ms->smp.cpus;
7812967f37dSDaniel Henrique Barboza     for (socket = (socket_count - 1); socket >= 0; socket--) {
78228d8c281SAnup Patel         phandle_pos -= s->soc[socket].num_harts;
7830ffc1a95SAnup Patel 
784e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
7850ffc1a95SAnup Patel             create_fdt_socket_plic(s, memmap, socket, phandle,
78628d8c281SAnup Patel                 &intc_phandles[phandle_pos], xplic_phandles);
787e6faee65SAnup Patel         } else {
78828d8c281SAnup Patel             create_fdt_socket_aplic(s, memmap, socket,
78928d8c281SAnup Patel                 msi_m_phandle, msi_s_phandle, phandle,
79028d8c281SAnup Patel                 &intc_phandles[phandle_pos], xplic_phandles);
79128d8c281SAnup Patel         }
792e6faee65SAnup Patel     }
7930ffc1a95SAnup Patel 
7940ffc1a95SAnup Patel     g_free(intc_phandles);
79518df0b46SAnup Patel 
7962967f37dSDaniel Henrique Barboza     for (socket = 0; socket < socket_count; socket++) {
79718df0b46SAnup Patel         if (socket == 0) {
7980ffc1a95SAnup Patel             *irq_mmio_phandle = xplic_phandles[socket];
7990ffc1a95SAnup Patel             *irq_virtio_phandle = xplic_phandles[socket];
8000ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
80118df0b46SAnup Patel         }
80218df0b46SAnup Patel         if (socket == 1) {
8030ffc1a95SAnup Patel             *irq_virtio_phandle = xplic_phandles[socket];
8040ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
80518df0b46SAnup Patel         }
80618df0b46SAnup Patel         if (socket == 2) {
8070ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
80818df0b46SAnup Patel         }
80918df0b46SAnup Patel     }
81018df0b46SAnup Patel 
811568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_distance_matrix(ms);
8120ffc1a95SAnup Patel }
8130ffc1a95SAnup Patel 
8140ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap,
8150ffc1a95SAnup Patel                               uint32_t irq_virtio_phandle)
8160ffc1a95SAnup Patel {
8170ffc1a95SAnup Patel     int i;
8180ffc1a95SAnup Patel     char *name;
819568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
82004331d0bSMichael Clark 
82104331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
82218df0b46SAnup Patel         name = g_strdup_printf("/soc/virtio_mmio@%lx",
82304331d0bSMichael Clark             (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size));
824568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
825568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible", "virtio,mmio");
826568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
82704331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
82804331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].size);
829568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent",
8300ffc1a95SAnup Patel             irq_virtio_phandle);
831e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
832568e0614SDaniel Henrique Barboza             qemu_fdt_setprop_cell(ms->fdt, name, "interrupts",
833e6faee65SAnup Patel                                   VIRTIO_IRQ + i);
834e6faee65SAnup Patel         } else {
835568e0614SDaniel Henrique Barboza             qemu_fdt_setprop_cells(ms->fdt, name, "interrupts",
836e6faee65SAnup Patel                                    VIRTIO_IRQ + i, 0x4);
837e6faee65SAnup Patel         }
83818df0b46SAnup Patel         g_free(name);
83904331d0bSMichael Clark     }
8400ffc1a95SAnup Patel }
8410ffc1a95SAnup Patel 
8420ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap,
84328d8c281SAnup Patel                             uint32_t irq_pcie_phandle,
84428d8c281SAnup Patel                             uint32_t msi_pcie_phandle)
8450ffc1a95SAnup Patel {
8460ffc1a95SAnup Patel     char *name;
847568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
84804331d0bSMichael Clark 
84918df0b46SAnup Patel     name = g_strdup_printf("/soc/pci@%lx",
8506d56e396SAlistair Francis         (long) memmap[VIRT_PCIE_ECAM].base);
851568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
852568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#address-cells",
8530ffc1a95SAnup Patel         FDT_PCI_ADDR_CELLS);
854568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells",
8550ffc1a95SAnup Patel         FDT_PCI_INT_CELLS);
856568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#size-cells", 0x2);
857568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
8580ffc1a95SAnup Patel         "pci-host-ecam-generic");
859568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "device_type", "pci");
860568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "linux,pci-domain", 0);
861568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "bus-range", 0,
86218df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1);
863568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, name, "dma-coherent", NULL, 0);
86428d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
865568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "msi-parent", msi_pcie_phandle);
86628d8c281SAnup Patel     }
867568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg", 0,
86818df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size);
869568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, name, "ranges",
8706d56e396SAlistair Francis         1, FDT_PCI_RANGE_IOPORT, 2, 0,
8716d56e396SAlistair Francis         2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size,
8726d56e396SAlistair Francis         1, FDT_PCI_RANGE_MMIO,
8736d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base,
87419800265SBin Meng         2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size,
87519800265SBin Meng         1, FDT_PCI_RANGE_MMIO_64BIT,
87619800265SBin Meng         2, virt_high_pcie_memmap.base,
87719800265SBin Meng         2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size);
87819800265SBin Meng 
879568e0614SDaniel Henrique Barboza     create_pcie_irq_map(s, ms->fdt, name, irq_pcie_phandle);
88018df0b46SAnup Patel     g_free(name);
8810ffc1a95SAnup Patel }
8826d56e396SAlistair Francis 
8830ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap,
8840ffc1a95SAnup Patel                              uint32_t *phandle)
8850ffc1a95SAnup Patel {
8860ffc1a95SAnup Patel     char *name;
8870ffc1a95SAnup Patel     uint32_t test_phandle;
888568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
8890ffc1a95SAnup Patel 
8900ffc1a95SAnup Patel     test_phandle = (*phandle)++;
89118df0b46SAnup Patel     name = g_strdup_printf("/soc/test@%lx",
89204331d0bSMichael Clark         (long)memmap[VIRT_TEST].base);
893568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
8949c0fb20cSPalmer Dabbelt     {
8952cc04550SBin Meng         static const char * const compat[3] = {
8962cc04550SBin Meng             "sifive,test1", "sifive,test0", "syscon"
8972cc04550SBin Meng         };
898568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string_array(ms->fdt, name, "compatible",
8990ffc1a95SAnup Patel                                       (char **)&compat, ARRAY_SIZE(compat));
9009c0fb20cSPalmer Dabbelt     }
901568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
9020ffc1a95SAnup Patel         0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size);
903568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "phandle", test_phandle);
904568e0614SDaniel Henrique Barboza     test_phandle = qemu_fdt_get_phandle(ms->fdt, name);
90518df0b46SAnup Patel     g_free(name);
9060e404da0SAnup Patel 
907ae293799SConor Dooley     name = g_strdup_printf("/reboot");
908568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
909568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-reboot");
910568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle);
911568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0);
912568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_RESET);
91318df0b46SAnup Patel     g_free(name);
9140e404da0SAnup Patel 
915ae293799SConor Dooley     name = g_strdup_printf("/poweroff");
916568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
917568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-poweroff");
918568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle);
919568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0);
920568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_PASS);
92118df0b46SAnup Patel     g_free(name);
9220ffc1a95SAnup Patel }
9230ffc1a95SAnup Patel 
9240ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap,
9250ffc1a95SAnup Patel                             uint32_t irq_mmio_phandle)
9260ffc1a95SAnup Patel {
9270ffc1a95SAnup Patel     char *name;
928568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
92904331d0bSMichael Clark 
93053c38f7aSConor Dooley     name = g_strdup_printf("/soc/serial@%lx", (long)memmap[VIRT_UART0].base);
931568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
932568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "ns16550a");
933568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
93404331d0bSMichael Clark         0x0, memmap[VIRT_UART0].base,
93504331d0bSMichael Clark         0x0, memmap[VIRT_UART0].size);
936568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "clock-frequency", 3686400);
937568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", irq_mmio_phandle);
938e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
939568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", UART0_IRQ);
940e6faee65SAnup Patel     } else {
941568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", UART0_IRQ, 0x4);
942e6faee65SAnup Patel     }
94304331d0bSMichael Clark 
944568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/chosen");
945568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", name);
94618df0b46SAnup Patel     g_free(name);
9470ffc1a95SAnup Patel }
9480ffc1a95SAnup Patel 
9490ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap,
9500ffc1a95SAnup Patel                            uint32_t irq_mmio_phandle)
9510ffc1a95SAnup Patel {
9520ffc1a95SAnup Patel     char *name;
953568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
95471eb522cSAlistair Francis 
95518df0b46SAnup Patel     name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base);
956568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
957568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
9580ffc1a95SAnup Patel         "google,goldfish-rtc");
959568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
9600ffc1a95SAnup Patel         0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size);
961568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent",
9620ffc1a95SAnup Patel         irq_mmio_phandle);
963e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
964568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", RTC_IRQ);
965e6faee65SAnup Patel     } else {
966568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", RTC_IRQ, 0x4);
967e6faee65SAnup Patel     }
96818df0b46SAnup Patel     g_free(name);
9690ffc1a95SAnup Patel }
9700ffc1a95SAnup Patel 
9710ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap)
9720ffc1a95SAnup Patel {
9730ffc1a95SAnup Patel     char *name;
974568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
9750ffc1a95SAnup Patel     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
9760ffc1a95SAnup Patel     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
97767b5ef30SAnup Patel 
97858bde469SBin Meng     name = g_strdup_printf("/flash@%" PRIx64, flashbase);
979568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
980568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "cfi-flash");
981568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, name, "reg",
98271eb522cSAlistair Francis                                  2, flashbase, 2, flashsize,
98371eb522cSAlistair Francis                                  2, flashbase + flashsize, 2, flashsize);
984568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "bank-width", 4);
98518df0b46SAnup Patel     g_free(name);
9860ffc1a95SAnup Patel }
9870ffc1a95SAnup Patel 
988f9a461b2SAtish Patra static void create_fdt_fw_cfg(RISCVVirtState *s, const MemMapEntry *memmap)
989f9a461b2SAtish Patra {
990f9a461b2SAtish Patra     char *nodename;
991568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
992f9a461b2SAtish Patra     hwaddr base = memmap[VIRT_FW_CFG].base;
993f9a461b2SAtish Patra     hwaddr size = memmap[VIRT_FW_CFG].size;
994f9a461b2SAtish Patra 
995f9a461b2SAtish Patra     nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base);
996568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, nodename);
997568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, nodename,
998f9a461b2SAtish Patra                             "compatible", "qemu,fw-cfg-mmio");
999568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
1000f9a461b2SAtish Patra                                  2, base, 2, size);
1001568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0);
1002f9a461b2SAtish Patra     g_free(nodename);
1003f9a461b2SAtish Patra }
1004f9a461b2SAtish Patra 
1005914c97f9SDaniel Henrique Barboza static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap)
10060ffc1a95SAnup Patel {
1007568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
100828d8c281SAnup Patel     uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1;
10090ffc1a95SAnup Patel     uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1;
1010e4b4f0b7SJason A. Donenfeld     uint8_t rng_seed[32];
10110ffc1a95SAnup Patel 
1012568e0614SDaniel Henrique Barboza     ms->fdt = create_device_tree(&s->fdt_size);
1013568e0614SDaniel Henrique Barboza     if (!ms->fdt) {
10140ffc1a95SAnup Patel         error_report("create_device_tree() failed");
10150ffc1a95SAnup Patel         exit(1);
10160ffc1a95SAnup Patel     }
10170ffc1a95SAnup Patel 
1018568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/", "model", "riscv-virtio,qemu");
1019568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/", "compatible", "riscv-virtio");
1020568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2);
1021568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2);
10220ffc1a95SAnup Patel 
1023568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/soc");
1024568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, "/soc", "ranges", NULL, 0);
1025568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/soc", "compatible", "simple-bus");
1026568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/soc", "#size-cells", 0x2);
1027568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/soc", "#address-cells", 0x2);
10280ffc1a95SAnup Patel 
1029914c97f9SDaniel Henrique Barboza     create_fdt_sockets(s, memmap, &phandle, &irq_mmio_phandle,
1030914c97f9SDaniel Henrique Barboza                        &irq_pcie_phandle, &irq_virtio_phandle,
103128d8c281SAnup Patel                        &msi_pcie_phandle);
10320ffc1a95SAnup Patel 
10330ffc1a95SAnup Patel     create_fdt_virtio(s, memmap, irq_virtio_phandle);
10340ffc1a95SAnup Patel 
103528d8c281SAnup Patel     create_fdt_pcie(s, memmap, irq_pcie_phandle, msi_pcie_phandle);
10360ffc1a95SAnup Patel 
10370ffc1a95SAnup Patel     create_fdt_reset(s, memmap, &phandle);
10380ffc1a95SAnup Patel 
10390ffc1a95SAnup Patel     create_fdt_uart(s, memmap, irq_mmio_phandle);
10400ffc1a95SAnup Patel 
10410ffc1a95SAnup Patel     create_fdt_rtc(s, memmap, irq_mmio_phandle);
10420ffc1a95SAnup Patel 
10430ffc1a95SAnup Patel     create_fdt_flash(s, memmap);
1044f9a461b2SAtish Patra     create_fdt_fw_cfg(s, memmap);
1045abd9a206SAtish Patra     create_fdt_pmu(s);
10464e1e3003SAnup Patel 
1047e4b4f0b7SJason A. Donenfeld     /* Pass seed to RNG */
1048e4b4f0b7SJason A. Donenfeld     qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed));
1049568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, "/chosen", "rng-seed",
10502967f37dSDaniel Henrique Barboza                      rng_seed, sizeof(rng_seed));
105104331d0bSMichael Clark }
105204331d0bSMichael Clark 
10536d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem,
10546d56e396SAlistair Francis                                           hwaddr ecam_base, hwaddr ecam_size,
10556d56e396SAlistair Francis                                           hwaddr mmio_base, hwaddr mmio_size,
105619800265SBin Meng                                           hwaddr high_mmio_base,
105719800265SBin Meng                                           hwaddr high_mmio_size,
10586d56e396SAlistair Francis                                           hwaddr pio_base,
1059e6faee65SAnup Patel                                           DeviceState *irqchip)
10606d56e396SAlistair Francis {
10616d56e396SAlistair Francis     DeviceState *dev;
10626d56e396SAlistair Francis     MemoryRegion *ecam_alias, *ecam_reg;
106319800265SBin Meng     MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg;
10646d56e396SAlistair Francis     qemu_irq irq;
10656d56e396SAlistair Francis     int i;
10666d56e396SAlistair Francis 
10673e80f690SMarkus Armbruster     dev = qdev_new(TYPE_GPEX_HOST);
10686d56e396SAlistair Francis 
10693c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
10706d56e396SAlistair Francis 
10716d56e396SAlistair Francis     ecam_alias = g_new0(MemoryRegion, 1);
10726d56e396SAlistair Francis     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
10736d56e396SAlistair Francis     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
10746d56e396SAlistair Francis                              ecam_reg, 0, ecam_size);
10756d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias);
10766d56e396SAlistair Francis 
10776d56e396SAlistair Francis     mmio_alias = g_new0(MemoryRegion, 1);
10786d56e396SAlistair Francis     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
10796d56e396SAlistair Francis     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
10806d56e396SAlistair Francis                              mmio_reg, mmio_base, mmio_size);
10816d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias);
10826d56e396SAlistair Francis 
108319800265SBin Meng     /* Map high MMIO space */
108419800265SBin Meng     high_mmio_alias = g_new0(MemoryRegion, 1);
108519800265SBin Meng     memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high",
108619800265SBin Meng                              mmio_reg, high_mmio_base, high_mmio_size);
108719800265SBin Meng     memory_region_add_subregion(get_system_memory(), high_mmio_base,
108819800265SBin Meng                                 high_mmio_alias);
108919800265SBin Meng 
10906d56e396SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base);
10916d56e396SAlistair Francis 
10926d56e396SAlistair Francis     for (i = 0; i < GPEX_NUM_IRQS; i++) {
1093e6faee65SAnup Patel         irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i);
10946d56e396SAlistair Francis 
10956d56e396SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq);
10966d56e396SAlistair Francis         gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i);
10976d56e396SAlistair Francis     }
10986d56e396SAlistair Francis 
10996d56e396SAlistair Francis     return dev;
11006d56e396SAlistair Francis }
11016d56e396SAlistair Francis 
1102568e0614SDaniel Henrique Barboza static FWCfgState *create_fw_cfg(const MachineState *ms)
11030489348dSAsherah Connor {
11040489348dSAsherah Connor     hwaddr base = virt_memmap[VIRT_FW_CFG].base;
11050489348dSAsherah Connor     FWCfgState *fw_cfg;
11060489348dSAsherah Connor 
11070489348dSAsherah Connor     fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16,
11080489348dSAsherah Connor                                   &address_space_memory);
1109568e0614SDaniel Henrique Barboza     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)ms->smp.cpus);
11100489348dSAsherah Connor 
11110489348dSAsherah Connor     return fw_cfg;
11120489348dSAsherah Connor }
11130489348dSAsherah Connor 
1114e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket,
1115e6faee65SAnup Patel                                      int base_hartid, int hart_count)
1116e6faee65SAnup Patel {
1117e6faee65SAnup Patel     DeviceState *ret;
1118e6faee65SAnup Patel     char *plic_hart_config;
1119e6faee65SAnup Patel 
1120e6faee65SAnup Patel     /* Per-socket PLIC hart topology configuration string */
1121e6faee65SAnup Patel     plic_hart_config = riscv_plic_hart_config_string(hart_count);
1122e6faee65SAnup Patel 
1123e6faee65SAnup Patel     /* Per-socket PLIC */
1124e6faee65SAnup Patel     ret = sifive_plic_create(
1125e6faee65SAnup Patel             memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size,
1126e6faee65SAnup Patel             plic_hart_config, hart_count, base_hartid,
1127e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_SOURCES,
1128e6faee65SAnup Patel             ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1),
1129e6faee65SAnup Patel             VIRT_PLIC_PRIORITY_BASE,
1130e6faee65SAnup Patel             VIRT_PLIC_PENDING_BASE,
1131e6faee65SAnup Patel             VIRT_PLIC_ENABLE_BASE,
1132e6faee65SAnup Patel             VIRT_PLIC_ENABLE_STRIDE,
1133e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_BASE,
1134e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_STRIDE,
1135e6faee65SAnup Patel             memmap[VIRT_PLIC].size);
1136e6faee65SAnup Patel 
1137e6faee65SAnup Patel     g_free(plic_hart_config);
1138e6faee65SAnup Patel 
1139e6faee65SAnup Patel     return ret;
1140e6faee65SAnup Patel }
1141e6faee65SAnup Patel 
114228d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests,
1143e6faee65SAnup Patel                                     const MemMapEntry *memmap, int socket,
1144e6faee65SAnup Patel                                     int base_hartid, int hart_count)
1145e6faee65SAnup Patel {
114628d8c281SAnup Patel     int i;
114728d8c281SAnup Patel     hwaddr addr;
114828d8c281SAnup Patel     uint32_t guest_bits;
1149e6faee65SAnup Patel     DeviceState *aplic_m;
115028d8c281SAnup Patel     bool msimode = (aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) ? true : false;
115128d8c281SAnup Patel 
115228d8c281SAnup Patel     if (msimode) {
115328d8c281SAnup Patel         /* Per-socket M-level IMSICs */
115428d8c281SAnup Patel         addr = memmap[VIRT_IMSIC_M].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
115528d8c281SAnup Patel         for (i = 0; i < hart_count; i++) {
115628d8c281SAnup Patel             riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0),
115728d8c281SAnup Patel                                base_hartid + i, true, 1,
115828d8c281SAnup Patel                                VIRT_IRQCHIP_NUM_MSIS);
115928d8c281SAnup Patel         }
116028d8c281SAnup Patel 
116128d8c281SAnup Patel         /* Per-socket S-level IMSICs */
116228d8c281SAnup Patel         guest_bits = imsic_num_bits(aia_guests + 1);
116328d8c281SAnup Patel         addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
116428d8c281SAnup Patel         for (i = 0; i < hart_count; i++) {
116528d8c281SAnup Patel             riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits),
116628d8c281SAnup Patel                                base_hartid + i, false, 1 + aia_guests,
116728d8c281SAnup Patel                                VIRT_IRQCHIP_NUM_MSIS);
116828d8c281SAnup Patel         }
116928d8c281SAnup Patel     }
1170e6faee65SAnup Patel 
1171e6faee65SAnup Patel     /* Per-socket M-level APLIC */
1172e6faee65SAnup Patel     aplic_m = riscv_aplic_create(
1173e6faee65SAnup Patel         memmap[VIRT_APLIC_M].base + socket * memmap[VIRT_APLIC_M].size,
1174e6faee65SAnup Patel         memmap[VIRT_APLIC_M].size,
117528d8c281SAnup Patel         (msimode) ? 0 : base_hartid,
117628d8c281SAnup Patel         (msimode) ? 0 : hart_count,
1177e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_SOURCES,
1178e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_PRIO_BITS,
117928d8c281SAnup Patel         msimode, true, NULL);
1180e6faee65SAnup Patel 
1181e6faee65SAnup Patel     if (aplic_m) {
1182e6faee65SAnup Patel         /* Per-socket S-level APLIC */
1183e6faee65SAnup Patel         riscv_aplic_create(
1184e6faee65SAnup Patel             memmap[VIRT_APLIC_S].base + socket * memmap[VIRT_APLIC_S].size,
1185e6faee65SAnup Patel             memmap[VIRT_APLIC_S].size,
118628d8c281SAnup Patel             (msimode) ? 0 : base_hartid,
118728d8c281SAnup Patel             (msimode) ? 0 : hart_count,
1188e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_SOURCES,
1189e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_PRIO_BITS,
119028d8c281SAnup Patel             msimode, false, aplic_m);
1191e6faee65SAnup Patel     }
1192e6faee65SAnup Patel 
1193e6faee65SAnup Patel     return aplic_m;
1194e6faee65SAnup Patel }
1195e6faee65SAnup Patel 
11961832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip)
11971832b7cbSAlistair Francis {
11981832b7cbSAlistair Francis     DeviceState *dev;
11991832b7cbSAlistair Francis     SysBusDevice *sysbus;
12001832b7cbSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
12011832b7cbSAlistair Francis     int i;
12021832b7cbSAlistair Francis     MemoryRegion *sysmem = get_system_memory();
12031832b7cbSAlistair Francis 
12041832b7cbSAlistair Francis     dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
12051832b7cbSAlistair Francis     dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE);
12061832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS);
12071832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "mmio_size", memmap[VIRT_PLATFORM_BUS].size);
12081832b7cbSAlistair Francis     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
12091832b7cbSAlistair Francis     s->platform_bus_dev = dev;
12101832b7cbSAlistair Francis 
12111832b7cbSAlistair Francis     sysbus = SYS_BUS_DEVICE(dev);
12121832b7cbSAlistair Francis     for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) {
12131832b7cbSAlistair Francis         int irq = VIRT_PLATFORM_BUS_IRQ + i;
12141832b7cbSAlistair Francis         sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq));
12151832b7cbSAlistair Francis     }
12161832b7cbSAlistair Francis 
12171832b7cbSAlistair Francis     memory_region_add_subregion(sysmem,
12181832b7cbSAlistair Francis                                 memmap[VIRT_PLATFORM_BUS].base,
12191832b7cbSAlistair Francis                                 sysbus_mmio_get_region(sysbus, 0));
12201832b7cbSAlistair Francis }
12211832b7cbSAlistair Francis 
12221c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data)
12231c20d3ffSAlistair Francis {
12241c20d3ffSAlistair Francis     RISCVVirtState *s = container_of(notifier, RISCVVirtState,
12251c20d3ffSAlistair Francis                                      machine_done);
12261c20d3ffSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
12271c20d3ffSAlistair Francis     MachineState *machine = MACHINE(s);
12281c20d3ffSAlistair Francis     target_ulong start_addr = memmap[VIRT_DRAM].base;
12291c20d3ffSAlistair Francis     target_ulong firmware_end_addr, kernel_start_addr;
12309d3f7108SDaniel Henrique Barboza     const char *firmware_name = riscv_default_firmware_name(&s->soc[0]);
12311c20d3ffSAlistair Francis     uint32_t fdt_load_addr;
12321c20d3ffSAlistair Francis     uint64_t kernel_entry;
12331c20d3ffSAlistair Francis 
12341c20d3ffSAlistair Francis     /*
12351c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
12361c20d3ffSAlistair Francis      * so the "-bios" parameter is not supported when KVM is enabled.
12371c20d3ffSAlistair Francis      */
12381c20d3ffSAlistair Francis     if (kvm_enabled()) {
12391c20d3ffSAlistair Francis         if (machine->firmware) {
12401c20d3ffSAlistair Francis             if (strcmp(machine->firmware, "none")) {
12411c20d3ffSAlistair Francis                 error_report("Machine mode firmware is not supported in "
12421c20d3ffSAlistair Francis                              "combination with KVM.");
12431c20d3ffSAlistair Francis                 exit(1);
12441c20d3ffSAlistair Francis             }
12451c20d3ffSAlistair Francis         } else {
12461c20d3ffSAlistair Francis             machine->firmware = g_strdup("none");
12471c20d3ffSAlistair Francis         }
12481c20d3ffSAlistair Francis     }
12491c20d3ffSAlistair Francis 
12509d3f7108SDaniel Henrique Barboza     firmware_end_addr = riscv_find_and_load_firmware(machine, firmware_name,
12519d3f7108SDaniel Henrique Barboza                                                      start_addr, NULL);
12521c20d3ffSAlistair Francis 
1253a5b0249dSSunil V L     if (drive_get(IF_PFLASH, 0, 1)) {
1254a5b0249dSSunil V L         /*
1255a5b0249dSSunil V L          * S-mode FW like EDK2 will be kept in second plash (unit 1).
1256a5b0249dSSunil V L          * When both kernel, initrd and pflash options are provided in the
1257a5b0249dSSunil V L          * command line, the kernel and initrd will be copied to the fw_cfg
1258a5b0249dSSunil V L          * table and opensbi will jump to the flash address which is the
1259a5b0249dSSunil V L          * entry point of S-mode FW. It is the job of the S-mode FW to load
1260a5b0249dSSunil V L          * the kernel and initrd using fw_cfg table.
1261a5b0249dSSunil V L          *
1262a5b0249dSSunil V L          * If only pflash is given but not -kernel, then it is the job of
1263a5b0249dSSunil V L          * of the S-mode firmware to locate and load the kernel.
1264a5b0249dSSunil V L          * In either case, the next_addr for opensbi will be the flash address.
1265a5b0249dSSunil V L          */
1266a5b0249dSSunil V L         riscv_setup_firmware_boot(machine);
1267a5b0249dSSunil V L         kernel_entry = virt_memmap[VIRT_FLASH].base +
1268a5b0249dSSunil V L                        virt_memmap[VIRT_FLASH].size / 2;
1269a5b0249dSSunil V L     } else if (machine->kernel_filename) {
12701c20d3ffSAlistair Francis         kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0],
12711c20d3ffSAlistair Francis                                                          firmware_end_addr);
12721c20d3ffSAlistair Francis 
127362c5bc34SDaniel Henrique Barboza         kernel_entry = riscv_load_kernel(machine, &s->soc[0],
1274487d73fcSDaniel Henrique Barboza                                          kernel_start_addr, true, NULL);
12751c20d3ffSAlistair Francis     } else {
12761c20d3ffSAlistair Francis        /*
12771c20d3ffSAlistair Francis         * If dynamic firmware is used, it doesn't know where is the next mode
12781c20d3ffSAlistair Francis         * if kernel argument is not set.
12791c20d3ffSAlistair Francis         */
12801c20d3ffSAlistair Francis         kernel_entry = 0;
12811c20d3ffSAlistair Francis     }
12821c20d3ffSAlistair Francis 
12831c20d3ffSAlistair Francis     if (drive_get(IF_PFLASH, 0, 0)) {
12841c20d3ffSAlistair Francis         /*
12851c20d3ffSAlistair Francis          * Pflash was supplied, let's overwrite the address we jump to after
12861c20d3ffSAlistair Francis          * reset to the base of the flash.
12871c20d3ffSAlistair Francis          */
12881c20d3ffSAlistair Francis         start_addr = virt_memmap[VIRT_FLASH].base;
12891c20d3ffSAlistair Francis     }
12901c20d3ffSAlistair Francis 
1291bc2c0153SDaniel Henrique Barboza     fdt_load_addr = riscv_compute_fdt_addr(memmap[VIRT_DRAM].base,
12924b402886SDaniel Henrique Barboza                                            memmap[VIRT_DRAM].size,
12934b402886SDaniel Henrique Barboza                                            machine);
1294bc2c0153SDaniel Henrique Barboza     riscv_load_fdt(fdt_load_addr, machine->fdt);
1295bc2c0153SDaniel Henrique Barboza 
12961c20d3ffSAlistair Francis     /* load the reset vector */
12971c20d3ffSAlistair Francis     riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr,
12981c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].base,
12991c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].size, kernel_entry,
13006934f15bSDaniel Henrique Barboza                               fdt_load_addr);
13011c20d3ffSAlistair Francis 
13021c20d3ffSAlistair Francis     /*
13031c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
13041c20d3ffSAlistair Francis      * So here setup kernel start address and fdt address.
13051c20d3ffSAlistair Francis      * TODO:Support firmware loading and integrate to TCG start
13061c20d3ffSAlistair Francis      */
13071c20d3ffSAlistair Francis     if (kvm_enabled()) {
13081c20d3ffSAlistair Francis         riscv_setup_direct_kernel(kernel_entry, fdt_load_addr);
13091c20d3ffSAlistair Francis     }
13101c20d3ffSAlistair Francis }
13111c20d3ffSAlistair Francis 
1312b2a3a071SBin Meng static void virt_machine_init(MachineState *machine)
131304331d0bSMichael Clark {
131473261285SBin Meng     const MemMapEntry *memmap = virt_memmap;
1315cdfc19e4SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(machine);
131604331d0bSMichael Clark     MemoryRegion *system_memory = get_system_memory();
13175aec3247SMichael Clark     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
1318e6faee65SAnup Patel     char *soc_name;
1319e6faee65SAnup Patel     DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip;
132033fcedfaSPeter Maydell     int i, base_hartid, hart_count;
13212967f37dSDaniel Henrique Barboza     int socket_count = riscv_socket_count(machine);
132204331d0bSMichael Clark 
132318df0b46SAnup Patel     /* Check socket count limit */
13242967f37dSDaniel Henrique Barboza     if (VIRT_SOCKETS_MAX < socket_count) {
132518df0b46SAnup Patel         error_report("number of sockets/nodes should be less than %d",
132618df0b46SAnup Patel             VIRT_SOCKETS_MAX);
132718df0b46SAnup Patel         exit(1);
132818df0b46SAnup Patel     }
132918df0b46SAnup Patel 
133018df0b46SAnup Patel     /* Initialize sockets */
1331e6faee65SAnup Patel     mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL;
13322967f37dSDaniel Henrique Barboza     for (i = 0; i < socket_count; i++) {
133318df0b46SAnup Patel         if (!riscv_socket_check_hartids(machine, i)) {
133418df0b46SAnup Patel             error_report("discontinuous hartids in socket%d", i);
133518df0b46SAnup Patel             exit(1);
133618df0b46SAnup Patel         }
133718df0b46SAnup Patel 
133818df0b46SAnup Patel         base_hartid = riscv_socket_first_hartid(machine, i);
133918df0b46SAnup Patel         if (base_hartid < 0) {
134018df0b46SAnup Patel             error_report("can't find hartid base for socket%d", i);
134118df0b46SAnup Patel             exit(1);
134218df0b46SAnup Patel         }
134318df0b46SAnup Patel 
134418df0b46SAnup Patel         hart_count = riscv_socket_hart_count(machine, i);
134518df0b46SAnup Patel         if (hart_count < 0) {
134618df0b46SAnup Patel             error_report("can't find hart count for socket%d", i);
134718df0b46SAnup Patel             exit(1);
134818df0b46SAnup Patel         }
134918df0b46SAnup Patel 
135018df0b46SAnup Patel         soc_name = g_strdup_printf("soc%d", i);
135118df0b46SAnup Patel         object_initialize_child(OBJECT(machine), soc_name, &s->soc[i],
135275a6ed87SMarkus Armbruster                                 TYPE_RISCV_HART_ARRAY);
135318df0b46SAnup Patel         g_free(soc_name);
135418df0b46SAnup Patel         object_property_set_str(OBJECT(&s->soc[i]), "cpu-type",
135518df0b46SAnup Patel                                 machine->cpu_type, &error_abort);
135618df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "hartid-base",
135718df0b46SAnup Patel                                 base_hartid, &error_abort);
135818df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "num-harts",
135918df0b46SAnup Patel                                 hart_count, &error_abort);
13604bcfc391STsukasa OI         sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_fatal);
136118df0b46SAnup Patel 
1362ad40be27SYifei Jiang         if (!kvm_enabled()) {
136328d8c281SAnup Patel             if (s->have_aclint) {
136428d8c281SAnup Patel                 if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
136528d8c281SAnup Patel                     /* Per-socket ACLINT MTIMER */
136628d8c281SAnup Patel                     riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
136728d8c281SAnup Patel                             i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
136828d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
136928d8c281SAnup Patel                         base_hartid, hart_count,
137028d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
137128d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
137228d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
137328d8c281SAnup Patel                 } else {
137428d8c281SAnup Patel                     /* Per-socket ACLINT MSWI, MTIMER, and SSWI */
137528d8c281SAnup Patel                     riscv_aclint_swi_create(memmap[VIRT_CLINT].base +
137628d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size,
137728d8c281SAnup Patel                         base_hartid, hart_count, false);
137828d8c281SAnup Patel                     riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
137928d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size +
138028d8c281SAnup Patel                             RISCV_ACLINT_SWI_SIZE,
138128d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
138228d8c281SAnup Patel                         base_hartid, hart_count,
138328d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
138428d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
138528d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
138628d8c281SAnup Patel                     riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base +
138728d8c281SAnup Patel                             i * memmap[VIRT_ACLINT_SSWI].size,
138828d8c281SAnup Patel                         base_hartid, hart_count, true);
138928d8c281SAnup Patel                 }
139028d8c281SAnup Patel             } else {
139128d8c281SAnup Patel                 /* Per-socket SiFive CLINT */
1392b8fb878aSAnup Patel                 riscv_aclint_swi_create(
139318df0b46SAnup Patel                     memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size,
1394b8fb878aSAnup Patel                     base_hartid, hart_count, false);
139528d8c281SAnup Patel                 riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
139628d8c281SAnup Patel                         i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE,
1397b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count,
1398b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME,
1399b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
1400954886eaSAnup Patel             }
1401ad40be27SYifei Jiang         }
1402954886eaSAnup Patel 
1403e6faee65SAnup Patel         /* Per-socket interrupt controller */
1404e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
1405e6faee65SAnup Patel             s->irqchip[i] = virt_create_plic(memmap, i,
1406e6faee65SAnup Patel                                              base_hartid, hart_count);
1407e6faee65SAnup Patel         } else {
140828d8c281SAnup Patel             s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests,
140928d8c281SAnup Patel                                             memmap, i, base_hartid,
141028d8c281SAnup Patel                                             hart_count);
1411e6faee65SAnup Patel         }
141218df0b46SAnup Patel 
1413e6faee65SAnup Patel         /* Try to use different IRQCHIP instance based device type */
141418df0b46SAnup Patel         if (i == 0) {
1415e6faee65SAnup Patel             mmio_irqchip = s->irqchip[i];
1416e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1417e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
141818df0b46SAnup Patel         }
141918df0b46SAnup Patel         if (i == 1) {
1420e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1421e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
142218df0b46SAnup Patel         }
142318df0b46SAnup Patel         if (i == 2) {
1424e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
142518df0b46SAnup Patel         }
142618df0b46SAnup Patel     }
142704331d0bSMichael Clark 
1428cfeb8a17SBin Meng     if (riscv_is_32bit(&s->soc[0])) {
1429cfeb8a17SBin Meng #if HOST_LONG_BITS == 64
1430cfeb8a17SBin Meng         /* limit RAM size in a 32-bit system */
1431cfeb8a17SBin Meng         if (machine->ram_size > 10 * GiB) {
1432cfeb8a17SBin Meng             machine->ram_size = 10 * GiB;
1433cfeb8a17SBin Meng             error_report("Limiting RAM size to 10 GiB");
1434cfeb8a17SBin Meng         }
1435cfeb8a17SBin Meng #endif
143619800265SBin Meng         virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE;
143719800265SBin Meng         virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE;
143819800265SBin Meng     } else {
143919800265SBin Meng         virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE;
144019800265SBin Meng         virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size;
144119800265SBin Meng         virt_high_pcie_memmap.base =
144219800265SBin Meng             ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size);
1443cfeb8a17SBin Meng     }
1444cfeb8a17SBin Meng 
144504331d0bSMichael Clark     /* register system main memory (actual RAM) */
144604331d0bSMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base,
144703fd0c5fSMingwang Li         machine->ram);
144804331d0bSMichael Clark 
144904331d0bSMichael Clark     /* boot rom */
14505aec3247SMichael Clark     memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom",
14515aec3247SMichael Clark                            memmap[VIRT_MROM].size, &error_fatal);
14525aec3247SMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base,
14535aec3247SMichael Clark                                 mask_rom);
145404331d0bSMichael Clark 
1455b748352cSDaniel Henrique Barboza     /*
1456b748352cSDaniel Henrique Barboza      * Init fw_cfg. Must be done before riscv_load_fdt, otherwise the
1457b748352cSDaniel Henrique Barboza      * device tree cannot be altered and we get FDT_ERR_NOSPACE.
1458b748352cSDaniel Henrique Barboza      */
1459b748352cSDaniel Henrique Barboza     s->fw_cfg = create_fw_cfg(machine);
1460b748352cSDaniel Henrique Barboza     rom_set_fw(s->fw_cfg);
1461b748352cSDaniel Henrique Barboza 
146218df0b46SAnup Patel     /* SiFive Test MMIO device */
146304331d0bSMichael Clark     sifive_test_create(memmap[VIRT_TEST].base);
146404331d0bSMichael Clark 
146518df0b46SAnup Patel     /* VirtIO MMIO devices */
146604331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
146704331d0bSMichael Clark         sysbus_create_simple("virtio-mmio",
146804331d0bSMichael Clark             memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
1469e6faee65SAnup Patel             qdev_get_gpio_in(DEVICE(virtio_irqchip), VIRTIO_IRQ + i));
147004331d0bSMichael Clark     }
147104331d0bSMichael Clark 
14726d56e396SAlistair Francis     gpex_pcie_init(system_memory,
14736d56e396SAlistair Francis                    memmap[VIRT_PCIE_ECAM].base,
14746d56e396SAlistair Francis                    memmap[VIRT_PCIE_ECAM].size,
14756d56e396SAlistair Francis                    memmap[VIRT_PCIE_MMIO].base,
14766d56e396SAlistair Francis                    memmap[VIRT_PCIE_MMIO].size,
147719800265SBin Meng                    virt_high_pcie_memmap.base,
147819800265SBin Meng                    virt_high_pcie_memmap.size,
14796d56e396SAlistair Francis                    memmap[VIRT_PCIE_PIO].base,
1480e6faee65SAnup Patel                    DEVICE(pcie_irqchip));
14816d56e396SAlistair Francis 
14821832b7cbSAlistair Francis     create_platform_bus(s, DEVICE(mmio_irqchip));
14831832b7cbSAlistair Francis 
148404331d0bSMichael Clark     serial_mm_init(system_memory, memmap[VIRT_UART0].base,
1485e6faee65SAnup Patel         0, qdev_get_gpio_in(DEVICE(mmio_irqchip), UART0_IRQ), 399193,
14869bca0edbSPeter Maydell         serial_hd(0), DEVICE_LITTLE_ENDIAN);
1487b6aa6cedSMichael Clark 
148867b5ef30SAnup Patel     sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base,
1489e6faee65SAnup Patel         qdev_get_gpio_in(DEVICE(mmio_irqchip), RTC_IRQ));
149067b5ef30SAnup Patel 
149171eb522cSAlistair Francis     virt_flash_create(s);
149271eb522cSAlistair Francis 
149371eb522cSAlistair Francis     for (i = 0; i < ARRAY_SIZE(s->flash); i++) {
149471eb522cSAlistair Francis         /* Map legacy -drive if=pflash to machine properties */
149571eb522cSAlistair Francis         pflash_cfi01_legacy_drive(s->flash[i],
149671eb522cSAlistair Francis                                   drive_get(IF_PFLASH, 0, i));
149771eb522cSAlistair Francis     }
149871eb522cSAlistair Francis     virt_flash_map(s, system_memory);
14991c20d3ffSAlistair Francis 
1500*fc9ec362SBin Meng     /* load/create device tree */
1501*fc9ec362SBin Meng     if (machine->dtb) {
1502*fc9ec362SBin Meng         machine->fdt = load_device_tree(machine->dtb, &s->fdt_size);
1503*fc9ec362SBin Meng         if (!machine->fdt) {
1504*fc9ec362SBin Meng             error_report("load_device_tree() failed");
1505*fc9ec362SBin Meng             exit(1);
1506*fc9ec362SBin Meng         }
1507*fc9ec362SBin Meng     } else {
1508914c97f9SDaniel Henrique Barboza         create_fdt(s, memmap);
1509*fc9ec362SBin Meng     }
15101c20d3ffSAlistair Francis 
15111c20d3ffSAlistair Francis     s->machine_done.notify = virt_machine_done;
15121c20d3ffSAlistair Francis     qemu_add_machine_init_done_notifier(&s->machine_done);
151304331d0bSMichael Clark }
151404331d0bSMichael Clark 
1515b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj)
151604331d0bSMichael Clark {
1517cdfc19e4SAlistair Francis }
1518cdfc19e4SAlistair Francis 
151928d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp)
152028d8c281SAnup Patel {
152128d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
152228d8c281SAnup Patel     char val[32];
152328d8c281SAnup Patel 
152428d8c281SAnup Patel     sprintf(val, "%d", s->aia_guests);
152528d8c281SAnup Patel     return g_strdup(val);
152628d8c281SAnup Patel }
152728d8c281SAnup Patel 
152828d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp)
152928d8c281SAnup Patel {
153028d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
153128d8c281SAnup Patel 
153228d8c281SAnup Patel     s->aia_guests = atoi(val);
153328d8c281SAnup Patel     if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) {
153428d8c281SAnup Patel         error_setg(errp, "Invalid number of AIA IMSIC guests");
153528d8c281SAnup Patel         error_append_hint(errp, "Valid values be between 0 and %d.\n",
153628d8c281SAnup Patel                           VIRT_IRQCHIP_MAX_GUESTS);
153728d8c281SAnup Patel     }
153828d8c281SAnup Patel }
153928d8c281SAnup Patel 
1540e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp)
1541e6faee65SAnup Patel {
1542e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1543e6faee65SAnup Patel     const char *val;
1544e6faee65SAnup Patel 
1545e6faee65SAnup Patel     switch (s->aia_type) {
1546e6faee65SAnup Patel     case VIRT_AIA_TYPE_APLIC:
1547e6faee65SAnup Patel         val = "aplic";
1548e6faee65SAnup Patel         break;
154928d8c281SAnup Patel     case VIRT_AIA_TYPE_APLIC_IMSIC:
155028d8c281SAnup Patel         val = "aplic-imsic";
155128d8c281SAnup Patel         break;
1552e6faee65SAnup Patel     default:
1553e6faee65SAnup Patel         val = "none";
1554e6faee65SAnup Patel         break;
1555e6faee65SAnup Patel     };
1556e6faee65SAnup Patel 
1557e6faee65SAnup Patel     return g_strdup(val);
1558e6faee65SAnup Patel }
1559e6faee65SAnup Patel 
1560e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp)
1561e6faee65SAnup Patel {
1562e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1563e6faee65SAnup Patel 
1564e6faee65SAnup Patel     if (!strcmp(val, "none")) {
1565e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_NONE;
1566e6faee65SAnup Patel     } else if (!strcmp(val, "aplic")) {
1567e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC;
156828d8c281SAnup Patel     } else if (!strcmp(val, "aplic-imsic")) {
156928d8c281SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC;
1570e6faee65SAnup Patel     } else {
1571e6faee65SAnup Patel         error_setg(errp, "Invalid AIA interrupt controller type");
157228d8c281SAnup Patel         error_append_hint(errp, "Valid values are none, aplic, and "
157328d8c281SAnup Patel                           "aplic-imsic.\n");
1574e6faee65SAnup Patel     }
1575e6faee65SAnup Patel }
1576e6faee65SAnup Patel 
1577954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp)
1578954886eaSAnup Patel {
15795474aa4fSBin Meng     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1580954886eaSAnup Patel 
1581954886eaSAnup Patel     return s->have_aclint;
1582954886eaSAnup Patel }
1583954886eaSAnup Patel 
1584954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp)
1585954886eaSAnup Patel {
15865474aa4fSBin Meng     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1587954886eaSAnup Patel 
1588954886eaSAnup Patel     s->have_aclint = value;
1589954886eaSAnup Patel }
1590954886eaSAnup Patel 
159158d5a5a7SAlistair Francis static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine,
159258d5a5a7SAlistair Francis                                                         DeviceState *dev)
159358d5a5a7SAlistair Francis {
159458d5a5a7SAlistair Francis     MachineClass *mc = MACHINE_GET_CLASS(machine);
159558d5a5a7SAlistair Francis 
159658d5a5a7SAlistair Francis     if (device_is_dynamic_sysbus(mc, dev)) {
159758d5a5a7SAlistair Francis         return HOTPLUG_HANDLER(machine);
159858d5a5a7SAlistair Francis     }
159958d5a5a7SAlistair Francis     return NULL;
160058d5a5a7SAlistair Francis }
160158d5a5a7SAlistair Francis 
160258d5a5a7SAlistair Francis static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev,
160358d5a5a7SAlistair Francis                                         DeviceState *dev, Error **errp)
160458d5a5a7SAlistair Francis {
160558d5a5a7SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(hotplug_dev);
160658d5a5a7SAlistair Francis 
160758d5a5a7SAlistair Francis     if (s->platform_bus_dev) {
160858d5a5a7SAlistair Francis         MachineClass *mc = MACHINE_GET_CLASS(s);
160958d5a5a7SAlistair Francis 
161058d5a5a7SAlistair Francis         if (device_is_dynamic_sysbus(mc, dev)) {
161158d5a5a7SAlistair Francis             platform_bus_link_device(PLATFORM_BUS_DEVICE(s->platform_bus_dev),
161258d5a5a7SAlistair Francis                                      SYS_BUS_DEVICE(dev));
161358d5a5a7SAlistair Francis         }
161458d5a5a7SAlistair Francis     }
161558d5a5a7SAlistair Francis }
161658d5a5a7SAlistair Francis 
1617b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data)
1618cdfc19e4SAlistair Francis {
161928d8c281SAnup Patel     char str[128];
1620cdfc19e4SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
162158d5a5a7SAlistair Francis     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1622cdfc19e4SAlistair Francis 
1623cdfc19e4SAlistair Francis     mc->desc = "RISC-V VirtIO board";
1624b2a3a071SBin Meng     mc->init = virt_machine_init;
162518df0b46SAnup Patel     mc->max_cpus = VIRT_CPUS_MAX;
162609fe1712SAlistair Francis     mc->default_cpu_type = TYPE_RISCV_CPU_BASE;
1627acead54cSBin Meng     mc->pci_allow_0_address = true;
162818df0b46SAnup Patel     mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids;
162918df0b46SAnup Patel     mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props;
163018df0b46SAnup Patel     mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id;
163118df0b46SAnup Patel     mc->numa_mem_supported = true;
163203fd0c5fSMingwang Li     mc->default_ram_id = "riscv_virt_board.ram";
163358d5a5a7SAlistair Francis     assert(!mc->get_hotplug_handler);
163458d5a5a7SAlistair Francis     mc->get_hotplug_handler = virt_machine_get_hotplug_handler;
163558d5a5a7SAlistair Francis 
163658d5a5a7SAlistair Francis     hc->plug = virt_machine_device_plug_cb;
1637c346749eSAsherah Connor 
1638c346749eSAsherah Connor     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
1639325b7c4eSAlistair Francis #ifdef CONFIG_TPM
1640325b7c4eSAlistair Francis     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS);
1641325b7c4eSAlistair Francis #endif
1642954886eaSAnup Patel 
1643954886eaSAnup Patel     object_class_property_add_bool(oc, "aclint", virt_get_aclint,
1644954886eaSAnup Patel                                    virt_set_aclint);
1645954886eaSAnup Patel     object_class_property_set_description(oc, "aclint",
1646954886eaSAnup Patel                                           "Set on/off to enable/disable "
1647954886eaSAnup Patel                                           "emulating ACLINT devices");
1648e6faee65SAnup Patel 
1649e6faee65SAnup Patel     object_class_property_add_str(oc, "aia", virt_get_aia,
1650e6faee65SAnup Patel                                   virt_set_aia);
1651e6faee65SAnup Patel     object_class_property_set_description(oc, "aia",
1652e6faee65SAnup Patel                                           "Set type of AIA interrupt "
1653e6faee65SAnup Patel                                           "conttoller. Valid values are "
165428d8c281SAnup Patel                                           "none, aplic, and aplic-imsic.");
165528d8c281SAnup Patel 
165628d8c281SAnup Patel     object_class_property_add_str(oc, "aia-guests",
165728d8c281SAnup Patel                                   virt_get_aia_guests,
165828d8c281SAnup Patel                                   virt_set_aia_guests);
165928d8c281SAnup Patel     sprintf(str, "Set number of guest MMIO pages for AIA IMSIC. Valid value "
166028d8c281SAnup Patel                  "should be between 0 and %d.", VIRT_IRQCHIP_MAX_GUESTS);
166128d8c281SAnup Patel     object_class_property_set_description(oc, "aia-guests", str);
166204331d0bSMichael Clark }
166304331d0bSMichael Clark 
1664b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = {
1665cdfc19e4SAlistair Francis     .name       = MACHINE_TYPE_NAME("virt"),
1666cdfc19e4SAlistair Francis     .parent     = TYPE_MACHINE,
1667b2a3a071SBin Meng     .class_init = virt_machine_class_init,
1668b2a3a071SBin Meng     .instance_init = virt_machine_instance_init,
1669cdfc19e4SAlistair Francis     .instance_size = sizeof(RISCVVirtState),
167058d5a5a7SAlistair Francis     .interfaces = (InterfaceInfo[]) {
167158d5a5a7SAlistair Francis          { TYPE_HOTPLUG_HANDLER },
167258d5a5a7SAlistair Francis          { }
167358d5a5a7SAlistair Francis     },
1674cdfc19e4SAlistair Francis };
1675cdfc19e4SAlistair Francis 
1676b2a3a071SBin Meng static void virt_machine_init_register_types(void)
1677cdfc19e4SAlistair Francis {
1678b2a3a071SBin Meng     type_register_static(&virt_machine_typeinfo);
1679cdfc19e4SAlistair Francis }
1680cdfc19e4SAlistair Francis 
1681b2a3a071SBin Meng type_init(virt_machine_init_register_types)
1682