104331d0bSMichael Clark /* 204331d0bSMichael Clark * QEMU RISC-V VirtIO Board 304331d0bSMichael Clark * 404331d0bSMichael Clark * Copyright (c) 2017 SiFive, Inc. 504331d0bSMichael Clark * 604331d0bSMichael Clark * RISC-V machine with 16550a UART and VirtIO MMIO 704331d0bSMichael Clark * 804331d0bSMichael Clark * This program is free software; you can redistribute it and/or modify it 904331d0bSMichael Clark * under the terms and conditions of the GNU General Public License, 1004331d0bSMichael Clark * version 2 or later, as published by the Free Software Foundation. 1104331d0bSMichael Clark * 1204331d0bSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 1304331d0bSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1404331d0bSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1504331d0bSMichael Clark * more details. 1604331d0bSMichael Clark * 1704331d0bSMichael Clark * You should have received a copy of the GNU General Public License along with 1804331d0bSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 1904331d0bSMichael Clark */ 2004331d0bSMichael Clark 2104331d0bSMichael Clark #include "qemu/osdep.h" 224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h" 2304331d0bSMichael Clark #include "qemu/error-report.h" 24e4b4f0b7SJason A. Donenfeld #include "qemu/guest-random.h" 2504331d0bSMichael Clark #include "qapi/error.h" 2604331d0bSMichael Clark #include "hw/boards.h" 2704331d0bSMichael Clark #include "hw/loader.h" 2804331d0bSMichael Clark #include "hw/sysbus.h" 2971eb522cSAlistair Francis #include "hw/qdev-properties.h" 3004331d0bSMichael Clark #include "hw/char/serial.h" 3104331d0bSMichael Clark #include "target/riscv/cpu.h" 323029fab6SAlistair Francis #include "hw/core/sysbus-fdt.h" 33abd9a206SAtish Patra #include "target/riscv/pmu.h" 3404331d0bSMichael Clark #include "hw/riscv/riscv_hart.h" 3504331d0bSMichael Clark #include "hw/riscv/virt.h" 360ac24d56SAlistair Francis #include "hw/riscv/boot.h" 3718df0b46SAnup Patel #include "hw/riscv/numa.h" 38cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h" 39e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h" 4028d8c281SAnup Patel #include "hw/intc/riscv_imsic.h" 4184fcf3c1SBin Meng #include "hw/intc/sifive_plic.h" 42a4b84608SBin Meng #include "hw/misc/sifive_test.h" 431832b7cbSAlistair Francis #include "hw/platform-bus.h" 4404331d0bSMichael Clark #include "chardev/char.h" 4504331d0bSMichael Clark #include "sysemu/device_tree.h" 4646517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 47ad40be27SYifei Jiang #include "sysemu/kvm.h" 48325b7c4eSAlistair Francis #include "sysemu/tpm.h" 496d56e396SAlistair Francis #include "hw/pci/pci.h" 506d56e396SAlistair Francis #include "hw/pci-host/gpex.h" 51c346749eSAsherah Connor #include "hw/display/ramfb.h" 5204331d0bSMichael Clark 530631aaaeSAnup Patel /* 540631aaaeSAnup Patel * The virt machine physical address space used by some of the devices 550631aaaeSAnup Patel * namely ACLINT, PLIC, APLIC, and IMSIC depend on number of Sockets, 560631aaaeSAnup Patel * number of CPUs, and number of IMSIC guest files. 570631aaaeSAnup Patel * 580631aaaeSAnup Patel * Various limits defined by VIRT_SOCKETS_MAX_BITS, VIRT_CPUS_MAX_BITS, 590631aaaeSAnup Patel * and VIRT_IRQCHIP_MAX_GUESTS_BITS are tuned for maximum utilization 600631aaaeSAnup Patel * of virt machine physical address space. 610631aaaeSAnup Patel */ 620631aaaeSAnup Patel 6328d8c281SAnup Patel #define VIRT_IMSIC_GROUP_MAX_SIZE (1U << IMSIC_MMIO_GROUP_MIN_SHIFT) 6428d8c281SAnup Patel #if VIRT_IMSIC_GROUP_MAX_SIZE < \ 6528d8c281SAnup Patel IMSIC_GROUP_SIZE(VIRT_CPUS_MAX_BITS, VIRT_IRQCHIP_MAX_GUESTS_BITS) 6628d8c281SAnup Patel #error "Can't accomodate single IMSIC group in address space" 6728d8c281SAnup Patel #endif 6828d8c281SAnup Patel 6928d8c281SAnup Patel #define VIRT_IMSIC_MAX_SIZE (VIRT_SOCKETS_MAX * \ 7028d8c281SAnup Patel VIRT_IMSIC_GROUP_MAX_SIZE) 7128d8c281SAnup Patel #if 0x4000000 < VIRT_IMSIC_MAX_SIZE 7228d8c281SAnup Patel #error "Can't accomodate all IMSIC groups in address space" 7328d8c281SAnup Patel #endif 7428d8c281SAnup Patel 7573261285SBin Meng static const MemMapEntry virt_memmap[] = { 7604331d0bSMichael Clark [VIRT_DEBUG] = { 0x0, 0x100 }, 779eb8b14aSBin Meng [VIRT_MROM] = { 0x1000, 0xf000 }, 785aec3247SMichael Clark [VIRT_TEST] = { 0x100000, 0x1000 }, 7967b5ef30SAnup Patel [VIRT_RTC] = { 0x101000, 0x1000 }, 8004331d0bSMichael Clark [VIRT_CLINT] = { 0x2000000, 0x10000 }, 81954886eaSAnup Patel [VIRT_ACLINT_SSWI] = { 0x2F00000, 0x4000 }, 822c44bbf3SBin Meng [VIRT_PCIE_PIO] = { 0x3000000, 0x10000 }, 831832b7cbSAlistair Francis [VIRT_PLATFORM_BUS] = { 0x4000000, 0x2000000 }, 8418df0b46SAnup Patel [VIRT_PLIC] = { 0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) }, 85e6faee65SAnup Patel [VIRT_APLIC_M] = { 0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) }, 86e6faee65SAnup Patel [VIRT_APLIC_S] = { 0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) }, 8704331d0bSMichael Clark [VIRT_UART0] = { 0x10000000, 0x100 }, 8804331d0bSMichael Clark [VIRT_VIRTIO] = { 0x10001000, 0x1000 }, 890489348dSAsherah Connor [VIRT_FW_CFG] = { 0x10100000, 0x18 }, 906911fde4SAlistair Francis [VIRT_FLASH] = { 0x20000000, 0x4000000 }, 9128d8c281SAnup Patel [VIRT_IMSIC_M] = { 0x24000000, VIRT_IMSIC_MAX_SIZE }, 9228d8c281SAnup Patel [VIRT_IMSIC_S] = { 0x28000000, VIRT_IMSIC_MAX_SIZE }, 936d56e396SAlistair Francis [VIRT_PCIE_ECAM] = { 0x30000000, 0x10000000 }, 942c44bbf3SBin Meng [VIRT_PCIE_MMIO] = { 0x40000000, 0x40000000 }, 952c44bbf3SBin Meng [VIRT_DRAM] = { 0x80000000, 0x0 }, 9604331d0bSMichael Clark }; 9704331d0bSMichael Clark 9819800265SBin Meng /* PCIe high mmio is fixed for RV32 */ 9919800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE 0x300000000ULL 10019800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE (4 * GiB) 10119800265SBin Meng 10219800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */ 10319800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE (16 * GiB) 10419800265SBin Meng 10519800265SBin Meng static MemMapEntry virt_high_pcie_memmap; 10619800265SBin Meng 10771eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB) 10871eb522cSAlistair Francis 10971eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s, 11071eb522cSAlistair Francis const char *name, 11171eb522cSAlistair Francis const char *alias_prop_name) 11271eb522cSAlistair Francis { 11371eb522cSAlistair Francis /* 11471eb522cSAlistair Francis * Create a single flash device. We use the same parameters as 11571eb522cSAlistair Francis * the flash devices on the ARM virt board. 11671eb522cSAlistair Francis */ 117df707969SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 11871eb522cSAlistair Francis 11971eb522cSAlistair Francis qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE); 12071eb522cSAlistair Francis qdev_prop_set_uint8(dev, "width", 4); 12171eb522cSAlistair Francis qdev_prop_set_uint8(dev, "device-width", 2); 12271eb522cSAlistair Francis qdev_prop_set_bit(dev, "big-endian", false); 12371eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id0", 0x89); 12471eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id1", 0x18); 12571eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id2", 0x00); 12671eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id3", 0x00); 12771eb522cSAlistair Francis qdev_prop_set_string(dev, "name", name); 12871eb522cSAlistair Francis 129d2623129SMarkus Armbruster object_property_add_child(OBJECT(s), name, OBJECT(dev)); 13071eb522cSAlistair Francis object_property_add_alias(OBJECT(s), alias_prop_name, 131d2623129SMarkus Armbruster OBJECT(dev), "drive"); 13271eb522cSAlistair Francis 13371eb522cSAlistair Francis return PFLASH_CFI01(dev); 13471eb522cSAlistair Francis } 13571eb522cSAlistair Francis 13671eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s) 13771eb522cSAlistair Francis { 13871eb522cSAlistair Francis s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0"); 13971eb522cSAlistair Francis s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1"); 14071eb522cSAlistair Francis } 14171eb522cSAlistair Francis 14271eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash, 14371eb522cSAlistair Francis hwaddr base, hwaddr size, 14471eb522cSAlistair Francis MemoryRegion *sysmem) 14571eb522cSAlistair Francis { 14671eb522cSAlistair Francis DeviceState *dev = DEVICE(flash); 14771eb522cSAlistair Francis 1484cdd0a77SPhilippe Mathieu-Daudé assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE)); 14971eb522cSAlistair Francis assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX); 15071eb522cSAlistair Francis qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE); 1513c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 15271eb522cSAlistair Francis 15371eb522cSAlistair Francis memory_region_add_subregion(sysmem, base, 15471eb522cSAlistair Francis sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 15571eb522cSAlistair Francis 0)); 15671eb522cSAlistair Francis } 15771eb522cSAlistair Francis 15871eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s, 15971eb522cSAlistair Francis MemoryRegion *sysmem) 16071eb522cSAlistair Francis { 16171eb522cSAlistair Francis hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 16271eb522cSAlistair Francis hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 16371eb522cSAlistair Francis 16471eb522cSAlistair Francis virt_flash_map1(s->flash[0], flashbase, flashsize, 16571eb522cSAlistair Francis sysmem); 16671eb522cSAlistair Francis virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize, 16771eb522cSAlistair Francis sysmem); 16871eb522cSAlistair Francis } 16971eb522cSAlistair Francis 170e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename, 171e6faee65SAnup Patel uint32_t irqchip_phandle) 1726d56e396SAlistair Francis { 1736d56e396SAlistair Francis int pin, dev; 174e6faee65SAnup Patel uint32_t irq_map_stride = 0; 175e6faee65SAnup Patel uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * 176e6faee65SAnup Patel FDT_MAX_INT_MAP_WIDTH] = {}; 1776d56e396SAlistair Francis uint32_t *irq_map = full_irq_map; 1786d56e396SAlistair Francis 1796d56e396SAlistair Francis /* This code creates a standard swizzle of interrupts such that 1806d56e396SAlistair Francis * each device's first interrupt is based on it's PCI_SLOT number. 1816d56e396SAlistair Francis * (See pci_swizzle_map_irq_fn()) 1826d56e396SAlistair Francis * 1836d56e396SAlistair Francis * We only need one entry per interrupt in the table (not one per 1846d56e396SAlistair Francis * possible slot) seeing the interrupt-map-mask will allow the table 1856d56e396SAlistair Francis * to wrap to any number of devices. 1866d56e396SAlistair Francis */ 1876d56e396SAlistair Francis for (dev = 0; dev < GPEX_NUM_IRQS; dev++) { 1886d56e396SAlistair Francis int devfn = dev * 0x8; 1896d56e396SAlistair Francis 1906d56e396SAlistair Francis for (pin = 0; pin < GPEX_NUM_IRQS; pin++) { 1916d56e396SAlistair Francis int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS); 1926d56e396SAlistair Francis int i = 0; 1936d56e396SAlistair Francis 194e6faee65SAnup Patel /* Fill PCI address cells */ 1956d56e396SAlistair Francis irq_map[i] = cpu_to_be32(devfn << 8); 1966d56e396SAlistair Francis i += FDT_PCI_ADDR_CELLS; 197e6faee65SAnup Patel 198e6faee65SAnup Patel /* Fill PCI Interrupt cells */ 1996d56e396SAlistair Francis irq_map[i] = cpu_to_be32(pin + 1); 2006d56e396SAlistair Francis i += FDT_PCI_INT_CELLS; 2016d56e396SAlistair Francis 202e6faee65SAnup Patel /* Fill interrupt controller phandle and cells */ 203e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(irqchip_phandle); 204e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(irq_nr); 205e6faee65SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_NONE) { 206e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(0x4); 207e6faee65SAnup Patel } 2086d56e396SAlistair Francis 209e6faee65SAnup Patel if (!irq_map_stride) { 210e6faee65SAnup Patel irq_map_stride = i; 211e6faee65SAnup Patel } 212e6faee65SAnup Patel irq_map += irq_map_stride; 2136d56e396SAlistair Francis } 2146d56e396SAlistair Francis } 2156d56e396SAlistair Francis 216e6faee65SAnup Patel qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map, 217e6faee65SAnup Patel GPEX_NUM_IRQS * GPEX_NUM_IRQS * 218e6faee65SAnup Patel irq_map_stride * sizeof(uint32_t)); 2196d56e396SAlistair Francis 2206d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask", 2216d56e396SAlistair Francis 0x1800, 0, 0, 0x7); 2226d56e396SAlistair Francis } 2236d56e396SAlistair Francis 2240ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket, 2250ffc1a95SAnup Patel char *clust_name, uint32_t *phandle, 226914c97f9SDaniel Henrique Barboza uint32_t *intc_phandles) 22704331d0bSMichael Clark { 2280ffc1a95SAnup Patel int cpu; 2290ffc1a95SAnup Patel uint32_t cpu_phandle; 230568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 231*ed9eb206SAlexandre Ghiti char *name, *cpu_name, *core_name, *intc_name, *sv_name; 232914c97f9SDaniel Henrique Barboza bool is_32_bit = riscv_is_32bit(&s->soc[0]); 233*ed9eb206SAlexandre Ghiti uint8_t satp_mode_max; 23418df0b46SAnup Patel 23518df0b46SAnup Patel for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) { 236c95c9d20SDaniel Henrique Barboza RISCVCPU *cpu_ptr = &s->soc[socket].harts[cpu]; 237c95c9d20SDaniel Henrique Barboza 2380ffc1a95SAnup Patel cpu_phandle = (*phandle)++; 23918df0b46SAnup Patel 24018df0b46SAnup Patel cpu_name = g_strdup_printf("/cpus/cpu@%d", 24118df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 242568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, cpu_name); 243*ed9eb206SAlexandre Ghiti 244*ed9eb206SAlexandre Ghiti satp_mode_max = satp_mode_max_from_map( 245*ed9eb206SAlexandre Ghiti s->soc[socket].harts[cpu].cfg.satp_mode.map); 246*ed9eb206SAlexandre Ghiti sv_name = g_strdup_printf("riscv,%s", 247*ed9eb206SAlexandre Ghiti satp_mode_str(satp_mode_max, is_32_bit)); 248*ed9eb206SAlexandre Ghiti qemu_fdt_setprop_string(ms->fdt, cpu_name, "mmu-type", sv_name); 249*ed9eb206SAlexandre Ghiti g_free(sv_name); 250*ed9eb206SAlexandre Ghiti 251*ed9eb206SAlexandre Ghiti 252c95c9d20SDaniel Henrique Barboza name = riscv_isa_string(cpu_ptr); 253568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "riscv,isa", name); 25418df0b46SAnup Patel g_free(name); 25500769863SAnup Patel 25600769863SAnup Patel if (cpu_ptr->cfg.ext_icbom) { 25700769863SAnup Patel qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbom-block-size", 25800769863SAnup Patel cpu_ptr->cfg.cbom_blocksize); 25900769863SAnup Patel } 26000769863SAnup Patel 26100769863SAnup Patel if (cpu_ptr->cfg.ext_icboz) { 26200769863SAnup Patel qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cboz-block-size", 26300769863SAnup Patel cpu_ptr->cfg.cboz_blocksize); 26400769863SAnup Patel } 26500769863SAnup Patel 266568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "compatible", "riscv"); 267568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "status", "okay"); 268568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, cpu_name, "reg", 26918df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 270568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "device_type", "cpu"); 271568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, cpu_name, socket); 272568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, cpu_name, "phandle", cpu_phandle); 2730ffc1a95SAnup Patel 2740ffc1a95SAnup Patel intc_phandles[cpu] = (*phandle)++; 27518df0b46SAnup Patel 27618df0b46SAnup Patel intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name); 277568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, intc_name); 278568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, intc_name, "phandle", 2790ffc1a95SAnup Patel intc_phandles[cpu]); 280568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, intc_name, "compatible", 28118df0b46SAnup Patel "riscv,cpu-intc"); 282568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, intc_name, "interrupt-controller", NULL, 0); 283568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, intc_name, "#interrupt-cells", 1); 28418df0b46SAnup Patel 28518df0b46SAnup Patel core_name = g_strdup_printf("%s/core%d", clust_name, cpu); 286568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, core_name); 287568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, core_name, "cpu", cpu_phandle); 28818df0b46SAnup Patel 28918df0b46SAnup Patel g_free(core_name); 29018df0b46SAnup Patel g_free(intc_name); 29118df0b46SAnup Patel g_free(cpu_name); 29228a4df97SAtish Patra } 2930ffc1a95SAnup Patel } 2940ffc1a95SAnup Patel 2950ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s, 2960ffc1a95SAnup Patel const MemMapEntry *memmap, int socket) 2970ffc1a95SAnup Patel { 2980ffc1a95SAnup Patel char *mem_name; 2990ffc1a95SAnup Patel uint64_t addr, size; 300568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 30128a4df97SAtish Patra 302568e0614SDaniel Henrique Barboza addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(ms, socket); 303568e0614SDaniel Henrique Barboza size = riscv_socket_mem_size(ms, socket); 30418df0b46SAnup Patel mem_name = g_strdup_printf("/memory@%lx", (long)addr); 305568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, mem_name); 306568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, mem_name, "reg", 30718df0b46SAnup Patel addr >> 32, addr, size >> 32, size); 308568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, mem_name, "device_type", "memory"); 309568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, mem_name, socket); 31018df0b46SAnup Patel g_free(mem_name); 3110ffc1a95SAnup Patel } 31204331d0bSMichael Clark 3130ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s, 3140ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 3150ffc1a95SAnup Patel uint32_t *intc_phandles) 3160ffc1a95SAnup Patel { 3170ffc1a95SAnup Patel int cpu; 3180ffc1a95SAnup Patel char *clint_name; 3190ffc1a95SAnup Patel uint32_t *clint_cells; 3200ffc1a95SAnup Patel unsigned long clint_addr; 321568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 3220ffc1a95SAnup Patel static const char * const clint_compat[2] = { 3230ffc1a95SAnup Patel "sifive,clint0", "riscv,clint0" 3240ffc1a95SAnup Patel }; 3250ffc1a95SAnup Patel 3260ffc1a95SAnup Patel clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 3270ffc1a95SAnup Patel 3280ffc1a95SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 3290ffc1a95SAnup Patel clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 3300ffc1a95SAnup Patel clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 3310ffc1a95SAnup Patel clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 3320ffc1a95SAnup Patel clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 3330ffc1a95SAnup Patel } 3340ffc1a95SAnup Patel 3350ffc1a95SAnup Patel clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 33618df0b46SAnup Patel clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr); 337568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, clint_name); 338568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, clint_name, "compatible", 3390ffc1a95SAnup Patel (char **)&clint_compat, 3400ffc1a95SAnup Patel ARRAY_SIZE(clint_compat)); 341568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, clint_name, "reg", 34218df0b46SAnup Patel 0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size); 343568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, clint_name, "interrupts-extended", 34418df0b46SAnup Patel clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4); 345568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, clint_name, socket); 34618df0b46SAnup Patel g_free(clint_name); 34718df0b46SAnup Patel 3480ffc1a95SAnup Patel g_free(clint_cells); 3490ffc1a95SAnup Patel } 3500ffc1a95SAnup Patel 351954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s, 352954886eaSAnup Patel const MemMapEntry *memmap, int socket, 353954886eaSAnup Patel uint32_t *intc_phandles) 354954886eaSAnup Patel { 355954886eaSAnup Patel int cpu; 356954886eaSAnup Patel char *name; 35728d8c281SAnup Patel unsigned long addr, size; 358954886eaSAnup Patel uint32_t aclint_cells_size; 359954886eaSAnup Patel uint32_t *aclint_mswi_cells; 360954886eaSAnup Patel uint32_t *aclint_sswi_cells; 361954886eaSAnup Patel uint32_t *aclint_mtimer_cells; 362568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 363954886eaSAnup Patel 364954886eaSAnup Patel aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 365954886eaSAnup Patel aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 366954886eaSAnup Patel aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 367954886eaSAnup Patel 368954886eaSAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 369954886eaSAnup Patel aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 370954886eaSAnup Patel aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT); 371954886eaSAnup Patel aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 372954886eaSAnup Patel aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER); 373954886eaSAnup Patel aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 374954886eaSAnup Patel aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT); 375954886eaSAnup Patel } 376954886eaSAnup Patel aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2; 377954886eaSAnup Patel 37828d8c281SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) { 379954886eaSAnup Patel addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 380954886eaSAnup Patel name = g_strdup_printf("/soc/mswi@%lx", addr); 381568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 382568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 38328d8c281SAnup Patel "riscv,aclint-mswi"); 384568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 385954886eaSAnup Patel 0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE); 386568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupts-extended", 387954886eaSAnup Patel aclint_mswi_cells, aclint_cells_size); 388568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0); 389568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0); 390568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, name, socket); 391954886eaSAnup Patel g_free(name); 39228d8c281SAnup Patel } 393954886eaSAnup Patel 39428d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 39528d8c281SAnup Patel addr = memmap[VIRT_CLINT].base + 39628d8c281SAnup Patel (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket); 39728d8c281SAnup Patel size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE; 39828d8c281SAnup Patel } else { 399954886eaSAnup Patel addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE + 400954886eaSAnup Patel (memmap[VIRT_CLINT].size * socket); 40128d8c281SAnup Patel size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE; 40228d8c281SAnup Patel } 403954886eaSAnup Patel name = g_strdup_printf("/soc/mtimer@%lx", addr); 404568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 405568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 406954886eaSAnup Patel "riscv,aclint-mtimer"); 407568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 408954886eaSAnup Patel 0x0, addr + RISCV_ACLINT_DEFAULT_MTIME, 40928d8c281SAnup Patel 0x0, size - RISCV_ACLINT_DEFAULT_MTIME, 410954886eaSAnup Patel 0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP, 411954886eaSAnup Patel 0x0, RISCV_ACLINT_DEFAULT_MTIME); 412568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupts-extended", 413954886eaSAnup Patel aclint_mtimer_cells, aclint_cells_size); 414568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, name, socket); 415954886eaSAnup Patel g_free(name); 416954886eaSAnup Patel 41728d8c281SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) { 418954886eaSAnup Patel addr = memmap[VIRT_ACLINT_SSWI].base + 419954886eaSAnup Patel (memmap[VIRT_ACLINT_SSWI].size * socket); 420954886eaSAnup Patel name = g_strdup_printf("/soc/sswi@%lx", addr); 421568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 422568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 42328d8c281SAnup Patel "riscv,aclint-sswi"); 424568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 425954886eaSAnup Patel 0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size); 426568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupts-extended", 427954886eaSAnup Patel aclint_sswi_cells, aclint_cells_size); 428568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0); 429568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0); 430568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, name, socket); 431954886eaSAnup Patel g_free(name); 43228d8c281SAnup Patel } 433954886eaSAnup Patel 434954886eaSAnup Patel g_free(aclint_mswi_cells); 435954886eaSAnup Patel g_free(aclint_mtimer_cells); 436954886eaSAnup Patel g_free(aclint_sswi_cells); 437954886eaSAnup Patel } 438954886eaSAnup Patel 4390ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s, 4400ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 4410ffc1a95SAnup Patel uint32_t *phandle, uint32_t *intc_phandles, 4420ffc1a95SAnup Patel uint32_t *plic_phandles) 4430ffc1a95SAnup Patel { 4440ffc1a95SAnup Patel int cpu; 4450ffc1a95SAnup Patel char *plic_name; 4460ffc1a95SAnup Patel uint32_t *plic_cells; 4470ffc1a95SAnup Patel unsigned long plic_addr; 448568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 4490ffc1a95SAnup Patel static const char * const plic_compat[2] = { 4500ffc1a95SAnup Patel "sifive,plic-1.0.0", "riscv,plic0" 4510ffc1a95SAnup Patel }; 4520ffc1a95SAnup Patel 453ad40be27SYifei Jiang if (kvm_enabled()) { 454ad40be27SYifei Jiang plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 455ad40be27SYifei Jiang } else { 4560ffc1a95SAnup Patel plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 457ad40be27SYifei Jiang } 4580ffc1a95SAnup Patel 4590ffc1a95SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 460ad40be27SYifei Jiang if (kvm_enabled()) { 461ad40be27SYifei Jiang plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 462ad40be27SYifei Jiang plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT); 463ad40be27SYifei Jiang } else { 4640ffc1a95SAnup Patel plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 4650ffc1a95SAnup Patel plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT); 4660ffc1a95SAnup Patel plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 4670ffc1a95SAnup Patel plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT); 4680ffc1a95SAnup Patel } 469ad40be27SYifei Jiang } 4700ffc1a95SAnup Patel 4710ffc1a95SAnup Patel plic_phandles[socket] = (*phandle)++; 47218df0b46SAnup Patel plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket); 47318df0b46SAnup Patel plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr); 474568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, plic_name); 475568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, 47618df0b46SAnup Patel "#interrupt-cells", FDT_PLIC_INT_CELLS); 477568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, 47895e401d3SConor Dooley "#address-cells", FDT_PLIC_ADDR_CELLS); 479568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, plic_name, "compatible", 4800ffc1a95SAnup Patel (char **)&plic_compat, 4810ffc1a95SAnup Patel ARRAY_SIZE(plic_compat)); 482568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, plic_name, "interrupt-controller", NULL, 0); 483568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended", 48418df0b46SAnup Patel plic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4); 485568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, plic_name, "reg", 48618df0b46SAnup Patel 0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size); 487568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, "riscv,ndev", 48859f74489SBin Meng VIRT_IRQCHIP_NUM_SOURCES - 1); 489568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, plic_name, socket); 490568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, "phandle", 4910ffc1a95SAnup Patel plic_phandles[socket]); 4923029fab6SAlistair Francis 493d644e5e4SAnup Patel if (!socket) { 494568e0614SDaniel Henrique Barboza platform_bus_add_all_fdt_nodes(ms->fdt, plic_name, 4953029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 4963029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].size, 4973029fab6SAlistair Francis VIRT_PLATFORM_BUS_IRQ); 498d644e5e4SAnup Patel } 4993029fab6SAlistair Francis 50018df0b46SAnup Patel g_free(plic_name); 50118df0b46SAnup Patel 50218df0b46SAnup Patel g_free(plic_cells); 5030ffc1a95SAnup Patel } 5040ffc1a95SAnup Patel 50528d8c281SAnup Patel static uint32_t imsic_num_bits(uint32_t count) 50628d8c281SAnup Patel { 50728d8c281SAnup Patel uint32_t ret = 0; 50828d8c281SAnup Patel 50928d8c281SAnup Patel while (BIT(ret) < count) { 51028d8c281SAnup Patel ret++; 51128d8c281SAnup Patel } 51228d8c281SAnup Patel 51328d8c281SAnup Patel return ret; 51428d8c281SAnup Patel } 51528d8c281SAnup Patel 51628d8c281SAnup Patel static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap, 517e6faee65SAnup Patel uint32_t *phandle, uint32_t *intc_phandles, 51828d8c281SAnup Patel uint32_t *msi_m_phandle, uint32_t *msi_s_phandle) 51928d8c281SAnup Patel { 52028d8c281SAnup Patel int cpu, socket; 52128d8c281SAnup Patel char *imsic_name; 522568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 523568e0614SDaniel Henrique Barboza int socket_count = riscv_socket_count(ms); 52428d8c281SAnup Patel uint32_t imsic_max_hart_per_socket, imsic_guest_bits; 52528d8c281SAnup Patel uint32_t *imsic_cells, *imsic_regs, imsic_addr, imsic_size; 52628d8c281SAnup Patel 52728d8c281SAnup Patel *msi_m_phandle = (*phandle)++; 52828d8c281SAnup Patel *msi_s_phandle = (*phandle)++; 529568e0614SDaniel Henrique Barboza imsic_cells = g_new0(uint32_t, ms->smp.cpus * 2); 5302967f37dSDaniel Henrique Barboza imsic_regs = g_new0(uint32_t, socket_count * 4); 53128d8c281SAnup Patel 53228d8c281SAnup Patel /* M-level IMSIC node */ 533568e0614SDaniel Henrique Barboza for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 53428d8c281SAnup Patel imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 53528d8c281SAnup Patel imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT); 53628d8c281SAnup Patel } 53728d8c281SAnup Patel imsic_max_hart_per_socket = 0; 5382967f37dSDaniel Henrique Barboza for (socket = 0; socket < socket_count; socket++) { 53928d8c281SAnup Patel imsic_addr = memmap[VIRT_IMSIC_M].base + 54028d8c281SAnup Patel socket * VIRT_IMSIC_GROUP_MAX_SIZE; 54128d8c281SAnup Patel imsic_size = IMSIC_HART_SIZE(0) * s->soc[socket].num_harts; 54228d8c281SAnup Patel imsic_regs[socket * 4 + 0] = 0; 54328d8c281SAnup Patel imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr); 54428d8c281SAnup Patel imsic_regs[socket * 4 + 2] = 0; 54528d8c281SAnup Patel imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size); 54628d8c281SAnup Patel if (imsic_max_hart_per_socket < s->soc[socket].num_harts) { 54728d8c281SAnup Patel imsic_max_hart_per_socket = s->soc[socket].num_harts; 54828d8c281SAnup Patel } 54928d8c281SAnup Patel } 55028d8c281SAnup Patel imsic_name = g_strdup_printf("/soc/imsics@%lx", 55128d8c281SAnup Patel (unsigned long)memmap[VIRT_IMSIC_M].base); 552568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, imsic_name); 553568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, imsic_name, "compatible", 55428d8c281SAnup Patel "riscv,imsics"); 555568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "#interrupt-cells", 55628d8c281SAnup Patel FDT_IMSIC_INT_CELLS); 557568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, imsic_name, "interrupt-controller", 55828d8c281SAnup Patel NULL, 0); 559568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, imsic_name, "msi-controller", 56028d8c281SAnup Patel NULL, 0); 561568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, imsic_name, "interrupts-extended", 562568e0614SDaniel Henrique Barboza imsic_cells, ms->smp.cpus * sizeof(uint32_t) * 2); 563568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, imsic_name, "reg", imsic_regs, 5642967f37dSDaniel Henrique Barboza socket_count * sizeof(uint32_t) * 4); 565568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,num-ids", 56628d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 5672967f37dSDaniel Henrique Barboza if (socket_count > 1) { 568568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,hart-index-bits", 56928d8c281SAnup Patel imsic_num_bits(imsic_max_hart_per_socket)); 570568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-bits", 5712967f37dSDaniel Henrique Barboza imsic_num_bits(socket_count)); 572568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-shift", 57328d8c281SAnup Patel IMSIC_MMIO_GROUP_MIN_SHIFT); 57428d8c281SAnup Patel } 575568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "phandle", *msi_m_phandle); 5763029fab6SAlistair Francis 57728d8c281SAnup Patel g_free(imsic_name); 57828d8c281SAnup Patel 57928d8c281SAnup Patel /* S-level IMSIC node */ 580568e0614SDaniel Henrique Barboza for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 58128d8c281SAnup Patel imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 58228d8c281SAnup Patel imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT); 58328d8c281SAnup Patel } 58428d8c281SAnup Patel imsic_guest_bits = imsic_num_bits(s->aia_guests + 1); 58528d8c281SAnup Patel imsic_max_hart_per_socket = 0; 5862967f37dSDaniel Henrique Barboza for (socket = 0; socket < socket_count; socket++) { 58728d8c281SAnup Patel imsic_addr = memmap[VIRT_IMSIC_S].base + 58828d8c281SAnup Patel socket * VIRT_IMSIC_GROUP_MAX_SIZE; 58928d8c281SAnup Patel imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) * 59028d8c281SAnup Patel s->soc[socket].num_harts; 59128d8c281SAnup Patel imsic_regs[socket * 4 + 0] = 0; 59228d8c281SAnup Patel imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr); 59328d8c281SAnup Patel imsic_regs[socket * 4 + 2] = 0; 59428d8c281SAnup Patel imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size); 59528d8c281SAnup Patel if (imsic_max_hart_per_socket < s->soc[socket].num_harts) { 59628d8c281SAnup Patel imsic_max_hart_per_socket = s->soc[socket].num_harts; 59728d8c281SAnup Patel } 59828d8c281SAnup Patel } 59928d8c281SAnup Patel imsic_name = g_strdup_printf("/soc/imsics@%lx", 60028d8c281SAnup Patel (unsigned long)memmap[VIRT_IMSIC_S].base); 601568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, imsic_name); 602568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, imsic_name, "compatible", 60328d8c281SAnup Patel "riscv,imsics"); 604568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "#interrupt-cells", 60528d8c281SAnup Patel FDT_IMSIC_INT_CELLS); 606568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, imsic_name, "interrupt-controller", 60728d8c281SAnup Patel NULL, 0); 608568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, imsic_name, "msi-controller", 60928d8c281SAnup Patel NULL, 0); 610568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, imsic_name, "interrupts-extended", 611568e0614SDaniel Henrique Barboza imsic_cells, ms->smp.cpus * sizeof(uint32_t) * 2); 612568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, imsic_name, "reg", imsic_regs, 6132967f37dSDaniel Henrique Barboza socket_count * sizeof(uint32_t) * 4); 614568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,num-ids", 61528d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 61628d8c281SAnup Patel if (imsic_guest_bits) { 617568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,guest-index-bits", 61828d8c281SAnup Patel imsic_guest_bits); 61928d8c281SAnup Patel } 6202967f37dSDaniel Henrique Barboza if (socket_count > 1) { 621568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,hart-index-bits", 62228d8c281SAnup Patel imsic_num_bits(imsic_max_hart_per_socket)); 623568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-bits", 6242967f37dSDaniel Henrique Barboza imsic_num_bits(socket_count)); 625568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-shift", 62628d8c281SAnup Patel IMSIC_MMIO_GROUP_MIN_SHIFT); 62728d8c281SAnup Patel } 628568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "phandle", *msi_s_phandle); 62928d8c281SAnup Patel g_free(imsic_name); 63028d8c281SAnup Patel 63128d8c281SAnup Patel g_free(imsic_regs); 63228d8c281SAnup Patel g_free(imsic_cells); 63328d8c281SAnup Patel } 63428d8c281SAnup Patel 63528d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s, 63628d8c281SAnup Patel const MemMapEntry *memmap, int socket, 63728d8c281SAnup Patel uint32_t msi_m_phandle, 63828d8c281SAnup Patel uint32_t msi_s_phandle, 63928d8c281SAnup Patel uint32_t *phandle, 64028d8c281SAnup Patel uint32_t *intc_phandles, 641e6faee65SAnup Patel uint32_t *aplic_phandles) 642e6faee65SAnup Patel { 643e6faee65SAnup Patel int cpu; 644e6faee65SAnup Patel char *aplic_name; 645e6faee65SAnup Patel uint32_t *aplic_cells; 646e6faee65SAnup Patel unsigned long aplic_addr; 647568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 648e6faee65SAnup Patel uint32_t aplic_m_phandle, aplic_s_phandle; 649e6faee65SAnup Patel 650e6faee65SAnup Patel aplic_m_phandle = (*phandle)++; 651e6faee65SAnup Patel aplic_s_phandle = (*phandle)++; 652e6faee65SAnup Patel aplic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 653e6faee65SAnup Patel 654e6faee65SAnup Patel /* M-level APLIC node */ 655e6faee65SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 656e6faee65SAnup Patel aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 657e6faee65SAnup Patel aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT); 658e6faee65SAnup Patel } 659e6faee65SAnup Patel aplic_addr = memmap[VIRT_APLIC_M].base + 660e6faee65SAnup Patel (memmap[VIRT_APLIC_M].size * socket); 661e6faee65SAnup Patel aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr); 662568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, aplic_name); 663568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, aplic_name, "compatible", "riscv,aplic"); 664568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, aplic_name, 665e6faee65SAnup Patel "#interrupt-cells", FDT_APLIC_INT_CELLS); 666568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, aplic_name, "interrupt-controller", NULL, 0); 66728d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC) { 668568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, aplic_name, "interrupts-extended", 669e6faee65SAnup Patel aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2); 67028d8c281SAnup Patel } else { 671568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, aplic_name, "msi-parent", 67228d8c281SAnup Patel msi_m_phandle); 67328d8c281SAnup Patel } 674568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, aplic_name, "reg", 675e6faee65SAnup Patel 0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_M].size); 676568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,num-sources", 677e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES); 678568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,children", 679e6faee65SAnup Patel aplic_s_phandle); 680568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegate", 681e6faee65SAnup Patel aplic_s_phandle, 0x1, VIRT_IRQCHIP_NUM_SOURCES); 682568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, aplic_name, socket); 683568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, aplic_name, "phandle", aplic_m_phandle); 684e6faee65SAnup Patel g_free(aplic_name); 685e6faee65SAnup Patel 686e6faee65SAnup Patel /* S-level APLIC node */ 687e6faee65SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 688e6faee65SAnup Patel aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 689e6faee65SAnup Patel aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT); 690e6faee65SAnup Patel } 691e6faee65SAnup Patel aplic_addr = memmap[VIRT_APLIC_S].base + 692e6faee65SAnup Patel (memmap[VIRT_APLIC_S].size * socket); 693e6faee65SAnup Patel aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr); 694568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, aplic_name); 695568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, aplic_name, "compatible", "riscv,aplic"); 696568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, aplic_name, 697e6faee65SAnup Patel "#interrupt-cells", FDT_APLIC_INT_CELLS); 698568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, aplic_name, "interrupt-controller", NULL, 0); 69928d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC) { 700568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, aplic_name, "interrupts-extended", 701e6faee65SAnup Patel aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2); 70228d8c281SAnup Patel } else { 703568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, aplic_name, "msi-parent", 70428d8c281SAnup Patel msi_s_phandle); 70528d8c281SAnup Patel } 706568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, aplic_name, "reg", 707e6faee65SAnup Patel 0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_S].size); 708568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,num-sources", 709e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES); 710568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, aplic_name, socket); 711568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, aplic_name, "phandle", aplic_s_phandle); 7123029fab6SAlistair Francis 713d644e5e4SAnup Patel if (!socket) { 714568e0614SDaniel Henrique Barboza platform_bus_add_all_fdt_nodes(ms->fdt, aplic_name, 7153029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 7163029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].size, 7173029fab6SAlistair Francis VIRT_PLATFORM_BUS_IRQ); 718d644e5e4SAnup Patel } 7193029fab6SAlistair Francis 720e6faee65SAnup Patel g_free(aplic_name); 721e6faee65SAnup Patel 722e6faee65SAnup Patel g_free(aplic_cells); 723e6faee65SAnup Patel aplic_phandles[socket] = aplic_s_phandle; 724e6faee65SAnup Patel } 725e6faee65SAnup Patel 726abd9a206SAtish Patra static void create_fdt_pmu(RISCVVirtState *s) 727abd9a206SAtish Patra { 728abd9a206SAtish Patra char *pmu_name; 729568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 730abd9a206SAtish Patra RISCVCPU hart = s->soc[0].harts[0]; 731abd9a206SAtish Patra 732abd9a206SAtish Patra pmu_name = g_strdup_printf("/soc/pmu"); 733568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, pmu_name); 734568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, pmu_name, "compatible", "riscv,pmu"); 735568e0614SDaniel Henrique Barboza riscv_pmu_generate_fdt_node(ms->fdt, hart.cfg.pmu_num, pmu_name); 736abd9a206SAtish Patra 737abd9a206SAtish Patra g_free(pmu_name); 738abd9a206SAtish Patra } 739abd9a206SAtish Patra 7400ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap, 741914c97f9SDaniel Henrique Barboza uint32_t *phandle, 7420ffc1a95SAnup Patel uint32_t *irq_mmio_phandle, 7430ffc1a95SAnup Patel uint32_t *irq_pcie_phandle, 74428d8c281SAnup Patel uint32_t *irq_virtio_phandle, 74528d8c281SAnup Patel uint32_t *msi_pcie_phandle) 7460ffc1a95SAnup Patel { 7470ffc1a95SAnup Patel char *clust_name; 74828d8c281SAnup Patel int socket, phandle_pos; 749568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 75028d8c281SAnup Patel uint32_t msi_m_phandle = 0, msi_s_phandle = 0; 75128d8c281SAnup Patel uint32_t *intc_phandles, xplic_phandles[MAX_NODES]; 752568e0614SDaniel Henrique Barboza int socket_count = riscv_socket_count(ms); 7530ffc1a95SAnup Patel 754568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/cpus"); 755568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/cpus", "timebase-frequency", 7560ffc1a95SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ); 757568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0); 758568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1); 759568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map"); 7600ffc1a95SAnup Patel 761568e0614SDaniel Henrique Barboza intc_phandles = g_new0(uint32_t, ms->smp.cpus); 76228d8c281SAnup Patel 763568e0614SDaniel Henrique Barboza phandle_pos = ms->smp.cpus; 7642967f37dSDaniel Henrique Barboza for (socket = (socket_count - 1); socket >= 0; socket--) { 76528d8c281SAnup Patel phandle_pos -= s->soc[socket].num_harts; 76628d8c281SAnup Patel 7670ffc1a95SAnup Patel clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket); 768568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, clust_name); 7690ffc1a95SAnup Patel 7700ffc1a95SAnup Patel create_fdt_socket_cpus(s, socket, clust_name, phandle, 771914c97f9SDaniel Henrique Barboza &intc_phandles[phandle_pos]); 7720ffc1a95SAnup Patel 7730ffc1a95SAnup Patel create_fdt_socket_memory(s, memmap, socket); 7740ffc1a95SAnup Patel 77528d8c281SAnup Patel g_free(clust_name); 77628d8c281SAnup Patel 777ad40be27SYifei Jiang if (!kvm_enabled()) { 778954886eaSAnup Patel if (s->have_aclint) { 77928d8c281SAnup Patel create_fdt_socket_aclint(s, memmap, socket, 78028d8c281SAnup Patel &intc_phandles[phandle_pos]); 781954886eaSAnup Patel } else { 78228d8c281SAnup Patel create_fdt_socket_clint(s, memmap, socket, 78328d8c281SAnup Patel &intc_phandles[phandle_pos]); 784954886eaSAnup Patel } 785ad40be27SYifei Jiang } 78628d8c281SAnup Patel } 78728d8c281SAnup Patel 78828d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 78928d8c281SAnup Patel create_fdt_imsic(s, memmap, phandle, intc_phandles, 79028d8c281SAnup Patel &msi_m_phandle, &msi_s_phandle); 79128d8c281SAnup Patel *msi_pcie_phandle = msi_s_phandle; 79228d8c281SAnup Patel } 79328d8c281SAnup Patel 794568e0614SDaniel Henrique Barboza phandle_pos = ms->smp.cpus; 7952967f37dSDaniel Henrique Barboza for (socket = (socket_count - 1); socket >= 0; socket--) { 79628d8c281SAnup Patel phandle_pos -= s->soc[socket].num_harts; 7970ffc1a95SAnup Patel 798e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 7990ffc1a95SAnup Patel create_fdt_socket_plic(s, memmap, socket, phandle, 80028d8c281SAnup Patel &intc_phandles[phandle_pos], xplic_phandles); 801e6faee65SAnup Patel } else { 80228d8c281SAnup Patel create_fdt_socket_aplic(s, memmap, socket, 80328d8c281SAnup Patel msi_m_phandle, msi_s_phandle, phandle, 80428d8c281SAnup Patel &intc_phandles[phandle_pos], xplic_phandles); 80528d8c281SAnup Patel } 806e6faee65SAnup Patel } 8070ffc1a95SAnup Patel 8080ffc1a95SAnup Patel g_free(intc_phandles); 80918df0b46SAnup Patel 8102967f37dSDaniel Henrique Barboza for (socket = 0; socket < socket_count; socket++) { 81118df0b46SAnup Patel if (socket == 0) { 8120ffc1a95SAnup Patel *irq_mmio_phandle = xplic_phandles[socket]; 8130ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 8140ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 81518df0b46SAnup Patel } 81618df0b46SAnup Patel if (socket == 1) { 8170ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 8180ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 81918df0b46SAnup Patel } 82018df0b46SAnup Patel if (socket == 2) { 8210ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 82218df0b46SAnup Patel } 82318df0b46SAnup Patel } 82418df0b46SAnup Patel 825568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_distance_matrix(ms); 8260ffc1a95SAnup Patel } 8270ffc1a95SAnup Patel 8280ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap, 8290ffc1a95SAnup Patel uint32_t irq_virtio_phandle) 8300ffc1a95SAnup Patel { 8310ffc1a95SAnup Patel int i; 8320ffc1a95SAnup Patel char *name; 833568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 83404331d0bSMichael Clark 83504331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 83618df0b46SAnup Patel name = g_strdup_printf("/soc/virtio_mmio@%lx", 83704331d0bSMichael Clark (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size)); 838568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 839568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "virtio,mmio"); 840568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 84104331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 84204331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].size); 843568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", 8440ffc1a95SAnup Patel irq_virtio_phandle); 845e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 846568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", 847e6faee65SAnup Patel VIRTIO_IRQ + i); 848e6faee65SAnup Patel } else { 849568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", 850e6faee65SAnup Patel VIRTIO_IRQ + i, 0x4); 851e6faee65SAnup Patel } 85218df0b46SAnup Patel g_free(name); 85304331d0bSMichael Clark } 8540ffc1a95SAnup Patel } 8550ffc1a95SAnup Patel 8560ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap, 85728d8c281SAnup Patel uint32_t irq_pcie_phandle, 85828d8c281SAnup Patel uint32_t msi_pcie_phandle) 8590ffc1a95SAnup Patel { 8600ffc1a95SAnup Patel char *name; 861568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 86204331d0bSMichael Clark 86318df0b46SAnup Patel name = g_strdup_printf("/soc/pci@%lx", 8646d56e396SAlistair Francis (long) memmap[VIRT_PCIE_ECAM].base); 865568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 866568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#address-cells", 8670ffc1a95SAnup Patel FDT_PCI_ADDR_CELLS); 868568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 8690ffc1a95SAnup Patel FDT_PCI_INT_CELLS); 870568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#size-cells", 0x2); 871568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 8720ffc1a95SAnup Patel "pci-host-ecam-generic"); 873568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "device_type", "pci"); 874568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "linux,pci-domain", 0); 875568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "bus-range", 0, 87618df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1); 877568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "dma-coherent", NULL, 0); 87828d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 879568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "msi-parent", msi_pcie_phandle); 88028d8c281SAnup Patel } 881568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 0, 88218df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size); 883568e0614SDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(ms->fdt, name, "ranges", 8846d56e396SAlistair Francis 1, FDT_PCI_RANGE_IOPORT, 2, 0, 8856d56e396SAlistair Francis 2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size, 8866d56e396SAlistair Francis 1, FDT_PCI_RANGE_MMIO, 8876d56e396SAlistair Francis 2, memmap[VIRT_PCIE_MMIO].base, 88819800265SBin Meng 2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size, 88919800265SBin Meng 1, FDT_PCI_RANGE_MMIO_64BIT, 89019800265SBin Meng 2, virt_high_pcie_memmap.base, 89119800265SBin Meng 2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size); 89219800265SBin Meng 893568e0614SDaniel Henrique Barboza create_pcie_irq_map(s, ms->fdt, name, irq_pcie_phandle); 89418df0b46SAnup Patel g_free(name); 8950ffc1a95SAnup Patel } 8966d56e396SAlistair Francis 8970ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap, 8980ffc1a95SAnup Patel uint32_t *phandle) 8990ffc1a95SAnup Patel { 9000ffc1a95SAnup Patel char *name; 9010ffc1a95SAnup Patel uint32_t test_phandle; 902568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 9030ffc1a95SAnup Patel 9040ffc1a95SAnup Patel test_phandle = (*phandle)++; 90518df0b46SAnup Patel name = g_strdup_printf("/soc/test@%lx", 90604331d0bSMichael Clark (long)memmap[VIRT_TEST].base); 907568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 9089c0fb20cSPalmer Dabbelt { 9092cc04550SBin Meng static const char * const compat[3] = { 9102cc04550SBin Meng "sifive,test1", "sifive,test0", "syscon" 9112cc04550SBin Meng }; 912568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, name, "compatible", 9130ffc1a95SAnup Patel (char **)&compat, ARRAY_SIZE(compat)); 9149c0fb20cSPalmer Dabbelt } 915568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 9160ffc1a95SAnup Patel 0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size); 917568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "phandle", test_phandle); 918568e0614SDaniel Henrique Barboza test_phandle = qemu_fdt_get_phandle(ms->fdt, name); 91918df0b46SAnup Patel g_free(name); 9200e404da0SAnup Patel 921ae293799SConor Dooley name = g_strdup_printf("/reboot"); 922568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 923568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-reboot"); 924568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle); 925568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0); 926568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_RESET); 92718df0b46SAnup Patel g_free(name); 9280e404da0SAnup Patel 929ae293799SConor Dooley name = g_strdup_printf("/poweroff"); 930568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 931568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-poweroff"); 932568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle); 933568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0); 934568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_PASS); 93518df0b46SAnup Patel g_free(name); 9360ffc1a95SAnup Patel } 9370ffc1a95SAnup Patel 9380ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap, 9390ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 9400ffc1a95SAnup Patel { 9410ffc1a95SAnup Patel char *name; 942568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 94304331d0bSMichael Clark 94453c38f7aSConor Dooley name = g_strdup_printf("/soc/serial@%lx", (long)memmap[VIRT_UART0].base); 945568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 946568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "ns16550a"); 947568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 94804331d0bSMichael Clark 0x0, memmap[VIRT_UART0].base, 94904331d0bSMichael Clark 0x0, memmap[VIRT_UART0].size); 950568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "clock-frequency", 3686400); 951568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", irq_mmio_phandle); 952e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 953568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", UART0_IRQ); 954e6faee65SAnup Patel } else { 955568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", UART0_IRQ, 0x4); 956e6faee65SAnup Patel } 95704331d0bSMichael Clark 958568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/chosen"); 959568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", name); 96018df0b46SAnup Patel g_free(name); 9610ffc1a95SAnup Patel } 9620ffc1a95SAnup Patel 9630ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap, 9640ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 9650ffc1a95SAnup Patel { 9660ffc1a95SAnup Patel char *name; 967568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 96871eb522cSAlistair Francis 96918df0b46SAnup Patel name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base); 970568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 971568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 9720ffc1a95SAnup Patel "google,goldfish-rtc"); 973568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 9740ffc1a95SAnup Patel 0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size); 975568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", 9760ffc1a95SAnup Patel irq_mmio_phandle); 977e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 978568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", RTC_IRQ); 979e6faee65SAnup Patel } else { 980568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", RTC_IRQ, 0x4); 981e6faee65SAnup Patel } 98218df0b46SAnup Patel g_free(name); 9830ffc1a95SAnup Patel } 9840ffc1a95SAnup Patel 9850ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap) 9860ffc1a95SAnup Patel { 9870ffc1a95SAnup Patel char *name; 988568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 9890ffc1a95SAnup Patel hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 9900ffc1a95SAnup Patel hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 99167b5ef30SAnup Patel 99258bde469SBin Meng name = g_strdup_printf("/flash@%" PRIx64, flashbase); 993568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 994568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "cfi-flash"); 995568e0614SDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(ms->fdt, name, "reg", 99671eb522cSAlistair Francis 2, flashbase, 2, flashsize, 99771eb522cSAlistair Francis 2, flashbase + flashsize, 2, flashsize); 998568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "bank-width", 4); 99918df0b46SAnup Patel g_free(name); 10000ffc1a95SAnup Patel } 10010ffc1a95SAnup Patel 1002f9a461b2SAtish Patra static void create_fdt_fw_cfg(RISCVVirtState *s, const MemMapEntry *memmap) 1003f9a461b2SAtish Patra { 1004f9a461b2SAtish Patra char *nodename; 1005568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 1006f9a461b2SAtish Patra hwaddr base = memmap[VIRT_FW_CFG].base; 1007f9a461b2SAtish Patra hwaddr size = memmap[VIRT_FW_CFG].size; 1008f9a461b2SAtish Patra 1009f9a461b2SAtish Patra nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base); 1010568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, nodename); 1011568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, nodename, 1012f9a461b2SAtish Patra "compatible", "qemu,fw-cfg-mmio"); 1013568e0614SDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 1014f9a461b2SAtish Patra 2, base, 2, size); 1015568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0); 1016f9a461b2SAtish Patra g_free(nodename); 1017f9a461b2SAtish Patra } 1018f9a461b2SAtish Patra 1019914c97f9SDaniel Henrique Barboza static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap) 10200ffc1a95SAnup Patel { 1021568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 102228d8c281SAnup Patel uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1; 10230ffc1a95SAnup Patel uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1; 1024e4b4f0b7SJason A. Donenfeld uint8_t rng_seed[32]; 10250ffc1a95SAnup Patel 1026568e0614SDaniel Henrique Barboza ms->fdt = create_device_tree(&s->fdt_size); 1027568e0614SDaniel Henrique Barboza if (!ms->fdt) { 10280ffc1a95SAnup Patel error_report("create_device_tree() failed"); 10290ffc1a95SAnup Patel exit(1); 10300ffc1a95SAnup Patel } 10310ffc1a95SAnup Patel 1032568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/", "model", "riscv-virtio,qemu"); 1033568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/", "compatible", "riscv-virtio"); 1034568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2); 1035568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2); 10360ffc1a95SAnup Patel 1037568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/soc"); 1038568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, "/soc", "ranges", NULL, 0); 1039568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/soc", "compatible", "simple-bus"); 1040568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/soc", "#size-cells", 0x2); 1041568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/soc", "#address-cells", 0x2); 10420ffc1a95SAnup Patel 1043914c97f9SDaniel Henrique Barboza create_fdt_sockets(s, memmap, &phandle, &irq_mmio_phandle, 1044914c97f9SDaniel Henrique Barboza &irq_pcie_phandle, &irq_virtio_phandle, 104528d8c281SAnup Patel &msi_pcie_phandle); 10460ffc1a95SAnup Patel 10470ffc1a95SAnup Patel create_fdt_virtio(s, memmap, irq_virtio_phandle); 10480ffc1a95SAnup Patel 104928d8c281SAnup Patel create_fdt_pcie(s, memmap, irq_pcie_phandle, msi_pcie_phandle); 10500ffc1a95SAnup Patel 10510ffc1a95SAnup Patel create_fdt_reset(s, memmap, &phandle); 10520ffc1a95SAnup Patel 10530ffc1a95SAnup Patel create_fdt_uart(s, memmap, irq_mmio_phandle); 10540ffc1a95SAnup Patel 10550ffc1a95SAnup Patel create_fdt_rtc(s, memmap, irq_mmio_phandle); 10560ffc1a95SAnup Patel 10570ffc1a95SAnup Patel create_fdt_flash(s, memmap); 1058f9a461b2SAtish Patra create_fdt_fw_cfg(s, memmap); 1059abd9a206SAtish Patra create_fdt_pmu(s); 10604e1e3003SAnup Patel 1061e4b4f0b7SJason A. Donenfeld /* Pass seed to RNG */ 1062e4b4f0b7SJason A. Donenfeld qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed)); 1063568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, "/chosen", "rng-seed", 10642967f37dSDaniel Henrique Barboza rng_seed, sizeof(rng_seed)); 106504331d0bSMichael Clark } 106604331d0bSMichael Clark 10676d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem, 10686d56e396SAlistair Francis hwaddr ecam_base, hwaddr ecam_size, 10696d56e396SAlistair Francis hwaddr mmio_base, hwaddr mmio_size, 107019800265SBin Meng hwaddr high_mmio_base, 107119800265SBin Meng hwaddr high_mmio_size, 10726d56e396SAlistair Francis hwaddr pio_base, 1073e6faee65SAnup Patel DeviceState *irqchip) 10746d56e396SAlistair Francis { 10756d56e396SAlistair Francis DeviceState *dev; 10766d56e396SAlistair Francis MemoryRegion *ecam_alias, *ecam_reg; 107719800265SBin Meng MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg; 10786d56e396SAlistair Francis qemu_irq irq; 10796d56e396SAlistair Francis int i; 10806d56e396SAlistair Francis 10813e80f690SMarkus Armbruster dev = qdev_new(TYPE_GPEX_HOST); 10826d56e396SAlistair Francis 10833c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 10846d56e396SAlistair Francis 10856d56e396SAlistair Francis ecam_alias = g_new0(MemoryRegion, 1); 10866d56e396SAlistair Francis ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 10876d56e396SAlistair Francis memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam", 10886d56e396SAlistair Francis ecam_reg, 0, ecam_size); 10896d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias); 10906d56e396SAlistair Francis 10916d56e396SAlistair Francis mmio_alias = g_new0(MemoryRegion, 1); 10926d56e396SAlistair Francis mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 10936d56e396SAlistair Francis memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio", 10946d56e396SAlistair Francis mmio_reg, mmio_base, mmio_size); 10956d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias); 10966d56e396SAlistair Francis 109719800265SBin Meng /* Map high MMIO space */ 109819800265SBin Meng high_mmio_alias = g_new0(MemoryRegion, 1); 109919800265SBin Meng memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high", 110019800265SBin Meng mmio_reg, high_mmio_base, high_mmio_size); 110119800265SBin Meng memory_region_add_subregion(get_system_memory(), high_mmio_base, 110219800265SBin Meng high_mmio_alias); 110319800265SBin Meng 11046d56e396SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base); 11056d56e396SAlistair Francis 11066d56e396SAlistair Francis for (i = 0; i < GPEX_NUM_IRQS; i++) { 1107e6faee65SAnup Patel irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i); 11086d56e396SAlistair Francis 11096d56e396SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq); 11106d56e396SAlistair Francis gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i); 11116d56e396SAlistair Francis } 11126d56e396SAlistair Francis 11136d56e396SAlistair Francis return dev; 11146d56e396SAlistair Francis } 11156d56e396SAlistair Francis 1116568e0614SDaniel Henrique Barboza static FWCfgState *create_fw_cfg(const MachineState *ms) 11170489348dSAsherah Connor { 11180489348dSAsherah Connor hwaddr base = virt_memmap[VIRT_FW_CFG].base; 11190489348dSAsherah Connor FWCfgState *fw_cfg; 11200489348dSAsherah Connor 11210489348dSAsherah Connor fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16, 11220489348dSAsherah Connor &address_space_memory); 1123568e0614SDaniel Henrique Barboza fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)ms->smp.cpus); 11240489348dSAsherah Connor 11250489348dSAsherah Connor return fw_cfg; 11260489348dSAsherah Connor } 11270489348dSAsherah Connor 1128e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket, 1129e6faee65SAnup Patel int base_hartid, int hart_count) 1130e6faee65SAnup Patel { 1131e6faee65SAnup Patel DeviceState *ret; 1132e6faee65SAnup Patel char *plic_hart_config; 1133e6faee65SAnup Patel 1134e6faee65SAnup Patel /* Per-socket PLIC hart topology configuration string */ 1135e6faee65SAnup Patel plic_hart_config = riscv_plic_hart_config_string(hart_count); 1136e6faee65SAnup Patel 1137e6faee65SAnup Patel /* Per-socket PLIC */ 1138e6faee65SAnup Patel ret = sifive_plic_create( 1139e6faee65SAnup Patel memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size, 1140e6faee65SAnup Patel plic_hart_config, hart_count, base_hartid, 1141e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1142e6faee65SAnup Patel ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1), 1143e6faee65SAnup Patel VIRT_PLIC_PRIORITY_BASE, 1144e6faee65SAnup Patel VIRT_PLIC_PENDING_BASE, 1145e6faee65SAnup Patel VIRT_PLIC_ENABLE_BASE, 1146e6faee65SAnup Patel VIRT_PLIC_ENABLE_STRIDE, 1147e6faee65SAnup Patel VIRT_PLIC_CONTEXT_BASE, 1148e6faee65SAnup Patel VIRT_PLIC_CONTEXT_STRIDE, 1149e6faee65SAnup Patel memmap[VIRT_PLIC].size); 1150e6faee65SAnup Patel 1151e6faee65SAnup Patel g_free(plic_hart_config); 1152e6faee65SAnup Patel 1153e6faee65SAnup Patel return ret; 1154e6faee65SAnup Patel } 1155e6faee65SAnup Patel 115628d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests, 1157e6faee65SAnup Patel const MemMapEntry *memmap, int socket, 1158e6faee65SAnup Patel int base_hartid, int hart_count) 1159e6faee65SAnup Patel { 116028d8c281SAnup Patel int i; 116128d8c281SAnup Patel hwaddr addr; 116228d8c281SAnup Patel uint32_t guest_bits; 1163e6faee65SAnup Patel DeviceState *aplic_m; 116428d8c281SAnup Patel bool msimode = (aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) ? true : false; 116528d8c281SAnup Patel 116628d8c281SAnup Patel if (msimode) { 116728d8c281SAnup Patel /* Per-socket M-level IMSICs */ 116828d8c281SAnup Patel addr = memmap[VIRT_IMSIC_M].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE; 116928d8c281SAnup Patel for (i = 0; i < hart_count; i++) { 117028d8c281SAnup Patel riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0), 117128d8c281SAnup Patel base_hartid + i, true, 1, 117228d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 117328d8c281SAnup Patel } 117428d8c281SAnup Patel 117528d8c281SAnup Patel /* Per-socket S-level IMSICs */ 117628d8c281SAnup Patel guest_bits = imsic_num_bits(aia_guests + 1); 117728d8c281SAnup Patel addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE; 117828d8c281SAnup Patel for (i = 0; i < hart_count; i++) { 117928d8c281SAnup Patel riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits), 118028d8c281SAnup Patel base_hartid + i, false, 1 + aia_guests, 118128d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 118228d8c281SAnup Patel } 118328d8c281SAnup Patel } 1184e6faee65SAnup Patel 1185e6faee65SAnup Patel /* Per-socket M-level APLIC */ 1186e6faee65SAnup Patel aplic_m = riscv_aplic_create( 1187e6faee65SAnup Patel memmap[VIRT_APLIC_M].base + socket * memmap[VIRT_APLIC_M].size, 1188e6faee65SAnup Patel memmap[VIRT_APLIC_M].size, 118928d8c281SAnup Patel (msimode) ? 0 : base_hartid, 119028d8c281SAnup Patel (msimode) ? 0 : hart_count, 1191e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1192e6faee65SAnup Patel VIRT_IRQCHIP_NUM_PRIO_BITS, 119328d8c281SAnup Patel msimode, true, NULL); 1194e6faee65SAnup Patel 1195e6faee65SAnup Patel if (aplic_m) { 1196e6faee65SAnup Patel /* Per-socket S-level APLIC */ 1197e6faee65SAnup Patel riscv_aplic_create( 1198e6faee65SAnup Patel memmap[VIRT_APLIC_S].base + socket * memmap[VIRT_APLIC_S].size, 1199e6faee65SAnup Patel memmap[VIRT_APLIC_S].size, 120028d8c281SAnup Patel (msimode) ? 0 : base_hartid, 120128d8c281SAnup Patel (msimode) ? 0 : hart_count, 1202e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1203e6faee65SAnup Patel VIRT_IRQCHIP_NUM_PRIO_BITS, 120428d8c281SAnup Patel msimode, false, aplic_m); 1205e6faee65SAnup Patel } 1206e6faee65SAnup Patel 1207e6faee65SAnup Patel return aplic_m; 1208e6faee65SAnup Patel } 1209e6faee65SAnup Patel 12101832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip) 12111832b7cbSAlistair Francis { 12121832b7cbSAlistair Francis DeviceState *dev; 12131832b7cbSAlistair Francis SysBusDevice *sysbus; 12141832b7cbSAlistair Francis const MemMapEntry *memmap = virt_memmap; 12151832b7cbSAlistair Francis int i; 12161832b7cbSAlistair Francis MemoryRegion *sysmem = get_system_memory(); 12171832b7cbSAlistair Francis 12181832b7cbSAlistair Francis dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE); 12191832b7cbSAlistair Francis dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE); 12201832b7cbSAlistair Francis qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS); 12211832b7cbSAlistair Francis qdev_prop_set_uint32(dev, "mmio_size", memmap[VIRT_PLATFORM_BUS].size); 12221832b7cbSAlistair Francis sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 12231832b7cbSAlistair Francis s->platform_bus_dev = dev; 12241832b7cbSAlistair Francis 12251832b7cbSAlistair Francis sysbus = SYS_BUS_DEVICE(dev); 12261832b7cbSAlistair Francis for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) { 12271832b7cbSAlistair Francis int irq = VIRT_PLATFORM_BUS_IRQ + i; 12281832b7cbSAlistair Francis sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq)); 12291832b7cbSAlistair Francis } 12301832b7cbSAlistair Francis 12311832b7cbSAlistair Francis memory_region_add_subregion(sysmem, 12321832b7cbSAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 12331832b7cbSAlistair Francis sysbus_mmio_get_region(sysbus, 0)); 12341832b7cbSAlistair Francis } 12351832b7cbSAlistair Francis 12361c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data) 12371c20d3ffSAlistair Francis { 12381c20d3ffSAlistair Francis RISCVVirtState *s = container_of(notifier, RISCVVirtState, 12391c20d3ffSAlistair Francis machine_done); 12401c20d3ffSAlistair Francis const MemMapEntry *memmap = virt_memmap; 12411c20d3ffSAlistair Francis MachineState *machine = MACHINE(s); 12421c20d3ffSAlistair Francis target_ulong start_addr = memmap[VIRT_DRAM].base; 12431c20d3ffSAlistair Francis target_ulong firmware_end_addr, kernel_start_addr; 12449d3f7108SDaniel Henrique Barboza const char *firmware_name = riscv_default_firmware_name(&s->soc[0]); 12451c20d3ffSAlistair Francis uint32_t fdt_load_addr; 12461c20d3ffSAlistair Francis uint64_t kernel_entry; 12471c20d3ffSAlistair Francis 12481c20d3ffSAlistair Francis /* 12491c20d3ffSAlistair Francis * Only direct boot kernel is currently supported for KVM VM, 12501c20d3ffSAlistair Francis * so the "-bios" parameter is not supported when KVM is enabled. 12511c20d3ffSAlistair Francis */ 12521c20d3ffSAlistair Francis if (kvm_enabled()) { 12531c20d3ffSAlistair Francis if (machine->firmware) { 12541c20d3ffSAlistair Francis if (strcmp(machine->firmware, "none")) { 12551c20d3ffSAlistair Francis error_report("Machine mode firmware is not supported in " 12561c20d3ffSAlistair Francis "combination with KVM."); 12571c20d3ffSAlistair Francis exit(1); 12581c20d3ffSAlistair Francis } 12591c20d3ffSAlistair Francis } else { 12601c20d3ffSAlistair Francis machine->firmware = g_strdup("none"); 12611c20d3ffSAlistair Francis } 12621c20d3ffSAlistair Francis } 12631c20d3ffSAlistair Francis 12649d3f7108SDaniel Henrique Barboza firmware_end_addr = riscv_find_and_load_firmware(machine, firmware_name, 12659d3f7108SDaniel Henrique Barboza start_addr, NULL); 12661c20d3ffSAlistair Francis 1267a5b0249dSSunil V L if (drive_get(IF_PFLASH, 0, 1)) { 1268a5b0249dSSunil V L /* 1269a5b0249dSSunil V L * S-mode FW like EDK2 will be kept in second plash (unit 1). 1270a5b0249dSSunil V L * When both kernel, initrd and pflash options are provided in the 1271a5b0249dSSunil V L * command line, the kernel and initrd will be copied to the fw_cfg 1272a5b0249dSSunil V L * table and opensbi will jump to the flash address which is the 1273a5b0249dSSunil V L * entry point of S-mode FW. It is the job of the S-mode FW to load 1274a5b0249dSSunil V L * the kernel and initrd using fw_cfg table. 1275a5b0249dSSunil V L * 1276a5b0249dSSunil V L * If only pflash is given but not -kernel, then it is the job of 1277a5b0249dSSunil V L * of the S-mode firmware to locate and load the kernel. 1278a5b0249dSSunil V L * In either case, the next_addr for opensbi will be the flash address. 1279a5b0249dSSunil V L */ 1280a5b0249dSSunil V L riscv_setup_firmware_boot(machine); 1281a5b0249dSSunil V L kernel_entry = virt_memmap[VIRT_FLASH].base + 1282a5b0249dSSunil V L virt_memmap[VIRT_FLASH].size / 2; 1283a5b0249dSSunil V L } else if (machine->kernel_filename) { 12841c20d3ffSAlistair Francis kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0], 12851c20d3ffSAlistair Francis firmware_end_addr); 12861c20d3ffSAlistair Francis 128762c5bc34SDaniel Henrique Barboza kernel_entry = riscv_load_kernel(machine, &s->soc[0], 1288487d73fcSDaniel Henrique Barboza kernel_start_addr, true, NULL); 12891c20d3ffSAlistair Francis } else { 12901c20d3ffSAlistair Francis /* 12911c20d3ffSAlistair Francis * If dynamic firmware is used, it doesn't know where is the next mode 12921c20d3ffSAlistair Francis * if kernel argument is not set. 12931c20d3ffSAlistair Francis */ 12941c20d3ffSAlistair Francis kernel_entry = 0; 12951c20d3ffSAlistair Francis } 12961c20d3ffSAlistair Francis 12971c20d3ffSAlistair Francis if (drive_get(IF_PFLASH, 0, 0)) { 12981c20d3ffSAlistair Francis /* 12991c20d3ffSAlistair Francis * Pflash was supplied, let's overwrite the address we jump to after 13001c20d3ffSAlistair Francis * reset to the base of the flash. 13011c20d3ffSAlistair Francis */ 13021c20d3ffSAlistair Francis start_addr = virt_memmap[VIRT_FLASH].base; 13031c20d3ffSAlistair Francis } 13041c20d3ffSAlistair Francis 1305bc2c0153SDaniel Henrique Barboza fdt_load_addr = riscv_compute_fdt_addr(memmap[VIRT_DRAM].base, 13064b402886SDaniel Henrique Barboza memmap[VIRT_DRAM].size, 13074b402886SDaniel Henrique Barboza machine); 1308bc2c0153SDaniel Henrique Barboza riscv_load_fdt(fdt_load_addr, machine->fdt); 1309bc2c0153SDaniel Henrique Barboza 13101c20d3ffSAlistair Francis /* load the reset vector */ 13111c20d3ffSAlistair Francis riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr, 13121c20d3ffSAlistair Francis virt_memmap[VIRT_MROM].base, 13131c20d3ffSAlistair Francis virt_memmap[VIRT_MROM].size, kernel_entry, 13146934f15bSDaniel Henrique Barboza fdt_load_addr); 13151c20d3ffSAlistair Francis 13161c20d3ffSAlistair Francis /* 13171c20d3ffSAlistair Francis * Only direct boot kernel is currently supported for KVM VM, 13181c20d3ffSAlistair Francis * So here setup kernel start address and fdt address. 13191c20d3ffSAlistair Francis * TODO:Support firmware loading and integrate to TCG start 13201c20d3ffSAlistair Francis */ 13211c20d3ffSAlistair Francis if (kvm_enabled()) { 13221c20d3ffSAlistair Francis riscv_setup_direct_kernel(kernel_entry, fdt_load_addr); 13231c20d3ffSAlistair Francis } 13241c20d3ffSAlistair Francis } 13251c20d3ffSAlistair Francis 1326b2a3a071SBin Meng static void virt_machine_init(MachineState *machine) 132704331d0bSMichael Clark { 132873261285SBin Meng const MemMapEntry *memmap = virt_memmap; 1329cdfc19e4SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(machine); 133004331d0bSMichael Clark MemoryRegion *system_memory = get_system_memory(); 13315aec3247SMichael Clark MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 1332e6faee65SAnup Patel char *soc_name; 1333e6faee65SAnup Patel DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip; 133433fcedfaSPeter Maydell int i, base_hartid, hart_count; 13352967f37dSDaniel Henrique Barboza int socket_count = riscv_socket_count(machine); 133604331d0bSMichael Clark 133718df0b46SAnup Patel /* Check socket count limit */ 13382967f37dSDaniel Henrique Barboza if (VIRT_SOCKETS_MAX < socket_count) { 133918df0b46SAnup Patel error_report("number of sockets/nodes should be less than %d", 134018df0b46SAnup Patel VIRT_SOCKETS_MAX); 134118df0b46SAnup Patel exit(1); 134218df0b46SAnup Patel } 134318df0b46SAnup Patel 134418df0b46SAnup Patel /* Initialize sockets */ 1345e6faee65SAnup Patel mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL; 13462967f37dSDaniel Henrique Barboza for (i = 0; i < socket_count; i++) { 134718df0b46SAnup Patel if (!riscv_socket_check_hartids(machine, i)) { 134818df0b46SAnup Patel error_report("discontinuous hartids in socket%d", i); 134918df0b46SAnup Patel exit(1); 135018df0b46SAnup Patel } 135118df0b46SAnup Patel 135218df0b46SAnup Patel base_hartid = riscv_socket_first_hartid(machine, i); 135318df0b46SAnup Patel if (base_hartid < 0) { 135418df0b46SAnup Patel error_report("can't find hartid base for socket%d", i); 135518df0b46SAnup Patel exit(1); 135618df0b46SAnup Patel } 135718df0b46SAnup Patel 135818df0b46SAnup Patel hart_count = riscv_socket_hart_count(machine, i); 135918df0b46SAnup Patel if (hart_count < 0) { 136018df0b46SAnup Patel error_report("can't find hart count for socket%d", i); 136118df0b46SAnup Patel exit(1); 136218df0b46SAnup Patel } 136318df0b46SAnup Patel 136418df0b46SAnup Patel soc_name = g_strdup_printf("soc%d", i); 136518df0b46SAnup Patel object_initialize_child(OBJECT(machine), soc_name, &s->soc[i], 136675a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 136718df0b46SAnup Patel g_free(soc_name); 136818df0b46SAnup Patel object_property_set_str(OBJECT(&s->soc[i]), "cpu-type", 136918df0b46SAnup Patel machine->cpu_type, &error_abort); 137018df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "hartid-base", 137118df0b46SAnup Patel base_hartid, &error_abort); 137218df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "num-harts", 137318df0b46SAnup Patel hart_count, &error_abort); 13744bcfc391STsukasa OI sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_fatal); 137518df0b46SAnup Patel 1376ad40be27SYifei Jiang if (!kvm_enabled()) { 137728d8c281SAnup Patel if (s->have_aclint) { 137828d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 137928d8c281SAnup Patel /* Per-socket ACLINT MTIMER */ 138028d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 138128d8c281SAnup Patel i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 138228d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 138328d8c281SAnup Patel base_hartid, hart_count, 138428d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, 138528d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIME, 138628d8c281SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 138728d8c281SAnup Patel } else { 138828d8c281SAnup Patel /* Per-socket ACLINT MSWI, MTIMER, and SSWI */ 138928d8c281SAnup Patel riscv_aclint_swi_create(memmap[VIRT_CLINT].base + 139028d8c281SAnup Patel i * memmap[VIRT_CLINT].size, 139128d8c281SAnup Patel base_hartid, hart_count, false); 139228d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 139328d8c281SAnup Patel i * memmap[VIRT_CLINT].size + 139428d8c281SAnup Patel RISCV_ACLINT_SWI_SIZE, 139528d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 139628d8c281SAnup Patel base_hartid, hart_count, 139728d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, 139828d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIME, 139928d8c281SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 140028d8c281SAnup Patel riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base + 140128d8c281SAnup Patel i * memmap[VIRT_ACLINT_SSWI].size, 140228d8c281SAnup Patel base_hartid, hart_count, true); 140328d8c281SAnup Patel } 140428d8c281SAnup Patel } else { 140528d8c281SAnup Patel /* Per-socket SiFive CLINT */ 1406b8fb878aSAnup Patel riscv_aclint_swi_create( 140718df0b46SAnup Patel memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size, 1408b8fb878aSAnup Patel base_hartid, hart_count, false); 140928d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 141028d8c281SAnup Patel i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE, 1411b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count, 1412b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME, 1413b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 1414954886eaSAnup Patel } 1415ad40be27SYifei Jiang } 1416954886eaSAnup Patel 1417e6faee65SAnup Patel /* Per-socket interrupt controller */ 1418e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 1419e6faee65SAnup Patel s->irqchip[i] = virt_create_plic(memmap, i, 1420e6faee65SAnup Patel base_hartid, hart_count); 1421e6faee65SAnup Patel } else { 142228d8c281SAnup Patel s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests, 142328d8c281SAnup Patel memmap, i, base_hartid, 142428d8c281SAnup Patel hart_count); 1425e6faee65SAnup Patel } 142618df0b46SAnup Patel 1427e6faee65SAnup Patel /* Try to use different IRQCHIP instance based device type */ 142818df0b46SAnup Patel if (i == 0) { 1429e6faee65SAnup Patel mmio_irqchip = s->irqchip[i]; 1430e6faee65SAnup Patel virtio_irqchip = s->irqchip[i]; 1431e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 143218df0b46SAnup Patel } 143318df0b46SAnup Patel if (i == 1) { 1434e6faee65SAnup Patel virtio_irqchip = s->irqchip[i]; 1435e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 143618df0b46SAnup Patel } 143718df0b46SAnup Patel if (i == 2) { 1438e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 143918df0b46SAnup Patel } 144018df0b46SAnup Patel } 144104331d0bSMichael Clark 1442cfeb8a17SBin Meng if (riscv_is_32bit(&s->soc[0])) { 1443cfeb8a17SBin Meng #if HOST_LONG_BITS == 64 1444cfeb8a17SBin Meng /* limit RAM size in a 32-bit system */ 1445cfeb8a17SBin Meng if (machine->ram_size > 10 * GiB) { 1446cfeb8a17SBin Meng machine->ram_size = 10 * GiB; 1447cfeb8a17SBin Meng error_report("Limiting RAM size to 10 GiB"); 1448cfeb8a17SBin Meng } 1449cfeb8a17SBin Meng #endif 145019800265SBin Meng virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE; 145119800265SBin Meng virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE; 145219800265SBin Meng } else { 145319800265SBin Meng virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE; 145419800265SBin Meng virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size; 145519800265SBin Meng virt_high_pcie_memmap.base = 145619800265SBin Meng ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size); 1457cfeb8a17SBin Meng } 1458cfeb8a17SBin Meng 145904331d0bSMichael Clark /* register system main memory (actual RAM) */ 146004331d0bSMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base, 146103fd0c5fSMingwang Li machine->ram); 146204331d0bSMichael Clark 146304331d0bSMichael Clark /* boot rom */ 14645aec3247SMichael Clark memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom", 14655aec3247SMichael Clark memmap[VIRT_MROM].size, &error_fatal); 14665aec3247SMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base, 14675aec3247SMichael Clark mask_rom); 146804331d0bSMichael Clark 1469b748352cSDaniel Henrique Barboza /* 1470b748352cSDaniel Henrique Barboza * Init fw_cfg. Must be done before riscv_load_fdt, otherwise the 1471b748352cSDaniel Henrique Barboza * device tree cannot be altered and we get FDT_ERR_NOSPACE. 1472b748352cSDaniel Henrique Barboza */ 1473b748352cSDaniel Henrique Barboza s->fw_cfg = create_fw_cfg(machine); 1474b748352cSDaniel Henrique Barboza rom_set_fw(s->fw_cfg); 1475b748352cSDaniel Henrique Barboza 147618df0b46SAnup Patel /* SiFive Test MMIO device */ 147704331d0bSMichael Clark sifive_test_create(memmap[VIRT_TEST].base); 147804331d0bSMichael Clark 147918df0b46SAnup Patel /* VirtIO MMIO devices */ 148004331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 148104331d0bSMichael Clark sysbus_create_simple("virtio-mmio", 148204331d0bSMichael Clark memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 1483e6faee65SAnup Patel qdev_get_gpio_in(DEVICE(virtio_irqchip), VIRTIO_IRQ + i)); 148404331d0bSMichael Clark } 148504331d0bSMichael Clark 14866d56e396SAlistair Francis gpex_pcie_init(system_memory, 14876d56e396SAlistair Francis memmap[VIRT_PCIE_ECAM].base, 14886d56e396SAlistair Francis memmap[VIRT_PCIE_ECAM].size, 14896d56e396SAlistair Francis memmap[VIRT_PCIE_MMIO].base, 14906d56e396SAlistair Francis memmap[VIRT_PCIE_MMIO].size, 149119800265SBin Meng virt_high_pcie_memmap.base, 149219800265SBin Meng virt_high_pcie_memmap.size, 14936d56e396SAlistair Francis memmap[VIRT_PCIE_PIO].base, 1494e6faee65SAnup Patel DEVICE(pcie_irqchip)); 14956d56e396SAlistair Francis 14961832b7cbSAlistair Francis create_platform_bus(s, DEVICE(mmio_irqchip)); 14971832b7cbSAlistair Francis 149804331d0bSMichael Clark serial_mm_init(system_memory, memmap[VIRT_UART0].base, 1499e6faee65SAnup Patel 0, qdev_get_gpio_in(DEVICE(mmio_irqchip), UART0_IRQ), 399193, 15009bca0edbSPeter Maydell serial_hd(0), DEVICE_LITTLE_ENDIAN); 1501b6aa6cedSMichael Clark 150267b5ef30SAnup Patel sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base, 1503e6faee65SAnup Patel qdev_get_gpio_in(DEVICE(mmio_irqchip), RTC_IRQ)); 150467b5ef30SAnup Patel 150571eb522cSAlistair Francis virt_flash_create(s); 150671eb522cSAlistair Francis 150771eb522cSAlistair Francis for (i = 0; i < ARRAY_SIZE(s->flash); i++) { 150871eb522cSAlistair Francis /* Map legacy -drive if=pflash to machine properties */ 150971eb522cSAlistair Francis pflash_cfi01_legacy_drive(s->flash[i], 151071eb522cSAlistair Francis drive_get(IF_PFLASH, 0, i)); 151171eb522cSAlistair Francis } 151271eb522cSAlistair Francis virt_flash_map(s, system_memory); 15131c20d3ffSAlistair Francis 1514fc9ec362SBin Meng /* load/create device tree */ 1515fc9ec362SBin Meng if (machine->dtb) { 1516fc9ec362SBin Meng machine->fdt = load_device_tree(machine->dtb, &s->fdt_size); 1517fc9ec362SBin Meng if (!machine->fdt) { 1518fc9ec362SBin Meng error_report("load_device_tree() failed"); 1519fc9ec362SBin Meng exit(1); 1520fc9ec362SBin Meng } 1521fc9ec362SBin Meng } else { 1522914c97f9SDaniel Henrique Barboza create_fdt(s, memmap); 1523fc9ec362SBin Meng } 15241c20d3ffSAlistair Francis 15251c20d3ffSAlistair Francis s->machine_done.notify = virt_machine_done; 15261c20d3ffSAlistair Francis qemu_add_machine_init_done_notifier(&s->machine_done); 152704331d0bSMichael Clark } 152804331d0bSMichael Clark 1529b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj) 153004331d0bSMichael Clark { 1531cdfc19e4SAlistair Francis } 1532cdfc19e4SAlistair Francis 153328d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp) 153428d8c281SAnup Patel { 153528d8c281SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 153628d8c281SAnup Patel char val[32]; 153728d8c281SAnup Patel 153828d8c281SAnup Patel sprintf(val, "%d", s->aia_guests); 153928d8c281SAnup Patel return g_strdup(val); 154028d8c281SAnup Patel } 154128d8c281SAnup Patel 154228d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp) 154328d8c281SAnup Patel { 154428d8c281SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 154528d8c281SAnup Patel 154628d8c281SAnup Patel s->aia_guests = atoi(val); 154728d8c281SAnup Patel if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) { 154828d8c281SAnup Patel error_setg(errp, "Invalid number of AIA IMSIC guests"); 154928d8c281SAnup Patel error_append_hint(errp, "Valid values be between 0 and %d.\n", 155028d8c281SAnup Patel VIRT_IRQCHIP_MAX_GUESTS); 155128d8c281SAnup Patel } 155228d8c281SAnup Patel } 155328d8c281SAnup Patel 1554e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp) 1555e6faee65SAnup Patel { 1556e6faee65SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1557e6faee65SAnup Patel const char *val; 1558e6faee65SAnup Patel 1559e6faee65SAnup Patel switch (s->aia_type) { 1560e6faee65SAnup Patel case VIRT_AIA_TYPE_APLIC: 1561e6faee65SAnup Patel val = "aplic"; 1562e6faee65SAnup Patel break; 156328d8c281SAnup Patel case VIRT_AIA_TYPE_APLIC_IMSIC: 156428d8c281SAnup Patel val = "aplic-imsic"; 156528d8c281SAnup Patel break; 1566e6faee65SAnup Patel default: 1567e6faee65SAnup Patel val = "none"; 1568e6faee65SAnup Patel break; 1569e6faee65SAnup Patel }; 1570e6faee65SAnup Patel 1571e6faee65SAnup Patel return g_strdup(val); 1572e6faee65SAnup Patel } 1573e6faee65SAnup Patel 1574e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp) 1575e6faee65SAnup Patel { 1576e6faee65SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1577e6faee65SAnup Patel 1578e6faee65SAnup Patel if (!strcmp(val, "none")) { 1579e6faee65SAnup Patel s->aia_type = VIRT_AIA_TYPE_NONE; 1580e6faee65SAnup Patel } else if (!strcmp(val, "aplic")) { 1581e6faee65SAnup Patel s->aia_type = VIRT_AIA_TYPE_APLIC; 158228d8c281SAnup Patel } else if (!strcmp(val, "aplic-imsic")) { 158328d8c281SAnup Patel s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC; 1584e6faee65SAnup Patel } else { 1585e6faee65SAnup Patel error_setg(errp, "Invalid AIA interrupt controller type"); 158628d8c281SAnup Patel error_append_hint(errp, "Valid values are none, aplic, and " 158728d8c281SAnup Patel "aplic-imsic.\n"); 1588e6faee65SAnup Patel } 1589e6faee65SAnup Patel } 1590e6faee65SAnup Patel 1591954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp) 1592954886eaSAnup Patel { 15935474aa4fSBin Meng RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1594954886eaSAnup Patel 1595954886eaSAnup Patel return s->have_aclint; 1596954886eaSAnup Patel } 1597954886eaSAnup Patel 1598954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp) 1599954886eaSAnup Patel { 16005474aa4fSBin Meng RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1601954886eaSAnup Patel 1602954886eaSAnup Patel s->have_aclint = value; 1603954886eaSAnup Patel } 1604954886eaSAnup Patel 160558d5a5a7SAlistair Francis static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine, 160658d5a5a7SAlistair Francis DeviceState *dev) 160758d5a5a7SAlistair Francis { 160858d5a5a7SAlistair Francis MachineClass *mc = MACHINE_GET_CLASS(machine); 160958d5a5a7SAlistair Francis 161058d5a5a7SAlistair Francis if (device_is_dynamic_sysbus(mc, dev)) { 161158d5a5a7SAlistair Francis return HOTPLUG_HANDLER(machine); 161258d5a5a7SAlistair Francis } 161358d5a5a7SAlistair Francis return NULL; 161458d5a5a7SAlistair Francis } 161558d5a5a7SAlistair Francis 161658d5a5a7SAlistair Francis static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev, 161758d5a5a7SAlistair Francis DeviceState *dev, Error **errp) 161858d5a5a7SAlistair Francis { 161958d5a5a7SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(hotplug_dev); 162058d5a5a7SAlistair Francis 162158d5a5a7SAlistair Francis if (s->platform_bus_dev) { 162258d5a5a7SAlistair Francis MachineClass *mc = MACHINE_GET_CLASS(s); 162358d5a5a7SAlistair Francis 162458d5a5a7SAlistair Francis if (device_is_dynamic_sysbus(mc, dev)) { 162558d5a5a7SAlistair Francis platform_bus_link_device(PLATFORM_BUS_DEVICE(s->platform_bus_dev), 162658d5a5a7SAlistair Francis SYS_BUS_DEVICE(dev)); 162758d5a5a7SAlistair Francis } 162858d5a5a7SAlistair Francis } 162958d5a5a7SAlistair Francis } 163058d5a5a7SAlistair Francis 1631b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data) 1632cdfc19e4SAlistair Francis { 163328d8c281SAnup Patel char str[128]; 1634cdfc19e4SAlistair Francis MachineClass *mc = MACHINE_CLASS(oc); 163558d5a5a7SAlistair Francis HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc); 1636cdfc19e4SAlistair Francis 1637cdfc19e4SAlistair Francis mc->desc = "RISC-V VirtIO board"; 1638b2a3a071SBin Meng mc->init = virt_machine_init; 163918df0b46SAnup Patel mc->max_cpus = VIRT_CPUS_MAX; 164009fe1712SAlistair Francis mc->default_cpu_type = TYPE_RISCV_CPU_BASE; 1641acead54cSBin Meng mc->pci_allow_0_address = true; 164218df0b46SAnup Patel mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids; 164318df0b46SAnup Patel mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props; 164418df0b46SAnup Patel mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id; 164518df0b46SAnup Patel mc->numa_mem_supported = true; 164603fd0c5fSMingwang Li mc->default_ram_id = "riscv_virt_board.ram"; 164758d5a5a7SAlistair Francis assert(!mc->get_hotplug_handler); 164858d5a5a7SAlistair Francis mc->get_hotplug_handler = virt_machine_get_hotplug_handler; 164958d5a5a7SAlistair Francis 165058d5a5a7SAlistair Francis hc->plug = virt_machine_device_plug_cb; 1651c346749eSAsherah Connor 1652c346749eSAsherah Connor machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE); 1653325b7c4eSAlistair Francis #ifdef CONFIG_TPM 1654325b7c4eSAlistair Francis machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS); 1655325b7c4eSAlistair Francis #endif 1656954886eaSAnup Patel 1657954886eaSAnup Patel object_class_property_add_bool(oc, "aclint", virt_get_aclint, 1658954886eaSAnup Patel virt_set_aclint); 1659954886eaSAnup Patel object_class_property_set_description(oc, "aclint", 1660954886eaSAnup Patel "Set on/off to enable/disable " 1661954886eaSAnup Patel "emulating ACLINT devices"); 1662e6faee65SAnup Patel 1663e6faee65SAnup Patel object_class_property_add_str(oc, "aia", virt_get_aia, 1664e6faee65SAnup Patel virt_set_aia); 1665e6faee65SAnup Patel object_class_property_set_description(oc, "aia", 1666e6faee65SAnup Patel "Set type of AIA interrupt " 1667e6faee65SAnup Patel "conttoller. Valid values are " 166828d8c281SAnup Patel "none, aplic, and aplic-imsic."); 166928d8c281SAnup Patel 167028d8c281SAnup Patel object_class_property_add_str(oc, "aia-guests", 167128d8c281SAnup Patel virt_get_aia_guests, 167228d8c281SAnup Patel virt_set_aia_guests); 167328d8c281SAnup Patel sprintf(str, "Set number of guest MMIO pages for AIA IMSIC. Valid value " 167428d8c281SAnup Patel "should be between 0 and %d.", VIRT_IRQCHIP_MAX_GUESTS); 167528d8c281SAnup Patel object_class_property_set_description(oc, "aia-guests", str); 167604331d0bSMichael Clark } 167704331d0bSMichael Clark 1678b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = { 1679cdfc19e4SAlistair Francis .name = MACHINE_TYPE_NAME("virt"), 1680cdfc19e4SAlistair Francis .parent = TYPE_MACHINE, 1681b2a3a071SBin Meng .class_init = virt_machine_class_init, 1682b2a3a071SBin Meng .instance_init = virt_machine_instance_init, 1683cdfc19e4SAlistair Francis .instance_size = sizeof(RISCVVirtState), 168458d5a5a7SAlistair Francis .interfaces = (InterfaceInfo[]) { 168558d5a5a7SAlistair Francis { TYPE_HOTPLUG_HANDLER }, 168658d5a5a7SAlistair Francis { } 168758d5a5a7SAlistair Francis }, 1688cdfc19e4SAlistair Francis }; 1689cdfc19e4SAlistair Francis 1690b2a3a071SBin Meng static void virt_machine_init_register_types(void) 1691cdfc19e4SAlistair Francis { 1692b2a3a071SBin Meng type_register_static(&virt_machine_typeinfo); 1693cdfc19e4SAlistair Francis } 1694cdfc19e4SAlistair Francis 1695b2a3a071SBin Meng type_init(virt_machine_init_register_types) 1696