104331d0bSMichael Clark /* 204331d0bSMichael Clark * QEMU RISC-V VirtIO Board 304331d0bSMichael Clark * 404331d0bSMichael Clark * Copyright (c) 2017 SiFive, Inc. 504331d0bSMichael Clark * 604331d0bSMichael Clark * RISC-V machine with 16550a UART and VirtIO MMIO 704331d0bSMichael Clark * 804331d0bSMichael Clark * This program is free software; you can redistribute it and/or modify it 904331d0bSMichael Clark * under the terms and conditions of the GNU General Public License, 1004331d0bSMichael Clark * version 2 or later, as published by the Free Software Foundation. 1104331d0bSMichael Clark * 1204331d0bSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 1304331d0bSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1404331d0bSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1504331d0bSMichael Clark * more details. 1604331d0bSMichael Clark * 1704331d0bSMichael Clark * You should have received a copy of the GNU General Public License along with 1804331d0bSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 1904331d0bSMichael Clark */ 2004331d0bSMichael Clark 2104331d0bSMichael Clark #include "qemu/osdep.h" 224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h" 2304331d0bSMichael Clark #include "qemu/error-report.h" 24e4b4f0b7SJason A. Donenfeld #include "qemu/guest-random.h" 2504331d0bSMichael Clark #include "qapi/error.h" 2604331d0bSMichael Clark #include "hw/boards.h" 2704331d0bSMichael Clark #include "hw/loader.h" 2804331d0bSMichael Clark #include "hw/sysbus.h" 2971eb522cSAlistair Francis #include "hw/qdev-properties.h" 3004331d0bSMichael Clark #include "hw/char/serial.h" 3104331d0bSMichael Clark #include "target/riscv/cpu.h" 323029fab6SAlistair Francis #include "hw/core/sysbus-fdt.h" 33abd9a206SAtish Patra #include "target/riscv/pmu.h" 3404331d0bSMichael Clark #include "hw/riscv/riscv_hart.h" 3504331d0bSMichael Clark #include "hw/riscv/virt.h" 360ac24d56SAlistair Francis #include "hw/riscv/boot.h" 3718df0b46SAnup Patel #include "hw/riscv/numa.h" 38fb80f333SDaniel Henrique Barboza #include "kvm/kvm_riscv.h" 39cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h" 40e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h" 4128d8c281SAnup Patel #include "hw/intc/riscv_imsic.h" 4284fcf3c1SBin Meng #include "hw/intc/sifive_plic.h" 43a4b84608SBin Meng #include "hw/misc/sifive_test.h" 441832b7cbSAlistair Francis #include "hw/platform-bus.h" 4504331d0bSMichael Clark #include "chardev/char.h" 4604331d0bSMichael Clark #include "sysemu/device_tree.h" 4746517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 48c0716c81SPhilippe Mathieu-Daudé #include "sysemu/tcg.h" 49ad40be27SYifei Jiang #include "sysemu/kvm.h" 50325b7c4eSAlistair Francis #include "sysemu/tpm.h" 516d56e396SAlistair Francis #include "hw/pci/pci.h" 526d56e396SAlistair Francis #include "hw/pci-host/gpex.h" 53c346749eSAsherah Connor #include "hw/display/ramfb.h" 5490477a65SSunil V L #include "hw/acpi/aml-build.h" 55168b8c29SSunil V L #include "qapi/qapi-visit-common.h" 5604331d0bSMichael Clark 570631aaaeSAnup Patel /* 580631aaaeSAnup Patel * The virt machine physical address space used by some of the devices 590631aaaeSAnup Patel * namely ACLINT, PLIC, APLIC, and IMSIC depend on number of Sockets, 600631aaaeSAnup Patel * number of CPUs, and number of IMSIC guest files. 610631aaaeSAnup Patel * 620631aaaeSAnup Patel * Various limits defined by VIRT_SOCKETS_MAX_BITS, VIRT_CPUS_MAX_BITS, 630631aaaeSAnup Patel * and VIRT_IRQCHIP_MAX_GUESTS_BITS are tuned for maximum utilization 640631aaaeSAnup Patel * of virt machine physical address space. 650631aaaeSAnup Patel */ 660631aaaeSAnup Patel 6728d8c281SAnup Patel #define VIRT_IMSIC_GROUP_MAX_SIZE (1U << IMSIC_MMIO_GROUP_MIN_SHIFT) 6828d8c281SAnup Patel #if VIRT_IMSIC_GROUP_MAX_SIZE < \ 6928d8c281SAnup Patel IMSIC_GROUP_SIZE(VIRT_CPUS_MAX_BITS, VIRT_IRQCHIP_MAX_GUESTS_BITS) 7042fe7499SMichael Tokarev #error "Can't accommodate single IMSIC group in address space" 7128d8c281SAnup Patel #endif 7228d8c281SAnup Patel 7328d8c281SAnup Patel #define VIRT_IMSIC_MAX_SIZE (VIRT_SOCKETS_MAX * \ 7428d8c281SAnup Patel VIRT_IMSIC_GROUP_MAX_SIZE) 7528d8c281SAnup Patel #if 0x4000000 < VIRT_IMSIC_MAX_SIZE 7642fe7499SMichael Tokarev #error "Can't accommodate all IMSIC groups in address space" 7728d8c281SAnup Patel #endif 7828d8c281SAnup Patel 7948c2c33cSYong-Xuan Wang /* KVM AIA only supports APLIC MSI. APLIC Wired is always emulated by QEMU. */ 8048c2c33cSYong-Xuan Wang static bool virt_use_kvm_aia(RISCVVirtState *s) 8148c2c33cSYong-Xuan Wang { 8248c2c33cSYong-Xuan Wang return kvm_irqchip_in_kernel() && s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC; 8348c2c33cSYong-Xuan Wang } 8448c2c33cSYong-Xuan Wang 8573261285SBin Meng static const MemMapEntry virt_memmap[] = { 8604331d0bSMichael Clark [VIRT_DEBUG] = { 0x0, 0x100 }, 879eb8b14aSBin Meng [VIRT_MROM] = { 0x1000, 0xf000 }, 885aec3247SMichael Clark [VIRT_TEST] = { 0x100000, 0x1000 }, 8967b5ef30SAnup Patel [VIRT_RTC] = { 0x101000, 0x1000 }, 9004331d0bSMichael Clark [VIRT_CLINT] = { 0x2000000, 0x10000 }, 91954886eaSAnup Patel [VIRT_ACLINT_SSWI] = { 0x2F00000, 0x4000 }, 922c44bbf3SBin Meng [VIRT_PCIE_PIO] = { 0x3000000, 0x10000 }, 931832b7cbSAlistair Francis [VIRT_PLATFORM_BUS] = { 0x4000000, 0x2000000 }, 9418df0b46SAnup Patel [VIRT_PLIC] = { 0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) }, 95e6faee65SAnup Patel [VIRT_APLIC_M] = { 0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) }, 96e6faee65SAnup Patel [VIRT_APLIC_S] = { 0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) }, 9704331d0bSMichael Clark [VIRT_UART0] = { 0x10000000, 0x100 }, 9804331d0bSMichael Clark [VIRT_VIRTIO] = { 0x10001000, 0x1000 }, 990489348dSAsherah Connor [VIRT_FW_CFG] = { 0x10100000, 0x18 }, 1006911fde4SAlistair Francis [VIRT_FLASH] = { 0x20000000, 0x4000000 }, 10128d8c281SAnup Patel [VIRT_IMSIC_M] = { 0x24000000, VIRT_IMSIC_MAX_SIZE }, 10228d8c281SAnup Patel [VIRT_IMSIC_S] = { 0x28000000, VIRT_IMSIC_MAX_SIZE }, 1036d56e396SAlistair Francis [VIRT_PCIE_ECAM] = { 0x30000000, 0x10000000 }, 1042c44bbf3SBin Meng [VIRT_PCIE_MMIO] = { 0x40000000, 0x40000000 }, 1052c44bbf3SBin Meng [VIRT_DRAM] = { 0x80000000, 0x0 }, 10604331d0bSMichael Clark }; 10704331d0bSMichael Clark 10819800265SBin Meng /* PCIe high mmio is fixed for RV32 */ 10919800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE 0x300000000ULL 11019800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE (4 * GiB) 11119800265SBin Meng 11219800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */ 11319800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE (16 * GiB) 11419800265SBin Meng 11519800265SBin Meng static MemMapEntry virt_high_pcie_memmap; 11619800265SBin Meng 11771eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB) 11871eb522cSAlistair Francis 11971eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s, 12071eb522cSAlistair Francis const char *name, 12171eb522cSAlistair Francis const char *alias_prop_name) 12271eb522cSAlistair Francis { 12371eb522cSAlistair Francis /* 12471eb522cSAlistair Francis * Create a single flash device. We use the same parameters as 12571eb522cSAlistair Francis * the flash devices on the ARM virt board. 12671eb522cSAlistair Francis */ 127df707969SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 12871eb522cSAlistair Francis 12971eb522cSAlistair Francis qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE); 13071eb522cSAlistair Francis qdev_prop_set_uint8(dev, "width", 4); 13171eb522cSAlistair Francis qdev_prop_set_uint8(dev, "device-width", 2); 13271eb522cSAlistair Francis qdev_prop_set_bit(dev, "big-endian", false); 13371eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id0", 0x89); 13471eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id1", 0x18); 13571eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id2", 0x00); 13671eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id3", 0x00); 13771eb522cSAlistair Francis qdev_prop_set_string(dev, "name", name); 13871eb522cSAlistair Francis 139d2623129SMarkus Armbruster object_property_add_child(OBJECT(s), name, OBJECT(dev)); 14071eb522cSAlistair Francis object_property_add_alias(OBJECT(s), alias_prop_name, 141d2623129SMarkus Armbruster OBJECT(dev), "drive"); 14271eb522cSAlistair Francis 14371eb522cSAlistair Francis return PFLASH_CFI01(dev); 14471eb522cSAlistair Francis } 14571eb522cSAlistair Francis 14671eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s) 14771eb522cSAlistair Francis { 14871eb522cSAlistair Francis s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0"); 14971eb522cSAlistair Francis s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1"); 15071eb522cSAlistair Francis } 15171eb522cSAlistair Francis 15271eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash, 15371eb522cSAlistair Francis hwaddr base, hwaddr size, 15471eb522cSAlistair Francis MemoryRegion *sysmem) 15571eb522cSAlistair Francis { 15671eb522cSAlistair Francis DeviceState *dev = DEVICE(flash); 15771eb522cSAlistair Francis 1584cdd0a77SPhilippe Mathieu-Daudé assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE)); 15971eb522cSAlistair Francis assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX); 16071eb522cSAlistair Francis qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE); 1613c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 16271eb522cSAlistair Francis 16371eb522cSAlistair Francis memory_region_add_subregion(sysmem, base, 16471eb522cSAlistair Francis sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 16571eb522cSAlistair Francis 0)); 16671eb522cSAlistair Francis } 16771eb522cSAlistair Francis 16871eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s, 16971eb522cSAlistair Francis MemoryRegion *sysmem) 17071eb522cSAlistair Francis { 17171eb522cSAlistair Francis hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 17271eb522cSAlistair Francis hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 17371eb522cSAlistair Francis 17471eb522cSAlistair Francis virt_flash_map1(s->flash[0], flashbase, flashsize, 17571eb522cSAlistair Francis sysmem); 17671eb522cSAlistair Francis virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize, 17771eb522cSAlistair Francis sysmem); 17871eb522cSAlistair Francis } 17971eb522cSAlistair Francis 180e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename, 181e6faee65SAnup Patel uint32_t irqchip_phandle) 1826d56e396SAlistair Francis { 1836d56e396SAlistair Francis int pin, dev; 184e6faee65SAnup Patel uint32_t irq_map_stride = 0; 185e6faee65SAnup Patel uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * 186e6faee65SAnup Patel FDT_MAX_INT_MAP_WIDTH] = {}; 1876d56e396SAlistair Francis uint32_t *irq_map = full_irq_map; 1886d56e396SAlistair Francis 1896d56e396SAlistair Francis /* This code creates a standard swizzle of interrupts such that 1906d56e396SAlistair Francis * each device's first interrupt is based on it's PCI_SLOT number. 1916d56e396SAlistair Francis * (See pci_swizzle_map_irq_fn()) 1926d56e396SAlistair Francis * 1936d56e396SAlistair Francis * We only need one entry per interrupt in the table (not one per 1946d56e396SAlistair Francis * possible slot) seeing the interrupt-map-mask will allow the table 1956d56e396SAlistair Francis * to wrap to any number of devices. 1966d56e396SAlistair Francis */ 1976d56e396SAlistair Francis for (dev = 0; dev < GPEX_NUM_IRQS; dev++) { 1986d56e396SAlistair Francis int devfn = dev * 0x8; 1996d56e396SAlistair Francis 2006d56e396SAlistair Francis for (pin = 0; pin < GPEX_NUM_IRQS; pin++) { 2016d56e396SAlistair Francis int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS); 2026d56e396SAlistair Francis int i = 0; 2036d56e396SAlistair Francis 204e6faee65SAnup Patel /* Fill PCI address cells */ 2056d56e396SAlistair Francis irq_map[i] = cpu_to_be32(devfn << 8); 2066d56e396SAlistair Francis i += FDT_PCI_ADDR_CELLS; 207e6faee65SAnup Patel 208e6faee65SAnup Patel /* Fill PCI Interrupt cells */ 2096d56e396SAlistair Francis irq_map[i] = cpu_to_be32(pin + 1); 2106d56e396SAlistair Francis i += FDT_PCI_INT_CELLS; 2116d56e396SAlistair Francis 212e6faee65SAnup Patel /* Fill interrupt controller phandle and cells */ 213e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(irqchip_phandle); 214e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(irq_nr); 215e6faee65SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_NONE) { 216e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(0x4); 217e6faee65SAnup Patel } 2186d56e396SAlistair Francis 219e6faee65SAnup Patel if (!irq_map_stride) { 220e6faee65SAnup Patel irq_map_stride = i; 221e6faee65SAnup Patel } 222e6faee65SAnup Patel irq_map += irq_map_stride; 2236d56e396SAlistair Francis } 2246d56e396SAlistair Francis } 2256d56e396SAlistair Francis 226e6faee65SAnup Patel qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map, 227e6faee65SAnup Patel GPEX_NUM_IRQS * GPEX_NUM_IRQS * 228e6faee65SAnup Patel irq_map_stride * sizeof(uint32_t)); 2296d56e396SAlistair Francis 2306d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask", 2316d56e396SAlistair Francis 0x1800, 0, 0, 0x7); 2326d56e396SAlistair Francis } 2336d56e396SAlistair Francis 2340ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket, 2350ffc1a95SAnup Patel char *clust_name, uint32_t *phandle, 236914c97f9SDaniel Henrique Barboza uint32_t *intc_phandles) 23704331d0bSMichael Clark { 2380ffc1a95SAnup Patel int cpu; 2390ffc1a95SAnup Patel uint32_t cpu_phandle; 240568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 241ed9eb206SAlexandre Ghiti char *name, *cpu_name, *core_name, *intc_name, *sv_name; 242914c97f9SDaniel Henrique Barboza bool is_32_bit = riscv_is_32bit(&s->soc[0]); 243ed9eb206SAlexandre Ghiti uint8_t satp_mode_max; 24418df0b46SAnup Patel 24518df0b46SAnup Patel for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) { 246c95c9d20SDaniel Henrique Barboza RISCVCPU *cpu_ptr = &s->soc[socket].harts[cpu]; 247c95c9d20SDaniel Henrique Barboza 2480ffc1a95SAnup Patel cpu_phandle = (*phandle)++; 24918df0b46SAnup Patel 25018df0b46SAnup Patel cpu_name = g_strdup_printf("/cpus/cpu@%d", 25118df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 252568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, cpu_name); 253ed9eb206SAlexandre Ghiti 25443d1de32SDaniel Henrique Barboza if (cpu_ptr->cfg.satp_mode.supported != 0) { 25543d1de32SDaniel Henrique Barboza satp_mode_max = satp_mode_max_from_map(cpu_ptr->cfg.satp_mode.map); 256ed9eb206SAlexandre Ghiti sv_name = g_strdup_printf("riscv,%s", 257ed9eb206SAlexandre Ghiti satp_mode_str(satp_mode_max, is_32_bit)); 258ed9eb206SAlexandre Ghiti qemu_fdt_setprop_string(ms->fdt, cpu_name, "mmu-type", sv_name); 259ed9eb206SAlexandre Ghiti g_free(sv_name); 26043d1de32SDaniel Henrique Barboza } 261ed9eb206SAlexandre Ghiti 262c95c9d20SDaniel Henrique Barboza name = riscv_isa_string(cpu_ptr); 263568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "riscv,isa", name); 26418df0b46SAnup Patel g_free(name); 26500769863SAnup Patel 266a326a2b0SDaniel Henrique Barboza if (cpu_ptr->cfg.ext_zicbom) { 26700769863SAnup Patel qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbom-block-size", 26800769863SAnup Patel cpu_ptr->cfg.cbom_blocksize); 26900769863SAnup Patel } 27000769863SAnup Patel 271*e57039ddSDaniel Henrique Barboza if (cpu_ptr->cfg.ext_zicboz) { 27200769863SAnup Patel qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cboz-block-size", 27300769863SAnup Patel cpu_ptr->cfg.cboz_blocksize); 27400769863SAnup Patel } 27500769863SAnup Patel 276568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "compatible", "riscv"); 277568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "status", "okay"); 278568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, cpu_name, "reg", 27918df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 280568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "device_type", "cpu"); 281568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, cpu_name, socket); 282568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, cpu_name, "phandle", cpu_phandle); 2830ffc1a95SAnup Patel 2840ffc1a95SAnup Patel intc_phandles[cpu] = (*phandle)++; 28518df0b46SAnup Patel 28618df0b46SAnup Patel intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name); 287568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, intc_name); 288568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, intc_name, "phandle", 2890ffc1a95SAnup Patel intc_phandles[cpu]); 290568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, intc_name, "compatible", 29118df0b46SAnup Patel "riscv,cpu-intc"); 292568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, intc_name, "interrupt-controller", NULL, 0); 293568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, intc_name, "#interrupt-cells", 1); 29418df0b46SAnup Patel 29518df0b46SAnup Patel core_name = g_strdup_printf("%s/core%d", clust_name, cpu); 296568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, core_name); 297568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, core_name, "cpu", cpu_phandle); 29818df0b46SAnup Patel 29918df0b46SAnup Patel g_free(core_name); 30018df0b46SAnup Patel g_free(intc_name); 30118df0b46SAnup Patel g_free(cpu_name); 30228a4df97SAtish Patra } 3030ffc1a95SAnup Patel } 3040ffc1a95SAnup Patel 3050ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s, 3060ffc1a95SAnup Patel const MemMapEntry *memmap, int socket) 3070ffc1a95SAnup Patel { 3080ffc1a95SAnup Patel char *mem_name; 3090ffc1a95SAnup Patel uint64_t addr, size; 310568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 31128a4df97SAtish Patra 312568e0614SDaniel Henrique Barboza addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(ms, socket); 313568e0614SDaniel Henrique Barboza size = riscv_socket_mem_size(ms, socket); 31418df0b46SAnup Patel mem_name = g_strdup_printf("/memory@%lx", (long)addr); 315568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, mem_name); 316568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, mem_name, "reg", 31718df0b46SAnup Patel addr >> 32, addr, size >> 32, size); 318568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, mem_name, "device_type", "memory"); 319568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, mem_name, socket); 32018df0b46SAnup Patel g_free(mem_name); 3210ffc1a95SAnup Patel } 32204331d0bSMichael Clark 3230ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s, 3240ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 3250ffc1a95SAnup Patel uint32_t *intc_phandles) 3260ffc1a95SAnup Patel { 3270ffc1a95SAnup Patel int cpu; 3280ffc1a95SAnup Patel char *clint_name; 3290ffc1a95SAnup Patel uint32_t *clint_cells; 3300ffc1a95SAnup Patel unsigned long clint_addr; 331568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 3320ffc1a95SAnup Patel static const char * const clint_compat[2] = { 3330ffc1a95SAnup Patel "sifive,clint0", "riscv,clint0" 3340ffc1a95SAnup Patel }; 3350ffc1a95SAnup Patel 3360ffc1a95SAnup Patel clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 3370ffc1a95SAnup Patel 3380ffc1a95SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 3390ffc1a95SAnup Patel clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 3400ffc1a95SAnup Patel clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 3410ffc1a95SAnup Patel clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 3420ffc1a95SAnup Patel clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 3430ffc1a95SAnup Patel } 3440ffc1a95SAnup Patel 3450ffc1a95SAnup Patel clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 34618df0b46SAnup Patel clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr); 347568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, clint_name); 348568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, clint_name, "compatible", 3490ffc1a95SAnup Patel (char **)&clint_compat, 3500ffc1a95SAnup Patel ARRAY_SIZE(clint_compat)); 351568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, clint_name, "reg", 35218df0b46SAnup Patel 0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size); 353568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, clint_name, "interrupts-extended", 35418df0b46SAnup Patel clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4); 355568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, clint_name, socket); 35618df0b46SAnup Patel g_free(clint_name); 35718df0b46SAnup Patel 3580ffc1a95SAnup Patel g_free(clint_cells); 3590ffc1a95SAnup Patel } 3600ffc1a95SAnup Patel 361954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s, 362954886eaSAnup Patel const MemMapEntry *memmap, int socket, 363954886eaSAnup Patel uint32_t *intc_phandles) 364954886eaSAnup Patel { 365954886eaSAnup Patel int cpu; 366954886eaSAnup Patel char *name; 36728d8c281SAnup Patel unsigned long addr, size; 368954886eaSAnup Patel uint32_t aclint_cells_size; 369954886eaSAnup Patel uint32_t *aclint_mswi_cells; 370954886eaSAnup Patel uint32_t *aclint_sswi_cells; 371954886eaSAnup Patel uint32_t *aclint_mtimer_cells; 372568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 373954886eaSAnup Patel 374954886eaSAnup Patel aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 375954886eaSAnup Patel aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 376954886eaSAnup Patel aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 377954886eaSAnup Patel 378954886eaSAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 379954886eaSAnup Patel aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 380954886eaSAnup Patel aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT); 381954886eaSAnup Patel aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 382954886eaSAnup Patel aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER); 383954886eaSAnup Patel aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 384954886eaSAnup Patel aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT); 385954886eaSAnup Patel } 386954886eaSAnup Patel aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2; 387954886eaSAnup Patel 38828d8c281SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) { 389954886eaSAnup Patel addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 390954886eaSAnup Patel name = g_strdup_printf("/soc/mswi@%lx", addr); 391568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 392568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 39328d8c281SAnup Patel "riscv,aclint-mswi"); 394568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 395954886eaSAnup Patel 0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE); 396568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupts-extended", 397954886eaSAnup Patel aclint_mswi_cells, aclint_cells_size); 398568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0); 399568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0); 400568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, name, socket); 401954886eaSAnup Patel g_free(name); 40228d8c281SAnup Patel } 403954886eaSAnup Patel 40428d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 40528d8c281SAnup Patel addr = memmap[VIRT_CLINT].base + 40628d8c281SAnup Patel (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket); 40728d8c281SAnup Patel size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE; 40828d8c281SAnup Patel } else { 409954886eaSAnup Patel addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE + 410954886eaSAnup Patel (memmap[VIRT_CLINT].size * socket); 41128d8c281SAnup Patel size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE; 41228d8c281SAnup Patel } 413954886eaSAnup Patel name = g_strdup_printf("/soc/mtimer@%lx", addr); 414568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 415568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 416954886eaSAnup Patel "riscv,aclint-mtimer"); 417568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 418954886eaSAnup Patel 0x0, addr + RISCV_ACLINT_DEFAULT_MTIME, 41928d8c281SAnup Patel 0x0, size - RISCV_ACLINT_DEFAULT_MTIME, 420954886eaSAnup Patel 0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP, 421954886eaSAnup Patel 0x0, RISCV_ACLINT_DEFAULT_MTIME); 422568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupts-extended", 423954886eaSAnup Patel aclint_mtimer_cells, aclint_cells_size); 424568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, name, socket); 425954886eaSAnup Patel g_free(name); 426954886eaSAnup Patel 42728d8c281SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) { 428954886eaSAnup Patel addr = memmap[VIRT_ACLINT_SSWI].base + 429954886eaSAnup Patel (memmap[VIRT_ACLINT_SSWI].size * socket); 430954886eaSAnup Patel name = g_strdup_printf("/soc/sswi@%lx", addr); 431568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 432568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 43328d8c281SAnup Patel "riscv,aclint-sswi"); 434568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 435954886eaSAnup Patel 0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size); 436568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupts-extended", 437954886eaSAnup Patel aclint_sswi_cells, aclint_cells_size); 438568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0); 439568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0); 440568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, name, socket); 441954886eaSAnup Patel g_free(name); 44228d8c281SAnup Patel } 443954886eaSAnup Patel 444954886eaSAnup Patel g_free(aclint_mswi_cells); 445954886eaSAnup Patel g_free(aclint_mtimer_cells); 446954886eaSAnup Patel g_free(aclint_sswi_cells); 447954886eaSAnup Patel } 448954886eaSAnup Patel 4490ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s, 4500ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 4510ffc1a95SAnup Patel uint32_t *phandle, uint32_t *intc_phandles, 4520ffc1a95SAnup Patel uint32_t *plic_phandles) 4530ffc1a95SAnup Patel { 4540ffc1a95SAnup Patel int cpu; 4550ffc1a95SAnup Patel char *plic_name; 4560ffc1a95SAnup Patel uint32_t *plic_cells; 4570ffc1a95SAnup Patel unsigned long plic_addr; 458568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 4590ffc1a95SAnup Patel static const char * const plic_compat[2] = { 4600ffc1a95SAnup Patel "sifive,plic-1.0.0", "riscv,plic0" 4610ffc1a95SAnup Patel }; 4620ffc1a95SAnup Patel 463ad40be27SYifei Jiang if (kvm_enabled()) { 464ad40be27SYifei Jiang plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 465ad40be27SYifei Jiang } else { 4660ffc1a95SAnup Patel plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 467ad40be27SYifei Jiang } 4680ffc1a95SAnup Patel 4690ffc1a95SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 470ad40be27SYifei Jiang if (kvm_enabled()) { 471ad40be27SYifei Jiang plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 472ad40be27SYifei Jiang plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT); 473ad40be27SYifei Jiang } else { 4740ffc1a95SAnup Patel plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 4750ffc1a95SAnup Patel plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT); 4760ffc1a95SAnup Patel plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 4770ffc1a95SAnup Patel plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT); 4780ffc1a95SAnup Patel } 479ad40be27SYifei Jiang } 4800ffc1a95SAnup Patel 4810ffc1a95SAnup Patel plic_phandles[socket] = (*phandle)++; 48218df0b46SAnup Patel plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket); 48318df0b46SAnup Patel plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr); 484568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, plic_name); 485568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, 48618df0b46SAnup Patel "#interrupt-cells", FDT_PLIC_INT_CELLS); 487568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, 48895e401d3SConor Dooley "#address-cells", FDT_PLIC_ADDR_CELLS); 489568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, plic_name, "compatible", 4900ffc1a95SAnup Patel (char **)&plic_compat, 4910ffc1a95SAnup Patel ARRAY_SIZE(plic_compat)); 492568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, plic_name, "interrupt-controller", NULL, 0); 493568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended", 49418df0b46SAnup Patel plic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4); 495568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, plic_name, "reg", 49618df0b46SAnup Patel 0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size); 497568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, "riscv,ndev", 49859f74489SBin Meng VIRT_IRQCHIP_NUM_SOURCES - 1); 499568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, plic_name, socket); 500568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, "phandle", 5010ffc1a95SAnup Patel plic_phandles[socket]); 5023029fab6SAlistair Francis 503d644e5e4SAnup Patel if (!socket) { 504568e0614SDaniel Henrique Barboza platform_bus_add_all_fdt_nodes(ms->fdt, plic_name, 5053029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 5063029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].size, 5073029fab6SAlistair Francis VIRT_PLATFORM_BUS_IRQ); 508d644e5e4SAnup Patel } 5093029fab6SAlistair Francis 51018df0b46SAnup Patel g_free(plic_name); 51118df0b46SAnup Patel 51218df0b46SAnup Patel g_free(plic_cells); 5130ffc1a95SAnup Patel } 5140ffc1a95SAnup Patel 51528d8c281SAnup Patel static uint32_t imsic_num_bits(uint32_t count) 51628d8c281SAnup Patel { 51728d8c281SAnup Patel uint32_t ret = 0; 51828d8c281SAnup Patel 51928d8c281SAnup Patel while (BIT(ret) < count) { 52028d8c281SAnup Patel ret++; 52128d8c281SAnup Patel } 52228d8c281SAnup Patel 52328d8c281SAnup Patel return ret; 52428d8c281SAnup Patel } 52528d8c281SAnup Patel 52659a07d3cSYong-Xuan Wang static void create_fdt_one_imsic(RISCVVirtState *s, hwaddr base_addr, 52759a07d3cSYong-Xuan Wang uint32_t *intc_phandles, uint32_t msi_phandle, 52859a07d3cSYong-Xuan Wang bool m_mode, uint32_t imsic_guest_bits) 52928d8c281SAnup Patel { 53028d8c281SAnup Patel int cpu, socket; 53128d8c281SAnup Patel char *imsic_name; 532568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 533568e0614SDaniel Henrique Barboza int socket_count = riscv_socket_count(ms); 53459a07d3cSYong-Xuan Wang uint32_t imsic_max_hart_per_socket; 53528d8c281SAnup Patel uint32_t *imsic_cells, *imsic_regs, imsic_addr, imsic_size; 53628d8c281SAnup Patel 537568e0614SDaniel Henrique Barboza imsic_cells = g_new0(uint32_t, ms->smp.cpus * 2); 5382967f37dSDaniel Henrique Barboza imsic_regs = g_new0(uint32_t, socket_count * 4); 53928d8c281SAnup Patel 540568e0614SDaniel Henrique Barboza for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 54128d8c281SAnup Patel imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 54259a07d3cSYong-Xuan Wang imsic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT); 54328d8c281SAnup Patel } 54459a07d3cSYong-Xuan Wang 54528d8c281SAnup Patel imsic_max_hart_per_socket = 0; 5462967f37dSDaniel Henrique Barboza for (socket = 0; socket < socket_count; socket++) { 54759a07d3cSYong-Xuan Wang imsic_addr = base_addr + socket * VIRT_IMSIC_GROUP_MAX_SIZE; 54828d8c281SAnup Patel imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) * 54928d8c281SAnup Patel s->soc[socket].num_harts; 55028d8c281SAnup Patel imsic_regs[socket * 4 + 0] = 0; 55128d8c281SAnup Patel imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr); 55228d8c281SAnup Patel imsic_regs[socket * 4 + 2] = 0; 55328d8c281SAnup Patel imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size); 55428d8c281SAnup Patel if (imsic_max_hart_per_socket < s->soc[socket].num_harts) { 55528d8c281SAnup Patel imsic_max_hart_per_socket = s->soc[socket].num_harts; 55628d8c281SAnup Patel } 55728d8c281SAnup Patel } 55859a07d3cSYong-Xuan Wang 55959a07d3cSYong-Xuan Wang imsic_name = g_strdup_printf("/soc/imsics@%lx", (unsigned long)base_addr); 560568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, imsic_name); 56159a07d3cSYong-Xuan Wang qemu_fdt_setprop_string(ms->fdt, imsic_name, "compatible", "riscv,imsics"); 562568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "#interrupt-cells", 56328d8c281SAnup Patel FDT_IMSIC_INT_CELLS); 56459a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, imsic_name, "interrupt-controller", NULL, 0); 56559a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, imsic_name, "msi-controller", NULL, 0); 566568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, imsic_name, "interrupts-extended", 567568e0614SDaniel Henrique Barboza imsic_cells, ms->smp.cpus * sizeof(uint32_t) * 2); 568568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, imsic_name, "reg", imsic_regs, 5692967f37dSDaniel Henrique Barboza socket_count * sizeof(uint32_t) * 4); 570568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,num-ids", 57128d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 57259a07d3cSYong-Xuan Wang 57328d8c281SAnup Patel if (imsic_guest_bits) { 574568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,guest-index-bits", 57528d8c281SAnup Patel imsic_guest_bits); 57628d8c281SAnup Patel } 57759a07d3cSYong-Xuan Wang 5782967f37dSDaniel Henrique Barboza if (socket_count > 1) { 579568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,hart-index-bits", 58028d8c281SAnup Patel imsic_num_bits(imsic_max_hart_per_socket)); 581568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-bits", 5822967f37dSDaniel Henrique Barboza imsic_num_bits(socket_count)); 583568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-shift", 58428d8c281SAnup Patel IMSIC_MMIO_GROUP_MIN_SHIFT); 58528d8c281SAnup Patel } 58659a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, imsic_name, "phandle", msi_phandle); 58728d8c281SAnup Patel 58859a07d3cSYong-Xuan Wang g_free(imsic_name); 58928d8c281SAnup Patel g_free(imsic_regs); 59028d8c281SAnup Patel g_free(imsic_cells); 59128d8c281SAnup Patel } 59228d8c281SAnup Patel 59359a07d3cSYong-Xuan Wang static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap, 59459a07d3cSYong-Xuan Wang uint32_t *phandle, uint32_t *intc_phandles, 59559a07d3cSYong-Xuan Wang uint32_t *msi_m_phandle, uint32_t *msi_s_phandle) 59659a07d3cSYong-Xuan Wang { 59759a07d3cSYong-Xuan Wang *msi_m_phandle = (*phandle)++; 59859a07d3cSYong-Xuan Wang *msi_s_phandle = (*phandle)++; 59959a07d3cSYong-Xuan Wang 60059a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 60159a07d3cSYong-Xuan Wang /* M-level IMSIC node */ 60259a07d3cSYong-Xuan Wang create_fdt_one_imsic(s, memmap[VIRT_IMSIC_M].base, intc_phandles, 60359a07d3cSYong-Xuan Wang *msi_m_phandle, true, 0); 60459a07d3cSYong-Xuan Wang } 60559a07d3cSYong-Xuan Wang 60659a07d3cSYong-Xuan Wang /* S-level IMSIC node */ 60759a07d3cSYong-Xuan Wang create_fdt_one_imsic(s, memmap[VIRT_IMSIC_S].base, intc_phandles, 60859a07d3cSYong-Xuan Wang *msi_s_phandle, false, 60959a07d3cSYong-Xuan Wang imsic_num_bits(s->aia_guests + 1)); 61059a07d3cSYong-Xuan Wang 61159a07d3cSYong-Xuan Wang } 61259a07d3cSYong-Xuan Wang 61359a07d3cSYong-Xuan Wang static void create_fdt_one_aplic(RISCVVirtState *s, int socket, 61459a07d3cSYong-Xuan Wang unsigned long aplic_addr, uint32_t aplic_size, 61559a07d3cSYong-Xuan Wang uint32_t msi_phandle, 61659a07d3cSYong-Xuan Wang uint32_t *intc_phandles, 61759a07d3cSYong-Xuan Wang uint32_t aplic_phandle, 61859a07d3cSYong-Xuan Wang uint32_t aplic_child_phandle, 61948c2c33cSYong-Xuan Wang bool m_mode, int num_harts) 62059a07d3cSYong-Xuan Wang { 62159a07d3cSYong-Xuan Wang int cpu; 62259a07d3cSYong-Xuan Wang char *aplic_name; 62359a07d3cSYong-Xuan Wang uint32_t *aplic_cells; 62459a07d3cSYong-Xuan Wang MachineState *ms = MACHINE(s); 62559a07d3cSYong-Xuan Wang 62648c2c33cSYong-Xuan Wang aplic_cells = g_new0(uint32_t, num_harts * 2); 62759a07d3cSYong-Xuan Wang 62848c2c33cSYong-Xuan Wang for (cpu = 0; cpu < num_harts; cpu++) { 62959a07d3cSYong-Xuan Wang aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 63059a07d3cSYong-Xuan Wang aplic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT); 63159a07d3cSYong-Xuan Wang } 63259a07d3cSYong-Xuan Wang 63359a07d3cSYong-Xuan Wang aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr); 63459a07d3cSYong-Xuan Wang qemu_fdt_add_subnode(ms->fdt, aplic_name); 63559a07d3cSYong-Xuan Wang qemu_fdt_setprop_string(ms->fdt, aplic_name, "compatible", "riscv,aplic"); 63659a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, 63759a07d3cSYong-Xuan Wang "#interrupt-cells", FDT_APLIC_INT_CELLS); 63859a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, aplic_name, "interrupt-controller", NULL, 0); 63959a07d3cSYong-Xuan Wang 64059a07d3cSYong-Xuan Wang if (s->aia_type == VIRT_AIA_TYPE_APLIC) { 64159a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, aplic_name, "interrupts-extended", 64248c2c33cSYong-Xuan Wang aplic_cells, num_harts * sizeof(uint32_t) * 2); 64359a07d3cSYong-Xuan Wang } else { 64459a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "msi-parent", msi_phandle); 64559a07d3cSYong-Xuan Wang } 64659a07d3cSYong-Xuan Wang 64759a07d3cSYong-Xuan Wang qemu_fdt_setprop_cells(ms->fdt, aplic_name, "reg", 64859a07d3cSYong-Xuan Wang 0x0, aplic_addr, 0x0, aplic_size); 64959a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,num-sources", 65059a07d3cSYong-Xuan Wang VIRT_IRQCHIP_NUM_SOURCES); 65159a07d3cSYong-Xuan Wang 65259a07d3cSYong-Xuan Wang if (aplic_child_phandle) { 65359a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,children", 65459a07d3cSYong-Xuan Wang aplic_child_phandle); 65559a07d3cSYong-Xuan Wang qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegate", 65659a07d3cSYong-Xuan Wang aplic_child_phandle, 0x1, 65759a07d3cSYong-Xuan Wang VIRT_IRQCHIP_NUM_SOURCES); 65859a07d3cSYong-Xuan Wang } 65959a07d3cSYong-Xuan Wang 66059a07d3cSYong-Xuan Wang riscv_socket_fdt_write_id(ms, aplic_name, socket); 66159a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "phandle", aplic_phandle); 66259a07d3cSYong-Xuan Wang 66359a07d3cSYong-Xuan Wang g_free(aplic_name); 66459a07d3cSYong-Xuan Wang g_free(aplic_cells); 66559a07d3cSYong-Xuan Wang } 66659a07d3cSYong-Xuan Wang 66728d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s, 66828d8c281SAnup Patel const MemMapEntry *memmap, int socket, 66928d8c281SAnup Patel uint32_t msi_m_phandle, 67028d8c281SAnup Patel uint32_t msi_s_phandle, 67128d8c281SAnup Patel uint32_t *phandle, 67228d8c281SAnup Patel uint32_t *intc_phandles, 67348c2c33cSYong-Xuan Wang uint32_t *aplic_phandles, 67448c2c33cSYong-Xuan Wang int num_harts) 675e6faee65SAnup Patel { 676e6faee65SAnup Patel char *aplic_name; 677e6faee65SAnup Patel unsigned long aplic_addr; 678568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 679e6faee65SAnup Patel uint32_t aplic_m_phandle, aplic_s_phandle; 680e6faee65SAnup Patel 681e6faee65SAnup Patel aplic_m_phandle = (*phandle)++; 682e6faee65SAnup Patel aplic_s_phandle = (*phandle)++; 683e6faee65SAnup Patel 68459a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 685e6faee65SAnup Patel /* M-level APLIC node */ 686e6faee65SAnup Patel aplic_addr = memmap[VIRT_APLIC_M].base + 687e6faee65SAnup Patel (memmap[VIRT_APLIC_M].size * socket); 68859a07d3cSYong-Xuan Wang create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_M].size, 68959a07d3cSYong-Xuan Wang msi_m_phandle, intc_phandles, 69059a07d3cSYong-Xuan Wang aplic_m_phandle, aplic_s_phandle, 69148c2c33cSYong-Xuan Wang true, num_harts); 69228d8c281SAnup Patel } 693e6faee65SAnup Patel 694e6faee65SAnup Patel /* S-level APLIC node */ 695e6faee65SAnup Patel aplic_addr = memmap[VIRT_APLIC_S].base + 696e6faee65SAnup Patel (memmap[VIRT_APLIC_S].size * socket); 69759a07d3cSYong-Xuan Wang create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_S].size, 69859a07d3cSYong-Xuan Wang msi_s_phandle, intc_phandles, 69959a07d3cSYong-Xuan Wang aplic_s_phandle, 0, 70048c2c33cSYong-Xuan Wang false, num_harts); 70159a07d3cSYong-Xuan Wang 702e6faee65SAnup Patel aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr); 7033029fab6SAlistair Francis 704d644e5e4SAnup Patel if (!socket) { 705568e0614SDaniel Henrique Barboza platform_bus_add_all_fdt_nodes(ms->fdt, aplic_name, 7063029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 7073029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].size, 7083029fab6SAlistair Francis VIRT_PLATFORM_BUS_IRQ); 709d644e5e4SAnup Patel } 7103029fab6SAlistair Francis 711e6faee65SAnup Patel g_free(aplic_name); 712e6faee65SAnup Patel 713e6faee65SAnup Patel aplic_phandles[socket] = aplic_s_phandle; 714e6faee65SAnup Patel } 715e6faee65SAnup Patel 716abd9a206SAtish Patra static void create_fdt_pmu(RISCVVirtState *s) 717abd9a206SAtish Patra { 718abd9a206SAtish Patra char *pmu_name; 719568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 720abd9a206SAtish Patra RISCVCPU hart = s->soc[0].harts[0]; 721abd9a206SAtish Patra 7229ff31406SConor Dooley pmu_name = g_strdup_printf("/pmu"); 723568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, pmu_name); 724568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, pmu_name, "compatible", "riscv,pmu"); 725568e0614SDaniel Henrique Barboza riscv_pmu_generate_fdt_node(ms->fdt, hart.cfg.pmu_num, pmu_name); 726abd9a206SAtish Patra 727abd9a206SAtish Patra g_free(pmu_name); 728abd9a206SAtish Patra } 729abd9a206SAtish Patra 7300ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap, 731914c97f9SDaniel Henrique Barboza uint32_t *phandle, 7320ffc1a95SAnup Patel uint32_t *irq_mmio_phandle, 7330ffc1a95SAnup Patel uint32_t *irq_pcie_phandle, 73428d8c281SAnup Patel uint32_t *irq_virtio_phandle, 73528d8c281SAnup Patel uint32_t *msi_pcie_phandle) 7360ffc1a95SAnup Patel { 7370ffc1a95SAnup Patel char *clust_name; 73828d8c281SAnup Patel int socket, phandle_pos; 739568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 74028d8c281SAnup Patel uint32_t msi_m_phandle = 0, msi_s_phandle = 0; 74128d8c281SAnup Patel uint32_t *intc_phandles, xplic_phandles[MAX_NODES]; 742568e0614SDaniel Henrique Barboza int socket_count = riscv_socket_count(ms); 7430ffc1a95SAnup Patel 744568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/cpus"); 745568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/cpus", "timebase-frequency", 7460ffc1a95SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ); 747568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0); 748568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1); 749568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map"); 7500ffc1a95SAnup Patel 751568e0614SDaniel Henrique Barboza intc_phandles = g_new0(uint32_t, ms->smp.cpus); 75228d8c281SAnup Patel 753568e0614SDaniel Henrique Barboza phandle_pos = ms->smp.cpus; 7542967f37dSDaniel Henrique Barboza for (socket = (socket_count - 1); socket >= 0; socket--) { 75528d8c281SAnup Patel phandle_pos -= s->soc[socket].num_harts; 75628d8c281SAnup Patel 7570ffc1a95SAnup Patel clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket); 758568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, clust_name); 7590ffc1a95SAnup Patel 7600ffc1a95SAnup Patel create_fdt_socket_cpus(s, socket, clust_name, phandle, 761914c97f9SDaniel Henrique Barboza &intc_phandles[phandle_pos]); 7620ffc1a95SAnup Patel 7630ffc1a95SAnup Patel create_fdt_socket_memory(s, memmap, socket); 7640ffc1a95SAnup Patel 76528d8c281SAnup Patel g_free(clust_name); 76628d8c281SAnup Patel 767c0716c81SPhilippe Mathieu-Daudé if (tcg_enabled()) { 768954886eaSAnup Patel if (s->have_aclint) { 76928d8c281SAnup Patel create_fdt_socket_aclint(s, memmap, socket, 77028d8c281SAnup Patel &intc_phandles[phandle_pos]); 771954886eaSAnup Patel } else { 77228d8c281SAnup Patel create_fdt_socket_clint(s, memmap, socket, 77328d8c281SAnup Patel &intc_phandles[phandle_pos]); 774954886eaSAnup Patel } 775ad40be27SYifei Jiang } 77628d8c281SAnup Patel } 77728d8c281SAnup Patel 77828d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 77928d8c281SAnup Patel create_fdt_imsic(s, memmap, phandle, intc_phandles, 78028d8c281SAnup Patel &msi_m_phandle, &msi_s_phandle); 78128d8c281SAnup Patel *msi_pcie_phandle = msi_s_phandle; 78228d8c281SAnup Patel } 78328d8c281SAnup Patel 78448c2c33cSYong-Xuan Wang /* KVM AIA only has one APLIC instance */ 785a51d4610SDaniel Henrique Barboza if (kvm_enabled() && virt_use_kvm_aia(s)) { 78648c2c33cSYong-Xuan Wang create_fdt_socket_aplic(s, memmap, 0, 78748c2c33cSYong-Xuan Wang msi_m_phandle, msi_s_phandle, phandle, 78848c2c33cSYong-Xuan Wang &intc_phandles[0], xplic_phandles, 78948c2c33cSYong-Xuan Wang ms->smp.cpus); 79048c2c33cSYong-Xuan Wang } else { 791568e0614SDaniel Henrique Barboza phandle_pos = ms->smp.cpus; 7922967f37dSDaniel Henrique Barboza for (socket = (socket_count - 1); socket >= 0; socket--) { 79328d8c281SAnup Patel phandle_pos -= s->soc[socket].num_harts; 7940ffc1a95SAnup Patel 795e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 7960ffc1a95SAnup Patel create_fdt_socket_plic(s, memmap, socket, phandle, 79748c2c33cSYong-Xuan Wang &intc_phandles[phandle_pos], 79848c2c33cSYong-Xuan Wang xplic_phandles); 799e6faee65SAnup Patel } else { 80028d8c281SAnup Patel create_fdt_socket_aplic(s, memmap, socket, 80128d8c281SAnup Patel msi_m_phandle, msi_s_phandle, phandle, 80248c2c33cSYong-Xuan Wang &intc_phandles[phandle_pos], 80348c2c33cSYong-Xuan Wang xplic_phandles, 80448c2c33cSYong-Xuan Wang s->soc[socket].num_harts); 80548c2c33cSYong-Xuan Wang } 80628d8c281SAnup Patel } 807e6faee65SAnup Patel } 8080ffc1a95SAnup Patel 8090ffc1a95SAnup Patel g_free(intc_phandles); 81018df0b46SAnup Patel 811a51d4610SDaniel Henrique Barboza if (kvm_enabled() && virt_use_kvm_aia(s)) { 81248c2c33cSYong-Xuan Wang *irq_mmio_phandle = xplic_phandles[0]; 81348c2c33cSYong-Xuan Wang *irq_virtio_phandle = xplic_phandles[0]; 81448c2c33cSYong-Xuan Wang *irq_pcie_phandle = xplic_phandles[0]; 81548c2c33cSYong-Xuan Wang } else { 8162967f37dSDaniel Henrique Barboza for (socket = 0; socket < socket_count; socket++) { 81718df0b46SAnup Patel if (socket == 0) { 8180ffc1a95SAnup Patel *irq_mmio_phandle = xplic_phandles[socket]; 8190ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 8200ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 82118df0b46SAnup Patel } 82218df0b46SAnup Patel if (socket == 1) { 8230ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 8240ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 82518df0b46SAnup Patel } 82618df0b46SAnup Patel if (socket == 2) { 8270ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 82818df0b46SAnup Patel } 82918df0b46SAnup Patel } 83048c2c33cSYong-Xuan Wang } 83118df0b46SAnup Patel 832568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_distance_matrix(ms); 8330ffc1a95SAnup Patel } 8340ffc1a95SAnup Patel 8350ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap, 8360ffc1a95SAnup Patel uint32_t irq_virtio_phandle) 8370ffc1a95SAnup Patel { 8380ffc1a95SAnup Patel int i; 8390ffc1a95SAnup Patel char *name; 840568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 84104331d0bSMichael Clark 84204331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 84318df0b46SAnup Patel name = g_strdup_printf("/soc/virtio_mmio@%lx", 84404331d0bSMichael Clark (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size)); 845568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 846568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "virtio,mmio"); 847568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 84804331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 84904331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].size); 850568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", 8510ffc1a95SAnup Patel irq_virtio_phandle); 852e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 853568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", 854e6faee65SAnup Patel VIRTIO_IRQ + i); 855e6faee65SAnup Patel } else { 856568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", 857e6faee65SAnup Patel VIRTIO_IRQ + i, 0x4); 858e6faee65SAnup Patel } 85918df0b46SAnup Patel g_free(name); 86004331d0bSMichael Clark } 8610ffc1a95SAnup Patel } 8620ffc1a95SAnup Patel 8630ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap, 86428d8c281SAnup Patel uint32_t irq_pcie_phandle, 86528d8c281SAnup Patel uint32_t msi_pcie_phandle) 8660ffc1a95SAnup Patel { 8670ffc1a95SAnup Patel char *name; 868568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 86904331d0bSMichael Clark 87018df0b46SAnup Patel name = g_strdup_printf("/soc/pci@%lx", 8716d56e396SAlistair Francis (long) memmap[VIRT_PCIE_ECAM].base); 872568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 873568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#address-cells", 8740ffc1a95SAnup Patel FDT_PCI_ADDR_CELLS); 875568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 8760ffc1a95SAnup Patel FDT_PCI_INT_CELLS); 877568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#size-cells", 0x2); 878568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 8790ffc1a95SAnup Patel "pci-host-ecam-generic"); 880568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "device_type", "pci"); 881568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "linux,pci-domain", 0); 882568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "bus-range", 0, 88318df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1); 884568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "dma-coherent", NULL, 0); 88528d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 886568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "msi-parent", msi_pcie_phandle); 88728d8c281SAnup Patel } 888568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 0, 88918df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size); 890568e0614SDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(ms->fdt, name, "ranges", 8916d56e396SAlistair Francis 1, FDT_PCI_RANGE_IOPORT, 2, 0, 8926d56e396SAlistair Francis 2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size, 8936d56e396SAlistair Francis 1, FDT_PCI_RANGE_MMIO, 8946d56e396SAlistair Francis 2, memmap[VIRT_PCIE_MMIO].base, 89519800265SBin Meng 2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size, 89619800265SBin Meng 1, FDT_PCI_RANGE_MMIO_64BIT, 89719800265SBin Meng 2, virt_high_pcie_memmap.base, 89819800265SBin Meng 2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size); 89919800265SBin Meng 900568e0614SDaniel Henrique Barboza create_pcie_irq_map(s, ms->fdt, name, irq_pcie_phandle); 90118df0b46SAnup Patel g_free(name); 9020ffc1a95SAnup Patel } 9036d56e396SAlistair Francis 9040ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap, 9050ffc1a95SAnup Patel uint32_t *phandle) 9060ffc1a95SAnup Patel { 9070ffc1a95SAnup Patel char *name; 9080ffc1a95SAnup Patel uint32_t test_phandle; 909568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 9100ffc1a95SAnup Patel 9110ffc1a95SAnup Patel test_phandle = (*phandle)++; 91218df0b46SAnup Patel name = g_strdup_printf("/soc/test@%lx", 91304331d0bSMichael Clark (long)memmap[VIRT_TEST].base); 914568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 9159c0fb20cSPalmer Dabbelt { 9162cc04550SBin Meng static const char * const compat[3] = { 9172cc04550SBin Meng "sifive,test1", "sifive,test0", "syscon" 9182cc04550SBin Meng }; 919568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, name, "compatible", 9200ffc1a95SAnup Patel (char **)&compat, ARRAY_SIZE(compat)); 9219c0fb20cSPalmer Dabbelt } 922568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 9230ffc1a95SAnup Patel 0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size); 924568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "phandle", test_phandle); 925568e0614SDaniel Henrique Barboza test_phandle = qemu_fdt_get_phandle(ms->fdt, name); 92618df0b46SAnup Patel g_free(name); 9270e404da0SAnup Patel 928ae293799SConor Dooley name = g_strdup_printf("/reboot"); 929568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 930568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-reboot"); 931568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle); 932568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0); 933568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_RESET); 93418df0b46SAnup Patel g_free(name); 9350e404da0SAnup Patel 936ae293799SConor Dooley name = g_strdup_printf("/poweroff"); 937568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 938568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-poweroff"); 939568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle); 940568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0); 941568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_PASS); 94218df0b46SAnup Patel g_free(name); 9430ffc1a95SAnup Patel } 9440ffc1a95SAnup Patel 9450ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap, 9460ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 9470ffc1a95SAnup Patel { 9480ffc1a95SAnup Patel char *name; 949568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 95004331d0bSMichael Clark 95153c38f7aSConor Dooley name = g_strdup_printf("/soc/serial@%lx", (long)memmap[VIRT_UART0].base); 952568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 953568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "ns16550a"); 954568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 95504331d0bSMichael Clark 0x0, memmap[VIRT_UART0].base, 95604331d0bSMichael Clark 0x0, memmap[VIRT_UART0].size); 957568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "clock-frequency", 3686400); 958568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", irq_mmio_phandle); 959e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 960568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", UART0_IRQ); 961e6faee65SAnup Patel } else { 962568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", UART0_IRQ, 0x4); 963e6faee65SAnup Patel } 96404331d0bSMichael Clark 965568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/chosen"); 966568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", name); 96718df0b46SAnup Patel g_free(name); 9680ffc1a95SAnup Patel } 9690ffc1a95SAnup Patel 9700ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap, 9710ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 9720ffc1a95SAnup Patel { 9730ffc1a95SAnup Patel char *name; 974568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 97571eb522cSAlistair Francis 97618df0b46SAnup Patel name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base); 977568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 978568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 9790ffc1a95SAnup Patel "google,goldfish-rtc"); 980568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 9810ffc1a95SAnup Patel 0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size); 982568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", 9830ffc1a95SAnup Patel irq_mmio_phandle); 984e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 985568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", RTC_IRQ); 986e6faee65SAnup Patel } else { 987568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", RTC_IRQ, 0x4); 988e6faee65SAnup Patel } 98918df0b46SAnup Patel g_free(name); 9900ffc1a95SAnup Patel } 9910ffc1a95SAnup Patel 9920ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap) 9930ffc1a95SAnup Patel { 9940ffc1a95SAnup Patel char *name; 995568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 9960ffc1a95SAnup Patel hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 9970ffc1a95SAnup Patel hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 99867b5ef30SAnup Patel 99958bde469SBin Meng name = g_strdup_printf("/flash@%" PRIx64, flashbase); 1000568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 1001568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "cfi-flash"); 1002568e0614SDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(ms->fdt, name, "reg", 100371eb522cSAlistair Francis 2, flashbase, 2, flashsize, 100471eb522cSAlistair Francis 2, flashbase + flashsize, 2, flashsize); 1005568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "bank-width", 4); 100618df0b46SAnup Patel g_free(name); 10070ffc1a95SAnup Patel } 10080ffc1a95SAnup Patel 1009f9a461b2SAtish Patra static void create_fdt_fw_cfg(RISCVVirtState *s, const MemMapEntry *memmap) 1010f9a461b2SAtish Patra { 1011f9a461b2SAtish Patra char *nodename; 1012568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 1013f9a461b2SAtish Patra hwaddr base = memmap[VIRT_FW_CFG].base; 1014f9a461b2SAtish Patra hwaddr size = memmap[VIRT_FW_CFG].size; 1015f9a461b2SAtish Patra 1016f9a461b2SAtish Patra nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base); 1017568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, nodename); 1018568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, nodename, 1019f9a461b2SAtish Patra "compatible", "qemu,fw-cfg-mmio"); 1020568e0614SDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 1021f9a461b2SAtish Patra 2, base, 2, size); 1022568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0); 1023f9a461b2SAtish Patra g_free(nodename); 1024f9a461b2SAtish Patra } 1025f9a461b2SAtish Patra 1026914c97f9SDaniel Henrique Barboza static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap) 10270ffc1a95SAnup Patel { 1028568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 102928d8c281SAnup Patel uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1; 10300ffc1a95SAnup Patel uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1; 1031e4b4f0b7SJason A. Donenfeld uint8_t rng_seed[32]; 10320ffc1a95SAnup Patel 1033568e0614SDaniel Henrique Barboza ms->fdt = create_device_tree(&s->fdt_size); 1034568e0614SDaniel Henrique Barboza if (!ms->fdt) { 10350ffc1a95SAnup Patel error_report("create_device_tree() failed"); 10360ffc1a95SAnup Patel exit(1); 10370ffc1a95SAnup Patel } 10380ffc1a95SAnup Patel 1039568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/", "model", "riscv-virtio,qemu"); 1040568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/", "compatible", "riscv-virtio"); 1041568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2); 1042568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2); 10430ffc1a95SAnup Patel 1044568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/soc"); 1045568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, "/soc", "ranges", NULL, 0); 1046568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/soc", "compatible", "simple-bus"); 1047568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/soc", "#size-cells", 0x2); 1048568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/soc", "#address-cells", 0x2); 10490ffc1a95SAnup Patel 1050914c97f9SDaniel Henrique Barboza create_fdt_sockets(s, memmap, &phandle, &irq_mmio_phandle, 1051914c97f9SDaniel Henrique Barboza &irq_pcie_phandle, &irq_virtio_phandle, 105228d8c281SAnup Patel &msi_pcie_phandle); 10530ffc1a95SAnup Patel 10540ffc1a95SAnup Patel create_fdt_virtio(s, memmap, irq_virtio_phandle); 10550ffc1a95SAnup Patel 105628d8c281SAnup Patel create_fdt_pcie(s, memmap, irq_pcie_phandle, msi_pcie_phandle); 10570ffc1a95SAnup Patel 10580ffc1a95SAnup Patel create_fdt_reset(s, memmap, &phandle); 10590ffc1a95SAnup Patel 10600ffc1a95SAnup Patel create_fdt_uart(s, memmap, irq_mmio_phandle); 10610ffc1a95SAnup Patel 10620ffc1a95SAnup Patel create_fdt_rtc(s, memmap, irq_mmio_phandle); 10630ffc1a95SAnup Patel 10640ffc1a95SAnup Patel create_fdt_flash(s, memmap); 1065f9a461b2SAtish Patra create_fdt_fw_cfg(s, memmap); 1066abd9a206SAtish Patra create_fdt_pmu(s); 10674e1e3003SAnup Patel 1068e4b4f0b7SJason A. Donenfeld /* Pass seed to RNG */ 1069e4b4f0b7SJason A. Donenfeld qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed)); 1070568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, "/chosen", "rng-seed", 10712967f37dSDaniel Henrique Barboza rng_seed, sizeof(rng_seed)); 107204331d0bSMichael Clark } 107304331d0bSMichael Clark 10746d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem, 10756d56e396SAlistair Francis hwaddr ecam_base, hwaddr ecam_size, 10766d56e396SAlistair Francis hwaddr mmio_base, hwaddr mmio_size, 107719800265SBin Meng hwaddr high_mmio_base, 107819800265SBin Meng hwaddr high_mmio_size, 10796d56e396SAlistair Francis hwaddr pio_base, 1080e6faee65SAnup Patel DeviceState *irqchip) 10816d56e396SAlistair Francis { 10826d56e396SAlistair Francis DeviceState *dev; 10836d56e396SAlistair Francis MemoryRegion *ecam_alias, *ecam_reg; 108419800265SBin Meng MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg; 10856d56e396SAlistair Francis qemu_irq irq; 10866d56e396SAlistair Francis int i; 10876d56e396SAlistair Francis 10883e80f690SMarkus Armbruster dev = qdev_new(TYPE_GPEX_HOST); 10896d56e396SAlistair Francis 10903c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 10916d56e396SAlistair Francis 10926d56e396SAlistair Francis ecam_alias = g_new0(MemoryRegion, 1); 10936d56e396SAlistair Francis ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 10946d56e396SAlistair Francis memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam", 10956d56e396SAlistair Francis ecam_reg, 0, ecam_size); 10966d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias); 10976d56e396SAlistair Francis 10986d56e396SAlistair Francis mmio_alias = g_new0(MemoryRegion, 1); 10996d56e396SAlistair Francis mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 11006d56e396SAlistair Francis memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio", 11016d56e396SAlistair Francis mmio_reg, mmio_base, mmio_size); 11026d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias); 11036d56e396SAlistair Francis 110419800265SBin Meng /* Map high MMIO space */ 110519800265SBin Meng high_mmio_alias = g_new0(MemoryRegion, 1); 110619800265SBin Meng memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high", 110719800265SBin Meng mmio_reg, high_mmio_base, high_mmio_size); 110819800265SBin Meng memory_region_add_subregion(get_system_memory(), high_mmio_base, 110919800265SBin Meng high_mmio_alias); 111019800265SBin Meng 11116d56e396SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base); 11126d56e396SAlistair Francis 11136d56e396SAlistair Francis for (i = 0; i < GPEX_NUM_IRQS; i++) { 1114e6faee65SAnup Patel irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i); 11156d56e396SAlistair Francis 11166d56e396SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq); 11176d56e396SAlistair Francis gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i); 11186d56e396SAlistair Francis } 11196d56e396SAlistair Francis 11206d56e396SAlistair Francis return dev; 11216d56e396SAlistair Francis } 11226d56e396SAlistair Francis 1123568e0614SDaniel Henrique Barboza static FWCfgState *create_fw_cfg(const MachineState *ms) 11240489348dSAsherah Connor { 11250489348dSAsherah Connor hwaddr base = virt_memmap[VIRT_FW_CFG].base; 11260489348dSAsherah Connor FWCfgState *fw_cfg; 11270489348dSAsherah Connor 11280489348dSAsherah Connor fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16, 11290489348dSAsherah Connor &address_space_memory); 1130568e0614SDaniel Henrique Barboza fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)ms->smp.cpus); 11310489348dSAsherah Connor 11320489348dSAsherah Connor return fw_cfg; 11330489348dSAsherah Connor } 11340489348dSAsherah Connor 1135e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket, 1136e6faee65SAnup Patel int base_hartid, int hart_count) 1137e6faee65SAnup Patel { 1138e6faee65SAnup Patel DeviceState *ret; 1139e6faee65SAnup Patel char *plic_hart_config; 1140e6faee65SAnup Patel 1141e6faee65SAnup Patel /* Per-socket PLIC hart topology configuration string */ 1142e6faee65SAnup Patel plic_hart_config = riscv_plic_hart_config_string(hart_count); 1143e6faee65SAnup Patel 1144e6faee65SAnup Patel /* Per-socket PLIC */ 1145e6faee65SAnup Patel ret = sifive_plic_create( 1146e6faee65SAnup Patel memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size, 1147e6faee65SAnup Patel plic_hart_config, hart_count, base_hartid, 1148e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1149e6faee65SAnup Patel ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1), 1150e6faee65SAnup Patel VIRT_PLIC_PRIORITY_BASE, 1151e6faee65SAnup Patel VIRT_PLIC_PENDING_BASE, 1152e6faee65SAnup Patel VIRT_PLIC_ENABLE_BASE, 1153e6faee65SAnup Patel VIRT_PLIC_ENABLE_STRIDE, 1154e6faee65SAnup Patel VIRT_PLIC_CONTEXT_BASE, 1155e6faee65SAnup Patel VIRT_PLIC_CONTEXT_STRIDE, 1156e6faee65SAnup Patel memmap[VIRT_PLIC].size); 1157e6faee65SAnup Patel 1158e6faee65SAnup Patel g_free(plic_hart_config); 1159e6faee65SAnup Patel 1160e6faee65SAnup Patel return ret; 1161e6faee65SAnup Patel } 1162e6faee65SAnup Patel 116328d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests, 1164e6faee65SAnup Patel const MemMapEntry *memmap, int socket, 1165e6faee65SAnup Patel int base_hartid, int hart_count) 1166e6faee65SAnup Patel { 116728d8c281SAnup Patel int i; 116828d8c281SAnup Patel hwaddr addr; 116928d8c281SAnup Patel uint32_t guest_bits; 117059a07d3cSYong-Xuan Wang DeviceState *aplic_s = NULL; 117159a07d3cSYong-Xuan Wang DeviceState *aplic_m = NULL; 117259a07d3cSYong-Xuan Wang bool msimode = aia_type == VIRT_AIA_TYPE_APLIC_IMSIC; 117328d8c281SAnup Patel 117428d8c281SAnup Patel if (msimode) { 117559a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 117628d8c281SAnup Patel /* Per-socket M-level IMSICs */ 117759a07d3cSYong-Xuan Wang addr = memmap[VIRT_IMSIC_M].base + 117859a07d3cSYong-Xuan Wang socket * VIRT_IMSIC_GROUP_MAX_SIZE; 117928d8c281SAnup Patel for (i = 0; i < hart_count; i++) { 118028d8c281SAnup Patel riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0), 118128d8c281SAnup Patel base_hartid + i, true, 1, 118228d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 118328d8c281SAnup Patel } 118459a07d3cSYong-Xuan Wang } 118528d8c281SAnup Patel 118628d8c281SAnup Patel /* Per-socket S-level IMSICs */ 118728d8c281SAnup Patel guest_bits = imsic_num_bits(aia_guests + 1); 118828d8c281SAnup Patel addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE; 118928d8c281SAnup Patel for (i = 0; i < hart_count; i++) { 119028d8c281SAnup Patel riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits), 119128d8c281SAnup Patel base_hartid + i, false, 1 + aia_guests, 119228d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 119328d8c281SAnup Patel } 119428d8c281SAnup Patel } 1195e6faee65SAnup Patel 119659a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 1197e6faee65SAnup Patel /* Per-socket M-level APLIC */ 119859a07d3cSYong-Xuan Wang aplic_m = riscv_aplic_create(memmap[VIRT_APLIC_M].base + 119959a07d3cSYong-Xuan Wang socket * memmap[VIRT_APLIC_M].size, 1200e6faee65SAnup Patel memmap[VIRT_APLIC_M].size, 120128d8c281SAnup Patel (msimode) ? 0 : base_hartid, 120228d8c281SAnup Patel (msimode) ? 0 : hart_count, 1203e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1204e6faee65SAnup Patel VIRT_IRQCHIP_NUM_PRIO_BITS, 120528d8c281SAnup Patel msimode, true, NULL); 120659a07d3cSYong-Xuan Wang } 1207e6faee65SAnup Patel 1208e6faee65SAnup Patel /* Per-socket S-level APLIC */ 120959a07d3cSYong-Xuan Wang aplic_s = riscv_aplic_create(memmap[VIRT_APLIC_S].base + 121059a07d3cSYong-Xuan Wang socket * memmap[VIRT_APLIC_S].size, 1211e6faee65SAnup Patel memmap[VIRT_APLIC_S].size, 121228d8c281SAnup Patel (msimode) ? 0 : base_hartid, 121328d8c281SAnup Patel (msimode) ? 0 : hart_count, 1214e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1215e6faee65SAnup Patel VIRT_IRQCHIP_NUM_PRIO_BITS, 121628d8c281SAnup Patel msimode, false, aplic_m); 1217e6faee65SAnup Patel 121859a07d3cSYong-Xuan Wang return kvm_enabled() ? aplic_s : aplic_m; 1219e6faee65SAnup Patel } 1220e6faee65SAnup Patel 12211832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip) 12221832b7cbSAlistair Francis { 12231832b7cbSAlistair Francis DeviceState *dev; 12241832b7cbSAlistair Francis SysBusDevice *sysbus; 12251832b7cbSAlistair Francis const MemMapEntry *memmap = virt_memmap; 12261832b7cbSAlistair Francis int i; 12271832b7cbSAlistair Francis MemoryRegion *sysmem = get_system_memory(); 12281832b7cbSAlistair Francis 12291832b7cbSAlistair Francis dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE); 12301832b7cbSAlistair Francis dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE); 12311832b7cbSAlistair Francis qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS); 12321832b7cbSAlistair Francis qdev_prop_set_uint32(dev, "mmio_size", memmap[VIRT_PLATFORM_BUS].size); 12331832b7cbSAlistair Francis sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 12341832b7cbSAlistair Francis s->platform_bus_dev = dev; 12351832b7cbSAlistair Francis 12361832b7cbSAlistair Francis sysbus = SYS_BUS_DEVICE(dev); 12371832b7cbSAlistair Francis for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) { 12381832b7cbSAlistair Francis int irq = VIRT_PLATFORM_BUS_IRQ + i; 12391832b7cbSAlistair Francis sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq)); 12401832b7cbSAlistair Francis } 12411832b7cbSAlistair Francis 12421832b7cbSAlistair Francis memory_region_add_subregion(sysmem, 12431832b7cbSAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 12441832b7cbSAlistair Francis sysbus_mmio_get_region(sysbus, 0)); 12451832b7cbSAlistair Francis } 12461832b7cbSAlistair Francis 12471c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data) 12481c20d3ffSAlistair Francis { 12491c20d3ffSAlistair Francis RISCVVirtState *s = container_of(notifier, RISCVVirtState, 12501c20d3ffSAlistair Francis machine_done); 12511c20d3ffSAlistair Francis const MemMapEntry *memmap = virt_memmap; 12521c20d3ffSAlistair Francis MachineState *machine = MACHINE(s); 12531c20d3ffSAlistair Francis target_ulong start_addr = memmap[VIRT_DRAM].base; 12541c20d3ffSAlistair Francis target_ulong firmware_end_addr, kernel_start_addr; 12559d3f7108SDaniel Henrique Barboza const char *firmware_name = riscv_default_firmware_name(&s->soc[0]); 12561ad53688SLakshmi Bai Raja Subramanian uint64_t fdt_load_addr; 12574263e270SSunil V L uint64_t kernel_entry = 0; 125813bdfb8bSSunil V L BlockBackend *pflash_blk0; 12591c20d3ffSAlistair Francis 126049554856SGuenter Roeck /* load/create device tree */ 126149554856SGuenter Roeck if (machine->dtb) { 126249554856SGuenter Roeck machine->fdt = load_device_tree(machine->dtb, &s->fdt_size); 126349554856SGuenter Roeck if (!machine->fdt) { 126449554856SGuenter Roeck error_report("load_device_tree() failed"); 126549554856SGuenter Roeck exit(1); 126649554856SGuenter Roeck } 126749554856SGuenter Roeck } else { 126849554856SGuenter Roeck create_fdt(s, memmap); 126949554856SGuenter Roeck } 127049554856SGuenter Roeck 12711c20d3ffSAlistair Francis /* 12721c20d3ffSAlistair Francis * Only direct boot kernel is currently supported for KVM VM, 12731c20d3ffSAlistair Francis * so the "-bios" parameter is not supported when KVM is enabled. 12741c20d3ffSAlistair Francis */ 12751c20d3ffSAlistair Francis if (kvm_enabled()) { 12761c20d3ffSAlistair Francis if (machine->firmware) { 12771c20d3ffSAlistair Francis if (strcmp(machine->firmware, "none")) { 12781c20d3ffSAlistair Francis error_report("Machine mode firmware is not supported in " 12791c20d3ffSAlistair Francis "combination with KVM."); 12801c20d3ffSAlistair Francis exit(1); 12811c20d3ffSAlistair Francis } 12821c20d3ffSAlistair Francis } else { 12831c20d3ffSAlistair Francis machine->firmware = g_strdup("none"); 12841c20d3ffSAlistair Francis } 12851c20d3ffSAlistair Francis } 12861c20d3ffSAlistair Francis 12879d3f7108SDaniel Henrique Barboza firmware_end_addr = riscv_find_and_load_firmware(machine, firmware_name, 12889d3f7108SDaniel Henrique Barboza start_addr, NULL); 12891c20d3ffSAlistair Francis 129013bdfb8bSSunil V L pflash_blk0 = pflash_cfi01_get_blk(s->flash[0]); 129113bdfb8bSSunil V L if (pflash_blk0) { 12924263e270SSunil V L if (machine->firmware && !strcmp(machine->firmware, "none") && 12934263e270SSunil V L !kvm_enabled()) { 1294a5b0249dSSunil V L /* 12954263e270SSunil V L * Pflash was supplied but bios is none and not KVM guest, 12964263e270SSunil V L * let's overwrite the address we jump to after reset to 12974263e270SSunil V L * the base of the flash. 12984263e270SSunil V L */ 12994263e270SSunil V L start_addr = virt_memmap[VIRT_FLASH].base; 13004263e270SSunil V L } else { 13014263e270SSunil V L /* 13024263e270SSunil V L * Pflash was supplied but either KVM guest or bios is not none. 13034263e270SSunil V L * In this case, base of the flash would contain S-mode payload. 1304a5b0249dSSunil V L */ 1305a5b0249dSSunil V L riscv_setup_firmware_boot(machine); 13064263e270SSunil V L kernel_entry = virt_memmap[VIRT_FLASH].base; 13074263e270SSunil V L } 13084263e270SSunil V L } 13094263e270SSunil V L 13104263e270SSunil V L if (machine->kernel_filename && !kernel_entry) { 13111c20d3ffSAlistair Francis kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0], 13121c20d3ffSAlistair Francis firmware_end_addr); 13131c20d3ffSAlistair Francis 131462c5bc34SDaniel Henrique Barboza kernel_entry = riscv_load_kernel(machine, &s->soc[0], 1315487d73fcSDaniel Henrique Barboza kernel_start_addr, true, NULL); 13161c20d3ffSAlistair Francis } 13171c20d3ffSAlistair Francis 1318bc2c0153SDaniel Henrique Barboza fdt_load_addr = riscv_compute_fdt_addr(memmap[VIRT_DRAM].base, 13194b402886SDaniel Henrique Barboza memmap[VIRT_DRAM].size, 13204b402886SDaniel Henrique Barboza machine); 1321bc2c0153SDaniel Henrique Barboza riscv_load_fdt(fdt_load_addr, machine->fdt); 1322bc2c0153SDaniel Henrique Barboza 13231c20d3ffSAlistair Francis /* load the reset vector */ 13241c20d3ffSAlistair Francis riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr, 13251c20d3ffSAlistair Francis virt_memmap[VIRT_MROM].base, 13261c20d3ffSAlistair Francis virt_memmap[VIRT_MROM].size, kernel_entry, 13276934f15bSDaniel Henrique Barboza fdt_load_addr); 13281c20d3ffSAlistair Francis 13291c20d3ffSAlistair Francis /* 13301c20d3ffSAlistair Francis * Only direct boot kernel is currently supported for KVM VM, 13311c20d3ffSAlistair Francis * So here setup kernel start address and fdt address. 13321c20d3ffSAlistair Francis * TODO:Support firmware loading and integrate to TCG start 13331c20d3ffSAlistair Francis */ 13341c20d3ffSAlistair Francis if (kvm_enabled()) { 13351c20d3ffSAlistair Francis riscv_setup_direct_kernel(kernel_entry, fdt_load_addr); 13361c20d3ffSAlistair Francis } 1337f709360fSSunil V L 1338f709360fSSunil V L if (virt_is_acpi_enabled(s)) { 1339f709360fSSunil V L virt_acpi_setup(s); 1340f709360fSSunil V L } 13411c20d3ffSAlistair Francis } 13421c20d3ffSAlistair Francis 1343b2a3a071SBin Meng static void virt_machine_init(MachineState *machine) 134404331d0bSMichael Clark { 134573261285SBin Meng const MemMapEntry *memmap = virt_memmap; 1346cdfc19e4SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(machine); 134704331d0bSMichael Clark MemoryRegion *system_memory = get_system_memory(); 13485aec3247SMichael Clark MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 1349e6faee65SAnup Patel char *soc_name; 1350e6faee65SAnup Patel DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip; 135133fcedfaSPeter Maydell int i, base_hartid, hart_count; 13522967f37dSDaniel Henrique Barboza int socket_count = riscv_socket_count(machine); 135304331d0bSMichael Clark 135418df0b46SAnup Patel /* Check socket count limit */ 13552967f37dSDaniel Henrique Barboza if (VIRT_SOCKETS_MAX < socket_count) { 135618df0b46SAnup Patel error_report("number of sockets/nodes should be less than %d", 135718df0b46SAnup Patel VIRT_SOCKETS_MAX); 135818df0b46SAnup Patel exit(1); 135918df0b46SAnup Patel } 136018df0b46SAnup Patel 1361b274c238SDaniel Henrique Barboza if (!tcg_enabled() && s->have_aclint) { 1362b274c238SDaniel Henrique Barboza error_report("'aclint' is only available with TCG acceleration"); 1363b274c238SDaniel Henrique Barboza exit(1); 1364b274c238SDaniel Henrique Barboza } 1365b274c238SDaniel Henrique Barboza 136618df0b46SAnup Patel /* Initialize sockets */ 1367e6faee65SAnup Patel mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL; 13682967f37dSDaniel Henrique Barboza for (i = 0; i < socket_count; i++) { 136918df0b46SAnup Patel if (!riscv_socket_check_hartids(machine, i)) { 137018df0b46SAnup Patel error_report("discontinuous hartids in socket%d", i); 137118df0b46SAnup Patel exit(1); 137218df0b46SAnup Patel } 137318df0b46SAnup Patel 137418df0b46SAnup Patel base_hartid = riscv_socket_first_hartid(machine, i); 137518df0b46SAnup Patel if (base_hartid < 0) { 137618df0b46SAnup Patel error_report("can't find hartid base for socket%d", i); 137718df0b46SAnup Patel exit(1); 137818df0b46SAnup Patel } 137918df0b46SAnup Patel 138018df0b46SAnup Patel hart_count = riscv_socket_hart_count(machine, i); 138118df0b46SAnup Patel if (hart_count < 0) { 138218df0b46SAnup Patel error_report("can't find hart count for socket%d", i); 138318df0b46SAnup Patel exit(1); 138418df0b46SAnup Patel } 138518df0b46SAnup Patel 138618df0b46SAnup Patel soc_name = g_strdup_printf("soc%d", i); 138718df0b46SAnup Patel object_initialize_child(OBJECT(machine), soc_name, &s->soc[i], 138875a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 138918df0b46SAnup Patel g_free(soc_name); 139018df0b46SAnup Patel object_property_set_str(OBJECT(&s->soc[i]), "cpu-type", 139118df0b46SAnup Patel machine->cpu_type, &error_abort); 139218df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "hartid-base", 139318df0b46SAnup Patel base_hartid, &error_abort); 139418df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "num-harts", 139518df0b46SAnup Patel hart_count, &error_abort); 13964bcfc391STsukasa OI sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_fatal); 139718df0b46SAnup Patel 1398c0716c81SPhilippe Mathieu-Daudé if (tcg_enabled()) { 139928d8c281SAnup Patel if (s->have_aclint) { 140028d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 140128d8c281SAnup Patel /* Per-socket ACLINT MTIMER */ 140228d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 140328d8c281SAnup Patel i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 140428d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 140528d8c281SAnup Patel base_hartid, hart_count, 140628d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, 140728d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIME, 140828d8c281SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 140928d8c281SAnup Patel } else { 141028d8c281SAnup Patel /* Per-socket ACLINT MSWI, MTIMER, and SSWI */ 141128d8c281SAnup Patel riscv_aclint_swi_create(memmap[VIRT_CLINT].base + 141228d8c281SAnup Patel i * memmap[VIRT_CLINT].size, 141328d8c281SAnup Patel base_hartid, hart_count, false); 141428d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 141528d8c281SAnup Patel i * memmap[VIRT_CLINT].size + 141628d8c281SAnup Patel RISCV_ACLINT_SWI_SIZE, 141728d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 141828d8c281SAnup Patel base_hartid, hart_count, 141928d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, 142028d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIME, 142128d8c281SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 142228d8c281SAnup Patel riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base + 142328d8c281SAnup Patel i * memmap[VIRT_ACLINT_SSWI].size, 142428d8c281SAnup Patel base_hartid, hart_count, true); 142528d8c281SAnup Patel } 142628d8c281SAnup Patel } else { 142728d8c281SAnup Patel /* Per-socket SiFive CLINT */ 1428b8fb878aSAnup Patel riscv_aclint_swi_create( 142918df0b46SAnup Patel memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size, 1430b8fb878aSAnup Patel base_hartid, hart_count, false); 143128d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 143228d8c281SAnup Patel i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE, 1433b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count, 1434b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME, 1435b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 1436954886eaSAnup Patel } 1437ad40be27SYifei Jiang } 1438954886eaSAnup Patel 1439e6faee65SAnup Patel /* Per-socket interrupt controller */ 1440e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 1441e6faee65SAnup Patel s->irqchip[i] = virt_create_plic(memmap, i, 1442e6faee65SAnup Patel base_hartid, hart_count); 1443e6faee65SAnup Patel } else { 144428d8c281SAnup Patel s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests, 144528d8c281SAnup Patel memmap, i, base_hartid, 144628d8c281SAnup Patel hart_count); 1447e6faee65SAnup Patel } 144818df0b46SAnup Patel 1449e6faee65SAnup Patel /* Try to use different IRQCHIP instance based device type */ 145018df0b46SAnup Patel if (i == 0) { 1451e6faee65SAnup Patel mmio_irqchip = s->irqchip[i]; 1452e6faee65SAnup Patel virtio_irqchip = s->irqchip[i]; 1453e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 145418df0b46SAnup Patel } 145518df0b46SAnup Patel if (i == 1) { 1456e6faee65SAnup Patel virtio_irqchip = s->irqchip[i]; 1457e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 145818df0b46SAnup Patel } 145918df0b46SAnup Patel if (i == 2) { 1460e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 146118df0b46SAnup Patel } 146218df0b46SAnup Patel } 146304331d0bSMichael Clark 1464a51d4610SDaniel Henrique Barboza if (kvm_enabled() && virt_use_kvm_aia(s)) { 146548c2c33cSYong-Xuan Wang kvm_riscv_aia_create(machine, IMSIC_MMIO_GROUP_MIN_SHIFT, 146648c2c33cSYong-Xuan Wang VIRT_IRQCHIP_NUM_SOURCES, VIRT_IRQCHIP_NUM_MSIS, 146748c2c33cSYong-Xuan Wang memmap[VIRT_APLIC_S].base, 146848c2c33cSYong-Xuan Wang memmap[VIRT_IMSIC_S].base, 146948c2c33cSYong-Xuan Wang s->aia_guests); 147048c2c33cSYong-Xuan Wang } 147148c2c33cSYong-Xuan Wang 1472cfeb8a17SBin Meng if (riscv_is_32bit(&s->soc[0])) { 1473cfeb8a17SBin Meng #if HOST_LONG_BITS == 64 1474cfeb8a17SBin Meng /* limit RAM size in a 32-bit system */ 1475cfeb8a17SBin Meng if (machine->ram_size > 10 * GiB) { 1476cfeb8a17SBin Meng machine->ram_size = 10 * GiB; 1477cfeb8a17SBin Meng error_report("Limiting RAM size to 10 GiB"); 1478cfeb8a17SBin Meng } 1479cfeb8a17SBin Meng #endif 148019800265SBin Meng virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE; 148119800265SBin Meng virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE; 148219800265SBin Meng } else { 148319800265SBin Meng virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE; 148419800265SBin Meng virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size; 148519800265SBin Meng virt_high_pcie_memmap.base = 148619800265SBin Meng ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size); 1487cfeb8a17SBin Meng } 1488cfeb8a17SBin Meng 148971302ff3SSunil V L s->memmap = virt_memmap; 149071302ff3SSunil V L 149104331d0bSMichael Clark /* register system main memory (actual RAM) */ 149204331d0bSMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base, 149303fd0c5fSMingwang Li machine->ram); 149404331d0bSMichael Clark 149504331d0bSMichael Clark /* boot rom */ 14965aec3247SMichael Clark memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom", 14975aec3247SMichael Clark memmap[VIRT_MROM].size, &error_fatal); 14985aec3247SMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base, 14995aec3247SMichael Clark mask_rom); 150004331d0bSMichael Clark 1501b748352cSDaniel Henrique Barboza /* 1502b748352cSDaniel Henrique Barboza * Init fw_cfg. Must be done before riscv_load_fdt, otherwise the 1503b748352cSDaniel Henrique Barboza * device tree cannot be altered and we get FDT_ERR_NOSPACE. 1504b748352cSDaniel Henrique Barboza */ 1505b748352cSDaniel Henrique Barboza s->fw_cfg = create_fw_cfg(machine); 1506b748352cSDaniel Henrique Barboza rom_set_fw(s->fw_cfg); 1507b748352cSDaniel Henrique Barboza 150818df0b46SAnup Patel /* SiFive Test MMIO device */ 150904331d0bSMichael Clark sifive_test_create(memmap[VIRT_TEST].base); 151004331d0bSMichael Clark 151118df0b46SAnup Patel /* VirtIO MMIO devices */ 151204331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 151304331d0bSMichael Clark sysbus_create_simple("virtio-mmio", 151404331d0bSMichael Clark memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 15157d5b0d68SPhilippe Mathieu-Daudé qdev_get_gpio_in(virtio_irqchip, VIRTIO_IRQ + i)); 151604331d0bSMichael Clark } 151704331d0bSMichael Clark 15186d56e396SAlistair Francis gpex_pcie_init(system_memory, 15196d56e396SAlistair Francis memmap[VIRT_PCIE_ECAM].base, 15206d56e396SAlistair Francis memmap[VIRT_PCIE_ECAM].size, 15216d56e396SAlistair Francis memmap[VIRT_PCIE_MMIO].base, 15226d56e396SAlistair Francis memmap[VIRT_PCIE_MMIO].size, 152319800265SBin Meng virt_high_pcie_memmap.base, 152419800265SBin Meng virt_high_pcie_memmap.size, 15256d56e396SAlistair Francis memmap[VIRT_PCIE_PIO].base, 15267d5b0d68SPhilippe Mathieu-Daudé pcie_irqchip); 15276d56e396SAlistair Francis 15287d5b0d68SPhilippe Mathieu-Daudé create_platform_bus(s, mmio_irqchip); 15291832b7cbSAlistair Francis 153004331d0bSMichael Clark serial_mm_init(system_memory, memmap[VIRT_UART0].base, 15317d5b0d68SPhilippe Mathieu-Daudé 0, qdev_get_gpio_in(mmio_irqchip, UART0_IRQ), 399193, 15329bca0edbSPeter Maydell serial_hd(0), DEVICE_LITTLE_ENDIAN); 1533b6aa6cedSMichael Clark 153467b5ef30SAnup Patel sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base, 15357d5b0d68SPhilippe Mathieu-Daudé qdev_get_gpio_in(mmio_irqchip, RTC_IRQ)); 153667b5ef30SAnup Patel 153771eb522cSAlistair Francis for (i = 0; i < ARRAY_SIZE(s->flash); i++) { 153871eb522cSAlistair Francis /* Map legacy -drive if=pflash to machine properties */ 153971eb522cSAlistair Francis pflash_cfi01_legacy_drive(s->flash[i], 154071eb522cSAlistair Francis drive_get(IF_PFLASH, 0, i)); 154171eb522cSAlistair Francis } 154271eb522cSAlistair Francis virt_flash_map(s, system_memory); 15431c20d3ffSAlistair Francis 15441c20d3ffSAlistair Francis s->machine_done.notify = virt_machine_done; 15451c20d3ffSAlistair Francis qemu_add_machine_init_done_notifier(&s->machine_done); 154604331d0bSMichael Clark } 154704331d0bSMichael Clark 1548b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj) 154904331d0bSMichael Clark { 155090477a65SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 155190477a65SSunil V L 155213bdfb8bSSunil V L virt_flash_create(s); 155313bdfb8bSSunil V L 155490477a65SSunil V L s->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6); 155590477a65SSunil V L s->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8); 1556168b8c29SSunil V L s->acpi = ON_OFF_AUTO_AUTO; 1557cdfc19e4SAlistair Francis } 1558cdfc19e4SAlistair Francis 155928d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp) 156028d8c281SAnup Patel { 156128d8c281SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 156228d8c281SAnup Patel char val[32]; 156328d8c281SAnup Patel 156428d8c281SAnup Patel sprintf(val, "%d", s->aia_guests); 156528d8c281SAnup Patel return g_strdup(val); 156628d8c281SAnup Patel } 156728d8c281SAnup Patel 156828d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp) 156928d8c281SAnup Patel { 157028d8c281SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 157128d8c281SAnup Patel 157228d8c281SAnup Patel s->aia_guests = atoi(val); 157328d8c281SAnup Patel if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) { 157428d8c281SAnup Patel error_setg(errp, "Invalid number of AIA IMSIC guests"); 157528d8c281SAnup Patel error_append_hint(errp, "Valid values be between 0 and %d.\n", 157628d8c281SAnup Patel VIRT_IRQCHIP_MAX_GUESTS); 157728d8c281SAnup Patel } 157828d8c281SAnup Patel } 157928d8c281SAnup Patel 1580e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp) 1581e6faee65SAnup Patel { 1582e6faee65SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1583e6faee65SAnup Patel const char *val; 1584e6faee65SAnup Patel 1585e6faee65SAnup Patel switch (s->aia_type) { 1586e6faee65SAnup Patel case VIRT_AIA_TYPE_APLIC: 1587e6faee65SAnup Patel val = "aplic"; 1588e6faee65SAnup Patel break; 158928d8c281SAnup Patel case VIRT_AIA_TYPE_APLIC_IMSIC: 159028d8c281SAnup Patel val = "aplic-imsic"; 159128d8c281SAnup Patel break; 1592e6faee65SAnup Patel default: 1593e6faee65SAnup Patel val = "none"; 1594e6faee65SAnup Patel break; 1595e6faee65SAnup Patel }; 1596e6faee65SAnup Patel 1597e6faee65SAnup Patel return g_strdup(val); 1598e6faee65SAnup Patel } 1599e6faee65SAnup Patel 1600e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp) 1601e6faee65SAnup Patel { 1602e6faee65SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1603e6faee65SAnup Patel 1604e6faee65SAnup Patel if (!strcmp(val, "none")) { 1605e6faee65SAnup Patel s->aia_type = VIRT_AIA_TYPE_NONE; 1606e6faee65SAnup Patel } else if (!strcmp(val, "aplic")) { 1607e6faee65SAnup Patel s->aia_type = VIRT_AIA_TYPE_APLIC; 160828d8c281SAnup Patel } else if (!strcmp(val, "aplic-imsic")) { 160928d8c281SAnup Patel s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC; 1610e6faee65SAnup Patel } else { 1611e6faee65SAnup Patel error_setg(errp, "Invalid AIA interrupt controller type"); 161228d8c281SAnup Patel error_append_hint(errp, "Valid values are none, aplic, and " 161328d8c281SAnup Patel "aplic-imsic.\n"); 1614e6faee65SAnup Patel } 1615e6faee65SAnup Patel } 1616e6faee65SAnup Patel 1617954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp) 1618954886eaSAnup Patel { 16195474aa4fSBin Meng RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1620954886eaSAnup Patel 1621954886eaSAnup Patel return s->have_aclint; 1622954886eaSAnup Patel } 1623954886eaSAnup Patel 1624954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp) 1625954886eaSAnup Patel { 16265474aa4fSBin Meng RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1627954886eaSAnup Patel 1628954886eaSAnup Patel s->have_aclint = value; 1629954886eaSAnup Patel } 1630954886eaSAnup Patel 1631168b8c29SSunil V L bool virt_is_acpi_enabled(RISCVVirtState *s) 1632168b8c29SSunil V L { 1633168b8c29SSunil V L return s->acpi != ON_OFF_AUTO_OFF; 1634168b8c29SSunil V L } 1635168b8c29SSunil V L 1636168b8c29SSunil V L static void virt_get_acpi(Object *obj, Visitor *v, const char *name, 1637168b8c29SSunil V L void *opaque, Error **errp) 1638168b8c29SSunil V L { 1639168b8c29SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1640168b8c29SSunil V L OnOffAuto acpi = s->acpi; 1641168b8c29SSunil V L 1642168b8c29SSunil V L visit_type_OnOffAuto(v, name, &acpi, errp); 1643168b8c29SSunil V L } 1644168b8c29SSunil V L 1645168b8c29SSunil V L static void virt_set_acpi(Object *obj, Visitor *v, const char *name, 1646168b8c29SSunil V L void *opaque, Error **errp) 1647168b8c29SSunil V L { 1648168b8c29SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1649168b8c29SSunil V L 1650168b8c29SSunil V L visit_type_OnOffAuto(v, name, &s->acpi, errp); 1651168b8c29SSunil V L } 1652168b8c29SSunil V L 165358d5a5a7SAlistair Francis static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine, 165458d5a5a7SAlistair Francis DeviceState *dev) 165558d5a5a7SAlistair Francis { 165658d5a5a7SAlistair Francis MachineClass *mc = MACHINE_GET_CLASS(machine); 165758d5a5a7SAlistair Francis 165858d5a5a7SAlistair Francis if (device_is_dynamic_sysbus(mc, dev)) { 165958d5a5a7SAlistair Francis return HOTPLUG_HANDLER(machine); 166058d5a5a7SAlistair Francis } 166158d5a5a7SAlistair Francis return NULL; 166258d5a5a7SAlistair Francis } 166358d5a5a7SAlistair Francis 166458d5a5a7SAlistair Francis static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev, 166558d5a5a7SAlistair Francis DeviceState *dev, Error **errp) 166658d5a5a7SAlistair Francis { 166758d5a5a7SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(hotplug_dev); 166858d5a5a7SAlistair Francis 166958d5a5a7SAlistair Francis if (s->platform_bus_dev) { 167058d5a5a7SAlistair Francis MachineClass *mc = MACHINE_GET_CLASS(s); 167158d5a5a7SAlistair Francis 167258d5a5a7SAlistair Francis if (device_is_dynamic_sysbus(mc, dev)) { 167358d5a5a7SAlistair Francis platform_bus_link_device(PLATFORM_BUS_DEVICE(s->platform_bus_dev), 167458d5a5a7SAlistair Francis SYS_BUS_DEVICE(dev)); 167558d5a5a7SAlistair Francis } 167658d5a5a7SAlistair Francis } 167758d5a5a7SAlistair Francis } 167858d5a5a7SAlistair Francis 1679b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data) 1680cdfc19e4SAlistair Francis { 168128d8c281SAnup Patel char str[128]; 1682cdfc19e4SAlistair Francis MachineClass *mc = MACHINE_CLASS(oc); 168358d5a5a7SAlistair Francis HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc); 1684cdfc19e4SAlistair Francis 1685cdfc19e4SAlistair Francis mc->desc = "RISC-V VirtIO board"; 1686b2a3a071SBin Meng mc->init = virt_machine_init; 168718df0b46SAnup Patel mc->max_cpus = VIRT_CPUS_MAX; 168809fe1712SAlistair Francis mc->default_cpu_type = TYPE_RISCV_CPU_BASE; 1689acead54cSBin Meng mc->pci_allow_0_address = true; 169018df0b46SAnup Patel mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids; 169118df0b46SAnup Patel mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props; 169218df0b46SAnup Patel mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id; 169318df0b46SAnup Patel mc->numa_mem_supported = true; 16943d9981cdSGavin Shan /* platform instead of architectural choice */ 16953d9981cdSGavin Shan mc->cpu_cluster_has_numa_boundary = true; 169603fd0c5fSMingwang Li mc->default_ram_id = "riscv_virt_board.ram"; 169758d5a5a7SAlistair Francis assert(!mc->get_hotplug_handler); 169858d5a5a7SAlistair Francis mc->get_hotplug_handler = virt_machine_get_hotplug_handler; 169958d5a5a7SAlistair Francis 170058d5a5a7SAlistair Francis hc->plug = virt_machine_device_plug_cb; 1701c346749eSAsherah Connor 1702c346749eSAsherah Connor machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE); 1703325b7c4eSAlistair Francis #ifdef CONFIG_TPM 1704325b7c4eSAlistair Francis machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS); 1705325b7c4eSAlistair Francis #endif 1706954886eaSAnup Patel 1707b274c238SDaniel Henrique Barboza 1708954886eaSAnup Patel object_class_property_add_bool(oc, "aclint", virt_get_aclint, 1709954886eaSAnup Patel virt_set_aclint); 1710954886eaSAnup Patel object_class_property_set_description(oc, "aclint", 1711b274c238SDaniel Henrique Barboza "(TCG only) Set on/off to " 1712b274c238SDaniel Henrique Barboza "enable/disable emulating " 1713b274c238SDaniel Henrique Barboza "ACLINT devices"); 1714b274c238SDaniel Henrique Barboza 1715e6faee65SAnup Patel object_class_property_add_str(oc, "aia", virt_get_aia, 1716e6faee65SAnup Patel virt_set_aia); 1717e6faee65SAnup Patel object_class_property_set_description(oc, "aia", 1718e6faee65SAnup Patel "Set type of AIA interrupt " 1719c92ac07cSDaniel Henrique Barboza "controller. Valid values are " 172028d8c281SAnup Patel "none, aplic, and aplic-imsic."); 172128d8c281SAnup Patel 172228d8c281SAnup Patel object_class_property_add_str(oc, "aia-guests", 172328d8c281SAnup Patel virt_get_aia_guests, 172428d8c281SAnup Patel virt_set_aia_guests); 172528d8c281SAnup Patel sprintf(str, "Set number of guest MMIO pages for AIA IMSIC. Valid value " 172628d8c281SAnup Patel "should be between 0 and %d.", VIRT_IRQCHIP_MAX_GUESTS); 172728d8c281SAnup Patel object_class_property_set_description(oc, "aia-guests", str); 1728168b8c29SSunil V L object_class_property_add(oc, "acpi", "OnOffAuto", 1729168b8c29SSunil V L virt_get_acpi, virt_set_acpi, 1730168b8c29SSunil V L NULL, NULL); 1731168b8c29SSunil V L object_class_property_set_description(oc, "acpi", 1732168b8c29SSunil V L "Enable ACPI"); 173304331d0bSMichael Clark } 173404331d0bSMichael Clark 1735b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = { 1736cdfc19e4SAlistair Francis .name = MACHINE_TYPE_NAME("virt"), 1737cdfc19e4SAlistair Francis .parent = TYPE_MACHINE, 1738b2a3a071SBin Meng .class_init = virt_machine_class_init, 1739b2a3a071SBin Meng .instance_init = virt_machine_instance_init, 1740cdfc19e4SAlistair Francis .instance_size = sizeof(RISCVVirtState), 174158d5a5a7SAlistair Francis .interfaces = (InterfaceInfo[]) { 174258d5a5a7SAlistair Francis { TYPE_HOTPLUG_HANDLER }, 174358d5a5a7SAlistair Francis { } 174458d5a5a7SAlistair Francis }, 1745cdfc19e4SAlistair Francis }; 1746cdfc19e4SAlistair Francis 1747b2a3a071SBin Meng static void virt_machine_init_register_types(void) 1748cdfc19e4SAlistair Francis { 1749b2a3a071SBin Meng type_register_static(&virt_machine_typeinfo); 1750cdfc19e4SAlistair Francis } 1751cdfc19e4SAlistair Francis 1752b2a3a071SBin Meng type_init(virt_machine_init_register_types) 1753