104331d0bSMichael Clark /* 204331d0bSMichael Clark * QEMU RISC-V VirtIO Board 304331d0bSMichael Clark * 404331d0bSMichael Clark * Copyright (c) 2017 SiFive, Inc. 504331d0bSMichael Clark * 604331d0bSMichael Clark * RISC-V machine with 16550a UART and VirtIO MMIO 704331d0bSMichael Clark * 804331d0bSMichael Clark * This program is free software; you can redistribute it and/or modify it 904331d0bSMichael Clark * under the terms and conditions of the GNU General Public License, 1004331d0bSMichael Clark * version 2 or later, as published by the Free Software Foundation. 1104331d0bSMichael Clark * 1204331d0bSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 1304331d0bSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1404331d0bSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1504331d0bSMichael Clark * more details. 1604331d0bSMichael Clark * 1704331d0bSMichael Clark * You should have received a copy of the GNU General Public License along with 1804331d0bSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 1904331d0bSMichael Clark */ 2004331d0bSMichael Clark 2104331d0bSMichael Clark #include "qemu/osdep.h" 224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h" 2304331d0bSMichael Clark #include "qemu/log.h" 2404331d0bSMichael Clark #include "qemu/error-report.h" 2504331d0bSMichael Clark #include "qapi/error.h" 2604331d0bSMichael Clark #include "hw/boards.h" 2704331d0bSMichael Clark #include "hw/loader.h" 2804331d0bSMichael Clark #include "hw/sysbus.h" 2971eb522cSAlistair Francis #include "hw/qdev-properties.h" 3004331d0bSMichael Clark #include "hw/char/serial.h" 3104331d0bSMichael Clark #include "target/riscv/cpu.h" 3204331d0bSMichael Clark #include "hw/riscv/riscv_hart.h" 3304331d0bSMichael Clark #include "hw/riscv/sifive_plic.h" 3404331d0bSMichael Clark #include "hw/riscv/sifive_clint.h" 3504331d0bSMichael Clark #include "hw/riscv/sifive_test.h" 3604331d0bSMichael Clark #include "hw/riscv/virt.h" 370ac24d56SAlistair Francis #include "hw/riscv/boot.h" 3804331d0bSMichael Clark #include "chardev/char.h" 3904331d0bSMichael Clark #include "sysemu/arch_init.h" 4004331d0bSMichael Clark #include "sysemu/device_tree.h" 4146517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 426d56e396SAlistair Francis #include "hw/pci/pci.h" 436d56e396SAlistair Francis #include "hw/pci-host/gpex.h" 4404331d0bSMichael Clark 45fdd1bda4SAlistair Francis #if defined(TARGET_RISCV32) 46fdd1bda4SAlistair Francis # define BIOS_FILENAME "opensbi-riscv32-virt-fw_jump.bin" 47fdd1bda4SAlistair Francis #else 48fdd1bda4SAlistair Francis # define BIOS_FILENAME "opensbi-riscv64-virt-fw_jump.bin" 49fdd1bda4SAlistair Francis #endif 50fdd1bda4SAlistair Francis 5104331d0bSMichael Clark static const struct MemmapEntry { 5204331d0bSMichael Clark hwaddr base; 5304331d0bSMichael Clark hwaddr size; 5404331d0bSMichael Clark } virt_memmap[] = { 5504331d0bSMichael Clark [VIRT_DEBUG] = { 0x0, 0x100 }, 565aec3247SMichael Clark [VIRT_MROM] = { 0x1000, 0x11000 }, 575aec3247SMichael Clark [VIRT_TEST] = { 0x100000, 0x1000 }, 5867b5ef30SAnup Patel [VIRT_RTC] = { 0x101000, 0x1000 }, 5904331d0bSMichael Clark [VIRT_CLINT] = { 0x2000000, 0x10000 }, 602c44bbf3SBin Meng [VIRT_PCIE_PIO] = { 0x3000000, 0x10000 }, 6104331d0bSMichael Clark [VIRT_PLIC] = { 0xc000000, 0x4000000 }, 6204331d0bSMichael Clark [VIRT_UART0] = { 0x10000000, 0x100 }, 6304331d0bSMichael Clark [VIRT_VIRTIO] = { 0x10001000, 0x1000 }, 646911fde4SAlistair Francis [VIRT_FLASH] = { 0x20000000, 0x4000000 }, 656d56e396SAlistair Francis [VIRT_PCIE_ECAM] = { 0x30000000, 0x10000000 }, 662c44bbf3SBin Meng [VIRT_PCIE_MMIO] = { 0x40000000, 0x40000000 }, 672c44bbf3SBin Meng [VIRT_DRAM] = { 0x80000000, 0x0 }, 6804331d0bSMichael Clark }; 6904331d0bSMichael Clark 7071eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB) 7171eb522cSAlistair Francis 7271eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s, 7371eb522cSAlistair Francis const char *name, 7471eb522cSAlistair Francis const char *alias_prop_name) 7571eb522cSAlistair Francis { 7671eb522cSAlistair Francis /* 7771eb522cSAlistair Francis * Create a single flash device. We use the same parameters as 7871eb522cSAlistair Francis * the flash devices on the ARM virt board. 7971eb522cSAlistair Francis */ 80df707969SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 8171eb522cSAlistair Francis 8271eb522cSAlistair Francis qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE); 8371eb522cSAlistair Francis qdev_prop_set_uint8(dev, "width", 4); 8471eb522cSAlistair Francis qdev_prop_set_uint8(dev, "device-width", 2); 8571eb522cSAlistair Francis qdev_prop_set_bit(dev, "big-endian", false); 8671eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id0", 0x89); 8771eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id1", 0x18); 8871eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id2", 0x00); 8971eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id3", 0x00); 9071eb522cSAlistair Francis qdev_prop_set_string(dev, "name", name); 9171eb522cSAlistair Francis 92d2623129SMarkus Armbruster object_property_add_child(OBJECT(s), name, OBJECT(dev)); 9371eb522cSAlistair Francis object_property_add_alias(OBJECT(s), alias_prop_name, 94d2623129SMarkus Armbruster OBJECT(dev), "drive"); 9571eb522cSAlistair Francis 9671eb522cSAlistair Francis return PFLASH_CFI01(dev); 9771eb522cSAlistair Francis } 9871eb522cSAlistair Francis 9971eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s) 10071eb522cSAlistair Francis { 10171eb522cSAlistair Francis s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0"); 10271eb522cSAlistair Francis s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1"); 10371eb522cSAlistair Francis } 10471eb522cSAlistair Francis 10571eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash, 10671eb522cSAlistair Francis hwaddr base, hwaddr size, 10771eb522cSAlistair Francis MemoryRegion *sysmem) 10871eb522cSAlistair Francis { 10971eb522cSAlistair Francis DeviceState *dev = DEVICE(flash); 11071eb522cSAlistair Francis 1114cdd0a77SPhilippe Mathieu-Daudé assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE)); 11271eb522cSAlistair Francis assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX); 11371eb522cSAlistair Francis qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE); 1143c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 11571eb522cSAlistair Francis 11671eb522cSAlistair Francis memory_region_add_subregion(sysmem, base, 11771eb522cSAlistair Francis sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 11871eb522cSAlistair Francis 0)); 11971eb522cSAlistair Francis } 12071eb522cSAlistair Francis 12171eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s, 12271eb522cSAlistair Francis MemoryRegion *sysmem) 12371eb522cSAlistair Francis { 12471eb522cSAlistair Francis hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 12571eb522cSAlistair Francis hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 12671eb522cSAlistair Francis 12771eb522cSAlistair Francis virt_flash_map1(s->flash[0], flashbase, flashsize, 12871eb522cSAlistair Francis sysmem); 12971eb522cSAlistair Francis virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize, 13071eb522cSAlistair Francis sysmem); 13171eb522cSAlistair Francis } 13271eb522cSAlistair Francis 1336d56e396SAlistair Francis static void create_pcie_irq_map(void *fdt, char *nodename, 1346d56e396SAlistair Francis uint32_t plic_phandle) 1356d56e396SAlistair Francis { 1366d56e396SAlistair Francis int pin, dev; 1376d56e396SAlistair Francis uint32_t 1386d56e396SAlistair Francis full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * FDT_INT_MAP_WIDTH] = {}; 1396d56e396SAlistair Francis uint32_t *irq_map = full_irq_map; 1406d56e396SAlistair Francis 1416d56e396SAlistair Francis /* This code creates a standard swizzle of interrupts such that 1426d56e396SAlistair Francis * each device's first interrupt is based on it's PCI_SLOT number. 1436d56e396SAlistair Francis * (See pci_swizzle_map_irq_fn()) 1446d56e396SAlistair Francis * 1456d56e396SAlistair Francis * We only need one entry per interrupt in the table (not one per 1466d56e396SAlistair Francis * possible slot) seeing the interrupt-map-mask will allow the table 1476d56e396SAlistair Francis * to wrap to any number of devices. 1486d56e396SAlistair Francis */ 1496d56e396SAlistair Francis for (dev = 0; dev < GPEX_NUM_IRQS; dev++) { 1506d56e396SAlistair Francis int devfn = dev * 0x8; 1516d56e396SAlistair Francis 1526d56e396SAlistair Francis for (pin = 0; pin < GPEX_NUM_IRQS; pin++) { 1536d56e396SAlistair Francis int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS); 1546d56e396SAlistair Francis int i = 0; 1556d56e396SAlistair Francis 1566d56e396SAlistair Francis irq_map[i] = cpu_to_be32(devfn << 8); 1576d56e396SAlistair Francis 1586d56e396SAlistair Francis i += FDT_PCI_ADDR_CELLS; 1596d56e396SAlistair Francis irq_map[i] = cpu_to_be32(pin + 1); 1606d56e396SAlistair Francis 1616d56e396SAlistair Francis i += FDT_PCI_INT_CELLS; 1626d56e396SAlistair Francis irq_map[i++] = cpu_to_be32(plic_phandle); 1636d56e396SAlistair Francis 1646d56e396SAlistair Francis i += FDT_PLIC_ADDR_CELLS; 1656d56e396SAlistair Francis irq_map[i] = cpu_to_be32(irq_nr); 1666d56e396SAlistair Francis 1676d56e396SAlistair Francis irq_map += FDT_INT_MAP_WIDTH; 1686d56e396SAlistair Francis } 1696d56e396SAlistair Francis } 1706d56e396SAlistair Francis 1716d56e396SAlistair Francis qemu_fdt_setprop(fdt, nodename, "interrupt-map", 1726d56e396SAlistair Francis full_irq_map, sizeof(full_irq_map)); 1736d56e396SAlistair Francis 1746d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask", 1756d56e396SAlistair Francis 0x1800, 0, 0, 0x7); 1766d56e396SAlistair Francis } 1776d56e396SAlistair Francis 1789f79638eSBin Meng static void create_fdt(RISCVVirtState *s, const struct MemmapEntry *memmap, 17904331d0bSMichael Clark uint64_t mem_size, const char *cmdline) 18004331d0bSMichael Clark { 18104331d0bSMichael Clark void *fdt; 1820e404da0SAnup Patel int cpu, i; 18304331d0bSMichael Clark uint32_t *cells; 18404331d0bSMichael Clark char *nodename; 1850e404da0SAnup Patel uint32_t plic_phandle, test_phandle, phandle = 1; 18671eb522cSAlistair Francis hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 18771eb522cSAlistair Francis hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 18804331d0bSMichael Clark 18904331d0bSMichael Clark fdt = s->fdt = create_device_tree(&s->fdt_size); 19004331d0bSMichael Clark if (!fdt) { 19104331d0bSMichael Clark error_report("create_device_tree() failed"); 19204331d0bSMichael Clark exit(1); 19304331d0bSMichael Clark } 19404331d0bSMichael Clark 19504331d0bSMichael Clark qemu_fdt_setprop_string(fdt, "/", "model", "riscv-virtio,qemu"); 19604331d0bSMichael Clark qemu_fdt_setprop_string(fdt, "/", "compatible", "riscv-virtio"); 19704331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); 19804331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); 19904331d0bSMichael Clark 20004331d0bSMichael Clark qemu_fdt_add_subnode(fdt, "/soc"); 20104331d0bSMichael Clark qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0); 20253f54508SAlistair Francis qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus"); 20304331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2); 20404331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2); 20504331d0bSMichael Clark 20604331d0bSMichael Clark nodename = g_strdup_printf("/memory@%lx", 20704331d0bSMichael Clark (long)memmap[VIRT_DRAM].base); 20804331d0bSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 20904331d0bSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 21004331d0bSMichael Clark memmap[VIRT_DRAM].base >> 32, memmap[VIRT_DRAM].base, 21104331d0bSMichael Clark mem_size >> 32, mem_size); 21204331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); 21304331d0bSMichael Clark g_free(nodename); 21404331d0bSMichael Clark 21504331d0bSMichael Clark qemu_fdt_add_subnode(fdt, "/cpus"); 2162a8756edSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency", 2172a8756edSMichael Clark SIFIVE_CLINT_TIMEBASE_FREQ); 21804331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0); 21904331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1); 22004331d0bSMichael Clark 22104331d0bSMichael Clark for (cpu = s->soc.num_harts - 1; cpu >= 0; cpu--) { 22204331d0bSMichael Clark int cpu_phandle = phandle++; 22328a4df97SAtish Patra int intc_phandle; 22404331d0bSMichael Clark nodename = g_strdup_printf("/cpus/cpu@%d", cpu); 22504331d0bSMichael Clark char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 22604331d0bSMichael Clark char *isa = riscv_isa_string(&s->soc.harts[cpu]); 22704331d0bSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 228e883e992SBin Meng #if defined(TARGET_RISCV32) 229e883e992SBin Meng qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv32"); 230e883e992SBin Meng #else 23104331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48"); 232e883e992SBin Meng #endif 23304331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa); 23404331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv"); 23504331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "status", "okay"); 23604331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu); 23704331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu"); 23828a4df97SAtish Patra qemu_fdt_setprop_cell(fdt, nodename, "phandle", cpu_phandle); 23928a4df97SAtish Patra intc_phandle = phandle++; 24004331d0bSMichael Clark qemu_fdt_add_subnode(fdt, intc); 24128a4df97SAtish Patra qemu_fdt_setprop_cell(fdt, intc, "phandle", intc_phandle); 24204331d0bSMichael Clark qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc"); 24304331d0bSMichael Clark qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0); 24404331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1); 24504331d0bSMichael Clark g_free(isa); 24604331d0bSMichael Clark g_free(intc); 24704331d0bSMichael Clark g_free(nodename); 24804331d0bSMichael Clark } 24904331d0bSMichael Clark 25028a4df97SAtish Patra /* Add cpu-topology node */ 25128a4df97SAtish Patra qemu_fdt_add_subnode(fdt, "/cpus/cpu-map"); 25228a4df97SAtish Patra qemu_fdt_add_subnode(fdt, "/cpus/cpu-map/cluster0"); 25328a4df97SAtish Patra for (cpu = s->soc.num_harts - 1; cpu >= 0; cpu--) { 25428a4df97SAtish Patra char *core_nodename = g_strdup_printf("/cpus/cpu-map/cluster0/core%d", 25528a4df97SAtish Patra cpu); 25628a4df97SAtish Patra char *cpu_nodename = g_strdup_printf("/cpus/cpu@%d", cpu); 25728a4df97SAtish Patra uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, cpu_nodename); 25828a4df97SAtish Patra qemu_fdt_add_subnode(fdt, core_nodename); 25928a4df97SAtish Patra qemu_fdt_setprop_cell(fdt, core_nodename, "cpu", intc_phandle); 26028a4df97SAtish Patra g_free(core_nodename); 26128a4df97SAtish Patra g_free(cpu_nodename); 26228a4df97SAtish Patra } 26328a4df97SAtish Patra 26404331d0bSMichael Clark cells = g_new0(uint32_t, s->soc.num_harts * 4); 26504331d0bSMichael Clark for (cpu = 0; cpu < s->soc.num_harts; cpu++) { 26604331d0bSMichael Clark nodename = 26704331d0bSMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 26804331d0bSMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 26904331d0bSMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 27004331d0bSMichael Clark cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 27104331d0bSMichael Clark cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle); 27204331d0bSMichael Clark cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 27304331d0bSMichael Clark g_free(nodename); 27404331d0bSMichael Clark } 27504331d0bSMichael Clark nodename = g_strdup_printf("/soc/clint@%lx", 27604331d0bSMichael Clark (long)memmap[VIRT_CLINT].base); 27704331d0bSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 27804331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,clint0"); 27904331d0bSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 28004331d0bSMichael Clark 0x0, memmap[VIRT_CLINT].base, 28104331d0bSMichael Clark 0x0, memmap[VIRT_CLINT].size); 28204331d0bSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 28304331d0bSMichael Clark cells, s->soc.num_harts * sizeof(uint32_t) * 4); 28404331d0bSMichael Clark g_free(cells); 28504331d0bSMichael Clark g_free(nodename); 28604331d0bSMichael Clark 28704331d0bSMichael Clark plic_phandle = phandle++; 28804331d0bSMichael Clark cells = g_new0(uint32_t, s->soc.num_harts * 4); 28904331d0bSMichael Clark for (cpu = 0; cpu < s->soc.num_harts; cpu++) { 29004331d0bSMichael Clark nodename = 29104331d0bSMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 29204331d0bSMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 29304331d0bSMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 29404331d0bSMichael Clark cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT); 29504331d0bSMichael Clark cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle); 29604331d0bSMichael Clark cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT); 29704331d0bSMichael Clark g_free(nodename); 29804331d0bSMichael Clark } 29904331d0bSMichael Clark nodename = g_strdup_printf("/soc/interrupt-controller@%lx", 30004331d0bSMichael Clark (long)memmap[VIRT_PLIC].base); 30104331d0bSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 30204e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 3036d56e396SAlistair Francis FDT_PLIC_ADDR_CELLS); 3046d56e396SAlistair Francis qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 3056d56e396SAlistair Francis FDT_PLIC_INT_CELLS); 30604331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,plic0"); 30704331d0bSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0); 30804331d0bSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 30904331d0bSMichael Clark cells, s->soc.num_harts * sizeof(uint32_t) * 4); 31004331d0bSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 31104331d0bSMichael Clark 0x0, memmap[VIRT_PLIC].base, 31204331d0bSMichael Clark 0x0, memmap[VIRT_PLIC].size); 31304331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "riscv,ndev", VIRTIO_NDEV); 31404e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", plic_phandle); 31504331d0bSMichael Clark plic_phandle = qemu_fdt_get_phandle(fdt, nodename); 31604331d0bSMichael Clark g_free(cells); 31704331d0bSMichael Clark g_free(nodename); 31804331d0bSMichael Clark 31904331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 32004331d0bSMichael Clark nodename = g_strdup_printf("/virtio_mmio@%lx", 32104331d0bSMichael Clark (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size)); 32204331d0bSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 32304331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "virtio,mmio"); 32404331d0bSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 32504331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 32604331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].size); 32704e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 32804e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupts", VIRTIO_IRQ + i); 32904331d0bSMichael Clark g_free(nodename); 33004331d0bSMichael Clark } 33104331d0bSMichael Clark 3326d56e396SAlistair Francis nodename = g_strdup_printf("/soc/pci@%lx", 3336d56e396SAlistair Francis (long) memmap[VIRT_PCIE_ECAM].base); 3346d56e396SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 33504e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 3366d56e396SAlistair Francis FDT_PCI_ADDR_CELLS); 33704e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 3386d56e396SAlistair Francis FDT_PCI_INT_CELLS); 33904e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0x2); 3406d56e396SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "compatible", 3416d56e396SAlistair Francis "pci-host-ecam-generic"); 3426d56e396SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "device_type", "pci"); 3436d56e396SAlistair Francis qemu_fdt_setprop_cell(fdt, nodename, "linux,pci-domain", 0); 3446d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "bus-range", 0, 3455b7ae1ceSBin Meng memmap[VIRT_PCIE_ECAM].size / 3466d56e396SAlistair Francis PCIE_MMCFG_SIZE_MIN - 1); 3476d56e396SAlistair Francis qemu_fdt_setprop(fdt, nodename, "dma-coherent", NULL, 0); 3486d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "reg", 0, memmap[VIRT_PCIE_ECAM].base, 3496d56e396SAlistair Francis 0, memmap[VIRT_PCIE_ECAM].size); 3506d56e396SAlistair Francis qemu_fdt_setprop_sized_cells(fdt, nodename, "ranges", 3516d56e396SAlistair Francis 1, FDT_PCI_RANGE_IOPORT, 2, 0, 3526d56e396SAlistair Francis 2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size, 3536d56e396SAlistair Francis 1, FDT_PCI_RANGE_MMIO, 3546d56e396SAlistair Francis 2, memmap[VIRT_PCIE_MMIO].base, 3556d56e396SAlistair Francis 2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size); 3566d56e396SAlistair Francis create_pcie_irq_map(fdt, nodename, plic_phandle); 3576d56e396SAlistair Francis g_free(nodename); 3586d56e396SAlistair Francis 3590e404da0SAnup Patel test_phandle = phandle++; 36004331d0bSMichael Clark nodename = g_strdup_printf("/test@%lx", 36104331d0bSMichael Clark (long)memmap[VIRT_TEST].base); 36204331d0bSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 3639c0fb20cSPalmer Dabbelt { 3640e404da0SAnup Patel const char compat[] = "sifive,test1\0sifive,test0\0syscon"; 3659c0fb20cSPalmer Dabbelt qemu_fdt_setprop(fdt, nodename, "compatible", compat, sizeof(compat)); 3669c0fb20cSPalmer Dabbelt } 36704331d0bSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 36804331d0bSMichael Clark 0x0, memmap[VIRT_TEST].base, 36904331d0bSMichael Clark 0x0, memmap[VIRT_TEST].size); 3700e404da0SAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "phandle", test_phandle); 3710e404da0SAnup Patel test_phandle = qemu_fdt_get_phandle(fdt, nodename); 3720e404da0SAnup Patel g_free(nodename); 3730e404da0SAnup Patel 3740e404da0SAnup Patel nodename = g_strdup_printf("/reboot"); 3750e404da0SAnup Patel qemu_fdt_add_subnode(fdt, nodename); 3760e404da0SAnup Patel qemu_fdt_setprop_string(fdt, nodename, "compatible", "syscon-reboot"); 3770e404da0SAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "regmap", test_phandle); 3780e404da0SAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "offset", 0x0); 3790e404da0SAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "value", FINISHER_RESET); 3800e404da0SAnup Patel g_free(nodename); 3810e404da0SAnup Patel 3820e404da0SAnup Patel nodename = g_strdup_printf("/poweroff"); 3830e404da0SAnup Patel qemu_fdt_add_subnode(fdt, nodename); 3840e404da0SAnup Patel qemu_fdt_setprop_string(fdt, nodename, "compatible", "syscon-poweroff"); 3850e404da0SAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "regmap", test_phandle); 3860e404da0SAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "offset", 0x0); 3870e404da0SAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "value", FINISHER_PASS); 388632fb279SAlistair Francis g_free(nodename); 38904331d0bSMichael Clark 39004331d0bSMichael Clark nodename = g_strdup_printf("/uart@%lx", 39104331d0bSMichael Clark (long)memmap[VIRT_UART0].base); 39204331d0bSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 39304331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "ns16550a"); 39404331d0bSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 39504331d0bSMichael Clark 0x0, memmap[VIRT_UART0].base, 39604331d0bSMichael Clark 0x0, memmap[VIRT_UART0].size); 39704331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 3686400); 39804e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 39904e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupts", UART0_IRQ); 40004331d0bSMichael Clark 40104331d0bSMichael Clark qemu_fdt_add_subnode(fdt, "/chosen"); 40204331d0bSMichael Clark qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename); 4037c28f4daSMichael Clark if (cmdline) { 40404331d0bSMichael Clark qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline); 4057c28f4daSMichael Clark } 40604331d0bSMichael Clark g_free(nodename); 40771eb522cSAlistair Francis 40867b5ef30SAnup Patel nodename = g_strdup_printf("/rtc@%lx", 40967b5ef30SAnup Patel (long)memmap[VIRT_RTC].base); 41067b5ef30SAnup Patel qemu_fdt_add_subnode(fdt, nodename); 41167b5ef30SAnup Patel qemu_fdt_setprop_string(fdt, nodename, "compatible", 41267b5ef30SAnup Patel "google,goldfish-rtc"); 41367b5ef30SAnup Patel qemu_fdt_setprop_cells(fdt, nodename, "reg", 41467b5ef30SAnup Patel 0x0, memmap[VIRT_RTC].base, 41567b5ef30SAnup Patel 0x0, memmap[VIRT_RTC].size); 41667b5ef30SAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 41767b5ef30SAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "interrupts", RTC_IRQ); 41867b5ef30SAnup Patel g_free(nodename); 41967b5ef30SAnup Patel 42071eb522cSAlistair Francis nodename = g_strdup_printf("/flash@%" PRIx64, flashbase); 42171eb522cSAlistair Francis qemu_fdt_add_subnode(s->fdt, nodename); 42271eb522cSAlistair Francis qemu_fdt_setprop_string(s->fdt, nodename, "compatible", "cfi-flash"); 42371eb522cSAlistair Francis qemu_fdt_setprop_sized_cells(s->fdt, nodename, "reg", 42471eb522cSAlistair Francis 2, flashbase, 2, flashsize, 42571eb522cSAlistair Francis 2, flashbase + flashsize, 2, flashsize); 42671eb522cSAlistair Francis qemu_fdt_setprop_cell(s->fdt, nodename, "bank-width", 4); 42771eb522cSAlistair Francis g_free(nodename); 42804331d0bSMichael Clark } 42904331d0bSMichael Clark 4306d56e396SAlistair Francis 4316d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem, 4326d56e396SAlistair Francis hwaddr ecam_base, hwaddr ecam_size, 4336d56e396SAlistair Francis hwaddr mmio_base, hwaddr mmio_size, 4346d56e396SAlistair Francis hwaddr pio_base, 4356d56e396SAlistair Francis DeviceState *plic, bool link_up) 4366d56e396SAlistair Francis { 4376d56e396SAlistair Francis DeviceState *dev; 4386d56e396SAlistair Francis MemoryRegion *ecam_alias, *ecam_reg; 4396d56e396SAlistair Francis MemoryRegion *mmio_alias, *mmio_reg; 4406d56e396SAlistair Francis qemu_irq irq; 4416d56e396SAlistair Francis int i; 4426d56e396SAlistair Francis 4433e80f690SMarkus Armbruster dev = qdev_new(TYPE_GPEX_HOST); 4446d56e396SAlistair Francis 4453c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 4466d56e396SAlistair Francis 4476d56e396SAlistair Francis ecam_alias = g_new0(MemoryRegion, 1); 4486d56e396SAlistair Francis ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 4496d56e396SAlistair Francis memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam", 4506d56e396SAlistair Francis ecam_reg, 0, ecam_size); 4516d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias); 4526d56e396SAlistair Francis 4536d56e396SAlistair Francis mmio_alias = g_new0(MemoryRegion, 1); 4546d56e396SAlistair Francis mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 4556d56e396SAlistair Francis memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio", 4566d56e396SAlistair Francis mmio_reg, mmio_base, mmio_size); 4576d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias); 4586d56e396SAlistair Francis 4596d56e396SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base); 4606d56e396SAlistair Francis 4616d56e396SAlistair Francis for (i = 0; i < GPEX_NUM_IRQS; i++) { 4626d56e396SAlistair Francis irq = qdev_get_gpio_in(plic, PCIE_IRQ + i); 4636d56e396SAlistair Francis 4646d56e396SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq); 4656d56e396SAlistair Francis gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i); 4666d56e396SAlistair Francis } 4676d56e396SAlistair Francis 4686d56e396SAlistair Francis return dev; 4696d56e396SAlistair Francis } 4706d56e396SAlistair Francis 471b2a3a071SBin Meng static void virt_machine_init(MachineState *machine) 47204331d0bSMichael Clark { 47304331d0bSMichael Clark const struct MemmapEntry *memmap = virt_memmap; 474cdfc19e4SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(machine); 47504331d0bSMichael Clark MemoryRegion *system_memory = get_system_memory(); 47604331d0bSMichael Clark MemoryRegion *main_mem = g_new(MemoryRegion, 1); 4775aec3247SMichael Clark MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 47804331d0bSMichael Clark char *plic_hart_config; 47904331d0bSMichael Clark size_t plic_hart_config_len; 4802738b3b5SAlistair Francis target_ulong start_addr = memmap[VIRT_DRAM].base; 48166b1205bSAtish Patra uint32_t fdt_load_addr; 482*dc144fe1SAtish Patra uint64_t kernel_entry; 48304331d0bSMichael Clark int i; 484c4473127SLike Xu unsigned int smp_cpus = machine->smp.cpus; 48504331d0bSMichael Clark 48604331d0bSMichael Clark /* Initialize SOC */ 4870074fce6SMarkus Armbruster object_initialize_child(OBJECT(machine), "soc", &s->soc, 48875a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 4895325cc34SMarkus Armbruster object_property_set_str(OBJECT(&s->soc), "cpu-type", machine->cpu_type, 49004331d0bSMichael Clark &error_abort); 4915325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->soc), "num-harts", smp_cpus, 49204331d0bSMichael Clark &error_abort); 4930074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->soc), &error_abort); 49404331d0bSMichael Clark 49504331d0bSMichael Clark /* register system main memory (actual RAM) */ 49604331d0bSMichael Clark memory_region_init_ram(main_mem, NULL, "riscv_virt_board.ram", 49704331d0bSMichael Clark machine->ram_size, &error_fatal); 49804331d0bSMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base, 49904331d0bSMichael Clark main_mem); 50004331d0bSMichael Clark 50104331d0bSMichael Clark /* create device tree */ 5029f79638eSBin Meng create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline); 50304331d0bSMichael Clark 50404331d0bSMichael Clark /* boot rom */ 5055aec3247SMichael Clark memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom", 5065aec3247SMichael Clark memmap[VIRT_MROM].size, &error_fatal); 5075aec3247SMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base, 5085aec3247SMichael Clark mask_rom); 50904331d0bSMichael Clark 510fdd1bda4SAlistair Francis riscv_find_and_load_firmware(machine, BIOS_FILENAME, 51102777ac3SAnup Patel memmap[VIRT_DRAM].base, NULL); 512b3042223SAlistair Francis 51304331d0bSMichael Clark if (machine->kernel_filename) { 514*dc144fe1SAtish Patra kernel_entry = riscv_load_kernel(machine->kernel_filename, NULL); 51504331d0bSMichael Clark 51604331d0bSMichael Clark if (machine->initrd_filename) { 51704331d0bSMichael Clark hwaddr start; 5180ac24d56SAlistair Francis hwaddr end = riscv_load_initrd(machine->initrd_filename, 51904331d0bSMichael Clark machine->ram_size, kernel_entry, 52004331d0bSMichael Clark &start); 5219f79638eSBin Meng qemu_fdt_setprop_cell(s->fdt, "/chosen", 52204331d0bSMichael Clark "linux,initrd-start", start); 5239f79638eSBin Meng qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end", 52404331d0bSMichael Clark end); 52504331d0bSMichael Clark } 526*dc144fe1SAtish Patra } else { 527*dc144fe1SAtish Patra /* 528*dc144fe1SAtish Patra * If dynamic firmware is used, it doesn't know where is the next mode 529*dc144fe1SAtish Patra * if kernel argument is not set. 530*dc144fe1SAtish Patra */ 531*dc144fe1SAtish Patra kernel_entry = 0; 53204331d0bSMichael Clark } 53304331d0bSMichael Clark 5342738b3b5SAlistair Francis if (drive_get(IF_PFLASH, 0, 0)) { 5352738b3b5SAlistair Francis /* 5362738b3b5SAlistair Francis * Pflash was supplied, let's overwrite the address we jump to after 5372738b3b5SAlistair Francis * reset to the base of the flash. 5382738b3b5SAlistair Francis */ 5392738b3b5SAlistair Francis start_addr = virt_memmap[VIRT_FLASH].base; 5402738b3b5SAlistair Francis } 5412738b3b5SAlistair Francis 54266b1205bSAtish Patra /* Compute the fdt load address in dram */ 54366b1205bSAtish Patra fdt_load_addr = riscv_load_fdt(memmap[VIRT_DRAM].base, 54466b1205bSAtish Patra machine->ram_size, s->fdt); 54543cf723aSAtish Patra /* load the reset vector */ 54643cf723aSAtish Patra riscv_setup_rom_reset_vec(start_addr, virt_memmap[VIRT_MROM].base, 547*dc144fe1SAtish Patra virt_memmap[VIRT_MROM].size, kernel_entry, 54866b1205bSAtish Patra fdt_load_addr, s->fdt); 54904331d0bSMichael Clark 55004331d0bSMichael Clark /* create PLIC hart topology configuration string */ 55104331d0bSMichael Clark plic_hart_config_len = (strlen(VIRT_PLIC_HART_CONFIG) + 1) * smp_cpus; 55204331d0bSMichael Clark plic_hart_config = g_malloc0(plic_hart_config_len); 55304331d0bSMichael Clark for (i = 0; i < smp_cpus; i++) { 55404331d0bSMichael Clark if (i != 0) { 55504331d0bSMichael Clark strncat(plic_hart_config, ",", plic_hart_config_len); 55604331d0bSMichael Clark } 55704331d0bSMichael Clark strncat(plic_hart_config, VIRT_PLIC_HART_CONFIG, plic_hart_config_len); 55804331d0bSMichael Clark plic_hart_config_len -= (strlen(VIRT_PLIC_HART_CONFIG) + 1); 55904331d0bSMichael Clark } 56004331d0bSMichael Clark 56104331d0bSMichael Clark /* MMIO */ 56204331d0bSMichael Clark s->plic = sifive_plic_create(memmap[VIRT_PLIC].base, 56304331d0bSMichael Clark plic_hart_config, 56404331d0bSMichael Clark VIRT_PLIC_NUM_SOURCES, 56504331d0bSMichael Clark VIRT_PLIC_NUM_PRIORITIES, 56604331d0bSMichael Clark VIRT_PLIC_PRIORITY_BASE, 56704331d0bSMichael Clark VIRT_PLIC_PENDING_BASE, 56804331d0bSMichael Clark VIRT_PLIC_ENABLE_BASE, 56904331d0bSMichael Clark VIRT_PLIC_ENABLE_STRIDE, 57004331d0bSMichael Clark VIRT_PLIC_CONTEXT_BASE, 57104331d0bSMichael Clark VIRT_PLIC_CONTEXT_STRIDE, 57204331d0bSMichael Clark memmap[VIRT_PLIC].size); 57304331d0bSMichael Clark sifive_clint_create(memmap[VIRT_CLINT].base, 57404331d0bSMichael Clark memmap[VIRT_CLINT].size, smp_cpus, 5755f3616ccSAnup Patel SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE, true); 57604331d0bSMichael Clark sifive_test_create(memmap[VIRT_TEST].base); 57704331d0bSMichael Clark 57804331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 57904331d0bSMichael Clark sysbus_create_simple("virtio-mmio", 58004331d0bSMichael Clark memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 581647a70a1SAlistair Francis qdev_get_gpio_in(DEVICE(s->plic), VIRTIO_IRQ + i)); 58204331d0bSMichael Clark } 58304331d0bSMichael Clark 5846d56e396SAlistair Francis gpex_pcie_init(system_memory, 5856d56e396SAlistair Francis memmap[VIRT_PCIE_ECAM].base, 5866d56e396SAlistair Francis memmap[VIRT_PCIE_ECAM].size, 5876d56e396SAlistair Francis memmap[VIRT_PCIE_MMIO].base, 5886d56e396SAlistair Francis memmap[VIRT_PCIE_MMIO].size, 5896d56e396SAlistair Francis memmap[VIRT_PCIE_PIO].base, 5906d56e396SAlistair Francis DEVICE(s->plic), true); 5916d56e396SAlistair Francis 59204331d0bSMichael Clark serial_mm_init(system_memory, memmap[VIRT_UART0].base, 593647a70a1SAlistair Francis 0, qdev_get_gpio_in(DEVICE(s->plic), UART0_IRQ), 399193, 5949bca0edbSPeter Maydell serial_hd(0), DEVICE_LITTLE_ENDIAN); 595b6aa6cedSMichael Clark 59667b5ef30SAnup Patel sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base, 59767b5ef30SAnup Patel qdev_get_gpio_in(DEVICE(s->plic), RTC_IRQ)); 59867b5ef30SAnup Patel 59971eb522cSAlistair Francis virt_flash_create(s); 60071eb522cSAlistair Francis 60171eb522cSAlistair Francis for (i = 0; i < ARRAY_SIZE(s->flash); i++) { 60271eb522cSAlistair Francis /* Map legacy -drive if=pflash to machine properties */ 60371eb522cSAlistair Francis pflash_cfi01_legacy_drive(s->flash[i], 60471eb522cSAlistair Francis drive_get(IF_PFLASH, 0, i)); 60571eb522cSAlistair Francis } 60671eb522cSAlistair Francis virt_flash_map(s, system_memory); 60771eb522cSAlistair Francis 608b6aa6cedSMichael Clark g_free(plic_hart_config); 60904331d0bSMichael Clark } 61004331d0bSMichael Clark 611b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj) 61204331d0bSMichael Clark { 613cdfc19e4SAlistair Francis } 614cdfc19e4SAlistair Francis 615b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data) 616cdfc19e4SAlistair Francis { 617cdfc19e4SAlistair Francis MachineClass *mc = MACHINE_CLASS(oc); 618cdfc19e4SAlistair Francis 619cdfc19e4SAlistair Francis mc->desc = "RISC-V VirtIO board"; 620b2a3a071SBin Meng mc->init = virt_machine_init; 621cdfc19e4SAlistair Francis mc->max_cpus = 8; 622ceb2ffd5SAlistair Francis mc->default_cpu_type = VIRT_CPU; 623acead54cSBin Meng mc->pci_allow_0_address = true; 62404331d0bSMichael Clark } 62504331d0bSMichael Clark 626b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = { 627cdfc19e4SAlistair Francis .name = MACHINE_TYPE_NAME("virt"), 628cdfc19e4SAlistair Francis .parent = TYPE_MACHINE, 629b2a3a071SBin Meng .class_init = virt_machine_class_init, 630b2a3a071SBin Meng .instance_init = virt_machine_instance_init, 631cdfc19e4SAlistair Francis .instance_size = sizeof(RISCVVirtState), 632cdfc19e4SAlistair Francis }; 633cdfc19e4SAlistair Francis 634b2a3a071SBin Meng static void virt_machine_init_register_types(void) 635cdfc19e4SAlistair Francis { 636b2a3a071SBin Meng type_register_static(&virt_machine_typeinfo); 637cdfc19e4SAlistair Francis } 638cdfc19e4SAlistair Francis 639b2a3a071SBin Meng type_init(virt_machine_init_register_types) 640