104331d0bSMichael Clark /* 204331d0bSMichael Clark * QEMU RISC-V VirtIO Board 304331d0bSMichael Clark * 404331d0bSMichael Clark * Copyright (c) 2017 SiFive, Inc. 504331d0bSMichael Clark * 604331d0bSMichael Clark * RISC-V machine with 16550a UART and VirtIO MMIO 704331d0bSMichael Clark * 804331d0bSMichael Clark * This program is free software; you can redistribute it and/or modify it 904331d0bSMichael Clark * under the terms and conditions of the GNU General Public License, 1004331d0bSMichael Clark * version 2 or later, as published by the Free Software Foundation. 1104331d0bSMichael Clark * 1204331d0bSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 1304331d0bSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1404331d0bSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1504331d0bSMichael Clark * more details. 1604331d0bSMichael Clark * 1704331d0bSMichael Clark * You should have received a copy of the GNU General Public License along with 1804331d0bSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 1904331d0bSMichael Clark */ 2004331d0bSMichael Clark 2104331d0bSMichael Clark #include "qemu/osdep.h" 224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h" 2304331d0bSMichael Clark #include "qemu/error-report.h" 2404331d0bSMichael Clark #include "qapi/error.h" 2504331d0bSMichael Clark #include "hw/boards.h" 2604331d0bSMichael Clark #include "hw/loader.h" 2704331d0bSMichael Clark #include "hw/sysbus.h" 2871eb522cSAlistair Francis #include "hw/qdev-properties.h" 2904331d0bSMichael Clark #include "hw/char/serial.h" 3004331d0bSMichael Clark #include "target/riscv/cpu.h" 3104331d0bSMichael Clark #include "hw/riscv/riscv_hart.h" 3204331d0bSMichael Clark #include "hw/riscv/virt.h" 330ac24d56SAlistair Francis #include "hw/riscv/boot.h" 3418df0b46SAnup Patel #include "hw/riscv/numa.h" 35cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h" 36e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h" 3728d8c281SAnup Patel #include "hw/intc/riscv_imsic.h" 3884fcf3c1SBin Meng #include "hw/intc/sifive_plic.h" 39a4b84608SBin Meng #include "hw/misc/sifive_test.h" 4004331d0bSMichael Clark #include "chardev/char.h" 4104331d0bSMichael Clark #include "sysemu/device_tree.h" 4246517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 43ad40be27SYifei Jiang #include "sysemu/kvm.h" 446d56e396SAlistair Francis #include "hw/pci/pci.h" 456d56e396SAlistair Francis #include "hw/pci-host/gpex.h" 46c346749eSAsherah Connor #include "hw/display/ramfb.h" 4704331d0bSMichael Clark 480631aaaeSAnup Patel /* 490631aaaeSAnup Patel * The virt machine physical address space used by some of the devices 500631aaaeSAnup Patel * namely ACLINT, PLIC, APLIC, and IMSIC depend on number of Sockets, 510631aaaeSAnup Patel * number of CPUs, and number of IMSIC guest files. 520631aaaeSAnup Patel * 530631aaaeSAnup Patel * Various limits defined by VIRT_SOCKETS_MAX_BITS, VIRT_CPUS_MAX_BITS, 540631aaaeSAnup Patel * and VIRT_IRQCHIP_MAX_GUESTS_BITS are tuned for maximum utilization 550631aaaeSAnup Patel * of virt machine physical address space. 560631aaaeSAnup Patel */ 570631aaaeSAnup Patel 5828d8c281SAnup Patel #define VIRT_IMSIC_GROUP_MAX_SIZE (1U << IMSIC_MMIO_GROUP_MIN_SHIFT) 5928d8c281SAnup Patel #if VIRT_IMSIC_GROUP_MAX_SIZE < \ 6028d8c281SAnup Patel IMSIC_GROUP_SIZE(VIRT_CPUS_MAX_BITS, VIRT_IRQCHIP_MAX_GUESTS_BITS) 6128d8c281SAnup Patel #error "Can't accomodate single IMSIC group in address space" 6228d8c281SAnup Patel #endif 6328d8c281SAnup Patel 6428d8c281SAnup Patel #define VIRT_IMSIC_MAX_SIZE (VIRT_SOCKETS_MAX * \ 6528d8c281SAnup Patel VIRT_IMSIC_GROUP_MAX_SIZE) 6628d8c281SAnup Patel #if 0x4000000 < VIRT_IMSIC_MAX_SIZE 6728d8c281SAnup Patel #error "Can't accomodate all IMSIC groups in address space" 6828d8c281SAnup Patel #endif 6928d8c281SAnup Patel 7073261285SBin Meng static const MemMapEntry virt_memmap[] = { 7104331d0bSMichael Clark [VIRT_DEBUG] = { 0x0, 0x100 }, 729eb8b14aSBin Meng [VIRT_MROM] = { 0x1000, 0xf000 }, 735aec3247SMichael Clark [VIRT_TEST] = { 0x100000, 0x1000 }, 7467b5ef30SAnup Patel [VIRT_RTC] = { 0x101000, 0x1000 }, 7504331d0bSMichael Clark [VIRT_CLINT] = { 0x2000000, 0x10000 }, 76954886eaSAnup Patel [VIRT_ACLINT_SSWI] = { 0x2F00000, 0x4000 }, 772c44bbf3SBin Meng [VIRT_PCIE_PIO] = { 0x3000000, 0x10000 }, 7818df0b46SAnup Patel [VIRT_PLIC] = { 0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) }, 79e6faee65SAnup Patel [VIRT_APLIC_M] = { 0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) }, 80e6faee65SAnup Patel [VIRT_APLIC_S] = { 0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) }, 8104331d0bSMichael Clark [VIRT_UART0] = { 0x10000000, 0x100 }, 8204331d0bSMichael Clark [VIRT_VIRTIO] = { 0x10001000, 0x1000 }, 830489348dSAsherah Connor [VIRT_FW_CFG] = { 0x10100000, 0x18 }, 846911fde4SAlistair Francis [VIRT_FLASH] = { 0x20000000, 0x4000000 }, 8528d8c281SAnup Patel [VIRT_IMSIC_M] = { 0x24000000, VIRT_IMSIC_MAX_SIZE }, 8628d8c281SAnup Patel [VIRT_IMSIC_S] = { 0x28000000, VIRT_IMSIC_MAX_SIZE }, 876d56e396SAlistair Francis [VIRT_PCIE_ECAM] = { 0x30000000, 0x10000000 }, 882c44bbf3SBin Meng [VIRT_PCIE_MMIO] = { 0x40000000, 0x40000000 }, 892c44bbf3SBin Meng [VIRT_DRAM] = { 0x80000000, 0x0 }, 9004331d0bSMichael Clark }; 9104331d0bSMichael Clark 9219800265SBin Meng /* PCIe high mmio is fixed for RV32 */ 9319800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE 0x300000000ULL 9419800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE (4 * GiB) 9519800265SBin Meng 9619800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */ 9719800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE (16 * GiB) 9819800265SBin Meng 9919800265SBin Meng static MemMapEntry virt_high_pcie_memmap; 10019800265SBin Meng 10171eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB) 10271eb522cSAlistair Francis 10371eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s, 10471eb522cSAlistair Francis const char *name, 10571eb522cSAlistair Francis const char *alias_prop_name) 10671eb522cSAlistair Francis { 10771eb522cSAlistair Francis /* 10871eb522cSAlistair Francis * Create a single flash device. We use the same parameters as 10971eb522cSAlistair Francis * the flash devices on the ARM virt board. 11071eb522cSAlistair Francis */ 111df707969SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 11271eb522cSAlistair Francis 11371eb522cSAlistair Francis qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE); 11471eb522cSAlistair Francis qdev_prop_set_uint8(dev, "width", 4); 11571eb522cSAlistair Francis qdev_prop_set_uint8(dev, "device-width", 2); 11671eb522cSAlistair Francis qdev_prop_set_bit(dev, "big-endian", false); 11771eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id0", 0x89); 11871eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id1", 0x18); 11971eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id2", 0x00); 12071eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id3", 0x00); 12171eb522cSAlistair Francis qdev_prop_set_string(dev, "name", name); 12271eb522cSAlistair Francis 123d2623129SMarkus Armbruster object_property_add_child(OBJECT(s), name, OBJECT(dev)); 12471eb522cSAlistair Francis object_property_add_alias(OBJECT(s), alias_prop_name, 125d2623129SMarkus Armbruster OBJECT(dev), "drive"); 12671eb522cSAlistair Francis 12771eb522cSAlistair Francis return PFLASH_CFI01(dev); 12871eb522cSAlistair Francis } 12971eb522cSAlistair Francis 13071eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s) 13171eb522cSAlistair Francis { 13271eb522cSAlistair Francis s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0"); 13371eb522cSAlistair Francis s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1"); 13471eb522cSAlistair Francis } 13571eb522cSAlistair Francis 13671eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash, 13771eb522cSAlistair Francis hwaddr base, hwaddr size, 13871eb522cSAlistair Francis MemoryRegion *sysmem) 13971eb522cSAlistair Francis { 14071eb522cSAlistair Francis DeviceState *dev = DEVICE(flash); 14171eb522cSAlistair Francis 1424cdd0a77SPhilippe Mathieu-Daudé assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE)); 14371eb522cSAlistair Francis assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX); 14471eb522cSAlistair Francis qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE); 1453c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 14671eb522cSAlistair Francis 14771eb522cSAlistair Francis memory_region_add_subregion(sysmem, base, 14871eb522cSAlistair Francis sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 14971eb522cSAlistair Francis 0)); 15071eb522cSAlistair Francis } 15171eb522cSAlistair Francis 15271eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s, 15371eb522cSAlistair Francis MemoryRegion *sysmem) 15471eb522cSAlistair Francis { 15571eb522cSAlistair Francis hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 15671eb522cSAlistair Francis hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 15771eb522cSAlistair Francis 15871eb522cSAlistair Francis virt_flash_map1(s->flash[0], flashbase, flashsize, 15971eb522cSAlistair Francis sysmem); 16071eb522cSAlistair Francis virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize, 16171eb522cSAlistair Francis sysmem); 16271eb522cSAlistair Francis } 16371eb522cSAlistair Francis 164e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename, 165e6faee65SAnup Patel uint32_t irqchip_phandle) 1666d56e396SAlistair Francis { 1676d56e396SAlistair Francis int pin, dev; 168e6faee65SAnup Patel uint32_t irq_map_stride = 0; 169e6faee65SAnup Patel uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * 170e6faee65SAnup Patel FDT_MAX_INT_MAP_WIDTH] = {}; 1716d56e396SAlistair Francis uint32_t *irq_map = full_irq_map; 1726d56e396SAlistair Francis 1736d56e396SAlistair Francis /* This code creates a standard swizzle of interrupts such that 1746d56e396SAlistair Francis * each device's first interrupt is based on it's PCI_SLOT number. 1756d56e396SAlistair Francis * (See pci_swizzle_map_irq_fn()) 1766d56e396SAlistair Francis * 1776d56e396SAlistair Francis * We only need one entry per interrupt in the table (not one per 1786d56e396SAlistair Francis * possible slot) seeing the interrupt-map-mask will allow the table 1796d56e396SAlistair Francis * to wrap to any number of devices. 1806d56e396SAlistair Francis */ 1816d56e396SAlistair Francis for (dev = 0; dev < GPEX_NUM_IRQS; dev++) { 1826d56e396SAlistair Francis int devfn = dev * 0x8; 1836d56e396SAlistair Francis 1846d56e396SAlistair Francis for (pin = 0; pin < GPEX_NUM_IRQS; pin++) { 1856d56e396SAlistair Francis int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS); 1866d56e396SAlistair Francis int i = 0; 1876d56e396SAlistair Francis 188e6faee65SAnup Patel /* Fill PCI address cells */ 1896d56e396SAlistair Francis irq_map[i] = cpu_to_be32(devfn << 8); 1906d56e396SAlistair Francis i += FDT_PCI_ADDR_CELLS; 191e6faee65SAnup Patel 192e6faee65SAnup Patel /* Fill PCI Interrupt cells */ 1936d56e396SAlistair Francis irq_map[i] = cpu_to_be32(pin + 1); 1946d56e396SAlistair Francis i += FDT_PCI_INT_CELLS; 1956d56e396SAlistair Francis 196e6faee65SAnup Patel /* Fill interrupt controller phandle and cells */ 197e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(irqchip_phandle); 198e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(irq_nr); 199e6faee65SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_NONE) { 200e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(0x4); 201e6faee65SAnup Patel } 2026d56e396SAlistair Francis 203e6faee65SAnup Patel if (!irq_map_stride) { 204e6faee65SAnup Patel irq_map_stride = i; 205e6faee65SAnup Patel } 206e6faee65SAnup Patel irq_map += irq_map_stride; 2076d56e396SAlistair Francis } 2086d56e396SAlistair Francis } 2096d56e396SAlistair Francis 210e6faee65SAnup Patel qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map, 211e6faee65SAnup Patel GPEX_NUM_IRQS * GPEX_NUM_IRQS * 212e6faee65SAnup Patel irq_map_stride * sizeof(uint32_t)); 2136d56e396SAlistair Francis 2146d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask", 2156d56e396SAlistair Francis 0x1800, 0, 0, 0x7); 2166d56e396SAlistair Francis } 2176d56e396SAlistair Francis 2180ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket, 2190ffc1a95SAnup Patel char *clust_name, uint32_t *phandle, 2200ffc1a95SAnup Patel bool is_32_bit, uint32_t *intc_phandles) 22104331d0bSMichael Clark { 2220ffc1a95SAnup Patel int cpu; 2230ffc1a95SAnup Patel uint32_t cpu_phandle; 22418df0b46SAnup Patel MachineState *mc = MACHINE(s); 2250ffc1a95SAnup Patel char *name, *cpu_name, *core_name, *intc_name; 22618df0b46SAnup Patel 22718df0b46SAnup Patel for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) { 2280ffc1a95SAnup Patel cpu_phandle = (*phandle)++; 22918df0b46SAnup Patel 23018df0b46SAnup Patel cpu_name = g_strdup_printf("/cpus/cpu@%d", 23118df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 2320ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, cpu_name); 233*d6db2c0fSNiklas Cassel if (riscv_feature(&s->soc[socket].harts[cpu].env, 234*d6db2c0fSNiklas Cassel RISCV_FEATURE_MMU)) { 2350ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "mmu-type", 2360ffc1a95SAnup Patel (is_32_bit) ? "riscv,sv32" : "riscv,sv48"); 237*d6db2c0fSNiklas Cassel } else { 238*d6db2c0fSNiklas Cassel qemu_fdt_setprop_string(mc->fdt, cpu_name, "mmu-type", 239*d6db2c0fSNiklas Cassel "riscv,none"); 240*d6db2c0fSNiklas Cassel } 24118df0b46SAnup Patel name = riscv_isa_string(&s->soc[socket].harts[cpu]); 2420ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "riscv,isa", name); 24318df0b46SAnup Patel g_free(name); 2440ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "compatible", "riscv"); 2450ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "status", "okay"); 2460ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, cpu_name, "reg", 24718df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 2480ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "device_type", "cpu"); 2490ffc1a95SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, cpu_name, socket); 2500ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, cpu_name, "phandle", cpu_phandle); 2510ffc1a95SAnup Patel 2520ffc1a95SAnup Patel intc_phandles[cpu] = (*phandle)++; 25318df0b46SAnup Patel 25418df0b46SAnup Patel intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name); 2550ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, intc_name); 2560ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, intc_name, "phandle", 2570ffc1a95SAnup Patel intc_phandles[cpu]); 258d207863cSAnup Patel if (riscv_feature(&s->soc[socket].harts[cpu].env, 259d207863cSAnup Patel RISCV_FEATURE_AIA)) { 260d207863cSAnup Patel static const char * const compat[2] = { 261d207863cSAnup Patel "riscv,cpu-intc-aia", "riscv,cpu-intc" 262d207863cSAnup Patel }; 263d207863cSAnup Patel qemu_fdt_setprop_string_array(mc->fdt, intc_name, "compatible", 264d207863cSAnup Patel (char **)&compat, ARRAY_SIZE(compat)); 265d207863cSAnup Patel } else { 2660ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, intc_name, "compatible", 26718df0b46SAnup Patel "riscv,cpu-intc"); 268d207863cSAnup Patel } 2690ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, intc_name, "interrupt-controller", NULL, 0); 2700ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, intc_name, "#interrupt-cells", 1); 27118df0b46SAnup Patel 27218df0b46SAnup Patel core_name = g_strdup_printf("%s/core%d", clust_name, cpu); 2730ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, core_name); 2740ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, core_name, "cpu", cpu_phandle); 27518df0b46SAnup Patel 27618df0b46SAnup Patel g_free(core_name); 27718df0b46SAnup Patel g_free(intc_name); 27818df0b46SAnup Patel g_free(cpu_name); 27928a4df97SAtish Patra } 2800ffc1a95SAnup Patel } 2810ffc1a95SAnup Patel 2820ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s, 2830ffc1a95SAnup Patel const MemMapEntry *memmap, int socket) 2840ffc1a95SAnup Patel { 2850ffc1a95SAnup Patel char *mem_name; 2860ffc1a95SAnup Patel uint64_t addr, size; 2870ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 28828a4df97SAtish Patra 28918df0b46SAnup Patel addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(mc, socket); 29018df0b46SAnup Patel size = riscv_socket_mem_size(mc, socket); 29118df0b46SAnup Patel mem_name = g_strdup_printf("/memory@%lx", (long)addr); 2920ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, mem_name); 2930ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, mem_name, "reg", 29418df0b46SAnup Patel addr >> 32, addr, size >> 32, size); 2950ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, mem_name, "device_type", "memory"); 2960ffc1a95SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, mem_name, socket); 29718df0b46SAnup Patel g_free(mem_name); 2980ffc1a95SAnup Patel } 29904331d0bSMichael Clark 3000ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s, 3010ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 3020ffc1a95SAnup Patel uint32_t *intc_phandles) 3030ffc1a95SAnup Patel { 3040ffc1a95SAnup Patel int cpu; 3050ffc1a95SAnup Patel char *clint_name; 3060ffc1a95SAnup Patel uint32_t *clint_cells; 3070ffc1a95SAnup Patel unsigned long clint_addr; 3080ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 3090ffc1a95SAnup Patel static const char * const clint_compat[2] = { 3100ffc1a95SAnup Patel "sifive,clint0", "riscv,clint0" 3110ffc1a95SAnup Patel }; 3120ffc1a95SAnup Patel 3130ffc1a95SAnup Patel clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 3140ffc1a95SAnup Patel 3150ffc1a95SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 3160ffc1a95SAnup Patel clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 3170ffc1a95SAnup Patel clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 3180ffc1a95SAnup Patel clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 3190ffc1a95SAnup Patel clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 3200ffc1a95SAnup Patel } 3210ffc1a95SAnup Patel 3220ffc1a95SAnup Patel clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 32318df0b46SAnup Patel clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr); 3240ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, clint_name); 3250ffc1a95SAnup Patel qemu_fdt_setprop_string_array(mc->fdt, clint_name, "compatible", 3260ffc1a95SAnup Patel (char **)&clint_compat, 3270ffc1a95SAnup Patel ARRAY_SIZE(clint_compat)); 3280ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, clint_name, "reg", 32918df0b46SAnup Patel 0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size); 3300ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, clint_name, "interrupts-extended", 33118df0b46SAnup Patel clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4); 3320ffc1a95SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, clint_name, socket); 33318df0b46SAnup Patel g_free(clint_name); 33418df0b46SAnup Patel 3350ffc1a95SAnup Patel g_free(clint_cells); 3360ffc1a95SAnup Patel } 3370ffc1a95SAnup Patel 338954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s, 339954886eaSAnup Patel const MemMapEntry *memmap, int socket, 340954886eaSAnup Patel uint32_t *intc_phandles) 341954886eaSAnup Patel { 342954886eaSAnup Patel int cpu; 343954886eaSAnup Patel char *name; 34428d8c281SAnup Patel unsigned long addr, size; 345954886eaSAnup Patel uint32_t aclint_cells_size; 346954886eaSAnup Patel uint32_t *aclint_mswi_cells; 347954886eaSAnup Patel uint32_t *aclint_sswi_cells; 348954886eaSAnup Patel uint32_t *aclint_mtimer_cells; 349954886eaSAnup Patel MachineState *mc = MACHINE(s); 350954886eaSAnup Patel 351954886eaSAnup Patel aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 352954886eaSAnup Patel aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 353954886eaSAnup Patel aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 354954886eaSAnup Patel 355954886eaSAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 356954886eaSAnup Patel aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 357954886eaSAnup Patel aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT); 358954886eaSAnup Patel aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 359954886eaSAnup Patel aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER); 360954886eaSAnup Patel aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 361954886eaSAnup Patel aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT); 362954886eaSAnup Patel } 363954886eaSAnup Patel aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2; 364954886eaSAnup Patel 36528d8c281SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) { 366954886eaSAnup Patel addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 367954886eaSAnup Patel name = g_strdup_printf("/soc/mswi@%lx", addr); 368954886eaSAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 36928d8c281SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", 37028d8c281SAnup Patel "riscv,aclint-mswi"); 371954886eaSAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 372954886eaSAnup Patel 0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE); 373954886eaSAnup Patel qemu_fdt_setprop(mc->fdt, name, "interrupts-extended", 374954886eaSAnup Patel aclint_mswi_cells, aclint_cells_size); 375954886eaSAnup Patel qemu_fdt_setprop(mc->fdt, name, "interrupt-controller", NULL, 0); 376954886eaSAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 0); 377954886eaSAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, name, socket); 378954886eaSAnup Patel g_free(name); 37928d8c281SAnup Patel } 380954886eaSAnup Patel 38128d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 38228d8c281SAnup Patel addr = memmap[VIRT_CLINT].base + 38328d8c281SAnup Patel (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket); 38428d8c281SAnup Patel size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE; 38528d8c281SAnup Patel } else { 386954886eaSAnup Patel addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE + 387954886eaSAnup Patel (memmap[VIRT_CLINT].size * socket); 38828d8c281SAnup Patel size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE; 38928d8c281SAnup Patel } 390954886eaSAnup Patel name = g_strdup_printf("/soc/mtimer@%lx", addr); 391954886eaSAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 392954886eaSAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", 393954886eaSAnup Patel "riscv,aclint-mtimer"); 394954886eaSAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 395954886eaSAnup Patel 0x0, addr + RISCV_ACLINT_DEFAULT_MTIME, 39628d8c281SAnup Patel 0x0, size - RISCV_ACLINT_DEFAULT_MTIME, 397954886eaSAnup Patel 0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP, 398954886eaSAnup Patel 0x0, RISCV_ACLINT_DEFAULT_MTIME); 399954886eaSAnup Patel qemu_fdt_setprop(mc->fdt, name, "interrupts-extended", 400954886eaSAnup Patel aclint_mtimer_cells, aclint_cells_size); 401954886eaSAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, name, socket); 402954886eaSAnup Patel g_free(name); 403954886eaSAnup Patel 40428d8c281SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) { 405954886eaSAnup Patel addr = memmap[VIRT_ACLINT_SSWI].base + 406954886eaSAnup Patel (memmap[VIRT_ACLINT_SSWI].size * socket); 407954886eaSAnup Patel name = g_strdup_printf("/soc/sswi@%lx", addr); 408954886eaSAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 40928d8c281SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", 41028d8c281SAnup Patel "riscv,aclint-sswi"); 411954886eaSAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 412954886eaSAnup Patel 0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size); 413954886eaSAnup Patel qemu_fdt_setprop(mc->fdt, name, "interrupts-extended", 414954886eaSAnup Patel aclint_sswi_cells, aclint_cells_size); 415954886eaSAnup Patel qemu_fdt_setprop(mc->fdt, name, "interrupt-controller", NULL, 0); 416954886eaSAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 0); 417954886eaSAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, name, socket); 418954886eaSAnup Patel g_free(name); 41928d8c281SAnup Patel } 420954886eaSAnup Patel 421954886eaSAnup Patel g_free(aclint_mswi_cells); 422954886eaSAnup Patel g_free(aclint_mtimer_cells); 423954886eaSAnup Patel g_free(aclint_sswi_cells); 424954886eaSAnup Patel } 425954886eaSAnup Patel 4260ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s, 4270ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 4280ffc1a95SAnup Patel uint32_t *phandle, uint32_t *intc_phandles, 4290ffc1a95SAnup Patel uint32_t *plic_phandles) 4300ffc1a95SAnup Patel { 4310ffc1a95SAnup Patel int cpu; 4320ffc1a95SAnup Patel char *plic_name; 4330ffc1a95SAnup Patel uint32_t *plic_cells; 4340ffc1a95SAnup Patel unsigned long plic_addr; 4350ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 4360ffc1a95SAnup Patel static const char * const plic_compat[2] = { 4370ffc1a95SAnup Patel "sifive,plic-1.0.0", "riscv,plic0" 4380ffc1a95SAnup Patel }; 4390ffc1a95SAnup Patel 440ad40be27SYifei Jiang if (kvm_enabled()) { 441ad40be27SYifei Jiang plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 442ad40be27SYifei Jiang } else { 4430ffc1a95SAnup Patel plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 444ad40be27SYifei Jiang } 4450ffc1a95SAnup Patel 4460ffc1a95SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 447ad40be27SYifei Jiang if (kvm_enabled()) { 448ad40be27SYifei Jiang plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 449ad40be27SYifei Jiang plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT); 450ad40be27SYifei Jiang } else { 4510ffc1a95SAnup Patel plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 4520ffc1a95SAnup Patel plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT); 4530ffc1a95SAnup Patel plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 4540ffc1a95SAnup Patel plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT); 4550ffc1a95SAnup Patel } 456ad40be27SYifei Jiang } 4570ffc1a95SAnup Patel 4580ffc1a95SAnup Patel plic_phandles[socket] = (*phandle)++; 45918df0b46SAnup Patel plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket); 46018df0b46SAnup Patel plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr); 4610ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, plic_name); 4620ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, plic_name, 46318df0b46SAnup Patel "#interrupt-cells", FDT_PLIC_INT_CELLS); 4640ffc1a95SAnup Patel qemu_fdt_setprop_string_array(mc->fdt, plic_name, "compatible", 4650ffc1a95SAnup Patel (char **)&plic_compat, 4660ffc1a95SAnup Patel ARRAY_SIZE(plic_compat)); 4670ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, plic_name, "interrupt-controller", NULL, 0); 4680ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, plic_name, "interrupts-extended", 46918df0b46SAnup Patel plic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4); 4700ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, plic_name, "reg", 47118df0b46SAnup Patel 0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size); 4720ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, plic_name, "riscv,ndev", VIRTIO_NDEV); 4730ffc1a95SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, plic_name, socket); 4740ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, plic_name, "phandle", 4750ffc1a95SAnup Patel plic_phandles[socket]); 47618df0b46SAnup Patel g_free(plic_name); 47718df0b46SAnup Patel 47818df0b46SAnup Patel g_free(plic_cells); 4790ffc1a95SAnup Patel } 4800ffc1a95SAnup Patel 48128d8c281SAnup Patel static uint32_t imsic_num_bits(uint32_t count) 48228d8c281SAnup Patel { 48328d8c281SAnup Patel uint32_t ret = 0; 48428d8c281SAnup Patel 48528d8c281SAnup Patel while (BIT(ret) < count) { 48628d8c281SAnup Patel ret++; 48728d8c281SAnup Patel } 48828d8c281SAnup Patel 48928d8c281SAnup Patel return ret; 49028d8c281SAnup Patel } 49128d8c281SAnup Patel 49228d8c281SAnup Patel static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap, 493e6faee65SAnup Patel uint32_t *phandle, uint32_t *intc_phandles, 49428d8c281SAnup Patel uint32_t *msi_m_phandle, uint32_t *msi_s_phandle) 49528d8c281SAnup Patel { 49628d8c281SAnup Patel int cpu, socket; 49728d8c281SAnup Patel char *imsic_name; 49828d8c281SAnup Patel MachineState *mc = MACHINE(s); 49928d8c281SAnup Patel uint32_t imsic_max_hart_per_socket, imsic_guest_bits; 50028d8c281SAnup Patel uint32_t *imsic_cells, *imsic_regs, imsic_addr, imsic_size; 50128d8c281SAnup Patel 50228d8c281SAnup Patel *msi_m_phandle = (*phandle)++; 50328d8c281SAnup Patel *msi_s_phandle = (*phandle)++; 50428d8c281SAnup Patel imsic_cells = g_new0(uint32_t, mc->smp.cpus * 2); 50528d8c281SAnup Patel imsic_regs = g_new0(uint32_t, riscv_socket_count(mc) * 4); 50628d8c281SAnup Patel 50728d8c281SAnup Patel /* M-level IMSIC node */ 50828d8c281SAnup Patel for (cpu = 0; cpu < mc->smp.cpus; cpu++) { 50928d8c281SAnup Patel imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 51028d8c281SAnup Patel imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT); 51128d8c281SAnup Patel } 51228d8c281SAnup Patel imsic_max_hart_per_socket = 0; 51328d8c281SAnup Patel for (socket = 0; socket < riscv_socket_count(mc); socket++) { 51428d8c281SAnup Patel imsic_addr = memmap[VIRT_IMSIC_M].base + 51528d8c281SAnup Patel socket * VIRT_IMSIC_GROUP_MAX_SIZE; 51628d8c281SAnup Patel imsic_size = IMSIC_HART_SIZE(0) * s->soc[socket].num_harts; 51728d8c281SAnup Patel imsic_regs[socket * 4 + 0] = 0; 51828d8c281SAnup Patel imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr); 51928d8c281SAnup Patel imsic_regs[socket * 4 + 2] = 0; 52028d8c281SAnup Patel imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size); 52128d8c281SAnup Patel if (imsic_max_hart_per_socket < s->soc[socket].num_harts) { 52228d8c281SAnup Patel imsic_max_hart_per_socket = s->soc[socket].num_harts; 52328d8c281SAnup Patel } 52428d8c281SAnup Patel } 52528d8c281SAnup Patel imsic_name = g_strdup_printf("/soc/imsics@%lx", 52628d8c281SAnup Patel (unsigned long)memmap[VIRT_IMSIC_M].base); 52728d8c281SAnup Patel qemu_fdt_add_subnode(mc->fdt, imsic_name); 52828d8c281SAnup Patel qemu_fdt_setprop_string(mc->fdt, imsic_name, "compatible", 52928d8c281SAnup Patel "riscv,imsics"); 53028d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "#interrupt-cells", 53128d8c281SAnup Patel FDT_IMSIC_INT_CELLS); 53228d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "interrupt-controller", 53328d8c281SAnup Patel NULL, 0); 53428d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "msi-controller", 53528d8c281SAnup Patel NULL, 0); 53628d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "interrupts-extended", 53728d8c281SAnup Patel imsic_cells, mc->smp.cpus * sizeof(uint32_t) * 2); 53828d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "reg", imsic_regs, 53928d8c281SAnup Patel riscv_socket_count(mc) * sizeof(uint32_t) * 4); 54028d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,num-ids", 54128d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 54228d8c281SAnup Patel qemu_fdt_setprop_cells(mc->fdt, imsic_name, "riscv,ipi-id", 54328d8c281SAnup Patel VIRT_IRQCHIP_IPI_MSI); 54428d8c281SAnup Patel if (riscv_socket_count(mc) > 1) { 54528d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,hart-index-bits", 54628d8c281SAnup Patel imsic_num_bits(imsic_max_hart_per_socket)); 54728d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-bits", 54828d8c281SAnup Patel imsic_num_bits(riscv_socket_count(mc))); 54928d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-shift", 55028d8c281SAnup Patel IMSIC_MMIO_GROUP_MIN_SHIFT); 55128d8c281SAnup Patel } 55228d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "phandle", *msi_m_phandle); 55328d8c281SAnup Patel g_free(imsic_name); 55428d8c281SAnup Patel 55528d8c281SAnup Patel /* S-level IMSIC node */ 55628d8c281SAnup Patel for (cpu = 0; cpu < mc->smp.cpus; cpu++) { 55728d8c281SAnup Patel imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 55828d8c281SAnup Patel imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT); 55928d8c281SAnup Patel } 56028d8c281SAnup Patel imsic_guest_bits = imsic_num_bits(s->aia_guests + 1); 56128d8c281SAnup Patel imsic_max_hart_per_socket = 0; 56228d8c281SAnup Patel for (socket = 0; socket < riscv_socket_count(mc); socket++) { 56328d8c281SAnup Patel imsic_addr = memmap[VIRT_IMSIC_S].base + 56428d8c281SAnup Patel socket * VIRT_IMSIC_GROUP_MAX_SIZE; 56528d8c281SAnup Patel imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) * 56628d8c281SAnup Patel s->soc[socket].num_harts; 56728d8c281SAnup Patel imsic_regs[socket * 4 + 0] = 0; 56828d8c281SAnup Patel imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr); 56928d8c281SAnup Patel imsic_regs[socket * 4 + 2] = 0; 57028d8c281SAnup Patel imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size); 57128d8c281SAnup Patel if (imsic_max_hart_per_socket < s->soc[socket].num_harts) { 57228d8c281SAnup Patel imsic_max_hart_per_socket = s->soc[socket].num_harts; 57328d8c281SAnup Patel } 57428d8c281SAnup Patel } 57528d8c281SAnup Patel imsic_name = g_strdup_printf("/soc/imsics@%lx", 57628d8c281SAnup Patel (unsigned long)memmap[VIRT_IMSIC_S].base); 57728d8c281SAnup Patel qemu_fdt_add_subnode(mc->fdt, imsic_name); 57828d8c281SAnup Patel qemu_fdt_setprop_string(mc->fdt, imsic_name, "compatible", 57928d8c281SAnup Patel "riscv,imsics"); 58028d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "#interrupt-cells", 58128d8c281SAnup Patel FDT_IMSIC_INT_CELLS); 58228d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "interrupt-controller", 58328d8c281SAnup Patel NULL, 0); 58428d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "msi-controller", 58528d8c281SAnup Patel NULL, 0); 58628d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "interrupts-extended", 58728d8c281SAnup Patel imsic_cells, mc->smp.cpus * sizeof(uint32_t) * 2); 58828d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "reg", imsic_regs, 58928d8c281SAnup Patel riscv_socket_count(mc) * sizeof(uint32_t) * 4); 59028d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,num-ids", 59128d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 59228d8c281SAnup Patel qemu_fdt_setprop_cells(mc->fdt, imsic_name, "riscv,ipi-id", 59328d8c281SAnup Patel VIRT_IRQCHIP_IPI_MSI); 59428d8c281SAnup Patel if (imsic_guest_bits) { 59528d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,guest-index-bits", 59628d8c281SAnup Patel imsic_guest_bits); 59728d8c281SAnup Patel } 59828d8c281SAnup Patel if (riscv_socket_count(mc) > 1) { 59928d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,hart-index-bits", 60028d8c281SAnup Patel imsic_num_bits(imsic_max_hart_per_socket)); 60128d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-bits", 60228d8c281SAnup Patel imsic_num_bits(riscv_socket_count(mc))); 60328d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-shift", 60428d8c281SAnup Patel IMSIC_MMIO_GROUP_MIN_SHIFT); 60528d8c281SAnup Patel } 60628d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "phandle", *msi_s_phandle); 60728d8c281SAnup Patel g_free(imsic_name); 60828d8c281SAnup Patel 60928d8c281SAnup Patel g_free(imsic_regs); 61028d8c281SAnup Patel g_free(imsic_cells); 61128d8c281SAnup Patel } 61228d8c281SAnup Patel 61328d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s, 61428d8c281SAnup Patel const MemMapEntry *memmap, int socket, 61528d8c281SAnup Patel uint32_t msi_m_phandle, 61628d8c281SAnup Patel uint32_t msi_s_phandle, 61728d8c281SAnup Patel uint32_t *phandle, 61828d8c281SAnup Patel uint32_t *intc_phandles, 619e6faee65SAnup Patel uint32_t *aplic_phandles) 620e6faee65SAnup Patel { 621e6faee65SAnup Patel int cpu; 622e6faee65SAnup Patel char *aplic_name; 623e6faee65SAnup Patel uint32_t *aplic_cells; 624e6faee65SAnup Patel unsigned long aplic_addr; 625e6faee65SAnup Patel MachineState *mc = MACHINE(s); 626e6faee65SAnup Patel uint32_t aplic_m_phandle, aplic_s_phandle; 627e6faee65SAnup Patel 628e6faee65SAnup Patel aplic_m_phandle = (*phandle)++; 629e6faee65SAnup Patel aplic_s_phandle = (*phandle)++; 630e6faee65SAnup Patel aplic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 631e6faee65SAnup Patel 632e6faee65SAnup Patel /* M-level APLIC node */ 633e6faee65SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 634e6faee65SAnup Patel aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 635e6faee65SAnup Patel aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT); 636e6faee65SAnup Patel } 637e6faee65SAnup Patel aplic_addr = memmap[VIRT_APLIC_M].base + 638e6faee65SAnup Patel (memmap[VIRT_APLIC_M].size * socket); 639e6faee65SAnup Patel aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr); 640e6faee65SAnup Patel qemu_fdt_add_subnode(mc->fdt, aplic_name); 641e6faee65SAnup Patel qemu_fdt_setprop_string(mc->fdt, aplic_name, "compatible", "riscv,aplic"); 642e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, 643e6faee65SAnup Patel "#interrupt-cells", FDT_APLIC_INT_CELLS); 644e6faee65SAnup Patel qemu_fdt_setprop(mc->fdt, aplic_name, "interrupt-controller", NULL, 0); 64528d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC) { 646e6faee65SAnup Patel qemu_fdt_setprop(mc->fdt, aplic_name, "interrupts-extended", 647e6faee65SAnup Patel aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2); 64828d8c281SAnup Patel } else { 64928d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "msi-parent", 65028d8c281SAnup Patel msi_m_phandle); 65128d8c281SAnup Patel } 652e6faee65SAnup Patel qemu_fdt_setprop_cells(mc->fdt, aplic_name, "reg", 653e6faee65SAnup Patel 0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_M].size); 654e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,num-sources", 655e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES); 656e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,children", 657e6faee65SAnup Patel aplic_s_phandle); 658e6faee65SAnup Patel qemu_fdt_setprop_cells(mc->fdt, aplic_name, "riscv,delegate", 659e6faee65SAnup Patel aplic_s_phandle, 0x1, VIRT_IRQCHIP_NUM_SOURCES); 660e6faee65SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, aplic_name, socket); 661e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "phandle", aplic_m_phandle); 662e6faee65SAnup Patel g_free(aplic_name); 663e6faee65SAnup Patel 664e6faee65SAnup Patel /* S-level APLIC node */ 665e6faee65SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 666e6faee65SAnup Patel aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 667e6faee65SAnup Patel aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT); 668e6faee65SAnup Patel } 669e6faee65SAnup Patel aplic_addr = memmap[VIRT_APLIC_S].base + 670e6faee65SAnup Patel (memmap[VIRT_APLIC_S].size * socket); 671e6faee65SAnup Patel aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr); 672e6faee65SAnup Patel qemu_fdt_add_subnode(mc->fdt, aplic_name); 673e6faee65SAnup Patel qemu_fdt_setprop_string(mc->fdt, aplic_name, "compatible", "riscv,aplic"); 674e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, 675e6faee65SAnup Patel "#interrupt-cells", FDT_APLIC_INT_CELLS); 676e6faee65SAnup Patel qemu_fdt_setprop(mc->fdt, aplic_name, "interrupt-controller", NULL, 0); 67728d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC) { 678e6faee65SAnup Patel qemu_fdt_setprop(mc->fdt, aplic_name, "interrupts-extended", 679e6faee65SAnup Patel aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2); 68028d8c281SAnup Patel } else { 68128d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "msi-parent", 68228d8c281SAnup Patel msi_s_phandle); 68328d8c281SAnup Patel } 684e6faee65SAnup Patel qemu_fdt_setprop_cells(mc->fdt, aplic_name, "reg", 685e6faee65SAnup Patel 0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_S].size); 686e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,num-sources", 687e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES); 688e6faee65SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, aplic_name, socket); 689e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "phandle", aplic_s_phandle); 690e6faee65SAnup Patel g_free(aplic_name); 691e6faee65SAnup Patel 692e6faee65SAnup Patel g_free(aplic_cells); 693e6faee65SAnup Patel aplic_phandles[socket] = aplic_s_phandle; 694e6faee65SAnup Patel } 695e6faee65SAnup Patel 6960ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap, 6970ffc1a95SAnup Patel bool is_32_bit, uint32_t *phandle, 6980ffc1a95SAnup Patel uint32_t *irq_mmio_phandle, 6990ffc1a95SAnup Patel uint32_t *irq_pcie_phandle, 70028d8c281SAnup Patel uint32_t *irq_virtio_phandle, 70128d8c281SAnup Patel uint32_t *msi_pcie_phandle) 7020ffc1a95SAnup Patel { 7030ffc1a95SAnup Patel char *clust_name; 70428d8c281SAnup Patel int socket, phandle_pos; 7050ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 70628d8c281SAnup Patel uint32_t msi_m_phandle = 0, msi_s_phandle = 0; 70728d8c281SAnup Patel uint32_t *intc_phandles, xplic_phandles[MAX_NODES]; 7080ffc1a95SAnup Patel 7090ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, "/cpus"); 7100ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/cpus", "timebase-frequency", 7110ffc1a95SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ); 7120ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/cpus", "#size-cells", 0x0); 7130ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/cpus", "#address-cells", 0x1); 7140ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, "/cpus/cpu-map"); 7150ffc1a95SAnup Patel 71628d8c281SAnup Patel intc_phandles = g_new0(uint32_t, mc->smp.cpus); 71728d8c281SAnup Patel 71828d8c281SAnup Patel phandle_pos = mc->smp.cpus; 7190ffc1a95SAnup Patel for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) { 72028d8c281SAnup Patel phandle_pos -= s->soc[socket].num_harts; 72128d8c281SAnup Patel 7220ffc1a95SAnup Patel clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket); 7230ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, clust_name); 7240ffc1a95SAnup Patel 7250ffc1a95SAnup Patel create_fdt_socket_cpus(s, socket, clust_name, phandle, 72628d8c281SAnup Patel is_32_bit, &intc_phandles[phandle_pos]); 7270ffc1a95SAnup Patel 7280ffc1a95SAnup Patel create_fdt_socket_memory(s, memmap, socket); 7290ffc1a95SAnup Patel 73028d8c281SAnup Patel g_free(clust_name); 73128d8c281SAnup Patel 732ad40be27SYifei Jiang if (!kvm_enabled()) { 733954886eaSAnup Patel if (s->have_aclint) { 73428d8c281SAnup Patel create_fdt_socket_aclint(s, memmap, socket, 73528d8c281SAnup Patel &intc_phandles[phandle_pos]); 736954886eaSAnup Patel } else { 73728d8c281SAnup Patel create_fdt_socket_clint(s, memmap, socket, 73828d8c281SAnup Patel &intc_phandles[phandle_pos]); 739954886eaSAnup Patel } 740ad40be27SYifei Jiang } 74128d8c281SAnup Patel } 74228d8c281SAnup Patel 74328d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 74428d8c281SAnup Patel create_fdt_imsic(s, memmap, phandle, intc_phandles, 74528d8c281SAnup Patel &msi_m_phandle, &msi_s_phandle); 74628d8c281SAnup Patel *msi_pcie_phandle = msi_s_phandle; 74728d8c281SAnup Patel } 74828d8c281SAnup Patel 74928d8c281SAnup Patel phandle_pos = mc->smp.cpus; 75028d8c281SAnup Patel for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) { 75128d8c281SAnup Patel phandle_pos -= s->soc[socket].num_harts; 7520ffc1a95SAnup Patel 753e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 7540ffc1a95SAnup Patel create_fdt_socket_plic(s, memmap, socket, phandle, 75528d8c281SAnup Patel &intc_phandles[phandle_pos], xplic_phandles); 756e6faee65SAnup Patel } else { 75728d8c281SAnup Patel create_fdt_socket_aplic(s, memmap, socket, 75828d8c281SAnup Patel msi_m_phandle, msi_s_phandle, phandle, 75928d8c281SAnup Patel &intc_phandles[phandle_pos], xplic_phandles); 76028d8c281SAnup Patel } 761e6faee65SAnup Patel } 7620ffc1a95SAnup Patel 7630ffc1a95SAnup Patel g_free(intc_phandles); 76418df0b46SAnup Patel 76518df0b46SAnup Patel for (socket = 0; socket < riscv_socket_count(mc); socket++) { 76618df0b46SAnup Patel if (socket == 0) { 7670ffc1a95SAnup Patel *irq_mmio_phandle = xplic_phandles[socket]; 7680ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 7690ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 77018df0b46SAnup Patel } 77118df0b46SAnup Patel if (socket == 1) { 7720ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 7730ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 77418df0b46SAnup Patel } 77518df0b46SAnup Patel if (socket == 2) { 7760ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 77718df0b46SAnup Patel } 77818df0b46SAnup Patel } 77918df0b46SAnup Patel 7800ffc1a95SAnup Patel riscv_socket_fdt_write_distance_matrix(mc, mc->fdt); 7810ffc1a95SAnup Patel } 7820ffc1a95SAnup Patel 7830ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap, 7840ffc1a95SAnup Patel uint32_t irq_virtio_phandle) 7850ffc1a95SAnup Patel { 7860ffc1a95SAnup Patel int i; 7870ffc1a95SAnup Patel char *name; 7880ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 78904331d0bSMichael Clark 79004331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 79118df0b46SAnup Patel name = g_strdup_printf("/soc/virtio_mmio@%lx", 79204331d0bSMichael Clark (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size)); 7930ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 7940ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", "virtio,mmio"); 7950ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 79604331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 79704331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].size); 7980ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent", 7990ffc1a95SAnup Patel irq_virtio_phandle); 800e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 801e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", 802e6faee65SAnup Patel VIRTIO_IRQ + i); 803e6faee65SAnup Patel } else { 804e6faee65SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "interrupts", 805e6faee65SAnup Patel VIRTIO_IRQ + i, 0x4); 806e6faee65SAnup Patel } 80718df0b46SAnup Patel g_free(name); 80804331d0bSMichael Clark } 8090ffc1a95SAnup Patel } 8100ffc1a95SAnup Patel 8110ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap, 81228d8c281SAnup Patel uint32_t irq_pcie_phandle, 81328d8c281SAnup Patel uint32_t msi_pcie_phandle) 8140ffc1a95SAnup Patel { 8150ffc1a95SAnup Patel char *name; 8160ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 81704331d0bSMichael Clark 81818df0b46SAnup Patel name = g_strdup_printf("/soc/pci@%lx", 8196d56e396SAlistair Francis (long) memmap[VIRT_PCIE_ECAM].base); 8200ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 8210ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "#address-cells", 8220ffc1a95SAnup Patel FDT_PCI_ADDR_CELLS); 8230ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 8240ffc1a95SAnup Patel FDT_PCI_INT_CELLS); 8250ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "#size-cells", 0x2); 8260ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", 8270ffc1a95SAnup Patel "pci-host-ecam-generic"); 8280ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "device_type", "pci"); 8290ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "linux,pci-domain", 0); 8300ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "bus-range", 0, 83118df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1); 8320ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, name, "dma-coherent", NULL, 0); 83328d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 83428d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "msi-parent", msi_pcie_phandle); 83528d8c281SAnup Patel } 8360ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 0, 83718df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size); 8380ffc1a95SAnup Patel qemu_fdt_setprop_sized_cells(mc->fdt, name, "ranges", 8396d56e396SAlistair Francis 1, FDT_PCI_RANGE_IOPORT, 2, 0, 8406d56e396SAlistair Francis 2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size, 8416d56e396SAlistair Francis 1, FDT_PCI_RANGE_MMIO, 8426d56e396SAlistair Francis 2, memmap[VIRT_PCIE_MMIO].base, 84319800265SBin Meng 2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size, 84419800265SBin Meng 1, FDT_PCI_RANGE_MMIO_64BIT, 84519800265SBin Meng 2, virt_high_pcie_memmap.base, 84619800265SBin Meng 2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size); 84719800265SBin Meng 848e6faee65SAnup Patel create_pcie_irq_map(s, mc->fdt, name, irq_pcie_phandle); 84918df0b46SAnup Patel g_free(name); 8500ffc1a95SAnup Patel } 8516d56e396SAlistair Francis 8520ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap, 8530ffc1a95SAnup Patel uint32_t *phandle) 8540ffc1a95SAnup Patel { 8550ffc1a95SAnup Patel char *name; 8560ffc1a95SAnup Patel uint32_t test_phandle; 8570ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 8580ffc1a95SAnup Patel 8590ffc1a95SAnup Patel test_phandle = (*phandle)++; 86018df0b46SAnup Patel name = g_strdup_printf("/soc/test@%lx", 86104331d0bSMichael Clark (long)memmap[VIRT_TEST].base); 8620ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 8639c0fb20cSPalmer Dabbelt { 8642cc04550SBin Meng static const char * const compat[3] = { 8652cc04550SBin Meng "sifive,test1", "sifive,test0", "syscon" 8662cc04550SBin Meng }; 8670ffc1a95SAnup Patel qemu_fdt_setprop_string_array(mc->fdt, name, "compatible", 8680ffc1a95SAnup Patel (char **)&compat, ARRAY_SIZE(compat)); 8699c0fb20cSPalmer Dabbelt } 8700ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 8710ffc1a95SAnup Patel 0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size); 8720ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "phandle", test_phandle); 8730ffc1a95SAnup Patel test_phandle = qemu_fdt_get_phandle(mc->fdt, name); 87418df0b46SAnup Patel g_free(name); 8750e404da0SAnup Patel 87618df0b46SAnup Patel name = g_strdup_printf("/soc/reboot"); 8770ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 8780ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", "syscon-reboot"); 8790ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "regmap", test_phandle); 8800ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "offset", 0x0); 8810ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "value", FINISHER_RESET); 88218df0b46SAnup Patel g_free(name); 8830e404da0SAnup Patel 88418df0b46SAnup Patel name = g_strdup_printf("/soc/poweroff"); 8850ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 8860ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", "syscon-poweroff"); 8870ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "regmap", test_phandle); 8880ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "offset", 0x0); 8890ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "value", FINISHER_PASS); 89018df0b46SAnup Patel g_free(name); 8910ffc1a95SAnup Patel } 8920ffc1a95SAnup Patel 8930ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap, 8940ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 8950ffc1a95SAnup Patel { 8960ffc1a95SAnup Patel char *name; 8970ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 89804331d0bSMichael Clark 89918df0b46SAnup Patel name = g_strdup_printf("/soc/uart@%lx", (long)memmap[VIRT_UART0].base); 9000ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 9010ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", "ns16550a"); 9020ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 90304331d0bSMichael Clark 0x0, memmap[VIRT_UART0].base, 90404331d0bSMichael Clark 0x0, memmap[VIRT_UART0].size); 9050ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "clock-frequency", 3686400); 9060ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent", irq_mmio_phandle); 907e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 9080ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", UART0_IRQ); 909e6faee65SAnup Patel } else { 910e6faee65SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "interrupts", UART0_IRQ, 0x4); 911e6faee65SAnup Patel } 91204331d0bSMichael Clark 9130ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, "/chosen"); 9140ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/chosen", "stdout-path", name); 91518df0b46SAnup Patel g_free(name); 9160ffc1a95SAnup Patel } 9170ffc1a95SAnup Patel 9180ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap, 9190ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 9200ffc1a95SAnup Patel { 9210ffc1a95SAnup Patel char *name; 9220ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 92371eb522cSAlistair Francis 92418df0b46SAnup Patel name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base); 9250ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 9260ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", 9270ffc1a95SAnup Patel "google,goldfish-rtc"); 9280ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 9290ffc1a95SAnup Patel 0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size); 9300ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent", 9310ffc1a95SAnup Patel irq_mmio_phandle); 932e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 9330ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", RTC_IRQ); 934e6faee65SAnup Patel } else { 935e6faee65SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "interrupts", RTC_IRQ, 0x4); 936e6faee65SAnup Patel } 93718df0b46SAnup Patel g_free(name); 9380ffc1a95SAnup Patel } 9390ffc1a95SAnup Patel 9400ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap) 9410ffc1a95SAnup Patel { 9420ffc1a95SAnup Patel char *name; 9430ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 9440ffc1a95SAnup Patel hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 9450ffc1a95SAnup Patel hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 94667b5ef30SAnup Patel 94758bde469SBin Meng name = g_strdup_printf("/flash@%" PRIx64, flashbase); 948c65d7080SAlex Bennée qemu_fdt_add_subnode(mc->fdt, name); 949c65d7080SAlex Bennée qemu_fdt_setprop_string(mc->fdt, name, "compatible", "cfi-flash"); 950c65d7080SAlex Bennée qemu_fdt_setprop_sized_cells(mc->fdt, name, "reg", 95171eb522cSAlistair Francis 2, flashbase, 2, flashsize, 95271eb522cSAlistair Francis 2, flashbase + flashsize, 2, flashsize); 953c65d7080SAlex Bennée qemu_fdt_setprop_cell(mc->fdt, name, "bank-width", 4); 95418df0b46SAnup Patel g_free(name); 9550ffc1a95SAnup Patel } 9560ffc1a95SAnup Patel 9570ffc1a95SAnup Patel static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap, 9580ffc1a95SAnup Patel uint64_t mem_size, const char *cmdline, bool is_32_bit) 9590ffc1a95SAnup Patel { 9600ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 96128d8c281SAnup Patel uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1; 9620ffc1a95SAnup Patel uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1; 9630ffc1a95SAnup Patel 9640ffc1a95SAnup Patel if (mc->dtb) { 9650ffc1a95SAnup Patel mc->fdt = load_device_tree(mc->dtb, &s->fdt_size); 9660ffc1a95SAnup Patel if (!mc->fdt) { 9670ffc1a95SAnup Patel error_report("load_device_tree() failed"); 9680ffc1a95SAnup Patel exit(1); 9690ffc1a95SAnup Patel } 9700ffc1a95SAnup Patel goto update_bootargs; 9710ffc1a95SAnup Patel } else { 9720ffc1a95SAnup Patel mc->fdt = create_device_tree(&s->fdt_size); 9730ffc1a95SAnup Patel if (!mc->fdt) { 9740ffc1a95SAnup Patel error_report("create_device_tree() failed"); 9750ffc1a95SAnup Patel exit(1); 9760ffc1a95SAnup Patel } 9770ffc1a95SAnup Patel } 9780ffc1a95SAnup Patel 9790ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/", "model", "riscv-virtio,qemu"); 9800ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/", "compatible", "riscv-virtio"); 9810ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/", "#size-cells", 0x2); 9820ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/", "#address-cells", 0x2); 9830ffc1a95SAnup Patel 9840ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, "/soc"); 9850ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, "/soc", "ranges", NULL, 0); 9860ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/soc", "compatible", "simple-bus"); 9870ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/soc", "#size-cells", 0x2); 9880ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/soc", "#address-cells", 0x2); 9890ffc1a95SAnup Patel 9900ffc1a95SAnup Patel create_fdt_sockets(s, memmap, is_32_bit, &phandle, 99128d8c281SAnup Patel &irq_mmio_phandle, &irq_pcie_phandle, &irq_virtio_phandle, 99228d8c281SAnup Patel &msi_pcie_phandle); 9930ffc1a95SAnup Patel 9940ffc1a95SAnup Patel create_fdt_virtio(s, memmap, irq_virtio_phandle); 9950ffc1a95SAnup Patel 99628d8c281SAnup Patel create_fdt_pcie(s, memmap, irq_pcie_phandle, msi_pcie_phandle); 9970ffc1a95SAnup Patel 9980ffc1a95SAnup Patel create_fdt_reset(s, memmap, &phandle); 9990ffc1a95SAnup Patel 10000ffc1a95SAnup Patel create_fdt_uart(s, memmap, irq_mmio_phandle); 10010ffc1a95SAnup Patel 10020ffc1a95SAnup Patel create_fdt_rtc(s, memmap, irq_mmio_phandle); 10030ffc1a95SAnup Patel 10040ffc1a95SAnup Patel create_fdt_flash(s, memmap); 10054e1e3003SAnup Patel 10064e1e3003SAnup Patel update_bootargs: 10074e1e3003SAnup Patel if (cmdline) { 10080ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/chosen", "bootargs", cmdline); 10094e1e3003SAnup Patel } 101004331d0bSMichael Clark } 101104331d0bSMichael Clark 10126d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem, 10136d56e396SAlistair Francis hwaddr ecam_base, hwaddr ecam_size, 10146d56e396SAlistair Francis hwaddr mmio_base, hwaddr mmio_size, 101519800265SBin Meng hwaddr high_mmio_base, 101619800265SBin Meng hwaddr high_mmio_size, 10176d56e396SAlistair Francis hwaddr pio_base, 1018e6faee65SAnup Patel DeviceState *irqchip) 10196d56e396SAlistair Francis { 10206d56e396SAlistair Francis DeviceState *dev; 10216d56e396SAlistair Francis MemoryRegion *ecam_alias, *ecam_reg; 102219800265SBin Meng MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg; 10236d56e396SAlistair Francis qemu_irq irq; 10246d56e396SAlistair Francis int i; 10256d56e396SAlistair Francis 10263e80f690SMarkus Armbruster dev = qdev_new(TYPE_GPEX_HOST); 10276d56e396SAlistair Francis 10283c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 10296d56e396SAlistair Francis 10306d56e396SAlistair Francis ecam_alias = g_new0(MemoryRegion, 1); 10316d56e396SAlistair Francis ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 10326d56e396SAlistair Francis memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam", 10336d56e396SAlistair Francis ecam_reg, 0, ecam_size); 10346d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias); 10356d56e396SAlistair Francis 10366d56e396SAlistair Francis mmio_alias = g_new0(MemoryRegion, 1); 10376d56e396SAlistair Francis mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 10386d56e396SAlistair Francis memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio", 10396d56e396SAlistair Francis mmio_reg, mmio_base, mmio_size); 10406d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias); 10416d56e396SAlistair Francis 104219800265SBin Meng /* Map high MMIO space */ 104319800265SBin Meng high_mmio_alias = g_new0(MemoryRegion, 1); 104419800265SBin Meng memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high", 104519800265SBin Meng mmio_reg, high_mmio_base, high_mmio_size); 104619800265SBin Meng memory_region_add_subregion(get_system_memory(), high_mmio_base, 104719800265SBin Meng high_mmio_alias); 104819800265SBin Meng 10496d56e396SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base); 10506d56e396SAlistair Francis 10516d56e396SAlistair Francis for (i = 0; i < GPEX_NUM_IRQS; i++) { 1052e6faee65SAnup Patel irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i); 10536d56e396SAlistair Francis 10546d56e396SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq); 10556d56e396SAlistair Francis gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i); 10566d56e396SAlistair Francis } 10576d56e396SAlistair Francis 10586d56e396SAlistair Francis return dev; 10596d56e396SAlistair Francis } 10606d56e396SAlistair Francis 10610489348dSAsherah Connor static FWCfgState *create_fw_cfg(const MachineState *mc) 10620489348dSAsherah Connor { 10630489348dSAsherah Connor hwaddr base = virt_memmap[VIRT_FW_CFG].base; 10640489348dSAsherah Connor hwaddr size = virt_memmap[VIRT_FW_CFG].size; 10650489348dSAsherah Connor FWCfgState *fw_cfg; 10660489348dSAsherah Connor char *nodename; 10670489348dSAsherah Connor 10680489348dSAsherah Connor fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16, 10690489348dSAsherah Connor &address_space_memory); 10700489348dSAsherah Connor fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)mc->smp.cpus); 10710489348dSAsherah Connor 10720489348dSAsherah Connor nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base); 10730489348dSAsherah Connor qemu_fdt_add_subnode(mc->fdt, nodename); 10740489348dSAsherah Connor qemu_fdt_setprop_string(mc->fdt, nodename, 10750489348dSAsherah Connor "compatible", "qemu,fw-cfg-mmio"); 10760489348dSAsherah Connor qemu_fdt_setprop_sized_cells(mc->fdt, nodename, "reg", 10770489348dSAsherah Connor 2, base, 2, size); 10780489348dSAsherah Connor qemu_fdt_setprop(mc->fdt, nodename, "dma-coherent", NULL, 0); 10790489348dSAsherah Connor g_free(nodename); 10800489348dSAsherah Connor return fw_cfg; 10810489348dSAsherah Connor } 10820489348dSAsherah Connor 1083e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket, 1084e6faee65SAnup Patel int base_hartid, int hart_count) 1085e6faee65SAnup Patel { 1086e6faee65SAnup Patel DeviceState *ret; 1087e6faee65SAnup Patel char *plic_hart_config; 1088e6faee65SAnup Patel 1089e6faee65SAnup Patel /* Per-socket PLIC hart topology configuration string */ 1090e6faee65SAnup Patel plic_hart_config = riscv_plic_hart_config_string(hart_count); 1091e6faee65SAnup Patel 1092e6faee65SAnup Patel /* Per-socket PLIC */ 1093e6faee65SAnup Patel ret = sifive_plic_create( 1094e6faee65SAnup Patel memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size, 1095e6faee65SAnup Patel plic_hart_config, hart_count, base_hartid, 1096e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1097e6faee65SAnup Patel ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1), 1098e6faee65SAnup Patel VIRT_PLIC_PRIORITY_BASE, 1099e6faee65SAnup Patel VIRT_PLIC_PENDING_BASE, 1100e6faee65SAnup Patel VIRT_PLIC_ENABLE_BASE, 1101e6faee65SAnup Patel VIRT_PLIC_ENABLE_STRIDE, 1102e6faee65SAnup Patel VIRT_PLIC_CONTEXT_BASE, 1103e6faee65SAnup Patel VIRT_PLIC_CONTEXT_STRIDE, 1104e6faee65SAnup Patel memmap[VIRT_PLIC].size); 1105e6faee65SAnup Patel 1106e6faee65SAnup Patel g_free(plic_hart_config); 1107e6faee65SAnup Patel 1108e6faee65SAnup Patel return ret; 1109e6faee65SAnup Patel } 1110e6faee65SAnup Patel 111128d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests, 1112e6faee65SAnup Patel const MemMapEntry *memmap, int socket, 1113e6faee65SAnup Patel int base_hartid, int hart_count) 1114e6faee65SAnup Patel { 111528d8c281SAnup Patel int i; 111628d8c281SAnup Patel hwaddr addr; 111728d8c281SAnup Patel uint32_t guest_bits; 1118e6faee65SAnup Patel DeviceState *aplic_m; 111928d8c281SAnup Patel bool msimode = (aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) ? true : false; 112028d8c281SAnup Patel 112128d8c281SAnup Patel if (msimode) { 112228d8c281SAnup Patel /* Per-socket M-level IMSICs */ 112328d8c281SAnup Patel addr = memmap[VIRT_IMSIC_M].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE; 112428d8c281SAnup Patel for (i = 0; i < hart_count; i++) { 112528d8c281SAnup Patel riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0), 112628d8c281SAnup Patel base_hartid + i, true, 1, 112728d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 112828d8c281SAnup Patel } 112928d8c281SAnup Patel 113028d8c281SAnup Patel /* Per-socket S-level IMSICs */ 113128d8c281SAnup Patel guest_bits = imsic_num_bits(aia_guests + 1); 113228d8c281SAnup Patel addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE; 113328d8c281SAnup Patel for (i = 0; i < hart_count; i++) { 113428d8c281SAnup Patel riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits), 113528d8c281SAnup Patel base_hartid + i, false, 1 + aia_guests, 113628d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 113728d8c281SAnup Patel } 113828d8c281SAnup Patel } 1139e6faee65SAnup Patel 1140e6faee65SAnup Patel /* Per-socket M-level APLIC */ 1141e6faee65SAnup Patel aplic_m = riscv_aplic_create( 1142e6faee65SAnup Patel memmap[VIRT_APLIC_M].base + socket * memmap[VIRT_APLIC_M].size, 1143e6faee65SAnup Patel memmap[VIRT_APLIC_M].size, 114428d8c281SAnup Patel (msimode) ? 0 : base_hartid, 114528d8c281SAnup Patel (msimode) ? 0 : hart_count, 1146e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1147e6faee65SAnup Patel VIRT_IRQCHIP_NUM_PRIO_BITS, 114828d8c281SAnup Patel msimode, true, NULL); 1149e6faee65SAnup Patel 1150e6faee65SAnup Patel if (aplic_m) { 1151e6faee65SAnup Patel /* Per-socket S-level APLIC */ 1152e6faee65SAnup Patel riscv_aplic_create( 1153e6faee65SAnup Patel memmap[VIRT_APLIC_S].base + socket * memmap[VIRT_APLIC_S].size, 1154e6faee65SAnup Patel memmap[VIRT_APLIC_S].size, 115528d8c281SAnup Patel (msimode) ? 0 : base_hartid, 115628d8c281SAnup Patel (msimode) ? 0 : hart_count, 1157e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1158e6faee65SAnup Patel VIRT_IRQCHIP_NUM_PRIO_BITS, 115928d8c281SAnup Patel msimode, false, aplic_m); 1160e6faee65SAnup Patel } 1161e6faee65SAnup Patel 1162e6faee65SAnup Patel return aplic_m; 1163e6faee65SAnup Patel } 1164e6faee65SAnup Patel 1165b2a3a071SBin Meng static void virt_machine_init(MachineState *machine) 116604331d0bSMichael Clark { 116773261285SBin Meng const MemMapEntry *memmap = virt_memmap; 1168cdfc19e4SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(machine); 116904331d0bSMichael Clark MemoryRegion *system_memory = get_system_memory(); 11705aec3247SMichael Clark MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 1171e6faee65SAnup Patel char *soc_name; 11722738b3b5SAlistair Francis target_ulong start_addr = memmap[VIRT_DRAM].base; 117338bc4e34SAlistair Francis target_ulong firmware_end_addr, kernel_start_addr; 117466b1205bSAtish Patra uint32_t fdt_load_addr; 1175dc144fe1SAtish Patra uint64_t kernel_entry; 1176e6faee65SAnup Patel DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip; 117733fcedfaSPeter Maydell int i, base_hartid, hart_count; 117804331d0bSMichael Clark 117918df0b46SAnup Patel /* Check socket count limit */ 118018df0b46SAnup Patel if (VIRT_SOCKETS_MAX < riscv_socket_count(machine)) { 118118df0b46SAnup Patel error_report("number of sockets/nodes should be less than %d", 118218df0b46SAnup Patel VIRT_SOCKETS_MAX); 118318df0b46SAnup Patel exit(1); 118418df0b46SAnup Patel } 118518df0b46SAnup Patel 118618df0b46SAnup Patel /* Initialize sockets */ 1187e6faee65SAnup Patel mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL; 118818df0b46SAnup Patel for (i = 0; i < riscv_socket_count(machine); i++) { 118918df0b46SAnup Patel if (!riscv_socket_check_hartids(machine, i)) { 119018df0b46SAnup Patel error_report("discontinuous hartids in socket%d", i); 119118df0b46SAnup Patel exit(1); 119218df0b46SAnup Patel } 119318df0b46SAnup Patel 119418df0b46SAnup Patel base_hartid = riscv_socket_first_hartid(machine, i); 119518df0b46SAnup Patel if (base_hartid < 0) { 119618df0b46SAnup Patel error_report("can't find hartid base for socket%d", i); 119718df0b46SAnup Patel exit(1); 119818df0b46SAnup Patel } 119918df0b46SAnup Patel 120018df0b46SAnup Patel hart_count = riscv_socket_hart_count(machine, i); 120118df0b46SAnup Patel if (hart_count < 0) { 120218df0b46SAnup Patel error_report("can't find hart count for socket%d", i); 120318df0b46SAnup Patel exit(1); 120418df0b46SAnup Patel } 120518df0b46SAnup Patel 120618df0b46SAnup Patel soc_name = g_strdup_printf("soc%d", i); 120718df0b46SAnup Patel object_initialize_child(OBJECT(machine), soc_name, &s->soc[i], 120875a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 120918df0b46SAnup Patel g_free(soc_name); 121018df0b46SAnup Patel object_property_set_str(OBJECT(&s->soc[i]), "cpu-type", 121118df0b46SAnup Patel machine->cpu_type, &error_abort); 121218df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "hartid-base", 121318df0b46SAnup Patel base_hartid, &error_abort); 121418df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "num-harts", 121518df0b46SAnup Patel hart_count, &error_abort); 121618df0b46SAnup Patel sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_abort); 121718df0b46SAnup Patel 1218ad40be27SYifei Jiang if (!kvm_enabled()) { 121928d8c281SAnup Patel if (s->have_aclint) { 122028d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 122128d8c281SAnup Patel /* Per-socket ACLINT MTIMER */ 122228d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 122328d8c281SAnup Patel i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 122428d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 122528d8c281SAnup Patel base_hartid, hart_count, 122628d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, 122728d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIME, 122828d8c281SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 122928d8c281SAnup Patel } else { 123028d8c281SAnup Patel /* Per-socket ACLINT MSWI, MTIMER, and SSWI */ 123128d8c281SAnup Patel riscv_aclint_swi_create(memmap[VIRT_CLINT].base + 123228d8c281SAnup Patel i * memmap[VIRT_CLINT].size, 123328d8c281SAnup Patel base_hartid, hart_count, false); 123428d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 123528d8c281SAnup Patel i * memmap[VIRT_CLINT].size + 123628d8c281SAnup Patel RISCV_ACLINT_SWI_SIZE, 123728d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 123828d8c281SAnup Patel base_hartid, hart_count, 123928d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, 124028d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIME, 124128d8c281SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 124228d8c281SAnup Patel riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base + 124328d8c281SAnup Patel i * memmap[VIRT_ACLINT_SSWI].size, 124428d8c281SAnup Patel base_hartid, hart_count, true); 124528d8c281SAnup Patel } 124628d8c281SAnup Patel } else { 124728d8c281SAnup Patel /* Per-socket SiFive CLINT */ 1248b8fb878aSAnup Patel riscv_aclint_swi_create( 124918df0b46SAnup Patel memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size, 1250b8fb878aSAnup Patel base_hartid, hart_count, false); 125128d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 125228d8c281SAnup Patel i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE, 1253b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count, 1254b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME, 1255b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 1256954886eaSAnup Patel } 1257ad40be27SYifei Jiang } 1258954886eaSAnup Patel 1259e6faee65SAnup Patel /* Per-socket interrupt controller */ 1260e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 1261e6faee65SAnup Patel s->irqchip[i] = virt_create_plic(memmap, i, 1262e6faee65SAnup Patel base_hartid, hart_count); 1263e6faee65SAnup Patel } else { 126428d8c281SAnup Patel s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests, 126528d8c281SAnup Patel memmap, i, base_hartid, 126628d8c281SAnup Patel hart_count); 1267e6faee65SAnup Patel } 126818df0b46SAnup Patel 1269e6faee65SAnup Patel /* Try to use different IRQCHIP instance based device type */ 127018df0b46SAnup Patel if (i == 0) { 1271e6faee65SAnup Patel mmio_irqchip = s->irqchip[i]; 1272e6faee65SAnup Patel virtio_irqchip = s->irqchip[i]; 1273e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 127418df0b46SAnup Patel } 127518df0b46SAnup Patel if (i == 1) { 1276e6faee65SAnup Patel virtio_irqchip = s->irqchip[i]; 1277e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 127818df0b46SAnup Patel } 127918df0b46SAnup Patel if (i == 2) { 1280e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 128118df0b46SAnup Patel } 128218df0b46SAnup Patel } 128304331d0bSMichael Clark 1284cfeb8a17SBin Meng if (riscv_is_32bit(&s->soc[0])) { 1285cfeb8a17SBin Meng #if HOST_LONG_BITS == 64 1286cfeb8a17SBin Meng /* limit RAM size in a 32-bit system */ 1287cfeb8a17SBin Meng if (machine->ram_size > 10 * GiB) { 1288cfeb8a17SBin Meng machine->ram_size = 10 * GiB; 1289cfeb8a17SBin Meng error_report("Limiting RAM size to 10 GiB"); 1290cfeb8a17SBin Meng } 1291cfeb8a17SBin Meng #endif 129219800265SBin Meng virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE; 129319800265SBin Meng virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE; 129419800265SBin Meng } else { 129519800265SBin Meng virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE; 129619800265SBin Meng virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size; 129719800265SBin Meng virt_high_pcie_memmap.base = 129819800265SBin Meng ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size); 1299cfeb8a17SBin Meng } 1300cfeb8a17SBin Meng 130104331d0bSMichael Clark /* register system main memory (actual RAM) */ 130204331d0bSMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base, 130303fd0c5fSMingwang Li machine->ram); 130404331d0bSMichael Clark 130504331d0bSMichael Clark /* create device tree */ 13069d011430SAlistair Francis create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline, 1307a8259b53SAlistair Francis riscv_is_32bit(&s->soc[0])); 130804331d0bSMichael Clark 130904331d0bSMichael Clark /* boot rom */ 13105aec3247SMichael Clark memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom", 13115aec3247SMichael Clark memmap[VIRT_MROM].size, &error_fatal); 13125aec3247SMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base, 13135aec3247SMichael Clark mask_rom); 131404331d0bSMichael Clark 1315ad40be27SYifei Jiang /* 1316ad40be27SYifei Jiang * Only direct boot kernel is currently supported for KVM VM, 13178f013700SRalf Ramsauer * so the "-bios" parameter is not supported when KVM is enabled. 1318ad40be27SYifei Jiang */ 1319ad40be27SYifei Jiang if (kvm_enabled()) { 13208f013700SRalf Ramsauer if (machine->firmware) { 13218f013700SRalf Ramsauer if (strcmp(machine->firmware, "none")) { 13228f013700SRalf Ramsauer error_report("Machine mode firmware is not supported in " 13238f013700SRalf Ramsauer "combination with KVM."); 13248f013700SRalf Ramsauer exit(1); 13258f013700SRalf Ramsauer } 13268f013700SRalf Ramsauer } else { 1327ad40be27SYifei Jiang machine->firmware = g_strdup("none"); 1328ad40be27SYifei Jiang } 13298f013700SRalf Ramsauer } 1330ad40be27SYifei Jiang 1331a8259b53SAlistair Francis if (riscv_is_32bit(&s->soc[0])) { 13329d011430SAlistair Francis firmware_end_addr = riscv_find_and_load_firmware(machine, 1333a0acd0a1SBin Meng RISCV32_BIOS_BIN, start_addr, NULL); 13349d011430SAlistair Francis } else { 13359d011430SAlistair Francis firmware_end_addr = riscv_find_and_load_firmware(machine, 1336a0acd0a1SBin Meng RISCV64_BIOS_BIN, start_addr, NULL); 13379d011430SAlistair Francis } 1338b3042223SAlistair Francis 133904331d0bSMichael Clark if (machine->kernel_filename) { 1340a8259b53SAlistair Francis kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0], 134138bc4e34SAlistair Francis firmware_end_addr); 134238bc4e34SAlistair Francis 134338bc4e34SAlistair Francis kernel_entry = riscv_load_kernel(machine->kernel_filename, 134438bc4e34SAlistair Francis kernel_start_addr, NULL); 134504331d0bSMichael Clark 134604331d0bSMichael Clark if (machine->initrd_filename) { 134704331d0bSMichael Clark hwaddr start; 13480ac24d56SAlistair Francis hwaddr end = riscv_load_initrd(machine->initrd_filename, 134904331d0bSMichael Clark machine->ram_size, kernel_entry, 135004331d0bSMichael Clark &start); 1351c65d7080SAlex Bennée qemu_fdt_setprop_cell(machine->fdt, "/chosen", 135204331d0bSMichael Clark "linux,initrd-start", start); 1353c65d7080SAlex Bennée qemu_fdt_setprop_cell(machine->fdt, "/chosen", "linux,initrd-end", 135404331d0bSMichael Clark end); 135504331d0bSMichael Clark } 1356dc144fe1SAtish Patra } else { 1357dc144fe1SAtish Patra /* 1358dc144fe1SAtish Patra * If dynamic firmware is used, it doesn't know where is the next mode 1359dc144fe1SAtish Patra * if kernel argument is not set. 1360dc144fe1SAtish Patra */ 1361dc144fe1SAtish Patra kernel_entry = 0; 136204331d0bSMichael Clark } 136304331d0bSMichael Clark 13642738b3b5SAlistair Francis if (drive_get(IF_PFLASH, 0, 0)) { 13652738b3b5SAlistair Francis /* 13662738b3b5SAlistair Francis * Pflash was supplied, let's overwrite the address we jump to after 13672738b3b5SAlistair Francis * reset to the base of the flash. 13682738b3b5SAlistair Francis */ 13692738b3b5SAlistair Francis start_addr = virt_memmap[VIRT_FLASH].base; 13702738b3b5SAlistair Francis } 13712738b3b5SAlistair Francis 13720489348dSAsherah Connor /* 13730489348dSAsherah Connor * Init fw_cfg. Must be done before riscv_load_fdt, otherwise the device 13740489348dSAsherah Connor * tree cannot be altered and we get FDT_ERR_NOSPACE. 13750489348dSAsherah Connor */ 13760489348dSAsherah Connor s->fw_cfg = create_fw_cfg(machine); 13770489348dSAsherah Connor rom_set_fw(s->fw_cfg); 13780489348dSAsherah Connor 137966b1205bSAtish Patra /* Compute the fdt load address in dram */ 138066b1205bSAtish Patra fdt_load_addr = riscv_load_fdt(memmap[VIRT_DRAM].base, 1381c65d7080SAlex Bennée machine->ram_size, machine->fdt); 138243cf723aSAtish Patra /* load the reset vector */ 1383a8259b53SAlistair Francis riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr, 13843ed2b8acSAlistair Francis virt_memmap[VIRT_MROM].base, 1385dc144fe1SAtish Patra virt_memmap[VIRT_MROM].size, kernel_entry, 1386c65d7080SAlex Bennée fdt_load_addr, machine->fdt); 138704331d0bSMichael Clark 1388ad40be27SYifei Jiang /* 1389ad40be27SYifei Jiang * Only direct boot kernel is currently supported for KVM VM, 1390ad40be27SYifei Jiang * So here setup kernel start address and fdt address. 1391ad40be27SYifei Jiang * TODO:Support firmware loading and integrate to TCG start 1392ad40be27SYifei Jiang */ 1393ad40be27SYifei Jiang if (kvm_enabled()) { 1394ad40be27SYifei Jiang riscv_setup_direct_kernel(kernel_entry, fdt_load_addr); 1395ad40be27SYifei Jiang } 1396ad40be27SYifei Jiang 139718df0b46SAnup Patel /* SiFive Test MMIO device */ 139804331d0bSMichael Clark sifive_test_create(memmap[VIRT_TEST].base); 139904331d0bSMichael Clark 140018df0b46SAnup Patel /* VirtIO MMIO devices */ 140104331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 140204331d0bSMichael Clark sysbus_create_simple("virtio-mmio", 140304331d0bSMichael Clark memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 1404e6faee65SAnup Patel qdev_get_gpio_in(DEVICE(virtio_irqchip), VIRTIO_IRQ + i)); 140504331d0bSMichael Clark } 140604331d0bSMichael Clark 14076d56e396SAlistair Francis gpex_pcie_init(system_memory, 14086d56e396SAlistair Francis memmap[VIRT_PCIE_ECAM].base, 14096d56e396SAlistair Francis memmap[VIRT_PCIE_ECAM].size, 14106d56e396SAlistair Francis memmap[VIRT_PCIE_MMIO].base, 14116d56e396SAlistair Francis memmap[VIRT_PCIE_MMIO].size, 141219800265SBin Meng virt_high_pcie_memmap.base, 141319800265SBin Meng virt_high_pcie_memmap.size, 14146d56e396SAlistair Francis memmap[VIRT_PCIE_PIO].base, 1415e6faee65SAnup Patel DEVICE(pcie_irqchip)); 14166d56e396SAlistair Francis 141704331d0bSMichael Clark serial_mm_init(system_memory, memmap[VIRT_UART0].base, 1418e6faee65SAnup Patel 0, qdev_get_gpio_in(DEVICE(mmio_irqchip), UART0_IRQ), 399193, 14199bca0edbSPeter Maydell serial_hd(0), DEVICE_LITTLE_ENDIAN); 1420b6aa6cedSMichael Clark 142167b5ef30SAnup Patel sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base, 1422e6faee65SAnup Patel qdev_get_gpio_in(DEVICE(mmio_irqchip), RTC_IRQ)); 142367b5ef30SAnup Patel 142471eb522cSAlistair Francis virt_flash_create(s); 142571eb522cSAlistair Francis 142671eb522cSAlistair Francis for (i = 0; i < ARRAY_SIZE(s->flash); i++) { 142771eb522cSAlistair Francis /* Map legacy -drive if=pflash to machine properties */ 142871eb522cSAlistair Francis pflash_cfi01_legacy_drive(s->flash[i], 142971eb522cSAlistair Francis drive_get(IF_PFLASH, 0, i)); 143071eb522cSAlistair Francis } 143171eb522cSAlistair Francis virt_flash_map(s, system_memory); 143204331d0bSMichael Clark } 143304331d0bSMichael Clark 1434b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj) 143504331d0bSMichael Clark { 1436cdfc19e4SAlistair Francis } 1437cdfc19e4SAlistair Francis 143828d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp) 143928d8c281SAnup Patel { 144028d8c281SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 144128d8c281SAnup Patel char val[32]; 144228d8c281SAnup Patel 144328d8c281SAnup Patel sprintf(val, "%d", s->aia_guests); 144428d8c281SAnup Patel return g_strdup(val); 144528d8c281SAnup Patel } 144628d8c281SAnup Patel 144728d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp) 144828d8c281SAnup Patel { 144928d8c281SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 145028d8c281SAnup Patel 145128d8c281SAnup Patel s->aia_guests = atoi(val); 145228d8c281SAnup Patel if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) { 145328d8c281SAnup Patel error_setg(errp, "Invalid number of AIA IMSIC guests"); 145428d8c281SAnup Patel error_append_hint(errp, "Valid values be between 0 and %d.\n", 145528d8c281SAnup Patel VIRT_IRQCHIP_MAX_GUESTS); 145628d8c281SAnup Patel } 145728d8c281SAnup Patel } 145828d8c281SAnup Patel 1459e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp) 1460e6faee65SAnup Patel { 1461e6faee65SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1462e6faee65SAnup Patel const char *val; 1463e6faee65SAnup Patel 1464e6faee65SAnup Patel switch (s->aia_type) { 1465e6faee65SAnup Patel case VIRT_AIA_TYPE_APLIC: 1466e6faee65SAnup Patel val = "aplic"; 1467e6faee65SAnup Patel break; 146828d8c281SAnup Patel case VIRT_AIA_TYPE_APLIC_IMSIC: 146928d8c281SAnup Patel val = "aplic-imsic"; 147028d8c281SAnup Patel break; 1471e6faee65SAnup Patel default: 1472e6faee65SAnup Patel val = "none"; 1473e6faee65SAnup Patel break; 1474e6faee65SAnup Patel }; 1475e6faee65SAnup Patel 1476e6faee65SAnup Patel return g_strdup(val); 1477e6faee65SAnup Patel } 1478e6faee65SAnup Patel 1479e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp) 1480e6faee65SAnup Patel { 1481e6faee65SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1482e6faee65SAnup Patel 1483e6faee65SAnup Patel if (!strcmp(val, "none")) { 1484e6faee65SAnup Patel s->aia_type = VIRT_AIA_TYPE_NONE; 1485e6faee65SAnup Patel } else if (!strcmp(val, "aplic")) { 1486e6faee65SAnup Patel s->aia_type = VIRT_AIA_TYPE_APLIC; 148728d8c281SAnup Patel } else if (!strcmp(val, "aplic-imsic")) { 148828d8c281SAnup Patel s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC; 1489e6faee65SAnup Patel } else { 1490e6faee65SAnup Patel error_setg(errp, "Invalid AIA interrupt controller type"); 149128d8c281SAnup Patel error_append_hint(errp, "Valid values are none, aplic, and " 149228d8c281SAnup Patel "aplic-imsic.\n"); 1493e6faee65SAnup Patel } 1494e6faee65SAnup Patel } 1495e6faee65SAnup Patel 1496954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp) 1497954886eaSAnup Patel { 1498954886eaSAnup Patel MachineState *ms = MACHINE(obj); 1499954886eaSAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(ms); 1500954886eaSAnup Patel 1501954886eaSAnup Patel return s->have_aclint; 1502954886eaSAnup Patel } 1503954886eaSAnup Patel 1504954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp) 1505954886eaSAnup Patel { 1506954886eaSAnup Patel MachineState *ms = MACHINE(obj); 1507954886eaSAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(ms); 1508954886eaSAnup Patel 1509954886eaSAnup Patel s->have_aclint = value; 1510954886eaSAnup Patel } 1511954886eaSAnup Patel 1512b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data) 1513cdfc19e4SAlistair Francis { 151428d8c281SAnup Patel char str[128]; 1515cdfc19e4SAlistair Francis MachineClass *mc = MACHINE_CLASS(oc); 1516cdfc19e4SAlistair Francis 1517cdfc19e4SAlistair Francis mc->desc = "RISC-V VirtIO board"; 1518b2a3a071SBin Meng mc->init = virt_machine_init; 151918df0b46SAnup Patel mc->max_cpus = VIRT_CPUS_MAX; 152009fe1712SAlistair Francis mc->default_cpu_type = TYPE_RISCV_CPU_BASE; 1521acead54cSBin Meng mc->pci_allow_0_address = true; 152218df0b46SAnup Patel mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids; 152318df0b46SAnup Patel mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props; 152418df0b46SAnup Patel mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id; 152518df0b46SAnup Patel mc->numa_mem_supported = true; 152603fd0c5fSMingwang Li mc->default_ram_id = "riscv_virt_board.ram"; 1527c346749eSAsherah Connor 1528c346749eSAsherah Connor machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE); 1529954886eaSAnup Patel 1530954886eaSAnup Patel object_class_property_add_bool(oc, "aclint", virt_get_aclint, 1531954886eaSAnup Patel virt_set_aclint); 1532954886eaSAnup Patel object_class_property_set_description(oc, "aclint", 1533954886eaSAnup Patel "Set on/off to enable/disable " 1534954886eaSAnup Patel "emulating ACLINT devices"); 1535e6faee65SAnup Patel 1536e6faee65SAnup Patel object_class_property_add_str(oc, "aia", virt_get_aia, 1537e6faee65SAnup Patel virt_set_aia); 1538e6faee65SAnup Patel object_class_property_set_description(oc, "aia", 1539e6faee65SAnup Patel "Set type of AIA interrupt " 1540e6faee65SAnup Patel "conttoller. Valid values are " 154128d8c281SAnup Patel "none, aplic, and aplic-imsic."); 154228d8c281SAnup Patel 154328d8c281SAnup Patel object_class_property_add_str(oc, "aia-guests", 154428d8c281SAnup Patel virt_get_aia_guests, 154528d8c281SAnup Patel virt_set_aia_guests); 154628d8c281SAnup Patel sprintf(str, "Set number of guest MMIO pages for AIA IMSIC. Valid value " 154728d8c281SAnup Patel "should be between 0 and %d.", VIRT_IRQCHIP_MAX_GUESTS); 154828d8c281SAnup Patel object_class_property_set_description(oc, "aia-guests", str); 154904331d0bSMichael Clark } 155004331d0bSMichael Clark 1551b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = { 1552cdfc19e4SAlistair Francis .name = MACHINE_TYPE_NAME("virt"), 1553cdfc19e4SAlistair Francis .parent = TYPE_MACHINE, 1554b2a3a071SBin Meng .class_init = virt_machine_class_init, 1555b2a3a071SBin Meng .instance_init = virt_machine_instance_init, 1556cdfc19e4SAlistair Francis .instance_size = sizeof(RISCVVirtState), 1557cdfc19e4SAlistair Francis }; 1558cdfc19e4SAlistair Francis 1559b2a3a071SBin Meng static void virt_machine_init_register_types(void) 1560cdfc19e4SAlistair Francis { 1561b2a3a071SBin Meng type_register_static(&virt_machine_typeinfo); 1562cdfc19e4SAlistair Francis } 1563cdfc19e4SAlistair Francis 1564b2a3a071SBin Meng type_init(virt_machine_init_register_types) 1565