xref: /qemu/hw/riscv/virt.c (revision c0716c81b2e436eb69975f1890dd2ae46bce5369)
104331d0bSMichael Clark /*
204331d0bSMichael Clark  * QEMU RISC-V VirtIO Board
304331d0bSMichael Clark  *
404331d0bSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
504331d0bSMichael Clark  *
604331d0bSMichael Clark  * RISC-V machine with 16550a UART and VirtIO MMIO
704331d0bSMichael Clark  *
804331d0bSMichael Clark  * This program is free software; you can redistribute it and/or modify it
904331d0bSMichael Clark  * under the terms and conditions of the GNU General Public License,
1004331d0bSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
1104331d0bSMichael Clark  *
1204331d0bSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
1304331d0bSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1404331d0bSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1504331d0bSMichael Clark  * more details.
1604331d0bSMichael Clark  *
1704331d0bSMichael Clark  * You should have received a copy of the GNU General Public License along with
1804331d0bSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
1904331d0bSMichael Clark  */
2004331d0bSMichael Clark 
2104331d0bSMichael Clark #include "qemu/osdep.h"
224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h"
2304331d0bSMichael Clark #include "qemu/error-report.h"
24e4b4f0b7SJason A. Donenfeld #include "qemu/guest-random.h"
2504331d0bSMichael Clark #include "qapi/error.h"
2604331d0bSMichael Clark #include "hw/boards.h"
2704331d0bSMichael Clark #include "hw/loader.h"
2804331d0bSMichael Clark #include "hw/sysbus.h"
2971eb522cSAlistair Francis #include "hw/qdev-properties.h"
3004331d0bSMichael Clark #include "hw/char/serial.h"
3104331d0bSMichael Clark #include "target/riscv/cpu.h"
323029fab6SAlistair Francis #include "hw/core/sysbus-fdt.h"
33abd9a206SAtish Patra #include "target/riscv/pmu.h"
3404331d0bSMichael Clark #include "hw/riscv/riscv_hart.h"
3504331d0bSMichael Clark #include "hw/riscv/virt.h"
360ac24d56SAlistair Francis #include "hw/riscv/boot.h"
3718df0b46SAnup Patel #include "hw/riscv/numa.h"
38cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h"
39e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h"
4028d8c281SAnup Patel #include "hw/intc/riscv_imsic.h"
4184fcf3c1SBin Meng #include "hw/intc/sifive_plic.h"
42a4b84608SBin Meng #include "hw/misc/sifive_test.h"
431832b7cbSAlistair Francis #include "hw/platform-bus.h"
4404331d0bSMichael Clark #include "chardev/char.h"
4504331d0bSMichael Clark #include "sysemu/device_tree.h"
4646517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
47*c0716c81SPhilippe Mathieu-Daudé #include "sysemu/tcg.h"
48ad40be27SYifei Jiang #include "sysemu/kvm.h"
49325b7c4eSAlistair Francis #include "sysemu/tpm.h"
506d56e396SAlistair Francis #include "hw/pci/pci.h"
516d56e396SAlistair Francis #include "hw/pci-host/gpex.h"
52c346749eSAsherah Connor #include "hw/display/ramfb.h"
5390477a65SSunil V L #include "hw/acpi/aml-build.h"
54168b8c29SSunil V L #include "qapi/qapi-visit-common.h"
5504331d0bSMichael Clark 
560631aaaeSAnup Patel /*
570631aaaeSAnup Patel  * The virt machine physical address space used by some of the devices
580631aaaeSAnup Patel  * namely ACLINT, PLIC, APLIC, and IMSIC depend on number of Sockets,
590631aaaeSAnup Patel  * number of CPUs, and number of IMSIC guest files.
600631aaaeSAnup Patel  *
610631aaaeSAnup Patel  * Various limits defined by VIRT_SOCKETS_MAX_BITS, VIRT_CPUS_MAX_BITS,
620631aaaeSAnup Patel  * and VIRT_IRQCHIP_MAX_GUESTS_BITS are tuned for maximum utilization
630631aaaeSAnup Patel  * of virt machine physical address space.
640631aaaeSAnup Patel  */
650631aaaeSAnup Patel 
6628d8c281SAnup Patel #define VIRT_IMSIC_GROUP_MAX_SIZE      (1U << IMSIC_MMIO_GROUP_MIN_SHIFT)
6728d8c281SAnup Patel #if VIRT_IMSIC_GROUP_MAX_SIZE < \
6828d8c281SAnup Patel     IMSIC_GROUP_SIZE(VIRT_CPUS_MAX_BITS, VIRT_IRQCHIP_MAX_GUESTS_BITS)
6928d8c281SAnup Patel #error "Can't accomodate single IMSIC group in address space"
7028d8c281SAnup Patel #endif
7128d8c281SAnup Patel 
7228d8c281SAnup Patel #define VIRT_IMSIC_MAX_SIZE            (VIRT_SOCKETS_MAX * \
7328d8c281SAnup Patel                                         VIRT_IMSIC_GROUP_MAX_SIZE)
7428d8c281SAnup Patel #if 0x4000000 < VIRT_IMSIC_MAX_SIZE
7528d8c281SAnup Patel #error "Can't accomodate all IMSIC groups in address space"
7628d8c281SAnup Patel #endif
7728d8c281SAnup Patel 
7873261285SBin Meng static const MemMapEntry virt_memmap[] = {
7904331d0bSMichael Clark     [VIRT_DEBUG] =        {        0x0,         0x100 },
809eb8b14aSBin Meng     [VIRT_MROM] =         {     0x1000,        0xf000 },
815aec3247SMichael Clark     [VIRT_TEST] =         {   0x100000,        0x1000 },
8267b5ef30SAnup Patel     [VIRT_RTC] =          {   0x101000,        0x1000 },
8304331d0bSMichael Clark     [VIRT_CLINT] =        {  0x2000000,       0x10000 },
84954886eaSAnup Patel     [VIRT_ACLINT_SSWI] =  {  0x2F00000,        0x4000 },
852c44bbf3SBin Meng     [VIRT_PCIE_PIO] =     {  0x3000000,       0x10000 },
861832b7cbSAlistair Francis     [VIRT_PLATFORM_BUS] = {  0x4000000,     0x2000000 },
8718df0b46SAnup Patel     [VIRT_PLIC] =         {  0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) },
88e6faee65SAnup Patel     [VIRT_APLIC_M] =      {  0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) },
89e6faee65SAnup Patel     [VIRT_APLIC_S] =      {  0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) },
9004331d0bSMichael Clark     [VIRT_UART0] =        { 0x10000000,         0x100 },
9104331d0bSMichael Clark     [VIRT_VIRTIO] =       { 0x10001000,        0x1000 },
920489348dSAsherah Connor     [VIRT_FW_CFG] =       { 0x10100000,          0x18 },
936911fde4SAlistair Francis     [VIRT_FLASH] =        { 0x20000000,     0x4000000 },
9428d8c281SAnup Patel     [VIRT_IMSIC_M] =      { 0x24000000, VIRT_IMSIC_MAX_SIZE },
9528d8c281SAnup Patel     [VIRT_IMSIC_S] =      { 0x28000000, VIRT_IMSIC_MAX_SIZE },
966d56e396SAlistair Francis     [VIRT_PCIE_ECAM] =    { 0x30000000,    0x10000000 },
972c44bbf3SBin Meng     [VIRT_PCIE_MMIO] =    { 0x40000000,    0x40000000 },
982c44bbf3SBin Meng     [VIRT_DRAM] =         { 0x80000000,           0x0 },
9904331d0bSMichael Clark };
10004331d0bSMichael Clark 
10119800265SBin Meng /* PCIe high mmio is fixed for RV32 */
10219800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE  0x300000000ULL
10319800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE  (4 * GiB)
10419800265SBin Meng 
10519800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */
10619800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE  (16 * GiB)
10719800265SBin Meng 
10819800265SBin Meng static MemMapEntry virt_high_pcie_memmap;
10919800265SBin Meng 
11071eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB)
11171eb522cSAlistair Francis 
11271eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s,
11371eb522cSAlistair Francis                                        const char *name,
11471eb522cSAlistair Francis                                        const char *alias_prop_name)
11571eb522cSAlistair Francis {
11671eb522cSAlistair Francis     /*
11771eb522cSAlistair Francis      * Create a single flash device.  We use the same parameters as
11871eb522cSAlistair Francis      * the flash devices on the ARM virt board.
11971eb522cSAlistair Francis      */
120df707969SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
12171eb522cSAlistair Francis 
12271eb522cSAlistair Francis     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
12371eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "width", 4);
12471eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "device-width", 2);
12571eb522cSAlistair Francis     qdev_prop_set_bit(dev, "big-endian", false);
12671eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id0", 0x89);
12771eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id1", 0x18);
12871eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id2", 0x00);
12971eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id3", 0x00);
13071eb522cSAlistair Francis     qdev_prop_set_string(dev, "name", name);
13171eb522cSAlistair Francis 
132d2623129SMarkus Armbruster     object_property_add_child(OBJECT(s), name, OBJECT(dev));
13371eb522cSAlistair Francis     object_property_add_alias(OBJECT(s), alias_prop_name,
134d2623129SMarkus Armbruster                               OBJECT(dev), "drive");
13571eb522cSAlistair Francis 
13671eb522cSAlistair Francis     return PFLASH_CFI01(dev);
13771eb522cSAlistair Francis }
13871eb522cSAlistair Francis 
13971eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s)
14071eb522cSAlistair Francis {
14171eb522cSAlistair Francis     s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0");
14271eb522cSAlistair Francis     s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1");
14371eb522cSAlistair Francis }
14471eb522cSAlistair Francis 
14571eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash,
14671eb522cSAlistair Francis                             hwaddr base, hwaddr size,
14771eb522cSAlistair Francis                             MemoryRegion *sysmem)
14871eb522cSAlistair Francis {
14971eb522cSAlistair Francis     DeviceState *dev = DEVICE(flash);
15071eb522cSAlistair Francis 
1514cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE));
15271eb522cSAlistair Francis     assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
15371eb522cSAlistair Francis     qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE);
1543c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
15571eb522cSAlistair Francis 
15671eb522cSAlistair Francis     memory_region_add_subregion(sysmem, base,
15771eb522cSAlistair Francis                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev),
15871eb522cSAlistair Francis                                                        0));
15971eb522cSAlistair Francis }
16071eb522cSAlistair Francis 
16171eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s,
16271eb522cSAlistair Francis                            MemoryRegion *sysmem)
16371eb522cSAlistair Francis {
16471eb522cSAlistair Francis     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
16571eb522cSAlistair Francis     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
16671eb522cSAlistair Francis 
16771eb522cSAlistair Francis     virt_flash_map1(s->flash[0], flashbase, flashsize,
16871eb522cSAlistair Francis                     sysmem);
16971eb522cSAlistair Francis     virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize,
17071eb522cSAlistair Francis                     sysmem);
17171eb522cSAlistair Francis }
17271eb522cSAlistair Francis 
173e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename,
174e6faee65SAnup Patel                                 uint32_t irqchip_phandle)
1756d56e396SAlistair Francis {
1766d56e396SAlistair Francis     int pin, dev;
177e6faee65SAnup Patel     uint32_t irq_map_stride = 0;
178e6faee65SAnup Patel     uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS *
179e6faee65SAnup Patel                           FDT_MAX_INT_MAP_WIDTH] = {};
1806d56e396SAlistair Francis     uint32_t *irq_map = full_irq_map;
1816d56e396SAlistair Francis 
1826d56e396SAlistair Francis     /* This code creates a standard swizzle of interrupts such that
1836d56e396SAlistair Francis      * each device's first interrupt is based on it's PCI_SLOT number.
1846d56e396SAlistair Francis      * (See pci_swizzle_map_irq_fn())
1856d56e396SAlistair Francis      *
1866d56e396SAlistair Francis      * We only need one entry per interrupt in the table (not one per
1876d56e396SAlistair Francis      * possible slot) seeing the interrupt-map-mask will allow the table
1886d56e396SAlistair Francis      * to wrap to any number of devices.
1896d56e396SAlistair Francis      */
1906d56e396SAlistair Francis     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
1916d56e396SAlistair Francis         int devfn = dev * 0x8;
1926d56e396SAlistair Francis 
1936d56e396SAlistair Francis         for (pin = 0; pin < GPEX_NUM_IRQS; pin++) {
1946d56e396SAlistair Francis             int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
1956d56e396SAlistair Francis             int i = 0;
1966d56e396SAlistair Francis 
197e6faee65SAnup Patel             /* Fill PCI address cells */
1986d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(devfn << 8);
1996d56e396SAlistair Francis             i += FDT_PCI_ADDR_CELLS;
200e6faee65SAnup Patel 
201e6faee65SAnup Patel             /* Fill PCI Interrupt cells */
2026d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(pin + 1);
2036d56e396SAlistair Francis             i += FDT_PCI_INT_CELLS;
2046d56e396SAlistair Francis 
205e6faee65SAnup Patel             /* Fill interrupt controller phandle and cells */
206e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irqchip_phandle);
207e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irq_nr);
208e6faee65SAnup Patel             if (s->aia_type != VIRT_AIA_TYPE_NONE) {
209e6faee65SAnup Patel                 irq_map[i++] = cpu_to_be32(0x4);
210e6faee65SAnup Patel             }
2116d56e396SAlistair Francis 
212e6faee65SAnup Patel             if (!irq_map_stride) {
213e6faee65SAnup Patel                 irq_map_stride = i;
214e6faee65SAnup Patel             }
215e6faee65SAnup Patel             irq_map += irq_map_stride;
2166d56e396SAlistair Francis         }
2176d56e396SAlistair Francis     }
2186d56e396SAlistair Francis 
219e6faee65SAnup Patel     qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map,
220e6faee65SAnup Patel                      GPEX_NUM_IRQS * GPEX_NUM_IRQS *
221e6faee65SAnup Patel                      irq_map_stride * sizeof(uint32_t));
2226d56e396SAlistair Francis 
2236d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask",
2246d56e396SAlistair Francis                            0x1800, 0, 0, 0x7);
2256d56e396SAlistair Francis }
2266d56e396SAlistair Francis 
2270ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket,
2280ffc1a95SAnup Patel                                    char *clust_name, uint32_t *phandle,
229914c97f9SDaniel Henrique Barboza                                    uint32_t *intc_phandles)
23004331d0bSMichael Clark {
2310ffc1a95SAnup Patel     int cpu;
2320ffc1a95SAnup Patel     uint32_t cpu_phandle;
233568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
234ed9eb206SAlexandre Ghiti     char *name, *cpu_name, *core_name, *intc_name, *sv_name;
235914c97f9SDaniel Henrique Barboza     bool is_32_bit = riscv_is_32bit(&s->soc[0]);
236ed9eb206SAlexandre Ghiti     uint8_t satp_mode_max;
23718df0b46SAnup Patel 
23818df0b46SAnup Patel     for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) {
239c95c9d20SDaniel Henrique Barboza         RISCVCPU *cpu_ptr = &s->soc[socket].harts[cpu];
240c95c9d20SDaniel Henrique Barboza 
2410ffc1a95SAnup Patel         cpu_phandle = (*phandle)++;
24218df0b46SAnup Patel 
24318df0b46SAnup Patel         cpu_name = g_strdup_printf("/cpus/cpu@%d",
24418df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
245568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, cpu_name);
246ed9eb206SAlexandre Ghiti 
247ed9eb206SAlexandre Ghiti         satp_mode_max = satp_mode_max_from_map(
248ed9eb206SAlexandre Ghiti             s->soc[socket].harts[cpu].cfg.satp_mode.map);
249ed9eb206SAlexandre Ghiti         sv_name = g_strdup_printf("riscv,%s",
250ed9eb206SAlexandre Ghiti                                   satp_mode_str(satp_mode_max, is_32_bit));
251ed9eb206SAlexandre Ghiti         qemu_fdt_setprop_string(ms->fdt, cpu_name, "mmu-type", sv_name);
252ed9eb206SAlexandre Ghiti         g_free(sv_name);
253ed9eb206SAlexandre Ghiti 
254ed9eb206SAlexandre Ghiti 
255c95c9d20SDaniel Henrique Barboza         name = riscv_isa_string(cpu_ptr);
256568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "riscv,isa", name);
25718df0b46SAnup Patel         g_free(name);
25800769863SAnup Patel 
25900769863SAnup Patel         if (cpu_ptr->cfg.ext_icbom) {
26000769863SAnup Patel             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbom-block-size",
26100769863SAnup Patel                                   cpu_ptr->cfg.cbom_blocksize);
26200769863SAnup Patel         }
26300769863SAnup Patel 
26400769863SAnup Patel         if (cpu_ptr->cfg.ext_icboz) {
26500769863SAnup Patel             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cboz-block-size",
26600769863SAnup Patel                                   cpu_ptr->cfg.cboz_blocksize);
26700769863SAnup Patel         }
26800769863SAnup Patel 
269568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "compatible", "riscv");
270568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "status", "okay");
271568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, cpu_name, "reg",
27218df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
273568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "device_type", "cpu");
274568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, cpu_name, socket);
275568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, cpu_name, "phandle", cpu_phandle);
2760ffc1a95SAnup Patel 
2770ffc1a95SAnup Patel         intc_phandles[cpu] = (*phandle)++;
27818df0b46SAnup Patel 
27918df0b46SAnup Patel         intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name);
280568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, intc_name);
281568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, intc_name, "phandle",
2820ffc1a95SAnup Patel             intc_phandles[cpu]);
283568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, intc_name, "compatible",
28418df0b46SAnup Patel             "riscv,cpu-intc");
285568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, intc_name, "interrupt-controller", NULL, 0);
286568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, intc_name, "#interrupt-cells", 1);
28718df0b46SAnup Patel 
28818df0b46SAnup Patel         core_name = g_strdup_printf("%s/core%d", clust_name, cpu);
289568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, core_name);
290568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, core_name, "cpu", cpu_phandle);
29118df0b46SAnup Patel 
29218df0b46SAnup Patel         g_free(core_name);
29318df0b46SAnup Patel         g_free(intc_name);
29418df0b46SAnup Patel         g_free(cpu_name);
29528a4df97SAtish Patra     }
2960ffc1a95SAnup Patel }
2970ffc1a95SAnup Patel 
2980ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s,
2990ffc1a95SAnup Patel                                      const MemMapEntry *memmap, int socket)
3000ffc1a95SAnup Patel {
3010ffc1a95SAnup Patel     char *mem_name;
3020ffc1a95SAnup Patel     uint64_t addr, size;
303568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
30428a4df97SAtish Patra 
305568e0614SDaniel Henrique Barboza     addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(ms, socket);
306568e0614SDaniel Henrique Barboza     size = riscv_socket_mem_size(ms, socket);
30718df0b46SAnup Patel     mem_name = g_strdup_printf("/memory@%lx", (long)addr);
308568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, mem_name);
309568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, mem_name, "reg",
31018df0b46SAnup Patel         addr >> 32, addr, size >> 32, size);
311568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, mem_name, "device_type", "memory");
312568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, mem_name, socket);
31318df0b46SAnup Patel     g_free(mem_name);
3140ffc1a95SAnup Patel }
31504331d0bSMichael Clark 
3160ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s,
3170ffc1a95SAnup Patel                                     const MemMapEntry *memmap, int socket,
3180ffc1a95SAnup Patel                                     uint32_t *intc_phandles)
3190ffc1a95SAnup Patel {
3200ffc1a95SAnup Patel     int cpu;
3210ffc1a95SAnup Patel     char *clint_name;
3220ffc1a95SAnup Patel     uint32_t *clint_cells;
3230ffc1a95SAnup Patel     unsigned long clint_addr;
324568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
3250ffc1a95SAnup Patel     static const char * const clint_compat[2] = {
3260ffc1a95SAnup Patel         "sifive,clint0", "riscv,clint0"
3270ffc1a95SAnup Patel     };
3280ffc1a95SAnup Patel 
3290ffc1a95SAnup Patel     clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
3300ffc1a95SAnup Patel 
3310ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
3320ffc1a95SAnup Patel         clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
3330ffc1a95SAnup Patel         clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
3340ffc1a95SAnup Patel         clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
3350ffc1a95SAnup Patel         clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
3360ffc1a95SAnup Patel     }
3370ffc1a95SAnup Patel 
3380ffc1a95SAnup Patel     clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
33918df0b46SAnup Patel     clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr);
340568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, clint_name);
341568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, clint_name, "compatible",
3420ffc1a95SAnup Patel                                   (char **)&clint_compat,
3430ffc1a95SAnup Patel                                   ARRAY_SIZE(clint_compat));
344568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, clint_name, "reg",
34518df0b46SAnup Patel         0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size);
346568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, clint_name, "interrupts-extended",
34718df0b46SAnup Patel         clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
348568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, clint_name, socket);
34918df0b46SAnup Patel     g_free(clint_name);
35018df0b46SAnup Patel 
3510ffc1a95SAnup Patel     g_free(clint_cells);
3520ffc1a95SAnup Patel }
3530ffc1a95SAnup Patel 
354954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s,
355954886eaSAnup Patel                                      const MemMapEntry *memmap, int socket,
356954886eaSAnup Patel                                      uint32_t *intc_phandles)
357954886eaSAnup Patel {
358954886eaSAnup Patel     int cpu;
359954886eaSAnup Patel     char *name;
36028d8c281SAnup Patel     unsigned long addr, size;
361954886eaSAnup Patel     uint32_t aclint_cells_size;
362954886eaSAnup Patel     uint32_t *aclint_mswi_cells;
363954886eaSAnup Patel     uint32_t *aclint_sswi_cells;
364954886eaSAnup Patel     uint32_t *aclint_mtimer_cells;
365568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
366954886eaSAnup Patel 
367954886eaSAnup Patel     aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
368954886eaSAnup Patel     aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
369954886eaSAnup Patel     aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
370954886eaSAnup Patel 
371954886eaSAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
372954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
373954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT);
374954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
375954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER);
376954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
377954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT);
378954886eaSAnup Patel     }
379954886eaSAnup Patel     aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2;
380954886eaSAnup Patel 
38128d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
382954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
383954886eaSAnup Patel         name = g_strdup_printf("/soc/mswi@%lx", addr);
384568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
385568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible",
38628d8c281SAnup Patel             "riscv,aclint-mswi");
387568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
388954886eaSAnup Patel             0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE);
389568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
390954886eaSAnup Patel             aclint_mswi_cells, aclint_cells_size);
391568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0);
392568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0);
393568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, name, socket);
394954886eaSAnup Patel         g_free(name);
39528d8c281SAnup Patel     }
396954886eaSAnup Patel 
39728d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
39828d8c281SAnup Patel         addr = memmap[VIRT_CLINT].base +
39928d8c281SAnup Patel                (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket);
40028d8c281SAnup Patel         size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE;
40128d8c281SAnup Patel     } else {
402954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE +
403954886eaSAnup Patel             (memmap[VIRT_CLINT].size * socket);
40428d8c281SAnup Patel         size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE;
40528d8c281SAnup Patel     }
406954886eaSAnup Patel     name = g_strdup_printf("/soc/mtimer@%lx", addr);
407568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
408568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
409954886eaSAnup Patel         "riscv,aclint-mtimer");
410568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
411954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIME,
41228d8c281SAnup Patel         0x0, size - RISCV_ACLINT_DEFAULT_MTIME,
413954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP,
414954886eaSAnup Patel         0x0, RISCV_ACLINT_DEFAULT_MTIME);
415568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
416954886eaSAnup Patel         aclint_mtimer_cells, aclint_cells_size);
417568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, name, socket);
418954886eaSAnup Patel     g_free(name);
419954886eaSAnup Patel 
42028d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
421954886eaSAnup Patel         addr = memmap[VIRT_ACLINT_SSWI].base +
422954886eaSAnup Patel             (memmap[VIRT_ACLINT_SSWI].size * socket);
423954886eaSAnup Patel         name = g_strdup_printf("/soc/sswi@%lx", addr);
424568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
425568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible",
42628d8c281SAnup Patel             "riscv,aclint-sswi");
427568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
428954886eaSAnup Patel             0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size);
429568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
430954886eaSAnup Patel             aclint_sswi_cells, aclint_cells_size);
431568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0);
432568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0);
433568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, name, socket);
434954886eaSAnup Patel         g_free(name);
43528d8c281SAnup Patel     }
436954886eaSAnup Patel 
437954886eaSAnup Patel     g_free(aclint_mswi_cells);
438954886eaSAnup Patel     g_free(aclint_mtimer_cells);
439954886eaSAnup Patel     g_free(aclint_sswi_cells);
440954886eaSAnup Patel }
441954886eaSAnup Patel 
4420ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s,
4430ffc1a95SAnup Patel                                    const MemMapEntry *memmap, int socket,
4440ffc1a95SAnup Patel                                    uint32_t *phandle, uint32_t *intc_phandles,
4450ffc1a95SAnup Patel                                    uint32_t *plic_phandles)
4460ffc1a95SAnup Patel {
4470ffc1a95SAnup Patel     int cpu;
4480ffc1a95SAnup Patel     char *plic_name;
4490ffc1a95SAnup Patel     uint32_t *plic_cells;
4500ffc1a95SAnup Patel     unsigned long plic_addr;
451568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
4520ffc1a95SAnup Patel     static const char * const plic_compat[2] = {
4530ffc1a95SAnup Patel         "sifive,plic-1.0.0", "riscv,plic0"
4540ffc1a95SAnup Patel     };
4550ffc1a95SAnup Patel 
456ad40be27SYifei Jiang     if (kvm_enabled()) {
457ad40be27SYifei Jiang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
458ad40be27SYifei Jiang     } else {
4590ffc1a95SAnup Patel         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
460ad40be27SYifei Jiang     }
4610ffc1a95SAnup Patel 
4620ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
463ad40be27SYifei Jiang         if (kvm_enabled()) {
464ad40be27SYifei Jiang             plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
465ad40be27SYifei Jiang             plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
466ad40be27SYifei Jiang         } else {
4670ffc1a95SAnup Patel             plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
4680ffc1a95SAnup Patel             plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT);
4690ffc1a95SAnup Patel             plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
4700ffc1a95SAnup Patel             plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT);
4710ffc1a95SAnup Patel         }
472ad40be27SYifei Jiang     }
4730ffc1a95SAnup Patel 
4740ffc1a95SAnup Patel     plic_phandles[socket] = (*phandle)++;
47518df0b46SAnup Patel     plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket);
47618df0b46SAnup Patel     plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr);
477568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, plic_name);
478568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name,
47918df0b46SAnup Patel         "#interrupt-cells", FDT_PLIC_INT_CELLS);
480568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name,
48195e401d3SConor Dooley         "#address-cells", FDT_PLIC_ADDR_CELLS);
482568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, plic_name, "compatible",
4830ffc1a95SAnup Patel                                   (char **)&plic_compat,
4840ffc1a95SAnup Patel                                   ARRAY_SIZE(plic_compat));
485568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, plic_name, "interrupt-controller", NULL, 0);
486568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended",
48718df0b46SAnup Patel         plic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
488568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, plic_name, "reg",
48918df0b46SAnup Patel         0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size);
490568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name, "riscv,ndev",
49159f74489SBin Meng                           VIRT_IRQCHIP_NUM_SOURCES - 1);
492568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, plic_name, socket);
493568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name, "phandle",
4940ffc1a95SAnup Patel         plic_phandles[socket]);
4953029fab6SAlistair Francis 
496d644e5e4SAnup Patel     if (!socket) {
497568e0614SDaniel Henrique Barboza         platform_bus_add_all_fdt_nodes(ms->fdt, plic_name,
4983029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].base,
4993029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].size,
5003029fab6SAlistair Francis                                        VIRT_PLATFORM_BUS_IRQ);
501d644e5e4SAnup Patel     }
5023029fab6SAlistair Francis 
50318df0b46SAnup Patel     g_free(plic_name);
50418df0b46SAnup Patel 
50518df0b46SAnup Patel     g_free(plic_cells);
5060ffc1a95SAnup Patel }
5070ffc1a95SAnup Patel 
50828d8c281SAnup Patel static uint32_t imsic_num_bits(uint32_t count)
50928d8c281SAnup Patel {
51028d8c281SAnup Patel     uint32_t ret = 0;
51128d8c281SAnup Patel 
51228d8c281SAnup Patel     while (BIT(ret) < count) {
51328d8c281SAnup Patel         ret++;
51428d8c281SAnup Patel     }
51528d8c281SAnup Patel 
51628d8c281SAnup Patel     return ret;
51728d8c281SAnup Patel }
51828d8c281SAnup Patel 
51928d8c281SAnup Patel static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap,
520e6faee65SAnup Patel                              uint32_t *phandle, uint32_t *intc_phandles,
52128d8c281SAnup Patel                              uint32_t *msi_m_phandle, uint32_t *msi_s_phandle)
52228d8c281SAnup Patel {
52328d8c281SAnup Patel     int cpu, socket;
52428d8c281SAnup Patel     char *imsic_name;
525568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
526568e0614SDaniel Henrique Barboza     int socket_count = riscv_socket_count(ms);
52728d8c281SAnup Patel     uint32_t imsic_max_hart_per_socket, imsic_guest_bits;
52828d8c281SAnup Patel     uint32_t *imsic_cells, *imsic_regs, imsic_addr, imsic_size;
52928d8c281SAnup Patel 
53028d8c281SAnup Patel     *msi_m_phandle = (*phandle)++;
53128d8c281SAnup Patel     *msi_s_phandle = (*phandle)++;
532568e0614SDaniel Henrique Barboza     imsic_cells = g_new0(uint32_t, ms->smp.cpus * 2);
5332967f37dSDaniel Henrique Barboza     imsic_regs = g_new0(uint32_t, socket_count * 4);
53428d8c281SAnup Patel 
53528d8c281SAnup Patel     /* M-level IMSIC node */
536568e0614SDaniel Henrique Barboza     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
53728d8c281SAnup Patel         imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
53828d8c281SAnup Patel         imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT);
53928d8c281SAnup Patel     }
54028d8c281SAnup Patel     imsic_max_hart_per_socket = 0;
5412967f37dSDaniel Henrique Barboza     for (socket = 0; socket < socket_count; socket++) {
54228d8c281SAnup Patel         imsic_addr = memmap[VIRT_IMSIC_M].base +
54328d8c281SAnup Patel                      socket * VIRT_IMSIC_GROUP_MAX_SIZE;
54428d8c281SAnup Patel         imsic_size = IMSIC_HART_SIZE(0) * s->soc[socket].num_harts;
54528d8c281SAnup Patel         imsic_regs[socket * 4 + 0] = 0;
54628d8c281SAnup Patel         imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr);
54728d8c281SAnup Patel         imsic_regs[socket * 4 + 2] = 0;
54828d8c281SAnup Patel         imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size);
54928d8c281SAnup Patel         if (imsic_max_hart_per_socket < s->soc[socket].num_harts) {
55028d8c281SAnup Patel             imsic_max_hart_per_socket = s->soc[socket].num_harts;
55128d8c281SAnup Patel         }
55228d8c281SAnup Patel     }
55328d8c281SAnup Patel     imsic_name = g_strdup_printf("/soc/imsics@%lx",
55428d8c281SAnup Patel         (unsigned long)memmap[VIRT_IMSIC_M].base);
555568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, imsic_name);
556568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, imsic_name, "compatible",
55728d8c281SAnup Patel         "riscv,imsics");
558568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "#interrupt-cells",
55928d8c281SAnup Patel         FDT_IMSIC_INT_CELLS);
560568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupt-controller",
56128d8c281SAnup Patel         NULL, 0);
562568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "msi-controller",
56328d8c281SAnup Patel         NULL, 0);
564568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupts-extended",
565568e0614SDaniel Henrique Barboza         imsic_cells, ms->smp.cpus * sizeof(uint32_t) * 2);
566568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "reg", imsic_regs,
5672967f37dSDaniel Henrique Barboza         socket_count * sizeof(uint32_t) * 4);
568568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,num-ids",
56928d8c281SAnup Patel         VIRT_IRQCHIP_NUM_MSIS);
5702967f37dSDaniel Henrique Barboza     if (socket_count > 1) {
571568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,hart-index-bits",
57228d8c281SAnup Patel             imsic_num_bits(imsic_max_hart_per_socket));
573568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-bits",
5742967f37dSDaniel Henrique Barboza             imsic_num_bits(socket_count));
575568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-shift",
57628d8c281SAnup Patel             IMSIC_MMIO_GROUP_MIN_SHIFT);
57728d8c281SAnup Patel     }
578568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "phandle", *msi_m_phandle);
5793029fab6SAlistair Francis 
58028d8c281SAnup Patel     g_free(imsic_name);
58128d8c281SAnup Patel 
58228d8c281SAnup Patel     /* S-level IMSIC node */
583568e0614SDaniel Henrique Barboza     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
58428d8c281SAnup Patel         imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
58528d8c281SAnup Patel         imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
58628d8c281SAnup Patel     }
58728d8c281SAnup Patel     imsic_guest_bits = imsic_num_bits(s->aia_guests + 1);
58828d8c281SAnup Patel     imsic_max_hart_per_socket = 0;
5892967f37dSDaniel Henrique Barboza     for (socket = 0; socket < socket_count; socket++) {
59028d8c281SAnup Patel         imsic_addr = memmap[VIRT_IMSIC_S].base +
59128d8c281SAnup Patel                      socket * VIRT_IMSIC_GROUP_MAX_SIZE;
59228d8c281SAnup Patel         imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) *
59328d8c281SAnup Patel                      s->soc[socket].num_harts;
59428d8c281SAnup Patel         imsic_regs[socket * 4 + 0] = 0;
59528d8c281SAnup Patel         imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr);
59628d8c281SAnup Patel         imsic_regs[socket * 4 + 2] = 0;
59728d8c281SAnup Patel         imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size);
59828d8c281SAnup Patel         if (imsic_max_hart_per_socket < s->soc[socket].num_harts) {
59928d8c281SAnup Patel             imsic_max_hart_per_socket = s->soc[socket].num_harts;
60028d8c281SAnup Patel         }
60128d8c281SAnup Patel     }
60228d8c281SAnup Patel     imsic_name = g_strdup_printf("/soc/imsics@%lx",
60328d8c281SAnup Patel         (unsigned long)memmap[VIRT_IMSIC_S].base);
604568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, imsic_name);
605568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, imsic_name, "compatible",
60628d8c281SAnup Patel         "riscv,imsics");
607568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "#interrupt-cells",
60828d8c281SAnup Patel         FDT_IMSIC_INT_CELLS);
609568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupt-controller",
61028d8c281SAnup Patel         NULL, 0);
611568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "msi-controller",
61228d8c281SAnup Patel         NULL, 0);
613568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupts-extended",
614568e0614SDaniel Henrique Barboza         imsic_cells, ms->smp.cpus * sizeof(uint32_t) * 2);
615568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "reg", imsic_regs,
6162967f37dSDaniel Henrique Barboza         socket_count * sizeof(uint32_t) * 4);
617568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,num-ids",
61828d8c281SAnup Patel         VIRT_IRQCHIP_NUM_MSIS);
61928d8c281SAnup Patel     if (imsic_guest_bits) {
620568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,guest-index-bits",
62128d8c281SAnup Patel             imsic_guest_bits);
62228d8c281SAnup Patel     }
6232967f37dSDaniel Henrique Barboza     if (socket_count > 1) {
624568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,hart-index-bits",
62528d8c281SAnup Patel             imsic_num_bits(imsic_max_hart_per_socket));
626568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-bits",
6272967f37dSDaniel Henrique Barboza             imsic_num_bits(socket_count));
628568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-shift",
62928d8c281SAnup Patel             IMSIC_MMIO_GROUP_MIN_SHIFT);
63028d8c281SAnup Patel     }
631568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "phandle", *msi_s_phandle);
63228d8c281SAnup Patel     g_free(imsic_name);
63328d8c281SAnup Patel 
63428d8c281SAnup Patel     g_free(imsic_regs);
63528d8c281SAnup Patel     g_free(imsic_cells);
63628d8c281SAnup Patel }
63728d8c281SAnup Patel 
63828d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s,
63928d8c281SAnup Patel                                     const MemMapEntry *memmap, int socket,
64028d8c281SAnup Patel                                     uint32_t msi_m_phandle,
64128d8c281SAnup Patel                                     uint32_t msi_s_phandle,
64228d8c281SAnup Patel                                     uint32_t *phandle,
64328d8c281SAnup Patel                                     uint32_t *intc_phandles,
644e6faee65SAnup Patel                                     uint32_t *aplic_phandles)
645e6faee65SAnup Patel {
646e6faee65SAnup Patel     int cpu;
647e6faee65SAnup Patel     char *aplic_name;
648e6faee65SAnup Patel     uint32_t *aplic_cells;
649e6faee65SAnup Patel     unsigned long aplic_addr;
650568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
651e6faee65SAnup Patel     uint32_t aplic_m_phandle, aplic_s_phandle;
652e6faee65SAnup Patel 
653e6faee65SAnup Patel     aplic_m_phandle = (*phandle)++;
654e6faee65SAnup Patel     aplic_s_phandle = (*phandle)++;
655e6faee65SAnup Patel     aplic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
656e6faee65SAnup Patel 
657e6faee65SAnup Patel     /* M-level APLIC node */
658e6faee65SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
659e6faee65SAnup Patel         aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
660e6faee65SAnup Patel         aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT);
661e6faee65SAnup Patel     }
662e6faee65SAnup Patel     aplic_addr = memmap[VIRT_APLIC_M].base +
663e6faee65SAnup Patel                  (memmap[VIRT_APLIC_M].size * socket);
664e6faee65SAnup Patel     aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr);
665568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, aplic_name);
666568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, aplic_name, "compatible", "riscv,aplic");
667568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, aplic_name,
668e6faee65SAnup Patel         "#interrupt-cells", FDT_APLIC_INT_CELLS);
669568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, aplic_name, "interrupt-controller", NULL, 0);
67028d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC) {
671568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, aplic_name, "interrupts-extended",
672e6faee65SAnup Patel             aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2);
67328d8c281SAnup Patel     } else {
674568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, aplic_name, "msi-parent",
67528d8c281SAnup Patel             msi_m_phandle);
67628d8c281SAnup Patel     }
677568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, aplic_name, "reg",
678e6faee65SAnup Patel         0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_M].size);
679568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,num-sources",
680e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_SOURCES);
681568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,children",
682e6faee65SAnup Patel         aplic_s_phandle);
683568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegate",
684e6faee65SAnup Patel         aplic_s_phandle, 0x1, VIRT_IRQCHIP_NUM_SOURCES);
685568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, aplic_name, socket);
686568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "phandle", aplic_m_phandle);
687e6faee65SAnup Patel     g_free(aplic_name);
688e6faee65SAnup Patel 
689e6faee65SAnup Patel     /* S-level APLIC node */
690e6faee65SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
691e6faee65SAnup Patel         aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
692e6faee65SAnup Patel         aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
693e6faee65SAnup Patel     }
694e6faee65SAnup Patel     aplic_addr = memmap[VIRT_APLIC_S].base +
695e6faee65SAnup Patel                  (memmap[VIRT_APLIC_S].size * socket);
696e6faee65SAnup Patel     aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr);
697568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, aplic_name);
698568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, aplic_name, "compatible", "riscv,aplic");
699568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, aplic_name,
700e6faee65SAnup Patel         "#interrupt-cells", FDT_APLIC_INT_CELLS);
701568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, aplic_name, "interrupt-controller", NULL, 0);
70228d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC) {
703568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, aplic_name, "interrupts-extended",
704e6faee65SAnup Patel             aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2);
70528d8c281SAnup Patel     } else {
706568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, aplic_name, "msi-parent",
70728d8c281SAnup Patel             msi_s_phandle);
70828d8c281SAnup Patel     }
709568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, aplic_name, "reg",
710e6faee65SAnup Patel         0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_S].size);
711568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,num-sources",
712e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_SOURCES);
713568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, aplic_name, socket);
714568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "phandle", aplic_s_phandle);
7153029fab6SAlistair Francis 
716d644e5e4SAnup Patel     if (!socket) {
717568e0614SDaniel Henrique Barboza         platform_bus_add_all_fdt_nodes(ms->fdt, aplic_name,
7183029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].base,
7193029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].size,
7203029fab6SAlistair Francis                                        VIRT_PLATFORM_BUS_IRQ);
721d644e5e4SAnup Patel     }
7223029fab6SAlistair Francis 
723e6faee65SAnup Patel     g_free(aplic_name);
724e6faee65SAnup Patel 
725e6faee65SAnup Patel     g_free(aplic_cells);
726e6faee65SAnup Patel     aplic_phandles[socket] = aplic_s_phandle;
727e6faee65SAnup Patel }
728e6faee65SAnup Patel 
729abd9a206SAtish Patra static void create_fdt_pmu(RISCVVirtState *s)
730abd9a206SAtish Patra {
731abd9a206SAtish Patra     char *pmu_name;
732568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
733abd9a206SAtish Patra     RISCVCPU hart = s->soc[0].harts[0];
734abd9a206SAtish Patra 
735abd9a206SAtish Patra     pmu_name = g_strdup_printf("/soc/pmu");
736568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, pmu_name);
737568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, pmu_name, "compatible", "riscv,pmu");
738568e0614SDaniel Henrique Barboza     riscv_pmu_generate_fdt_node(ms->fdt, hart.cfg.pmu_num, pmu_name);
739abd9a206SAtish Patra 
740abd9a206SAtish Patra     g_free(pmu_name);
741abd9a206SAtish Patra }
742abd9a206SAtish Patra 
7430ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap,
744914c97f9SDaniel Henrique Barboza                                uint32_t *phandle,
7450ffc1a95SAnup Patel                                uint32_t *irq_mmio_phandle,
7460ffc1a95SAnup Patel                                uint32_t *irq_pcie_phandle,
74728d8c281SAnup Patel                                uint32_t *irq_virtio_phandle,
74828d8c281SAnup Patel                                uint32_t *msi_pcie_phandle)
7490ffc1a95SAnup Patel {
7500ffc1a95SAnup Patel     char *clust_name;
75128d8c281SAnup Patel     int socket, phandle_pos;
752568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
75328d8c281SAnup Patel     uint32_t msi_m_phandle = 0, msi_s_phandle = 0;
75428d8c281SAnup Patel     uint32_t *intc_phandles, xplic_phandles[MAX_NODES];
755568e0614SDaniel Henrique Barboza     int socket_count = riscv_socket_count(ms);
7560ffc1a95SAnup Patel 
757568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/cpus");
758568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "timebase-frequency",
7590ffc1a95SAnup Patel                           RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ);
760568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0);
761568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1);
762568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map");
7630ffc1a95SAnup Patel 
764568e0614SDaniel Henrique Barboza     intc_phandles = g_new0(uint32_t, ms->smp.cpus);
76528d8c281SAnup Patel 
766568e0614SDaniel Henrique Barboza     phandle_pos = ms->smp.cpus;
7672967f37dSDaniel Henrique Barboza     for (socket = (socket_count - 1); socket >= 0; socket--) {
76828d8c281SAnup Patel         phandle_pos -= s->soc[socket].num_harts;
76928d8c281SAnup Patel 
7700ffc1a95SAnup Patel         clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket);
771568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, clust_name);
7720ffc1a95SAnup Patel 
7730ffc1a95SAnup Patel         create_fdt_socket_cpus(s, socket, clust_name, phandle,
774914c97f9SDaniel Henrique Barboza                                &intc_phandles[phandle_pos]);
7750ffc1a95SAnup Patel 
7760ffc1a95SAnup Patel         create_fdt_socket_memory(s, memmap, socket);
7770ffc1a95SAnup Patel 
77828d8c281SAnup Patel         g_free(clust_name);
77928d8c281SAnup Patel 
780*c0716c81SPhilippe Mathieu-Daudé         if (tcg_enabled()) {
781954886eaSAnup Patel             if (s->have_aclint) {
78228d8c281SAnup Patel                 create_fdt_socket_aclint(s, memmap, socket,
78328d8c281SAnup Patel                     &intc_phandles[phandle_pos]);
784954886eaSAnup Patel             } else {
78528d8c281SAnup Patel                 create_fdt_socket_clint(s, memmap, socket,
78628d8c281SAnup Patel                     &intc_phandles[phandle_pos]);
787954886eaSAnup Patel             }
788ad40be27SYifei Jiang         }
78928d8c281SAnup Patel     }
79028d8c281SAnup Patel 
79128d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
79228d8c281SAnup Patel         create_fdt_imsic(s, memmap, phandle, intc_phandles,
79328d8c281SAnup Patel             &msi_m_phandle, &msi_s_phandle);
79428d8c281SAnup Patel         *msi_pcie_phandle = msi_s_phandle;
79528d8c281SAnup Patel     }
79628d8c281SAnup Patel 
797568e0614SDaniel Henrique Barboza     phandle_pos = ms->smp.cpus;
7982967f37dSDaniel Henrique Barboza     for (socket = (socket_count - 1); socket >= 0; socket--) {
79928d8c281SAnup Patel         phandle_pos -= s->soc[socket].num_harts;
8000ffc1a95SAnup Patel 
801e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
8020ffc1a95SAnup Patel             create_fdt_socket_plic(s, memmap, socket, phandle,
80328d8c281SAnup Patel                 &intc_phandles[phandle_pos], xplic_phandles);
804e6faee65SAnup Patel         } else {
80528d8c281SAnup Patel             create_fdt_socket_aplic(s, memmap, socket,
80628d8c281SAnup Patel                 msi_m_phandle, msi_s_phandle, phandle,
80728d8c281SAnup Patel                 &intc_phandles[phandle_pos], xplic_phandles);
80828d8c281SAnup Patel         }
809e6faee65SAnup Patel     }
8100ffc1a95SAnup Patel 
8110ffc1a95SAnup Patel     g_free(intc_phandles);
81218df0b46SAnup Patel 
8132967f37dSDaniel Henrique Barboza     for (socket = 0; socket < socket_count; socket++) {
81418df0b46SAnup Patel         if (socket == 0) {
8150ffc1a95SAnup Patel             *irq_mmio_phandle = xplic_phandles[socket];
8160ffc1a95SAnup Patel             *irq_virtio_phandle = xplic_phandles[socket];
8170ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
81818df0b46SAnup Patel         }
81918df0b46SAnup Patel         if (socket == 1) {
8200ffc1a95SAnup Patel             *irq_virtio_phandle = xplic_phandles[socket];
8210ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
82218df0b46SAnup Patel         }
82318df0b46SAnup Patel         if (socket == 2) {
8240ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
82518df0b46SAnup Patel         }
82618df0b46SAnup Patel     }
82718df0b46SAnup Patel 
828568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_distance_matrix(ms);
8290ffc1a95SAnup Patel }
8300ffc1a95SAnup Patel 
8310ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap,
8320ffc1a95SAnup Patel                               uint32_t irq_virtio_phandle)
8330ffc1a95SAnup Patel {
8340ffc1a95SAnup Patel     int i;
8350ffc1a95SAnup Patel     char *name;
836568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
83704331d0bSMichael Clark 
83804331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
83918df0b46SAnup Patel         name = g_strdup_printf("/soc/virtio_mmio@%lx",
84004331d0bSMichael Clark             (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size));
841568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
842568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible", "virtio,mmio");
843568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
84404331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
84504331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].size);
846568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent",
8470ffc1a95SAnup Patel             irq_virtio_phandle);
848e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
849568e0614SDaniel Henrique Barboza             qemu_fdt_setprop_cell(ms->fdt, name, "interrupts",
850e6faee65SAnup Patel                                   VIRTIO_IRQ + i);
851e6faee65SAnup Patel         } else {
852568e0614SDaniel Henrique Barboza             qemu_fdt_setprop_cells(ms->fdt, name, "interrupts",
853e6faee65SAnup Patel                                    VIRTIO_IRQ + i, 0x4);
854e6faee65SAnup Patel         }
85518df0b46SAnup Patel         g_free(name);
85604331d0bSMichael Clark     }
8570ffc1a95SAnup Patel }
8580ffc1a95SAnup Patel 
8590ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap,
86028d8c281SAnup Patel                             uint32_t irq_pcie_phandle,
86128d8c281SAnup Patel                             uint32_t msi_pcie_phandle)
8620ffc1a95SAnup Patel {
8630ffc1a95SAnup Patel     char *name;
864568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
86504331d0bSMichael Clark 
86618df0b46SAnup Patel     name = g_strdup_printf("/soc/pci@%lx",
8676d56e396SAlistair Francis         (long) memmap[VIRT_PCIE_ECAM].base);
868568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
869568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#address-cells",
8700ffc1a95SAnup Patel         FDT_PCI_ADDR_CELLS);
871568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells",
8720ffc1a95SAnup Patel         FDT_PCI_INT_CELLS);
873568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#size-cells", 0x2);
874568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
8750ffc1a95SAnup Patel         "pci-host-ecam-generic");
876568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "device_type", "pci");
877568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "linux,pci-domain", 0);
878568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "bus-range", 0,
87918df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1);
880568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, name, "dma-coherent", NULL, 0);
88128d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
882568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "msi-parent", msi_pcie_phandle);
88328d8c281SAnup Patel     }
884568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg", 0,
88518df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size);
886568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, name, "ranges",
8876d56e396SAlistair Francis         1, FDT_PCI_RANGE_IOPORT, 2, 0,
8886d56e396SAlistair Francis         2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size,
8896d56e396SAlistair Francis         1, FDT_PCI_RANGE_MMIO,
8906d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base,
89119800265SBin Meng         2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size,
89219800265SBin Meng         1, FDT_PCI_RANGE_MMIO_64BIT,
89319800265SBin Meng         2, virt_high_pcie_memmap.base,
89419800265SBin Meng         2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size);
89519800265SBin Meng 
896568e0614SDaniel Henrique Barboza     create_pcie_irq_map(s, ms->fdt, name, irq_pcie_phandle);
89718df0b46SAnup Patel     g_free(name);
8980ffc1a95SAnup Patel }
8996d56e396SAlistair Francis 
9000ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap,
9010ffc1a95SAnup Patel                              uint32_t *phandle)
9020ffc1a95SAnup Patel {
9030ffc1a95SAnup Patel     char *name;
9040ffc1a95SAnup Patel     uint32_t test_phandle;
905568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
9060ffc1a95SAnup Patel 
9070ffc1a95SAnup Patel     test_phandle = (*phandle)++;
90818df0b46SAnup Patel     name = g_strdup_printf("/soc/test@%lx",
90904331d0bSMichael Clark         (long)memmap[VIRT_TEST].base);
910568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
9119c0fb20cSPalmer Dabbelt     {
9122cc04550SBin Meng         static const char * const compat[3] = {
9132cc04550SBin Meng             "sifive,test1", "sifive,test0", "syscon"
9142cc04550SBin Meng         };
915568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string_array(ms->fdt, name, "compatible",
9160ffc1a95SAnup Patel                                       (char **)&compat, ARRAY_SIZE(compat));
9179c0fb20cSPalmer Dabbelt     }
918568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
9190ffc1a95SAnup Patel         0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size);
920568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "phandle", test_phandle);
921568e0614SDaniel Henrique Barboza     test_phandle = qemu_fdt_get_phandle(ms->fdt, name);
92218df0b46SAnup Patel     g_free(name);
9230e404da0SAnup Patel 
924ae293799SConor Dooley     name = g_strdup_printf("/reboot");
925568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
926568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-reboot");
927568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle);
928568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0);
929568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_RESET);
93018df0b46SAnup Patel     g_free(name);
9310e404da0SAnup Patel 
932ae293799SConor Dooley     name = g_strdup_printf("/poweroff");
933568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
934568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-poweroff");
935568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle);
936568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0);
937568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_PASS);
93818df0b46SAnup Patel     g_free(name);
9390ffc1a95SAnup Patel }
9400ffc1a95SAnup Patel 
9410ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap,
9420ffc1a95SAnup Patel                             uint32_t irq_mmio_phandle)
9430ffc1a95SAnup Patel {
9440ffc1a95SAnup Patel     char *name;
945568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
94604331d0bSMichael Clark 
94753c38f7aSConor Dooley     name = g_strdup_printf("/soc/serial@%lx", (long)memmap[VIRT_UART0].base);
948568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
949568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "ns16550a");
950568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
95104331d0bSMichael Clark         0x0, memmap[VIRT_UART0].base,
95204331d0bSMichael Clark         0x0, memmap[VIRT_UART0].size);
953568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "clock-frequency", 3686400);
954568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", irq_mmio_phandle);
955e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
956568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", UART0_IRQ);
957e6faee65SAnup Patel     } else {
958568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", UART0_IRQ, 0x4);
959e6faee65SAnup Patel     }
96004331d0bSMichael Clark 
961568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/chosen");
962568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", name);
96318df0b46SAnup Patel     g_free(name);
9640ffc1a95SAnup Patel }
9650ffc1a95SAnup Patel 
9660ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap,
9670ffc1a95SAnup Patel                            uint32_t irq_mmio_phandle)
9680ffc1a95SAnup Patel {
9690ffc1a95SAnup Patel     char *name;
970568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
97171eb522cSAlistair Francis 
97218df0b46SAnup Patel     name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base);
973568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
974568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
9750ffc1a95SAnup Patel         "google,goldfish-rtc");
976568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
9770ffc1a95SAnup Patel         0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size);
978568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent",
9790ffc1a95SAnup Patel         irq_mmio_phandle);
980e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
981568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", RTC_IRQ);
982e6faee65SAnup Patel     } else {
983568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", RTC_IRQ, 0x4);
984e6faee65SAnup Patel     }
98518df0b46SAnup Patel     g_free(name);
9860ffc1a95SAnup Patel }
9870ffc1a95SAnup Patel 
9880ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap)
9890ffc1a95SAnup Patel {
9900ffc1a95SAnup Patel     char *name;
991568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
9920ffc1a95SAnup Patel     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
9930ffc1a95SAnup Patel     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
99467b5ef30SAnup Patel 
99558bde469SBin Meng     name = g_strdup_printf("/flash@%" PRIx64, flashbase);
996568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
997568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "cfi-flash");
998568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, name, "reg",
99971eb522cSAlistair Francis                                  2, flashbase, 2, flashsize,
100071eb522cSAlistair Francis                                  2, flashbase + flashsize, 2, flashsize);
1001568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "bank-width", 4);
100218df0b46SAnup Patel     g_free(name);
10030ffc1a95SAnup Patel }
10040ffc1a95SAnup Patel 
1005f9a461b2SAtish Patra static void create_fdt_fw_cfg(RISCVVirtState *s, const MemMapEntry *memmap)
1006f9a461b2SAtish Patra {
1007f9a461b2SAtish Patra     char *nodename;
1008568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
1009f9a461b2SAtish Patra     hwaddr base = memmap[VIRT_FW_CFG].base;
1010f9a461b2SAtish Patra     hwaddr size = memmap[VIRT_FW_CFG].size;
1011f9a461b2SAtish Patra 
1012f9a461b2SAtish Patra     nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base);
1013568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, nodename);
1014568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, nodename,
1015f9a461b2SAtish Patra                             "compatible", "qemu,fw-cfg-mmio");
1016568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
1017f9a461b2SAtish Patra                                  2, base, 2, size);
1018568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0);
1019f9a461b2SAtish Patra     g_free(nodename);
1020f9a461b2SAtish Patra }
1021f9a461b2SAtish Patra 
1022914c97f9SDaniel Henrique Barboza static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap)
10230ffc1a95SAnup Patel {
1024568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
102528d8c281SAnup Patel     uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1;
10260ffc1a95SAnup Patel     uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1;
1027e4b4f0b7SJason A. Donenfeld     uint8_t rng_seed[32];
10280ffc1a95SAnup Patel 
1029568e0614SDaniel Henrique Barboza     ms->fdt = create_device_tree(&s->fdt_size);
1030568e0614SDaniel Henrique Barboza     if (!ms->fdt) {
10310ffc1a95SAnup Patel         error_report("create_device_tree() failed");
10320ffc1a95SAnup Patel         exit(1);
10330ffc1a95SAnup Patel     }
10340ffc1a95SAnup Patel 
1035568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/", "model", "riscv-virtio,qemu");
1036568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/", "compatible", "riscv-virtio");
1037568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2);
1038568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2);
10390ffc1a95SAnup Patel 
1040568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/soc");
1041568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, "/soc", "ranges", NULL, 0);
1042568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/soc", "compatible", "simple-bus");
1043568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/soc", "#size-cells", 0x2);
1044568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/soc", "#address-cells", 0x2);
10450ffc1a95SAnup Patel 
1046914c97f9SDaniel Henrique Barboza     create_fdt_sockets(s, memmap, &phandle, &irq_mmio_phandle,
1047914c97f9SDaniel Henrique Barboza                        &irq_pcie_phandle, &irq_virtio_phandle,
104828d8c281SAnup Patel                        &msi_pcie_phandle);
10490ffc1a95SAnup Patel 
10500ffc1a95SAnup Patel     create_fdt_virtio(s, memmap, irq_virtio_phandle);
10510ffc1a95SAnup Patel 
105228d8c281SAnup Patel     create_fdt_pcie(s, memmap, irq_pcie_phandle, msi_pcie_phandle);
10530ffc1a95SAnup Patel 
10540ffc1a95SAnup Patel     create_fdt_reset(s, memmap, &phandle);
10550ffc1a95SAnup Patel 
10560ffc1a95SAnup Patel     create_fdt_uart(s, memmap, irq_mmio_phandle);
10570ffc1a95SAnup Patel 
10580ffc1a95SAnup Patel     create_fdt_rtc(s, memmap, irq_mmio_phandle);
10590ffc1a95SAnup Patel 
10600ffc1a95SAnup Patel     create_fdt_flash(s, memmap);
1061f9a461b2SAtish Patra     create_fdt_fw_cfg(s, memmap);
1062abd9a206SAtish Patra     create_fdt_pmu(s);
10634e1e3003SAnup Patel 
1064e4b4f0b7SJason A. Donenfeld     /* Pass seed to RNG */
1065e4b4f0b7SJason A. Donenfeld     qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed));
1066568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, "/chosen", "rng-seed",
10672967f37dSDaniel Henrique Barboza                      rng_seed, sizeof(rng_seed));
106804331d0bSMichael Clark }
106904331d0bSMichael Clark 
10706d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem,
10716d56e396SAlistair Francis                                           hwaddr ecam_base, hwaddr ecam_size,
10726d56e396SAlistair Francis                                           hwaddr mmio_base, hwaddr mmio_size,
107319800265SBin Meng                                           hwaddr high_mmio_base,
107419800265SBin Meng                                           hwaddr high_mmio_size,
10756d56e396SAlistair Francis                                           hwaddr pio_base,
1076e6faee65SAnup Patel                                           DeviceState *irqchip)
10776d56e396SAlistair Francis {
10786d56e396SAlistair Francis     DeviceState *dev;
10796d56e396SAlistair Francis     MemoryRegion *ecam_alias, *ecam_reg;
108019800265SBin Meng     MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg;
10816d56e396SAlistair Francis     qemu_irq irq;
10826d56e396SAlistair Francis     int i;
10836d56e396SAlistair Francis 
10843e80f690SMarkus Armbruster     dev = qdev_new(TYPE_GPEX_HOST);
10856d56e396SAlistair Francis 
10863c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
10876d56e396SAlistair Francis 
10886d56e396SAlistair Francis     ecam_alias = g_new0(MemoryRegion, 1);
10896d56e396SAlistair Francis     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
10906d56e396SAlistair Francis     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
10916d56e396SAlistair Francis                              ecam_reg, 0, ecam_size);
10926d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias);
10936d56e396SAlistair Francis 
10946d56e396SAlistair Francis     mmio_alias = g_new0(MemoryRegion, 1);
10956d56e396SAlistair Francis     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
10966d56e396SAlistair Francis     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
10976d56e396SAlistair Francis                              mmio_reg, mmio_base, mmio_size);
10986d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias);
10996d56e396SAlistair Francis 
110019800265SBin Meng     /* Map high MMIO space */
110119800265SBin Meng     high_mmio_alias = g_new0(MemoryRegion, 1);
110219800265SBin Meng     memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high",
110319800265SBin Meng                              mmio_reg, high_mmio_base, high_mmio_size);
110419800265SBin Meng     memory_region_add_subregion(get_system_memory(), high_mmio_base,
110519800265SBin Meng                                 high_mmio_alias);
110619800265SBin Meng 
11076d56e396SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base);
11086d56e396SAlistair Francis 
11096d56e396SAlistair Francis     for (i = 0; i < GPEX_NUM_IRQS; i++) {
1110e6faee65SAnup Patel         irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i);
11116d56e396SAlistair Francis 
11126d56e396SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq);
11136d56e396SAlistair Francis         gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i);
11146d56e396SAlistair Francis     }
11156d56e396SAlistair Francis 
11166d56e396SAlistair Francis     return dev;
11176d56e396SAlistair Francis }
11186d56e396SAlistair Francis 
1119568e0614SDaniel Henrique Barboza static FWCfgState *create_fw_cfg(const MachineState *ms)
11200489348dSAsherah Connor {
11210489348dSAsherah Connor     hwaddr base = virt_memmap[VIRT_FW_CFG].base;
11220489348dSAsherah Connor     FWCfgState *fw_cfg;
11230489348dSAsherah Connor 
11240489348dSAsherah Connor     fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16,
11250489348dSAsherah Connor                                   &address_space_memory);
1126568e0614SDaniel Henrique Barboza     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)ms->smp.cpus);
11270489348dSAsherah Connor 
11280489348dSAsherah Connor     return fw_cfg;
11290489348dSAsherah Connor }
11300489348dSAsherah Connor 
1131e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket,
1132e6faee65SAnup Patel                                      int base_hartid, int hart_count)
1133e6faee65SAnup Patel {
1134e6faee65SAnup Patel     DeviceState *ret;
1135e6faee65SAnup Patel     char *plic_hart_config;
1136e6faee65SAnup Patel 
1137e6faee65SAnup Patel     /* Per-socket PLIC hart topology configuration string */
1138e6faee65SAnup Patel     plic_hart_config = riscv_plic_hart_config_string(hart_count);
1139e6faee65SAnup Patel 
1140e6faee65SAnup Patel     /* Per-socket PLIC */
1141e6faee65SAnup Patel     ret = sifive_plic_create(
1142e6faee65SAnup Patel             memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size,
1143e6faee65SAnup Patel             plic_hart_config, hart_count, base_hartid,
1144e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_SOURCES,
1145e6faee65SAnup Patel             ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1),
1146e6faee65SAnup Patel             VIRT_PLIC_PRIORITY_BASE,
1147e6faee65SAnup Patel             VIRT_PLIC_PENDING_BASE,
1148e6faee65SAnup Patel             VIRT_PLIC_ENABLE_BASE,
1149e6faee65SAnup Patel             VIRT_PLIC_ENABLE_STRIDE,
1150e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_BASE,
1151e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_STRIDE,
1152e6faee65SAnup Patel             memmap[VIRT_PLIC].size);
1153e6faee65SAnup Patel 
1154e6faee65SAnup Patel     g_free(plic_hart_config);
1155e6faee65SAnup Patel 
1156e6faee65SAnup Patel     return ret;
1157e6faee65SAnup Patel }
1158e6faee65SAnup Patel 
115928d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests,
1160e6faee65SAnup Patel                                     const MemMapEntry *memmap, int socket,
1161e6faee65SAnup Patel                                     int base_hartid, int hart_count)
1162e6faee65SAnup Patel {
116328d8c281SAnup Patel     int i;
116428d8c281SAnup Patel     hwaddr addr;
116528d8c281SAnup Patel     uint32_t guest_bits;
1166e6faee65SAnup Patel     DeviceState *aplic_m;
116728d8c281SAnup Patel     bool msimode = (aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) ? true : false;
116828d8c281SAnup Patel 
116928d8c281SAnup Patel     if (msimode) {
117028d8c281SAnup Patel         /* Per-socket M-level IMSICs */
117128d8c281SAnup Patel         addr = memmap[VIRT_IMSIC_M].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
117228d8c281SAnup Patel         for (i = 0; i < hart_count; i++) {
117328d8c281SAnup Patel             riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0),
117428d8c281SAnup Patel                                base_hartid + i, true, 1,
117528d8c281SAnup Patel                                VIRT_IRQCHIP_NUM_MSIS);
117628d8c281SAnup Patel         }
117728d8c281SAnup Patel 
117828d8c281SAnup Patel         /* Per-socket S-level IMSICs */
117928d8c281SAnup Patel         guest_bits = imsic_num_bits(aia_guests + 1);
118028d8c281SAnup Patel         addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
118128d8c281SAnup Patel         for (i = 0; i < hart_count; i++) {
118228d8c281SAnup Patel             riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits),
118328d8c281SAnup Patel                                base_hartid + i, false, 1 + aia_guests,
118428d8c281SAnup Patel                                VIRT_IRQCHIP_NUM_MSIS);
118528d8c281SAnup Patel         }
118628d8c281SAnup Patel     }
1187e6faee65SAnup Patel 
1188e6faee65SAnup Patel     /* Per-socket M-level APLIC */
1189e6faee65SAnup Patel     aplic_m = riscv_aplic_create(
1190e6faee65SAnup Patel         memmap[VIRT_APLIC_M].base + socket * memmap[VIRT_APLIC_M].size,
1191e6faee65SAnup Patel         memmap[VIRT_APLIC_M].size,
119228d8c281SAnup Patel         (msimode) ? 0 : base_hartid,
119328d8c281SAnup Patel         (msimode) ? 0 : hart_count,
1194e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_SOURCES,
1195e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_PRIO_BITS,
119628d8c281SAnup Patel         msimode, true, NULL);
1197e6faee65SAnup Patel 
1198e6faee65SAnup Patel     if (aplic_m) {
1199e6faee65SAnup Patel         /* Per-socket S-level APLIC */
1200e6faee65SAnup Patel         riscv_aplic_create(
1201e6faee65SAnup Patel             memmap[VIRT_APLIC_S].base + socket * memmap[VIRT_APLIC_S].size,
1202e6faee65SAnup Patel             memmap[VIRT_APLIC_S].size,
120328d8c281SAnup Patel             (msimode) ? 0 : base_hartid,
120428d8c281SAnup Patel             (msimode) ? 0 : hart_count,
1205e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_SOURCES,
1206e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_PRIO_BITS,
120728d8c281SAnup Patel             msimode, false, aplic_m);
1208e6faee65SAnup Patel     }
1209e6faee65SAnup Patel 
1210e6faee65SAnup Patel     return aplic_m;
1211e6faee65SAnup Patel }
1212e6faee65SAnup Patel 
12131832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip)
12141832b7cbSAlistair Francis {
12151832b7cbSAlistair Francis     DeviceState *dev;
12161832b7cbSAlistair Francis     SysBusDevice *sysbus;
12171832b7cbSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
12181832b7cbSAlistair Francis     int i;
12191832b7cbSAlistair Francis     MemoryRegion *sysmem = get_system_memory();
12201832b7cbSAlistair Francis 
12211832b7cbSAlistair Francis     dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
12221832b7cbSAlistair Francis     dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE);
12231832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS);
12241832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "mmio_size", memmap[VIRT_PLATFORM_BUS].size);
12251832b7cbSAlistair Francis     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
12261832b7cbSAlistair Francis     s->platform_bus_dev = dev;
12271832b7cbSAlistair Francis 
12281832b7cbSAlistair Francis     sysbus = SYS_BUS_DEVICE(dev);
12291832b7cbSAlistair Francis     for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) {
12301832b7cbSAlistair Francis         int irq = VIRT_PLATFORM_BUS_IRQ + i;
12311832b7cbSAlistair Francis         sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq));
12321832b7cbSAlistair Francis     }
12331832b7cbSAlistair Francis 
12341832b7cbSAlistair Francis     memory_region_add_subregion(sysmem,
12351832b7cbSAlistair Francis                                 memmap[VIRT_PLATFORM_BUS].base,
12361832b7cbSAlistair Francis                                 sysbus_mmio_get_region(sysbus, 0));
12371832b7cbSAlistair Francis }
12381832b7cbSAlistair Francis 
12391c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data)
12401c20d3ffSAlistair Francis {
12411c20d3ffSAlistair Francis     RISCVVirtState *s = container_of(notifier, RISCVVirtState,
12421c20d3ffSAlistair Francis                                      machine_done);
12431c20d3ffSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
12441c20d3ffSAlistair Francis     MachineState *machine = MACHINE(s);
12451c20d3ffSAlistair Francis     target_ulong start_addr = memmap[VIRT_DRAM].base;
12461c20d3ffSAlistair Francis     target_ulong firmware_end_addr, kernel_start_addr;
12479d3f7108SDaniel Henrique Barboza     const char *firmware_name = riscv_default_firmware_name(&s->soc[0]);
12481c20d3ffSAlistair Francis     uint32_t fdt_load_addr;
12494263e270SSunil V L     uint64_t kernel_entry = 0;
125013bdfb8bSSunil V L     BlockBackend *pflash_blk0;
12511c20d3ffSAlistair Francis 
12521c20d3ffSAlistair Francis     /*
12531c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
12541c20d3ffSAlistair Francis      * so the "-bios" parameter is not supported when KVM is enabled.
12551c20d3ffSAlistair Francis      */
12561c20d3ffSAlistair Francis     if (kvm_enabled()) {
12571c20d3ffSAlistair Francis         if (machine->firmware) {
12581c20d3ffSAlistair Francis             if (strcmp(machine->firmware, "none")) {
12591c20d3ffSAlistair Francis                 error_report("Machine mode firmware is not supported in "
12601c20d3ffSAlistair Francis                              "combination with KVM.");
12611c20d3ffSAlistair Francis                 exit(1);
12621c20d3ffSAlistair Francis             }
12631c20d3ffSAlistair Francis         } else {
12641c20d3ffSAlistair Francis             machine->firmware = g_strdup("none");
12651c20d3ffSAlistair Francis         }
12661c20d3ffSAlistair Francis     }
12671c20d3ffSAlistair Francis 
12689d3f7108SDaniel Henrique Barboza     firmware_end_addr = riscv_find_and_load_firmware(machine, firmware_name,
12699d3f7108SDaniel Henrique Barboza                                                      start_addr, NULL);
12701c20d3ffSAlistair Francis 
127113bdfb8bSSunil V L     pflash_blk0 = pflash_cfi01_get_blk(s->flash[0]);
127213bdfb8bSSunil V L     if (pflash_blk0) {
12734263e270SSunil V L         if (machine->firmware && !strcmp(machine->firmware, "none") &&
12744263e270SSunil V L             !kvm_enabled()) {
1275a5b0249dSSunil V L             /*
12764263e270SSunil V L              * Pflash was supplied but bios is none and not KVM guest,
12774263e270SSunil V L              * let's overwrite the address we jump to after reset to
12784263e270SSunil V L              * the base of the flash.
12794263e270SSunil V L              */
12804263e270SSunil V L             start_addr = virt_memmap[VIRT_FLASH].base;
12814263e270SSunil V L         } else {
12824263e270SSunil V L             /*
12834263e270SSunil V L              * Pflash was supplied but either KVM guest or bios is not none.
12844263e270SSunil V L              * In this case, base of the flash would contain S-mode payload.
1285a5b0249dSSunil V L              */
1286a5b0249dSSunil V L             riscv_setup_firmware_boot(machine);
12874263e270SSunil V L             kernel_entry = virt_memmap[VIRT_FLASH].base;
12884263e270SSunil V L         }
12894263e270SSunil V L     }
12904263e270SSunil V L 
12914263e270SSunil V L     if (machine->kernel_filename && !kernel_entry) {
12921c20d3ffSAlistair Francis         kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0],
12931c20d3ffSAlistair Francis                                                          firmware_end_addr);
12941c20d3ffSAlistair Francis 
129562c5bc34SDaniel Henrique Barboza         kernel_entry = riscv_load_kernel(machine, &s->soc[0],
1296487d73fcSDaniel Henrique Barboza                                          kernel_start_addr, true, NULL);
12971c20d3ffSAlistair Francis     }
12981c20d3ffSAlistair Francis 
1299bc2c0153SDaniel Henrique Barboza     fdt_load_addr = riscv_compute_fdt_addr(memmap[VIRT_DRAM].base,
13004b402886SDaniel Henrique Barboza                                            memmap[VIRT_DRAM].size,
13014b402886SDaniel Henrique Barboza                                            machine);
1302bc2c0153SDaniel Henrique Barboza     riscv_load_fdt(fdt_load_addr, machine->fdt);
1303bc2c0153SDaniel Henrique Barboza 
13041c20d3ffSAlistair Francis     /* load the reset vector */
13051c20d3ffSAlistair Francis     riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr,
13061c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].base,
13071c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].size, kernel_entry,
13086934f15bSDaniel Henrique Barboza                               fdt_load_addr);
13091c20d3ffSAlistair Francis 
13101c20d3ffSAlistair Francis     /*
13111c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
13121c20d3ffSAlistair Francis      * So here setup kernel start address and fdt address.
13131c20d3ffSAlistair Francis      * TODO:Support firmware loading and integrate to TCG start
13141c20d3ffSAlistair Francis      */
13151c20d3ffSAlistair Francis     if (kvm_enabled()) {
13161c20d3ffSAlistair Francis         riscv_setup_direct_kernel(kernel_entry, fdt_load_addr);
13171c20d3ffSAlistair Francis     }
1318f709360fSSunil V L 
1319f709360fSSunil V L     if (virt_is_acpi_enabled(s)) {
1320f709360fSSunil V L         virt_acpi_setup(s);
1321f709360fSSunil V L     }
13221c20d3ffSAlistair Francis }
13231c20d3ffSAlistair Francis 
1324b2a3a071SBin Meng static void virt_machine_init(MachineState *machine)
132504331d0bSMichael Clark {
132673261285SBin Meng     const MemMapEntry *memmap = virt_memmap;
1327cdfc19e4SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(machine);
132804331d0bSMichael Clark     MemoryRegion *system_memory = get_system_memory();
13295aec3247SMichael Clark     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
1330e6faee65SAnup Patel     char *soc_name;
1331e6faee65SAnup Patel     DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip;
133233fcedfaSPeter Maydell     int i, base_hartid, hart_count;
13332967f37dSDaniel Henrique Barboza     int socket_count = riscv_socket_count(machine);
133404331d0bSMichael Clark 
133518df0b46SAnup Patel     /* Check socket count limit */
13362967f37dSDaniel Henrique Barboza     if (VIRT_SOCKETS_MAX < socket_count) {
133718df0b46SAnup Patel         error_report("number of sockets/nodes should be less than %d",
133818df0b46SAnup Patel             VIRT_SOCKETS_MAX);
133918df0b46SAnup Patel         exit(1);
134018df0b46SAnup Patel     }
134118df0b46SAnup Patel 
134218df0b46SAnup Patel     /* Initialize sockets */
1343e6faee65SAnup Patel     mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL;
13442967f37dSDaniel Henrique Barboza     for (i = 0; i < socket_count; i++) {
134518df0b46SAnup Patel         if (!riscv_socket_check_hartids(machine, i)) {
134618df0b46SAnup Patel             error_report("discontinuous hartids in socket%d", i);
134718df0b46SAnup Patel             exit(1);
134818df0b46SAnup Patel         }
134918df0b46SAnup Patel 
135018df0b46SAnup Patel         base_hartid = riscv_socket_first_hartid(machine, i);
135118df0b46SAnup Patel         if (base_hartid < 0) {
135218df0b46SAnup Patel             error_report("can't find hartid base for socket%d", i);
135318df0b46SAnup Patel             exit(1);
135418df0b46SAnup Patel         }
135518df0b46SAnup Patel 
135618df0b46SAnup Patel         hart_count = riscv_socket_hart_count(machine, i);
135718df0b46SAnup Patel         if (hart_count < 0) {
135818df0b46SAnup Patel             error_report("can't find hart count for socket%d", i);
135918df0b46SAnup Patel             exit(1);
136018df0b46SAnup Patel         }
136118df0b46SAnup Patel 
136218df0b46SAnup Patel         soc_name = g_strdup_printf("soc%d", i);
136318df0b46SAnup Patel         object_initialize_child(OBJECT(machine), soc_name, &s->soc[i],
136475a6ed87SMarkus Armbruster                                 TYPE_RISCV_HART_ARRAY);
136518df0b46SAnup Patel         g_free(soc_name);
136618df0b46SAnup Patel         object_property_set_str(OBJECT(&s->soc[i]), "cpu-type",
136718df0b46SAnup Patel                                 machine->cpu_type, &error_abort);
136818df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "hartid-base",
136918df0b46SAnup Patel                                 base_hartid, &error_abort);
137018df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "num-harts",
137118df0b46SAnup Patel                                 hart_count, &error_abort);
13724bcfc391STsukasa OI         sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_fatal);
137318df0b46SAnup Patel 
1374*c0716c81SPhilippe Mathieu-Daudé         if (tcg_enabled()) {
137528d8c281SAnup Patel             if (s->have_aclint) {
137628d8c281SAnup Patel                 if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
137728d8c281SAnup Patel                     /* Per-socket ACLINT MTIMER */
137828d8c281SAnup Patel                     riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
137928d8c281SAnup Patel                             i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
138028d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
138128d8c281SAnup Patel                         base_hartid, hart_count,
138228d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
138328d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
138428d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
138528d8c281SAnup Patel                 } else {
138628d8c281SAnup Patel                     /* Per-socket ACLINT MSWI, MTIMER, and SSWI */
138728d8c281SAnup Patel                     riscv_aclint_swi_create(memmap[VIRT_CLINT].base +
138828d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size,
138928d8c281SAnup Patel                         base_hartid, hart_count, false);
139028d8c281SAnup Patel                     riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
139128d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size +
139228d8c281SAnup Patel                             RISCV_ACLINT_SWI_SIZE,
139328d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
139428d8c281SAnup Patel                         base_hartid, hart_count,
139528d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
139628d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
139728d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
139828d8c281SAnup Patel                     riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base +
139928d8c281SAnup Patel                             i * memmap[VIRT_ACLINT_SSWI].size,
140028d8c281SAnup Patel                         base_hartid, hart_count, true);
140128d8c281SAnup Patel                 }
140228d8c281SAnup Patel             } else {
140328d8c281SAnup Patel                 /* Per-socket SiFive CLINT */
1404b8fb878aSAnup Patel                 riscv_aclint_swi_create(
140518df0b46SAnup Patel                     memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size,
1406b8fb878aSAnup Patel                     base_hartid, hart_count, false);
140728d8c281SAnup Patel                 riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
140828d8c281SAnup Patel                         i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE,
1409b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count,
1410b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME,
1411b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
1412954886eaSAnup Patel             }
1413ad40be27SYifei Jiang         }
1414954886eaSAnup Patel 
1415e6faee65SAnup Patel         /* Per-socket interrupt controller */
1416e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
1417e6faee65SAnup Patel             s->irqchip[i] = virt_create_plic(memmap, i,
1418e6faee65SAnup Patel                                              base_hartid, hart_count);
1419e6faee65SAnup Patel         } else {
142028d8c281SAnup Patel             s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests,
142128d8c281SAnup Patel                                             memmap, i, base_hartid,
142228d8c281SAnup Patel                                             hart_count);
1423e6faee65SAnup Patel         }
142418df0b46SAnup Patel 
1425e6faee65SAnup Patel         /* Try to use different IRQCHIP instance based device type */
142618df0b46SAnup Patel         if (i == 0) {
1427e6faee65SAnup Patel             mmio_irqchip = s->irqchip[i];
1428e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1429e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
143018df0b46SAnup Patel         }
143118df0b46SAnup Patel         if (i == 1) {
1432e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1433e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
143418df0b46SAnup Patel         }
143518df0b46SAnup Patel         if (i == 2) {
1436e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
143718df0b46SAnup Patel         }
143818df0b46SAnup Patel     }
143904331d0bSMichael Clark 
1440cfeb8a17SBin Meng     if (riscv_is_32bit(&s->soc[0])) {
1441cfeb8a17SBin Meng #if HOST_LONG_BITS == 64
1442cfeb8a17SBin Meng         /* limit RAM size in a 32-bit system */
1443cfeb8a17SBin Meng         if (machine->ram_size > 10 * GiB) {
1444cfeb8a17SBin Meng             machine->ram_size = 10 * GiB;
1445cfeb8a17SBin Meng             error_report("Limiting RAM size to 10 GiB");
1446cfeb8a17SBin Meng         }
1447cfeb8a17SBin Meng #endif
144819800265SBin Meng         virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE;
144919800265SBin Meng         virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE;
145019800265SBin Meng     } else {
145119800265SBin Meng         virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE;
145219800265SBin Meng         virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size;
145319800265SBin Meng         virt_high_pcie_memmap.base =
145419800265SBin Meng             ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size);
1455cfeb8a17SBin Meng     }
1456cfeb8a17SBin Meng 
145771302ff3SSunil V L     s->memmap = virt_memmap;
145871302ff3SSunil V L 
145904331d0bSMichael Clark     /* register system main memory (actual RAM) */
146004331d0bSMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base,
146103fd0c5fSMingwang Li         machine->ram);
146204331d0bSMichael Clark 
146304331d0bSMichael Clark     /* boot rom */
14645aec3247SMichael Clark     memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom",
14655aec3247SMichael Clark                            memmap[VIRT_MROM].size, &error_fatal);
14665aec3247SMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base,
14675aec3247SMichael Clark                                 mask_rom);
146804331d0bSMichael Clark 
1469b748352cSDaniel Henrique Barboza     /*
1470b748352cSDaniel Henrique Barboza      * Init fw_cfg. Must be done before riscv_load_fdt, otherwise the
1471b748352cSDaniel Henrique Barboza      * device tree cannot be altered and we get FDT_ERR_NOSPACE.
1472b748352cSDaniel Henrique Barboza      */
1473b748352cSDaniel Henrique Barboza     s->fw_cfg = create_fw_cfg(machine);
1474b748352cSDaniel Henrique Barboza     rom_set_fw(s->fw_cfg);
1475b748352cSDaniel Henrique Barboza 
147618df0b46SAnup Patel     /* SiFive Test MMIO device */
147704331d0bSMichael Clark     sifive_test_create(memmap[VIRT_TEST].base);
147804331d0bSMichael Clark 
147918df0b46SAnup Patel     /* VirtIO MMIO devices */
148004331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
148104331d0bSMichael Clark         sysbus_create_simple("virtio-mmio",
148204331d0bSMichael Clark             memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
14837d5b0d68SPhilippe Mathieu-Daudé             qdev_get_gpio_in(virtio_irqchip, VIRTIO_IRQ + i));
148404331d0bSMichael Clark     }
148504331d0bSMichael Clark 
14866d56e396SAlistair Francis     gpex_pcie_init(system_memory,
14876d56e396SAlistair Francis                    memmap[VIRT_PCIE_ECAM].base,
14886d56e396SAlistair Francis                    memmap[VIRT_PCIE_ECAM].size,
14896d56e396SAlistair Francis                    memmap[VIRT_PCIE_MMIO].base,
14906d56e396SAlistair Francis                    memmap[VIRT_PCIE_MMIO].size,
149119800265SBin Meng                    virt_high_pcie_memmap.base,
149219800265SBin Meng                    virt_high_pcie_memmap.size,
14936d56e396SAlistair Francis                    memmap[VIRT_PCIE_PIO].base,
14947d5b0d68SPhilippe Mathieu-Daudé                    pcie_irqchip);
14956d56e396SAlistair Francis 
14967d5b0d68SPhilippe Mathieu-Daudé     create_platform_bus(s, mmio_irqchip);
14971832b7cbSAlistair Francis 
149804331d0bSMichael Clark     serial_mm_init(system_memory, memmap[VIRT_UART0].base,
14997d5b0d68SPhilippe Mathieu-Daudé         0, qdev_get_gpio_in(mmio_irqchip, UART0_IRQ), 399193,
15009bca0edbSPeter Maydell         serial_hd(0), DEVICE_LITTLE_ENDIAN);
1501b6aa6cedSMichael Clark 
150267b5ef30SAnup Patel     sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base,
15037d5b0d68SPhilippe Mathieu-Daudé         qdev_get_gpio_in(mmio_irqchip, RTC_IRQ));
150467b5ef30SAnup Patel 
150571eb522cSAlistair Francis     for (i = 0; i < ARRAY_SIZE(s->flash); i++) {
150671eb522cSAlistair Francis         /* Map legacy -drive if=pflash to machine properties */
150771eb522cSAlistair Francis         pflash_cfi01_legacy_drive(s->flash[i],
150871eb522cSAlistair Francis                                   drive_get(IF_PFLASH, 0, i));
150971eb522cSAlistair Francis     }
151071eb522cSAlistair Francis     virt_flash_map(s, system_memory);
15111c20d3ffSAlistair Francis 
1512fc9ec362SBin Meng     /* load/create device tree */
1513fc9ec362SBin Meng     if (machine->dtb) {
1514fc9ec362SBin Meng         machine->fdt = load_device_tree(machine->dtb, &s->fdt_size);
1515fc9ec362SBin Meng         if (!machine->fdt) {
1516fc9ec362SBin Meng             error_report("load_device_tree() failed");
1517fc9ec362SBin Meng             exit(1);
1518fc9ec362SBin Meng         }
1519fc9ec362SBin Meng     } else {
1520914c97f9SDaniel Henrique Barboza         create_fdt(s, memmap);
1521fc9ec362SBin Meng     }
15221c20d3ffSAlistair Francis 
15231c20d3ffSAlistair Francis     s->machine_done.notify = virt_machine_done;
15241c20d3ffSAlistair Francis     qemu_add_machine_init_done_notifier(&s->machine_done);
152504331d0bSMichael Clark }
152604331d0bSMichael Clark 
1527b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj)
152804331d0bSMichael Clark {
152990477a65SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
153090477a65SSunil V L 
153113bdfb8bSSunil V L     virt_flash_create(s);
153213bdfb8bSSunil V L 
153390477a65SSunil V L     s->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6);
153490477a65SSunil V L     s->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8);
1535168b8c29SSunil V L     s->acpi = ON_OFF_AUTO_AUTO;
1536cdfc19e4SAlistair Francis }
1537cdfc19e4SAlistair Francis 
153828d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp)
153928d8c281SAnup Patel {
154028d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
154128d8c281SAnup Patel     char val[32];
154228d8c281SAnup Patel 
154328d8c281SAnup Patel     sprintf(val, "%d", s->aia_guests);
154428d8c281SAnup Patel     return g_strdup(val);
154528d8c281SAnup Patel }
154628d8c281SAnup Patel 
154728d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp)
154828d8c281SAnup Patel {
154928d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
155028d8c281SAnup Patel 
155128d8c281SAnup Patel     s->aia_guests = atoi(val);
155228d8c281SAnup Patel     if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) {
155328d8c281SAnup Patel         error_setg(errp, "Invalid number of AIA IMSIC guests");
155428d8c281SAnup Patel         error_append_hint(errp, "Valid values be between 0 and %d.\n",
155528d8c281SAnup Patel                           VIRT_IRQCHIP_MAX_GUESTS);
155628d8c281SAnup Patel     }
155728d8c281SAnup Patel }
155828d8c281SAnup Patel 
1559e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp)
1560e6faee65SAnup Patel {
1561e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1562e6faee65SAnup Patel     const char *val;
1563e6faee65SAnup Patel 
1564e6faee65SAnup Patel     switch (s->aia_type) {
1565e6faee65SAnup Patel     case VIRT_AIA_TYPE_APLIC:
1566e6faee65SAnup Patel         val = "aplic";
1567e6faee65SAnup Patel         break;
156828d8c281SAnup Patel     case VIRT_AIA_TYPE_APLIC_IMSIC:
156928d8c281SAnup Patel         val = "aplic-imsic";
157028d8c281SAnup Patel         break;
1571e6faee65SAnup Patel     default:
1572e6faee65SAnup Patel         val = "none";
1573e6faee65SAnup Patel         break;
1574e6faee65SAnup Patel     };
1575e6faee65SAnup Patel 
1576e6faee65SAnup Patel     return g_strdup(val);
1577e6faee65SAnup Patel }
1578e6faee65SAnup Patel 
1579e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp)
1580e6faee65SAnup Patel {
1581e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1582e6faee65SAnup Patel 
1583e6faee65SAnup Patel     if (!strcmp(val, "none")) {
1584e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_NONE;
1585e6faee65SAnup Patel     } else if (!strcmp(val, "aplic")) {
1586e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC;
158728d8c281SAnup Patel     } else if (!strcmp(val, "aplic-imsic")) {
158828d8c281SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC;
1589e6faee65SAnup Patel     } else {
1590e6faee65SAnup Patel         error_setg(errp, "Invalid AIA interrupt controller type");
159128d8c281SAnup Patel         error_append_hint(errp, "Valid values are none, aplic, and "
159228d8c281SAnup Patel                           "aplic-imsic.\n");
1593e6faee65SAnup Patel     }
1594e6faee65SAnup Patel }
1595e6faee65SAnup Patel 
1596954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp)
1597954886eaSAnup Patel {
15985474aa4fSBin Meng     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1599954886eaSAnup Patel 
1600954886eaSAnup Patel     return s->have_aclint;
1601954886eaSAnup Patel }
1602954886eaSAnup Patel 
1603954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp)
1604954886eaSAnup Patel {
16055474aa4fSBin Meng     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1606954886eaSAnup Patel 
1607954886eaSAnup Patel     s->have_aclint = value;
1608954886eaSAnup Patel }
1609954886eaSAnup Patel 
1610168b8c29SSunil V L bool virt_is_acpi_enabled(RISCVVirtState *s)
1611168b8c29SSunil V L {
1612168b8c29SSunil V L     return s->acpi != ON_OFF_AUTO_OFF;
1613168b8c29SSunil V L }
1614168b8c29SSunil V L 
1615168b8c29SSunil V L static void virt_get_acpi(Object *obj, Visitor *v, const char *name,
1616168b8c29SSunil V L                           void *opaque, Error **errp)
1617168b8c29SSunil V L {
1618168b8c29SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1619168b8c29SSunil V L     OnOffAuto acpi = s->acpi;
1620168b8c29SSunil V L 
1621168b8c29SSunil V L     visit_type_OnOffAuto(v, name, &acpi, errp);
1622168b8c29SSunil V L }
1623168b8c29SSunil V L 
1624168b8c29SSunil V L static void virt_set_acpi(Object *obj, Visitor *v, const char *name,
1625168b8c29SSunil V L                           void *opaque, Error **errp)
1626168b8c29SSunil V L {
1627168b8c29SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1628168b8c29SSunil V L 
1629168b8c29SSunil V L     visit_type_OnOffAuto(v, name, &s->acpi, errp);
1630168b8c29SSunil V L }
1631168b8c29SSunil V L 
163258d5a5a7SAlistair Francis static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine,
163358d5a5a7SAlistair Francis                                                         DeviceState *dev)
163458d5a5a7SAlistair Francis {
163558d5a5a7SAlistair Francis     MachineClass *mc = MACHINE_GET_CLASS(machine);
163658d5a5a7SAlistair Francis 
163758d5a5a7SAlistair Francis     if (device_is_dynamic_sysbus(mc, dev)) {
163858d5a5a7SAlistair Francis         return HOTPLUG_HANDLER(machine);
163958d5a5a7SAlistair Francis     }
164058d5a5a7SAlistair Francis     return NULL;
164158d5a5a7SAlistair Francis }
164258d5a5a7SAlistair Francis 
164358d5a5a7SAlistair Francis static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev,
164458d5a5a7SAlistair Francis                                         DeviceState *dev, Error **errp)
164558d5a5a7SAlistair Francis {
164658d5a5a7SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(hotplug_dev);
164758d5a5a7SAlistair Francis 
164858d5a5a7SAlistair Francis     if (s->platform_bus_dev) {
164958d5a5a7SAlistair Francis         MachineClass *mc = MACHINE_GET_CLASS(s);
165058d5a5a7SAlistair Francis 
165158d5a5a7SAlistair Francis         if (device_is_dynamic_sysbus(mc, dev)) {
165258d5a5a7SAlistair Francis             platform_bus_link_device(PLATFORM_BUS_DEVICE(s->platform_bus_dev),
165358d5a5a7SAlistair Francis                                      SYS_BUS_DEVICE(dev));
165458d5a5a7SAlistair Francis         }
165558d5a5a7SAlistair Francis     }
165658d5a5a7SAlistair Francis }
165758d5a5a7SAlistair Francis 
1658b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data)
1659cdfc19e4SAlistair Francis {
166028d8c281SAnup Patel     char str[128];
1661cdfc19e4SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
166258d5a5a7SAlistair Francis     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1663cdfc19e4SAlistair Francis 
1664cdfc19e4SAlistair Francis     mc->desc = "RISC-V VirtIO board";
1665b2a3a071SBin Meng     mc->init = virt_machine_init;
166618df0b46SAnup Patel     mc->max_cpus = VIRT_CPUS_MAX;
166709fe1712SAlistair Francis     mc->default_cpu_type = TYPE_RISCV_CPU_BASE;
1668acead54cSBin Meng     mc->pci_allow_0_address = true;
166918df0b46SAnup Patel     mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids;
167018df0b46SAnup Patel     mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props;
167118df0b46SAnup Patel     mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id;
167218df0b46SAnup Patel     mc->numa_mem_supported = true;
16733d9981cdSGavin Shan     /* platform instead of architectural choice */
16743d9981cdSGavin Shan     mc->cpu_cluster_has_numa_boundary = true;
167503fd0c5fSMingwang Li     mc->default_ram_id = "riscv_virt_board.ram";
167658d5a5a7SAlistair Francis     assert(!mc->get_hotplug_handler);
167758d5a5a7SAlistair Francis     mc->get_hotplug_handler = virt_machine_get_hotplug_handler;
167858d5a5a7SAlistair Francis 
167958d5a5a7SAlistair Francis     hc->plug = virt_machine_device_plug_cb;
1680c346749eSAsherah Connor 
1681c346749eSAsherah Connor     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
1682325b7c4eSAlistair Francis #ifdef CONFIG_TPM
1683325b7c4eSAlistair Francis     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS);
1684325b7c4eSAlistair Francis #endif
1685954886eaSAnup Patel 
1686*c0716c81SPhilippe Mathieu-Daudé     if (tcg_enabled()) {
1687954886eaSAnup Patel         object_class_property_add_bool(oc, "aclint", virt_get_aclint,
1688954886eaSAnup Patel                                        virt_set_aclint);
1689954886eaSAnup Patel         object_class_property_set_description(oc, "aclint",
1690954886eaSAnup Patel                                               "Set on/off to enable/disable "
1691954886eaSAnup Patel                                               "emulating ACLINT devices");
1692*c0716c81SPhilippe Mathieu-Daudé     }
1693e6faee65SAnup Patel     object_class_property_add_str(oc, "aia", virt_get_aia,
1694e6faee65SAnup Patel                                   virt_set_aia);
1695e6faee65SAnup Patel     object_class_property_set_description(oc, "aia",
1696e6faee65SAnup Patel                                           "Set type of AIA interrupt "
1697c92ac07cSDaniel Henrique Barboza                                           "controller. Valid values are "
169828d8c281SAnup Patel                                           "none, aplic, and aplic-imsic.");
169928d8c281SAnup Patel 
170028d8c281SAnup Patel     object_class_property_add_str(oc, "aia-guests",
170128d8c281SAnup Patel                                   virt_get_aia_guests,
170228d8c281SAnup Patel                                   virt_set_aia_guests);
170328d8c281SAnup Patel     sprintf(str, "Set number of guest MMIO pages for AIA IMSIC. Valid value "
170428d8c281SAnup Patel                  "should be between 0 and %d.", VIRT_IRQCHIP_MAX_GUESTS);
170528d8c281SAnup Patel     object_class_property_set_description(oc, "aia-guests", str);
1706168b8c29SSunil V L     object_class_property_add(oc, "acpi", "OnOffAuto",
1707168b8c29SSunil V L                               virt_get_acpi, virt_set_acpi,
1708168b8c29SSunil V L                               NULL, NULL);
1709168b8c29SSunil V L     object_class_property_set_description(oc, "acpi",
1710168b8c29SSunil V L                                           "Enable ACPI");
171104331d0bSMichael Clark }
171204331d0bSMichael Clark 
1713b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = {
1714cdfc19e4SAlistair Francis     .name       = MACHINE_TYPE_NAME("virt"),
1715cdfc19e4SAlistair Francis     .parent     = TYPE_MACHINE,
1716b2a3a071SBin Meng     .class_init = virt_machine_class_init,
1717b2a3a071SBin Meng     .instance_init = virt_machine_instance_init,
1718cdfc19e4SAlistair Francis     .instance_size = sizeof(RISCVVirtState),
171958d5a5a7SAlistair Francis     .interfaces = (InterfaceInfo[]) {
172058d5a5a7SAlistair Francis          { TYPE_HOTPLUG_HANDLER },
172158d5a5a7SAlistair Francis          { }
172258d5a5a7SAlistair Francis     },
1723cdfc19e4SAlistair Francis };
1724cdfc19e4SAlistair Francis 
1725b2a3a071SBin Meng static void virt_machine_init_register_types(void)
1726cdfc19e4SAlistair Francis {
1727b2a3a071SBin Meng     type_register_static(&virt_machine_typeinfo);
1728cdfc19e4SAlistair Francis }
1729cdfc19e4SAlistair Francis 
1730b2a3a071SBin Meng type_init(virt_machine_init_register_types)
1731