104331d0bSMichael Clark /* 204331d0bSMichael Clark * QEMU RISC-V VirtIO Board 304331d0bSMichael Clark * 404331d0bSMichael Clark * Copyright (c) 2017 SiFive, Inc. 504331d0bSMichael Clark * 604331d0bSMichael Clark * RISC-V machine with 16550a UART and VirtIO MMIO 704331d0bSMichael Clark * 804331d0bSMichael Clark * This program is free software; you can redistribute it and/or modify it 904331d0bSMichael Clark * under the terms and conditions of the GNU General Public License, 1004331d0bSMichael Clark * version 2 or later, as published by the Free Software Foundation. 1104331d0bSMichael Clark * 1204331d0bSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 1304331d0bSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1404331d0bSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1504331d0bSMichael Clark * more details. 1604331d0bSMichael Clark * 1704331d0bSMichael Clark * You should have received a copy of the GNU General Public License along with 1804331d0bSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 1904331d0bSMichael Clark */ 2004331d0bSMichael Clark 2104331d0bSMichael Clark #include "qemu/osdep.h" 224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h" 2304331d0bSMichael Clark #include "qemu/error-report.h" 24e4b4f0b7SJason A. Donenfeld #include "qemu/guest-random.h" 2504331d0bSMichael Clark #include "qapi/error.h" 2604331d0bSMichael Clark #include "hw/boards.h" 2704331d0bSMichael Clark #include "hw/loader.h" 2804331d0bSMichael Clark #include "hw/sysbus.h" 2971eb522cSAlistair Francis #include "hw/qdev-properties.h" 307e6b5497SBernhard Beschow #include "hw/char/serial-mm.h" 3104331d0bSMichael Clark #include "target/riscv/cpu.h" 323029fab6SAlistair Francis #include "hw/core/sysbus-fdt.h" 33abd9a206SAtish Patra #include "target/riscv/pmu.h" 3404331d0bSMichael Clark #include "hw/riscv/riscv_hart.h" 35df240d66STomasz Jeznach #include "hw/riscv/iommu.h" 362c12de14SSunil V L #include "hw/riscv/riscv-iommu-bits.h" 3704331d0bSMichael Clark #include "hw/riscv/virt.h" 380ac24d56SAlistair Francis #include "hw/riscv/boot.h" 3918df0b46SAnup Patel #include "hw/riscv/numa.h" 40fb80f333SDaniel Henrique Barboza #include "kvm/kvm_riscv.h" 41ecf28647SHeinrich Schuchardt #include "hw/firmware/smbios.h" 42cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h" 43e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h" 4484fcf3c1SBin Meng #include "hw/intc/sifive_plic.h" 45a4b84608SBin Meng #include "hw/misc/sifive_test.h" 461832b7cbSAlistair Francis #include "hw/platform-bus.h" 4704331d0bSMichael Clark #include "chardev/char.h" 4804331d0bSMichael Clark #include "sysemu/device_tree.h" 4946517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 50c0716c81SPhilippe Mathieu-Daudé #include "sysemu/tcg.h" 51ad40be27SYifei Jiang #include "sysemu/kvm.h" 52325b7c4eSAlistair Francis #include "sysemu/tpm.h" 53f2d44e9cSDaniel Henrique Barboza #include "sysemu/qtest.h" 546d56e396SAlistair Francis #include "hw/pci/pci.h" 556d56e396SAlistair Francis #include "hw/pci-host/gpex.h" 56c346749eSAsherah Connor #include "hw/display/ramfb.h" 5790477a65SSunil V L #include "hw/acpi/aml-build.h" 58168b8c29SSunil V L #include "qapi/qapi-visit-common.h" 597778cdddSDaniel Henrique Barboza #include "hw/virtio/virtio-iommu.h" 6004331d0bSMichael Clark 6148c2c33cSYong-Xuan Wang /* KVM AIA only supports APLIC MSI. APLIC Wired is always emulated by QEMU. */ 622711e1e3SDaniel Henrique Barboza static bool virt_use_kvm_aia_aplic_imsic(RISCVVirtAIAType aia_type) 6348c2c33cSYong-Xuan Wang { 642711e1e3SDaniel Henrique Barboza bool msimode = aia_type == VIRT_AIA_TYPE_APLIC_IMSIC; 652711e1e3SDaniel Henrique Barboza 662711e1e3SDaniel Henrique Barboza return riscv_is_kvm_aia_aplic_imsic(msimode); 6748c2c33cSYong-Xuan Wang } 6848c2c33cSYong-Xuan Wang 69*b319ef15SDaniel Henrique Barboza static bool virt_use_emulated_aplic(RISCVVirtAIAType aia_type) 70*b319ef15SDaniel Henrique Barboza { 71*b319ef15SDaniel Henrique Barboza bool msimode = aia_type == VIRT_AIA_TYPE_APLIC_IMSIC; 72*b319ef15SDaniel Henrique Barboza 73*b319ef15SDaniel Henrique Barboza return riscv_use_emulated_aplic(msimode); 74*b319ef15SDaniel Henrique Barboza } 75*b319ef15SDaniel Henrique Barboza 76f2d44e9cSDaniel Henrique Barboza static bool virt_aclint_allowed(void) 77f2d44e9cSDaniel Henrique Barboza { 78f2d44e9cSDaniel Henrique Barboza return tcg_enabled() || qtest_enabled(); 79f2d44e9cSDaniel Henrique Barboza } 80f2d44e9cSDaniel Henrique Barboza 8173261285SBin Meng static const MemMapEntry virt_memmap[] = { 8204331d0bSMichael Clark [VIRT_DEBUG] = { 0x0, 0x100 }, 839eb8b14aSBin Meng [VIRT_MROM] = { 0x1000, 0xf000 }, 845aec3247SMichael Clark [VIRT_TEST] = { 0x100000, 0x1000 }, 8567b5ef30SAnup Patel [VIRT_RTC] = { 0x101000, 0x1000 }, 8604331d0bSMichael Clark [VIRT_CLINT] = { 0x2000000, 0x10000 }, 87954886eaSAnup Patel [VIRT_ACLINT_SSWI] = { 0x2F00000, 0x4000 }, 882c44bbf3SBin Meng [VIRT_PCIE_PIO] = { 0x3000000, 0x10000 }, 892c12de14SSunil V L [VIRT_IOMMU_SYS] = { 0x3010000, 0x1000 }, 901832b7cbSAlistair Francis [VIRT_PLATFORM_BUS] = { 0x4000000, 0x2000000 }, 9118df0b46SAnup Patel [VIRT_PLIC] = { 0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) }, 92e6faee65SAnup Patel [VIRT_APLIC_M] = { 0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) }, 93e6faee65SAnup Patel [VIRT_APLIC_S] = { 0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) }, 9404331d0bSMichael Clark [VIRT_UART0] = { 0x10000000, 0x100 }, 9504331d0bSMichael Clark [VIRT_VIRTIO] = { 0x10001000, 0x1000 }, 960489348dSAsherah Connor [VIRT_FW_CFG] = { 0x10100000, 0x18 }, 976911fde4SAlistair Francis [VIRT_FLASH] = { 0x20000000, 0x4000000 }, 9828d8c281SAnup Patel [VIRT_IMSIC_M] = { 0x24000000, VIRT_IMSIC_MAX_SIZE }, 9928d8c281SAnup Patel [VIRT_IMSIC_S] = { 0x28000000, VIRT_IMSIC_MAX_SIZE }, 1006d56e396SAlistair Francis [VIRT_PCIE_ECAM] = { 0x30000000, 0x10000000 }, 1012c44bbf3SBin Meng [VIRT_PCIE_MMIO] = { 0x40000000, 0x40000000 }, 1022c44bbf3SBin Meng [VIRT_DRAM] = { 0x80000000, 0x0 }, 10304331d0bSMichael Clark }; 10404331d0bSMichael Clark 10519800265SBin Meng /* PCIe high mmio is fixed for RV32 */ 10619800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE 0x300000000ULL 10719800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE (4 * GiB) 10819800265SBin Meng 10919800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */ 11019800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE (16 * GiB) 11119800265SBin Meng 11219800265SBin Meng static MemMapEntry virt_high_pcie_memmap; 11319800265SBin Meng 11471eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB) 11571eb522cSAlistair Francis 11671eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s, 11771eb522cSAlistair Francis const char *name, 11871eb522cSAlistair Francis const char *alias_prop_name) 11971eb522cSAlistair Francis { 12071eb522cSAlistair Francis /* 12171eb522cSAlistair Francis * Create a single flash device. We use the same parameters as 12271eb522cSAlistair Francis * the flash devices on the ARM virt board. 12371eb522cSAlistair Francis */ 124df707969SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 12571eb522cSAlistair Francis 12671eb522cSAlistair Francis qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE); 12771eb522cSAlistair Francis qdev_prop_set_uint8(dev, "width", 4); 12871eb522cSAlistair Francis qdev_prop_set_uint8(dev, "device-width", 2); 12971eb522cSAlistair Francis qdev_prop_set_bit(dev, "big-endian", false); 13071eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id0", 0x89); 13171eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id1", 0x18); 13271eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id2", 0x00); 13371eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id3", 0x00); 13471eb522cSAlistair Francis qdev_prop_set_string(dev, "name", name); 13571eb522cSAlistair Francis 136d2623129SMarkus Armbruster object_property_add_child(OBJECT(s), name, OBJECT(dev)); 13771eb522cSAlistair Francis object_property_add_alias(OBJECT(s), alias_prop_name, 138d2623129SMarkus Armbruster OBJECT(dev), "drive"); 13971eb522cSAlistair Francis 14071eb522cSAlistair Francis return PFLASH_CFI01(dev); 14171eb522cSAlistair Francis } 14271eb522cSAlistair Francis 14371eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s) 14471eb522cSAlistair Francis { 14571eb522cSAlistair Francis s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0"); 14671eb522cSAlistair Francis s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1"); 14771eb522cSAlistair Francis } 14871eb522cSAlistair Francis 14971eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash, 15071eb522cSAlistair Francis hwaddr base, hwaddr size, 15171eb522cSAlistair Francis MemoryRegion *sysmem) 15271eb522cSAlistair Francis { 15371eb522cSAlistair Francis DeviceState *dev = DEVICE(flash); 15471eb522cSAlistair Francis 1554cdd0a77SPhilippe Mathieu-Daudé assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE)); 15671eb522cSAlistair Francis assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX); 15771eb522cSAlistair Francis qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE); 1583c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 15971eb522cSAlistair Francis 16071eb522cSAlistair Francis memory_region_add_subregion(sysmem, base, 16171eb522cSAlistair Francis sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 16271eb522cSAlistair Francis 0)); 16371eb522cSAlistair Francis } 16471eb522cSAlistair Francis 16571eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s, 16671eb522cSAlistair Francis MemoryRegion *sysmem) 16771eb522cSAlistair Francis { 16871eb522cSAlistair Francis hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 16971eb522cSAlistair Francis hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 17071eb522cSAlistair Francis 17171eb522cSAlistair Francis virt_flash_map1(s->flash[0], flashbase, flashsize, 17271eb522cSAlistair Francis sysmem); 17371eb522cSAlistair Francis virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize, 17471eb522cSAlistair Francis sysmem); 17571eb522cSAlistair Francis } 17671eb522cSAlistair Francis 177e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename, 178e6faee65SAnup Patel uint32_t irqchip_phandle) 1796d56e396SAlistair Francis { 1806d56e396SAlistair Francis int pin, dev; 181e6faee65SAnup Patel uint32_t irq_map_stride = 0; 182e6faee65SAnup Patel uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * 183e6faee65SAnup Patel FDT_MAX_INT_MAP_WIDTH] = {}; 1846d56e396SAlistair Francis uint32_t *irq_map = full_irq_map; 1856d56e396SAlistair Francis 1866d56e396SAlistair Francis /* This code creates a standard swizzle of interrupts such that 1876d56e396SAlistair Francis * each device's first interrupt is based on it's PCI_SLOT number. 1886d56e396SAlistair Francis * (See pci_swizzle_map_irq_fn()) 1896d56e396SAlistair Francis * 1906d56e396SAlistair Francis * We only need one entry per interrupt in the table (not one per 1916d56e396SAlistair Francis * possible slot) seeing the interrupt-map-mask will allow the table 1926d56e396SAlistair Francis * to wrap to any number of devices. 1936d56e396SAlistair Francis */ 1946d56e396SAlistair Francis for (dev = 0; dev < GPEX_NUM_IRQS; dev++) { 1956d56e396SAlistair Francis int devfn = dev * 0x8; 1966d56e396SAlistair Francis 1976d56e396SAlistair Francis for (pin = 0; pin < GPEX_NUM_IRQS; pin++) { 1986d56e396SAlistair Francis int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS); 1996d56e396SAlistair Francis int i = 0; 2006d56e396SAlistair Francis 201e6faee65SAnup Patel /* Fill PCI address cells */ 2026d56e396SAlistair Francis irq_map[i] = cpu_to_be32(devfn << 8); 2036d56e396SAlistair Francis i += FDT_PCI_ADDR_CELLS; 204e6faee65SAnup Patel 205e6faee65SAnup Patel /* Fill PCI Interrupt cells */ 2066d56e396SAlistair Francis irq_map[i] = cpu_to_be32(pin + 1); 2076d56e396SAlistair Francis i += FDT_PCI_INT_CELLS; 2086d56e396SAlistair Francis 209e6faee65SAnup Patel /* Fill interrupt controller phandle and cells */ 210e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(irqchip_phandle); 211e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(irq_nr); 212e6faee65SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_NONE) { 213e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(0x4); 214e6faee65SAnup Patel } 2156d56e396SAlistair Francis 216e6faee65SAnup Patel if (!irq_map_stride) { 217e6faee65SAnup Patel irq_map_stride = i; 218e6faee65SAnup Patel } 219e6faee65SAnup Patel irq_map += irq_map_stride; 2206d56e396SAlistair Francis } 2216d56e396SAlistair Francis } 2226d56e396SAlistair Francis 223e6faee65SAnup Patel qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map, 224e6faee65SAnup Patel GPEX_NUM_IRQS * GPEX_NUM_IRQS * 225e6faee65SAnup Patel irq_map_stride * sizeof(uint32_t)); 2266d56e396SAlistair Francis 2276d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask", 2286d56e396SAlistair Francis 0x1800, 0, 0, 0x7); 2296d56e396SAlistair Francis } 2306d56e396SAlistair Francis 2310ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket, 2320ffc1a95SAnup Patel char *clust_name, uint32_t *phandle, 233914c97f9SDaniel Henrique Barboza uint32_t *intc_phandles) 23404331d0bSMichael Clark { 2350ffc1a95SAnup Patel int cpu; 2360ffc1a95SAnup Patel uint32_t cpu_phandle; 237568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 238914c97f9SDaniel Henrique Barboza bool is_32_bit = riscv_is_32bit(&s->soc[0]); 239ed9eb206SAlexandre Ghiti uint8_t satp_mode_max; 24018df0b46SAnup Patel 24118df0b46SAnup Patel for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) { 242c95c9d20SDaniel Henrique Barboza RISCVCPU *cpu_ptr = &s->soc[socket].harts[cpu]; 24373cdf38aSDaniel Henrique Barboza g_autofree char *cpu_name = NULL; 24473cdf38aSDaniel Henrique Barboza g_autofree char *core_name = NULL; 24573cdf38aSDaniel Henrique Barboza g_autofree char *intc_name = NULL; 24673cdf38aSDaniel Henrique Barboza g_autofree char *sv_name = NULL; 247c95c9d20SDaniel Henrique Barboza 2480ffc1a95SAnup Patel cpu_phandle = (*phandle)++; 24918df0b46SAnup Patel 25018df0b46SAnup Patel cpu_name = g_strdup_printf("/cpus/cpu@%d", 25118df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 252568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, cpu_name); 253ed9eb206SAlexandre Ghiti 25443d1de32SDaniel Henrique Barboza if (cpu_ptr->cfg.satp_mode.supported != 0) { 25543d1de32SDaniel Henrique Barboza satp_mode_max = satp_mode_max_from_map(cpu_ptr->cfg.satp_mode.map); 256ed9eb206SAlexandre Ghiti sv_name = g_strdup_printf("riscv,%s", 257ed9eb206SAlexandre Ghiti satp_mode_str(satp_mode_max, is_32_bit)); 258ed9eb206SAlexandre Ghiti qemu_fdt_setprop_string(ms->fdt, cpu_name, "mmu-type", sv_name); 25943d1de32SDaniel Henrique Barboza } 260ed9eb206SAlexandre Ghiti 2611c8e491cSConor Dooley riscv_isa_write_fdt(cpu_ptr, ms->fdt, cpu_name); 26200769863SAnup Patel 263a326a2b0SDaniel Henrique Barboza if (cpu_ptr->cfg.ext_zicbom) { 26400769863SAnup Patel qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbom-block-size", 26500769863SAnup Patel cpu_ptr->cfg.cbom_blocksize); 26600769863SAnup Patel } 26700769863SAnup Patel 268e57039ddSDaniel Henrique Barboza if (cpu_ptr->cfg.ext_zicboz) { 26900769863SAnup Patel qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cboz-block-size", 27000769863SAnup Patel cpu_ptr->cfg.cboz_blocksize); 27100769863SAnup Patel } 27200769863SAnup Patel 273cc2bf69aSDaniel Henrique Barboza if (cpu_ptr->cfg.ext_zicbop) { 274cc2bf69aSDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbop-block-size", 275cc2bf69aSDaniel Henrique Barboza cpu_ptr->cfg.cbop_blocksize); 276cc2bf69aSDaniel Henrique Barboza } 277cc2bf69aSDaniel Henrique Barboza 278568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "compatible", "riscv"); 279568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "status", "okay"); 280568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, cpu_name, "reg", 28118df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 282568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "device_type", "cpu"); 283568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, cpu_name, socket); 284568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, cpu_name, "phandle", cpu_phandle); 2850ffc1a95SAnup Patel 2860ffc1a95SAnup Patel intc_phandles[cpu] = (*phandle)++; 28718df0b46SAnup Patel 28818df0b46SAnup Patel intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name); 289568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, intc_name); 290568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, intc_name, "phandle", 2910ffc1a95SAnup Patel intc_phandles[cpu]); 292568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, intc_name, "compatible", 29318df0b46SAnup Patel "riscv,cpu-intc"); 294568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, intc_name, "interrupt-controller", NULL, 0); 295568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, intc_name, "#interrupt-cells", 1); 29618df0b46SAnup Patel 29718df0b46SAnup Patel core_name = g_strdup_printf("%s/core%d", clust_name, cpu); 298568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, core_name); 299568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, core_name, "cpu", cpu_phandle); 30028a4df97SAtish Patra } 3010ffc1a95SAnup Patel } 3020ffc1a95SAnup Patel 3030ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s, 3040ffc1a95SAnup Patel const MemMapEntry *memmap, int socket) 3050ffc1a95SAnup Patel { 3065fb20f76SDaniel Henrique Barboza g_autofree char *mem_name = NULL; 3070ffc1a95SAnup Patel uint64_t addr, size; 308568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 30928a4df97SAtish Patra 310568e0614SDaniel Henrique Barboza addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(ms, socket); 311568e0614SDaniel Henrique Barboza size = riscv_socket_mem_size(ms, socket); 31218df0b46SAnup Patel mem_name = g_strdup_printf("/memory@%lx", (long)addr); 313568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, mem_name); 314568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, mem_name, "reg", 31518df0b46SAnup Patel addr >> 32, addr, size >> 32, size); 316568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, mem_name, "device_type", "memory"); 317568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, mem_name, socket); 3180ffc1a95SAnup Patel } 31904331d0bSMichael Clark 3200ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s, 3210ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 3220ffc1a95SAnup Patel uint32_t *intc_phandles) 3230ffc1a95SAnup Patel { 3240ffc1a95SAnup Patel int cpu; 3255fb20f76SDaniel Henrique Barboza g_autofree char *clint_name = NULL; 3265fb20f76SDaniel Henrique Barboza g_autofree uint32_t *clint_cells = NULL; 3270ffc1a95SAnup Patel unsigned long clint_addr; 328568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 3290ffc1a95SAnup Patel static const char * const clint_compat[2] = { 3300ffc1a95SAnup Patel "sifive,clint0", "riscv,clint0" 3310ffc1a95SAnup Patel }; 3320ffc1a95SAnup Patel 3330ffc1a95SAnup Patel clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 3340ffc1a95SAnup Patel 3350ffc1a95SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 3360ffc1a95SAnup Patel clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 3370ffc1a95SAnup Patel clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 3380ffc1a95SAnup Patel clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 3390ffc1a95SAnup Patel clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 3400ffc1a95SAnup Patel } 3410ffc1a95SAnup Patel 3420ffc1a95SAnup Patel clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 34318df0b46SAnup Patel clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr); 344568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, clint_name); 345568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, clint_name, "compatible", 3460ffc1a95SAnup Patel (char **)&clint_compat, 3470ffc1a95SAnup Patel ARRAY_SIZE(clint_compat)); 348568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, clint_name, "reg", 34918df0b46SAnup Patel 0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size); 350568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, clint_name, "interrupts-extended", 35118df0b46SAnup Patel clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4); 352568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, clint_name, socket); 3530ffc1a95SAnup Patel } 3540ffc1a95SAnup Patel 355954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s, 356954886eaSAnup Patel const MemMapEntry *memmap, int socket, 357954886eaSAnup Patel uint32_t *intc_phandles) 358954886eaSAnup Patel { 359954886eaSAnup Patel int cpu; 360954886eaSAnup Patel char *name; 36128d8c281SAnup Patel unsigned long addr, size; 362954886eaSAnup Patel uint32_t aclint_cells_size; 3635fb20f76SDaniel Henrique Barboza g_autofree uint32_t *aclint_mswi_cells = NULL; 3645fb20f76SDaniel Henrique Barboza g_autofree uint32_t *aclint_sswi_cells = NULL; 3655fb20f76SDaniel Henrique Barboza g_autofree uint32_t *aclint_mtimer_cells = NULL; 366568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 367954886eaSAnup Patel 368954886eaSAnup Patel aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 369954886eaSAnup Patel aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 370954886eaSAnup Patel aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 371954886eaSAnup Patel 372954886eaSAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 373954886eaSAnup Patel aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 374954886eaSAnup Patel aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT); 375954886eaSAnup Patel aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 376954886eaSAnup Patel aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER); 377954886eaSAnup Patel aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 378954886eaSAnup Patel aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT); 379954886eaSAnup Patel } 380954886eaSAnup Patel aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2; 381954886eaSAnup Patel 38228d8c281SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) { 383954886eaSAnup Patel addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 384954886eaSAnup Patel name = g_strdup_printf("/soc/mswi@%lx", addr); 385568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 386568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 38728d8c281SAnup Patel "riscv,aclint-mswi"); 388568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 389954886eaSAnup Patel 0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE); 390568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupts-extended", 391954886eaSAnup Patel aclint_mswi_cells, aclint_cells_size); 392568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0); 393568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0); 394568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, name, socket); 395954886eaSAnup Patel g_free(name); 39628d8c281SAnup Patel } 397954886eaSAnup Patel 39828d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 39928d8c281SAnup Patel addr = memmap[VIRT_CLINT].base + 40028d8c281SAnup Patel (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket); 40128d8c281SAnup Patel size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE; 40228d8c281SAnup Patel } else { 403954886eaSAnup Patel addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE + 404954886eaSAnup Patel (memmap[VIRT_CLINT].size * socket); 40528d8c281SAnup Patel size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE; 40628d8c281SAnup Patel } 407954886eaSAnup Patel name = g_strdup_printf("/soc/mtimer@%lx", addr); 408568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 409568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 410954886eaSAnup Patel "riscv,aclint-mtimer"); 411568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 412954886eaSAnup Patel 0x0, addr + RISCV_ACLINT_DEFAULT_MTIME, 41328d8c281SAnup Patel 0x0, size - RISCV_ACLINT_DEFAULT_MTIME, 414954886eaSAnup Patel 0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP, 415954886eaSAnup Patel 0x0, RISCV_ACLINT_DEFAULT_MTIME); 416568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupts-extended", 417954886eaSAnup Patel aclint_mtimer_cells, aclint_cells_size); 418568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, name, socket); 419954886eaSAnup Patel g_free(name); 420954886eaSAnup Patel 42128d8c281SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) { 422954886eaSAnup Patel addr = memmap[VIRT_ACLINT_SSWI].base + 423954886eaSAnup Patel (memmap[VIRT_ACLINT_SSWI].size * socket); 424954886eaSAnup Patel name = g_strdup_printf("/soc/sswi@%lx", addr); 425568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 426568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 42728d8c281SAnup Patel "riscv,aclint-sswi"); 428568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 429954886eaSAnup Patel 0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size); 430568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupts-extended", 431954886eaSAnup Patel aclint_sswi_cells, aclint_cells_size); 432568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0); 433568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0); 434568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, name, socket); 435954886eaSAnup Patel g_free(name); 43628d8c281SAnup Patel } 437954886eaSAnup Patel } 438954886eaSAnup Patel 4390ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s, 4400ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 4410ffc1a95SAnup Patel uint32_t *phandle, uint32_t *intc_phandles, 4420ffc1a95SAnup Patel uint32_t *plic_phandles) 4430ffc1a95SAnup Patel { 4440ffc1a95SAnup Patel int cpu; 4455fb20f76SDaniel Henrique Barboza g_autofree char *plic_name = NULL; 4465fb20f76SDaniel Henrique Barboza g_autofree uint32_t *plic_cells; 4470ffc1a95SAnup Patel unsigned long plic_addr; 448568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 4490ffc1a95SAnup Patel static const char * const plic_compat[2] = { 4500ffc1a95SAnup Patel "sifive,plic-1.0.0", "riscv,plic0" 4510ffc1a95SAnup Patel }; 4520ffc1a95SAnup Patel 4530ffc1a95SAnup Patel plic_phandles[socket] = (*phandle)++; 45418df0b46SAnup Patel plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket); 45518df0b46SAnup Patel plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr); 456568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, plic_name); 457568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, 45818df0b46SAnup Patel "#interrupt-cells", FDT_PLIC_INT_CELLS); 459568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, 46095e401d3SConor Dooley "#address-cells", FDT_PLIC_ADDR_CELLS); 461568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, plic_name, "compatible", 4620ffc1a95SAnup Patel (char **)&plic_compat, 4630ffc1a95SAnup Patel ARRAY_SIZE(plic_compat)); 464568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, plic_name, "interrupt-controller", NULL, 0); 465ca334e10SYong-Xuan Wang 466ca334e10SYong-Xuan Wang if (kvm_enabled()) { 467ca334e10SYong-Xuan Wang plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 468ca334e10SYong-Xuan Wang 469ca334e10SYong-Xuan Wang for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 470ca334e10SYong-Xuan Wang plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 471ca334e10SYong-Xuan Wang plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT); 472ca334e10SYong-Xuan Wang } 473ca334e10SYong-Xuan Wang 474568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended", 475ca334e10SYong-Xuan Wang plic_cells, 476ca334e10SYong-Xuan Wang s->soc[socket].num_harts * sizeof(uint32_t) * 2); 477ca334e10SYong-Xuan Wang } else { 478ca334e10SYong-Xuan Wang plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 479ca334e10SYong-Xuan Wang 480ca334e10SYong-Xuan Wang for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 481ca334e10SYong-Xuan Wang plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 482ca334e10SYong-Xuan Wang plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT); 483ca334e10SYong-Xuan Wang plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 484ca334e10SYong-Xuan Wang plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT); 485ca334e10SYong-Xuan Wang } 486ca334e10SYong-Xuan Wang 487ca334e10SYong-Xuan Wang qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended", 488ca334e10SYong-Xuan Wang plic_cells, 489ca334e10SYong-Xuan Wang s->soc[socket].num_harts * sizeof(uint32_t) * 4); 490ca334e10SYong-Xuan Wang } 491ca334e10SYong-Xuan Wang 492568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, plic_name, "reg", 49318df0b46SAnup Patel 0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size); 494568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, "riscv,ndev", 49559f74489SBin Meng VIRT_IRQCHIP_NUM_SOURCES - 1); 496568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, plic_name, socket); 497568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, "phandle", 4980ffc1a95SAnup Patel plic_phandles[socket]); 4993029fab6SAlistair Francis 500d644e5e4SAnup Patel if (!socket) { 501568e0614SDaniel Henrique Barboza platform_bus_add_all_fdt_nodes(ms->fdt, plic_name, 5023029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 5033029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].size, 5043029fab6SAlistair Francis VIRT_PLATFORM_BUS_IRQ); 505d644e5e4SAnup Patel } 5060ffc1a95SAnup Patel } 5070ffc1a95SAnup Patel 50868c8b403SSunil V L uint32_t imsic_num_bits(uint32_t count) 50928d8c281SAnup Patel { 51028d8c281SAnup Patel uint32_t ret = 0; 51128d8c281SAnup Patel 51228d8c281SAnup Patel while (BIT(ret) < count) { 51328d8c281SAnup Patel ret++; 51428d8c281SAnup Patel } 51528d8c281SAnup Patel 51628d8c281SAnup Patel return ret; 51728d8c281SAnup Patel } 51828d8c281SAnup Patel 51959a07d3cSYong-Xuan Wang static void create_fdt_one_imsic(RISCVVirtState *s, hwaddr base_addr, 52059a07d3cSYong-Xuan Wang uint32_t *intc_phandles, uint32_t msi_phandle, 52159a07d3cSYong-Xuan Wang bool m_mode, uint32_t imsic_guest_bits) 52228d8c281SAnup Patel { 52328d8c281SAnup Patel int cpu, socket; 5245fb20f76SDaniel Henrique Barboza g_autofree char *imsic_name = NULL; 525568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 526568e0614SDaniel Henrique Barboza int socket_count = riscv_socket_count(ms); 5275fb20f76SDaniel Henrique Barboza uint32_t imsic_max_hart_per_socket, imsic_addr, imsic_size; 5285fb20f76SDaniel Henrique Barboza g_autofree uint32_t *imsic_cells = NULL; 5295fb20f76SDaniel Henrique Barboza g_autofree uint32_t *imsic_regs = NULL; 5308fb0bb5eSDaniel Henrique Barboza static const char * const imsic_compat[2] = { 5318fb0bb5eSDaniel Henrique Barboza "qemu,imsics", "riscv,imsics" 5328fb0bb5eSDaniel Henrique Barboza }; 53328d8c281SAnup Patel 534568e0614SDaniel Henrique Barboza imsic_cells = g_new0(uint32_t, ms->smp.cpus * 2); 5352967f37dSDaniel Henrique Barboza imsic_regs = g_new0(uint32_t, socket_count * 4); 53628d8c281SAnup Patel 537568e0614SDaniel Henrique Barboza for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 53828d8c281SAnup Patel imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 53959a07d3cSYong-Xuan Wang imsic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT); 54028d8c281SAnup Patel } 54159a07d3cSYong-Xuan Wang 54228d8c281SAnup Patel imsic_max_hart_per_socket = 0; 5432967f37dSDaniel Henrique Barboza for (socket = 0; socket < socket_count; socket++) { 54459a07d3cSYong-Xuan Wang imsic_addr = base_addr + socket * VIRT_IMSIC_GROUP_MAX_SIZE; 54528d8c281SAnup Patel imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) * 54628d8c281SAnup Patel s->soc[socket].num_harts; 54728d8c281SAnup Patel imsic_regs[socket * 4 + 0] = 0; 54828d8c281SAnup Patel imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr); 54928d8c281SAnup Patel imsic_regs[socket * 4 + 2] = 0; 55028d8c281SAnup Patel imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size); 55128d8c281SAnup Patel if (imsic_max_hart_per_socket < s->soc[socket].num_harts) { 55228d8c281SAnup Patel imsic_max_hart_per_socket = s->soc[socket].num_harts; 55328d8c281SAnup Patel } 55428d8c281SAnup Patel } 55559a07d3cSYong-Xuan Wang 556e8ad5817SDaniel Henrique Barboza imsic_name = g_strdup_printf("/soc/interrupt-controller@%lx", 557e8ad5817SDaniel Henrique Barboza (unsigned long)base_addr); 558568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, imsic_name); 5598fb0bb5eSDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, imsic_name, "compatible", 5608fb0bb5eSDaniel Henrique Barboza (char **)&imsic_compat, 5618fb0bb5eSDaniel Henrique Barboza ARRAY_SIZE(imsic_compat)); 5628fb0bb5eSDaniel Henrique Barboza 563568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "#interrupt-cells", 56428d8c281SAnup Patel FDT_IMSIC_INT_CELLS); 56559a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, imsic_name, "interrupt-controller", NULL, 0); 56659a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, imsic_name, "msi-controller", NULL, 0); 567568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, imsic_name, "interrupts-extended", 568568e0614SDaniel Henrique Barboza imsic_cells, ms->smp.cpus * sizeof(uint32_t) * 2); 569568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, imsic_name, "reg", imsic_regs, 5702967f37dSDaniel Henrique Barboza socket_count * sizeof(uint32_t) * 4); 571568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,num-ids", 57228d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 57359a07d3cSYong-Xuan Wang 57428d8c281SAnup Patel if (imsic_guest_bits) { 575568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,guest-index-bits", 57628d8c281SAnup Patel imsic_guest_bits); 57728d8c281SAnup Patel } 57859a07d3cSYong-Xuan Wang 5792967f37dSDaniel Henrique Barboza if (socket_count > 1) { 580568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,hart-index-bits", 58128d8c281SAnup Patel imsic_num_bits(imsic_max_hart_per_socket)); 582568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-bits", 5832967f37dSDaniel Henrique Barboza imsic_num_bits(socket_count)); 584568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-shift", 58528d8c281SAnup Patel IMSIC_MMIO_GROUP_MIN_SHIFT); 58628d8c281SAnup Patel } 58759a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, imsic_name, "phandle", msi_phandle); 58828d8c281SAnup Patel } 58928d8c281SAnup Patel 59059a07d3cSYong-Xuan Wang static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap, 59159a07d3cSYong-Xuan Wang uint32_t *phandle, uint32_t *intc_phandles, 59259a07d3cSYong-Xuan Wang uint32_t *msi_m_phandle, uint32_t *msi_s_phandle) 59359a07d3cSYong-Xuan Wang { 59459a07d3cSYong-Xuan Wang *msi_m_phandle = (*phandle)++; 59559a07d3cSYong-Xuan Wang *msi_s_phandle = (*phandle)++; 59659a07d3cSYong-Xuan Wang 59759a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 59859a07d3cSYong-Xuan Wang /* M-level IMSIC node */ 59959a07d3cSYong-Xuan Wang create_fdt_one_imsic(s, memmap[VIRT_IMSIC_M].base, intc_phandles, 60059a07d3cSYong-Xuan Wang *msi_m_phandle, true, 0); 60159a07d3cSYong-Xuan Wang } 60259a07d3cSYong-Xuan Wang 60359a07d3cSYong-Xuan Wang /* S-level IMSIC node */ 60459a07d3cSYong-Xuan Wang create_fdt_one_imsic(s, memmap[VIRT_IMSIC_S].base, intc_phandles, 60559a07d3cSYong-Xuan Wang *msi_s_phandle, false, 60659a07d3cSYong-Xuan Wang imsic_num_bits(s->aia_guests + 1)); 60759a07d3cSYong-Xuan Wang 60859a07d3cSYong-Xuan Wang } 60959a07d3cSYong-Xuan Wang 61002dd57b3SDaniel Henrique Barboza /* Caller must free string after use */ 61102dd57b3SDaniel Henrique Barboza static char *fdt_get_aplic_nodename(unsigned long aplic_addr) 61202dd57b3SDaniel Henrique Barboza { 61329390fdbSDaniel Henrique Barboza return g_strdup_printf("/soc/interrupt-controller@%lx", aplic_addr); 61402dd57b3SDaniel Henrique Barboza } 61502dd57b3SDaniel Henrique Barboza 61659a07d3cSYong-Xuan Wang static void create_fdt_one_aplic(RISCVVirtState *s, int socket, 61759a07d3cSYong-Xuan Wang unsigned long aplic_addr, uint32_t aplic_size, 61859a07d3cSYong-Xuan Wang uint32_t msi_phandle, 61959a07d3cSYong-Xuan Wang uint32_t *intc_phandles, 62059a07d3cSYong-Xuan Wang uint32_t aplic_phandle, 62159a07d3cSYong-Xuan Wang uint32_t aplic_child_phandle, 62248c2c33cSYong-Xuan Wang bool m_mode, int num_harts) 62359a07d3cSYong-Xuan Wang { 62459a07d3cSYong-Xuan Wang int cpu; 62502dd57b3SDaniel Henrique Barboza g_autofree char *aplic_name = fdt_get_aplic_nodename(aplic_addr); 6265fb20f76SDaniel Henrique Barboza g_autofree uint32_t *aplic_cells = g_new0(uint32_t, num_harts * 2); 62759a07d3cSYong-Xuan Wang MachineState *ms = MACHINE(s); 628362b31fcSDaniel Henrique Barboza static const char * const aplic_compat[2] = { 629362b31fcSDaniel Henrique Barboza "qemu,aplic", "riscv,aplic" 630362b31fcSDaniel Henrique Barboza }; 63159a07d3cSYong-Xuan Wang 63248c2c33cSYong-Xuan Wang for (cpu = 0; cpu < num_harts; cpu++) { 63359a07d3cSYong-Xuan Wang aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 63459a07d3cSYong-Xuan Wang aplic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT); 63559a07d3cSYong-Xuan Wang } 63659a07d3cSYong-Xuan Wang 63759a07d3cSYong-Xuan Wang qemu_fdt_add_subnode(ms->fdt, aplic_name); 638362b31fcSDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, aplic_name, "compatible", 639362b31fcSDaniel Henrique Barboza (char **)&aplic_compat, 640362b31fcSDaniel Henrique Barboza ARRAY_SIZE(aplic_compat)); 641190e0ae6SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, aplic_name, "#address-cells", 642190e0ae6SDaniel Henrique Barboza FDT_APLIC_ADDR_CELLS); 64359a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, 64459a07d3cSYong-Xuan Wang "#interrupt-cells", FDT_APLIC_INT_CELLS); 64559a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, aplic_name, "interrupt-controller", NULL, 0); 64659a07d3cSYong-Xuan Wang 64759a07d3cSYong-Xuan Wang if (s->aia_type == VIRT_AIA_TYPE_APLIC) { 64859a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, aplic_name, "interrupts-extended", 64948c2c33cSYong-Xuan Wang aplic_cells, num_harts * sizeof(uint32_t) * 2); 65059a07d3cSYong-Xuan Wang } else { 65159a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "msi-parent", msi_phandle); 65259a07d3cSYong-Xuan Wang } 65359a07d3cSYong-Xuan Wang 65459a07d3cSYong-Xuan Wang qemu_fdt_setprop_cells(ms->fdt, aplic_name, "reg", 65559a07d3cSYong-Xuan Wang 0x0, aplic_addr, 0x0, aplic_size); 65659a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,num-sources", 65759a07d3cSYong-Xuan Wang VIRT_IRQCHIP_NUM_SOURCES); 65859a07d3cSYong-Xuan Wang 65959a07d3cSYong-Xuan Wang if (aplic_child_phandle) { 66059a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,children", 66159a07d3cSYong-Xuan Wang aplic_child_phandle); 662b1f1e9dcSDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegation", 66359a07d3cSYong-Xuan Wang aplic_child_phandle, 0x1, 66459a07d3cSYong-Xuan Wang VIRT_IRQCHIP_NUM_SOURCES); 66538facfa8SDaniel Henrique Barboza /* 66638facfa8SDaniel Henrique Barboza * DEPRECATED_9.1: Compat property kept temporarily 66738facfa8SDaniel Henrique Barboza * to allow old firmwares to work with AIA. Do *not* 66838facfa8SDaniel Henrique Barboza * use 'riscv,delegate' in new code: use 66938facfa8SDaniel Henrique Barboza * 'riscv,delegation' instead. 67038facfa8SDaniel Henrique Barboza */ 67138facfa8SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegate", 67238facfa8SDaniel Henrique Barboza aplic_child_phandle, 0x1, 67338facfa8SDaniel Henrique Barboza VIRT_IRQCHIP_NUM_SOURCES); 67459a07d3cSYong-Xuan Wang } 67559a07d3cSYong-Xuan Wang 67659a07d3cSYong-Xuan Wang riscv_socket_fdt_write_id(ms, aplic_name, socket); 67759a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "phandle", aplic_phandle); 67859a07d3cSYong-Xuan Wang } 67959a07d3cSYong-Xuan Wang 68028d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s, 68128d8c281SAnup Patel const MemMapEntry *memmap, int socket, 68228d8c281SAnup Patel uint32_t msi_m_phandle, 68328d8c281SAnup Patel uint32_t msi_s_phandle, 68428d8c281SAnup Patel uint32_t *phandle, 68528d8c281SAnup Patel uint32_t *intc_phandles, 68648c2c33cSYong-Xuan Wang uint32_t *aplic_phandles, 68748c2c33cSYong-Xuan Wang int num_harts) 688e6faee65SAnup Patel { 689e6faee65SAnup Patel unsigned long aplic_addr; 690568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 691e6faee65SAnup Patel uint32_t aplic_m_phandle, aplic_s_phandle; 692e6faee65SAnup Patel 693e6faee65SAnup Patel aplic_m_phandle = (*phandle)++; 694e6faee65SAnup Patel aplic_s_phandle = (*phandle)++; 695e6faee65SAnup Patel 69659a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 697e6faee65SAnup Patel /* M-level APLIC node */ 698e6faee65SAnup Patel aplic_addr = memmap[VIRT_APLIC_M].base + 699e6faee65SAnup Patel (memmap[VIRT_APLIC_M].size * socket); 70059a07d3cSYong-Xuan Wang create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_M].size, 70159a07d3cSYong-Xuan Wang msi_m_phandle, intc_phandles, 70259a07d3cSYong-Xuan Wang aplic_m_phandle, aplic_s_phandle, 70348c2c33cSYong-Xuan Wang true, num_harts); 70428d8c281SAnup Patel } 705e6faee65SAnup Patel 706e6faee65SAnup Patel /* S-level APLIC node */ 707e6faee65SAnup Patel aplic_addr = memmap[VIRT_APLIC_S].base + 708e6faee65SAnup Patel (memmap[VIRT_APLIC_S].size * socket); 70959a07d3cSYong-Xuan Wang create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_S].size, 71059a07d3cSYong-Xuan Wang msi_s_phandle, intc_phandles, 71159a07d3cSYong-Xuan Wang aplic_s_phandle, 0, 71248c2c33cSYong-Xuan Wang false, num_harts); 71359a07d3cSYong-Xuan Wang 714d644e5e4SAnup Patel if (!socket) { 71502dd57b3SDaniel Henrique Barboza g_autofree char *aplic_name = fdt_get_aplic_nodename(aplic_addr); 716568e0614SDaniel Henrique Barboza platform_bus_add_all_fdt_nodes(ms->fdt, aplic_name, 7173029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 7183029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].size, 7193029fab6SAlistair Francis VIRT_PLATFORM_BUS_IRQ); 720d644e5e4SAnup Patel } 7213029fab6SAlistair Francis 722e6faee65SAnup Patel aplic_phandles[socket] = aplic_s_phandle; 723e6faee65SAnup Patel } 724e6faee65SAnup Patel 725abd9a206SAtish Patra static void create_fdt_pmu(RISCVVirtState *s) 726abd9a206SAtish Patra { 7275fb20f76SDaniel Henrique Barboza g_autofree char *pmu_name = g_strdup_printf("/pmu"); 728568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 729abd9a206SAtish Patra RISCVCPU hart = s->soc[0].harts[0]; 730abd9a206SAtish Patra 731568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, pmu_name); 732568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, pmu_name, "compatible", "riscv,pmu"); 7332571a642SRob Bradford riscv_pmu_generate_fdt_node(ms->fdt, hart.pmu_avail_ctrs, pmu_name); 734abd9a206SAtish Patra } 735abd9a206SAtish Patra 7360ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap, 737914c97f9SDaniel Henrique Barboza uint32_t *phandle, 7380ffc1a95SAnup Patel uint32_t *irq_mmio_phandle, 7390ffc1a95SAnup Patel uint32_t *irq_pcie_phandle, 74028d8c281SAnup Patel uint32_t *irq_virtio_phandle, 74128d8c281SAnup Patel uint32_t *msi_pcie_phandle) 7420ffc1a95SAnup Patel { 74328d8c281SAnup Patel int socket, phandle_pos; 744568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 74528d8c281SAnup Patel uint32_t msi_m_phandle = 0, msi_s_phandle = 0; 7465d0e3bcbSDaniel Henrique Barboza uint32_t xplic_phandles[MAX_NODES]; 7475d0e3bcbSDaniel Henrique Barboza g_autofree uint32_t *intc_phandles = NULL; 748568e0614SDaniel Henrique Barboza int socket_count = riscv_socket_count(ms); 7490ffc1a95SAnup Patel 750568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/cpus"); 751568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/cpus", "timebase-frequency", 752385e575cSYong-Xuan Wang kvm_enabled() ? 753385e575cSYong-Xuan Wang kvm_riscv_get_timebase_frequency(first_cpu) : 7540ffc1a95SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ); 755568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0); 756568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1); 757568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map"); 7580ffc1a95SAnup Patel 759568e0614SDaniel Henrique Barboza intc_phandles = g_new0(uint32_t, ms->smp.cpus); 76028d8c281SAnup Patel 761568e0614SDaniel Henrique Barboza phandle_pos = ms->smp.cpus; 7622967f37dSDaniel Henrique Barboza for (socket = (socket_count - 1); socket >= 0; socket--) { 7635d0e3bcbSDaniel Henrique Barboza g_autofree char *clust_name = NULL; 76428d8c281SAnup Patel phandle_pos -= s->soc[socket].num_harts; 76528d8c281SAnup Patel 7660ffc1a95SAnup Patel clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket); 767568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, clust_name); 7680ffc1a95SAnup Patel 7690ffc1a95SAnup Patel create_fdt_socket_cpus(s, socket, clust_name, phandle, 770914c97f9SDaniel Henrique Barboza &intc_phandles[phandle_pos]); 7710ffc1a95SAnup Patel 7720ffc1a95SAnup Patel create_fdt_socket_memory(s, memmap, socket); 7730ffc1a95SAnup Patel 774f2d44e9cSDaniel Henrique Barboza if (virt_aclint_allowed() && s->have_aclint) { 77528d8c281SAnup Patel create_fdt_socket_aclint(s, memmap, socket, 77628d8c281SAnup Patel &intc_phandles[phandle_pos]); 777f2d44e9cSDaniel Henrique Barboza } else if (tcg_enabled()) { 77828d8c281SAnup Patel create_fdt_socket_clint(s, memmap, socket, 77928d8c281SAnup Patel &intc_phandles[phandle_pos]); 780954886eaSAnup Patel } 781ad40be27SYifei Jiang } 78228d8c281SAnup Patel 78328d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 78428d8c281SAnup Patel create_fdt_imsic(s, memmap, phandle, intc_phandles, 78528d8c281SAnup Patel &msi_m_phandle, &msi_s_phandle); 78628d8c281SAnup Patel *msi_pcie_phandle = msi_s_phandle; 78728d8c281SAnup Patel } 78828d8c281SAnup Patel 789*b319ef15SDaniel Henrique Barboza /* 790*b319ef15SDaniel Henrique Barboza * With KVM AIA aplic-imsic, using an irqchip without split 791*b319ef15SDaniel Henrique Barboza * mode, we'll use only one APLIC instance. 792*b319ef15SDaniel Henrique Barboza */ 793*b319ef15SDaniel Henrique Barboza if (!virt_use_emulated_aplic(s->aia_type)) { 79448c2c33cSYong-Xuan Wang create_fdt_socket_aplic(s, memmap, 0, 79548c2c33cSYong-Xuan Wang msi_m_phandle, msi_s_phandle, phandle, 79648c2c33cSYong-Xuan Wang &intc_phandles[0], xplic_phandles, 79748c2c33cSYong-Xuan Wang ms->smp.cpus); 79801948b1dSDaniel Henrique Barboza 79901948b1dSDaniel Henrique Barboza *irq_mmio_phandle = xplic_phandles[0]; 80001948b1dSDaniel Henrique Barboza *irq_virtio_phandle = xplic_phandles[0]; 80101948b1dSDaniel Henrique Barboza *irq_pcie_phandle = xplic_phandles[0]; 80248c2c33cSYong-Xuan Wang } else { 803568e0614SDaniel Henrique Barboza phandle_pos = ms->smp.cpus; 8042967f37dSDaniel Henrique Barboza for (socket = (socket_count - 1); socket >= 0; socket--) { 80528d8c281SAnup Patel phandle_pos -= s->soc[socket].num_harts; 8060ffc1a95SAnup Patel 807e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 8080ffc1a95SAnup Patel create_fdt_socket_plic(s, memmap, socket, phandle, 80948c2c33cSYong-Xuan Wang &intc_phandles[phandle_pos], 81048c2c33cSYong-Xuan Wang xplic_phandles); 811e6faee65SAnup Patel } else { 81228d8c281SAnup Patel create_fdt_socket_aplic(s, memmap, socket, 81328d8c281SAnup Patel msi_m_phandle, msi_s_phandle, phandle, 81448c2c33cSYong-Xuan Wang &intc_phandles[phandle_pos], 81548c2c33cSYong-Xuan Wang xplic_phandles, 81648c2c33cSYong-Xuan Wang s->soc[socket].num_harts); 81748c2c33cSYong-Xuan Wang } 81828d8c281SAnup Patel } 8190ffc1a95SAnup Patel 8202967f37dSDaniel Henrique Barboza for (socket = 0; socket < socket_count; socket++) { 82118df0b46SAnup Patel if (socket == 0) { 8220ffc1a95SAnup Patel *irq_mmio_phandle = xplic_phandles[socket]; 8230ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 8240ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 82518df0b46SAnup Patel } 82618df0b46SAnup Patel if (socket == 1) { 8270ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 8280ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 82918df0b46SAnup Patel } 83018df0b46SAnup Patel if (socket == 2) { 8310ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 83218df0b46SAnup Patel } 83318df0b46SAnup Patel } 83448c2c33cSYong-Xuan Wang } 83518df0b46SAnup Patel 836568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_distance_matrix(ms); 8370ffc1a95SAnup Patel } 8380ffc1a95SAnup Patel 8390ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap, 8400ffc1a95SAnup Patel uint32_t irq_virtio_phandle) 8410ffc1a95SAnup Patel { 8420ffc1a95SAnup Patel int i; 843568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 84404331d0bSMichael Clark 84504331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 8461d873c6eSDaniel Henrique Barboza g_autofree char *name = g_strdup_printf("/soc/virtio_mmio@%lx", 84704331d0bSMichael Clark (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size)); 8481d873c6eSDaniel Henrique Barboza 849568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 850568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "virtio,mmio"); 851568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 85204331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 85304331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].size); 854568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", 8550ffc1a95SAnup Patel irq_virtio_phandle); 856e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 857568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", 858e6faee65SAnup Patel VIRTIO_IRQ + i); 859e6faee65SAnup Patel } else { 860568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", 861e6faee65SAnup Patel VIRTIO_IRQ + i, 0x4); 862e6faee65SAnup Patel } 86304331d0bSMichael Clark } 8640ffc1a95SAnup Patel } 8650ffc1a95SAnup Patel 8660ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap, 86728d8c281SAnup Patel uint32_t irq_pcie_phandle, 8682c12de14SSunil V L uint32_t msi_pcie_phandle, 8692c12de14SSunil V L uint32_t iommu_sys_phandle) 8700ffc1a95SAnup Patel { 8715fb20f76SDaniel Henrique Barboza g_autofree char *name = NULL; 872568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 87304331d0bSMichael Clark 87418df0b46SAnup Patel name = g_strdup_printf("/soc/pci@%lx", 8756d56e396SAlistair Francis (long) memmap[VIRT_PCIE_ECAM].base); 876568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#address-cells", 8770ffc1a95SAnup Patel FDT_PCI_ADDR_CELLS); 878568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 8790ffc1a95SAnup Patel FDT_PCI_INT_CELLS); 880568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#size-cells", 0x2); 881568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 8820ffc1a95SAnup Patel "pci-host-ecam-generic"); 883568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "device_type", "pci"); 884568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "linux,pci-domain", 0); 885568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "bus-range", 0, 88618df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1); 887568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "dma-coherent", NULL, 0); 88828d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 889568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "msi-parent", msi_pcie_phandle); 89028d8c281SAnup Patel } 891568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 0, 89218df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size); 893568e0614SDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(ms->fdt, name, "ranges", 8946d56e396SAlistair Francis 1, FDT_PCI_RANGE_IOPORT, 2, 0, 8956d56e396SAlistair Francis 2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size, 8966d56e396SAlistair Francis 1, FDT_PCI_RANGE_MMIO, 8976d56e396SAlistair Francis 2, memmap[VIRT_PCIE_MMIO].base, 89819800265SBin Meng 2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size, 89919800265SBin Meng 1, FDT_PCI_RANGE_MMIO_64BIT, 90019800265SBin Meng 2, virt_high_pcie_memmap.base, 90119800265SBin Meng 2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size); 90219800265SBin Meng 9032c12de14SSunil V L if (virt_is_iommu_sys_enabled(s)) { 9042c12de14SSunil V L qemu_fdt_setprop_cells(ms->fdt, name, "iommu-map", 9052c12de14SSunil V L 0, iommu_sys_phandle, 0, 0, 0, 9062c12de14SSunil V L iommu_sys_phandle, 0, 0xffff); 9072c12de14SSunil V L } 9082c12de14SSunil V L 909568e0614SDaniel Henrique Barboza create_pcie_irq_map(s, ms->fdt, name, irq_pcie_phandle); 9100ffc1a95SAnup Patel } 9116d56e396SAlistair Francis 9120ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap, 9130ffc1a95SAnup Patel uint32_t *phandle) 9140ffc1a95SAnup Patel { 9150ffc1a95SAnup Patel char *name; 9160ffc1a95SAnup Patel uint32_t test_phandle; 917568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 9180ffc1a95SAnup Patel 9190ffc1a95SAnup Patel test_phandle = (*phandle)++; 92018df0b46SAnup Patel name = g_strdup_printf("/soc/test@%lx", 92104331d0bSMichael Clark (long)memmap[VIRT_TEST].base); 922568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 9239c0fb20cSPalmer Dabbelt { 9242cc04550SBin Meng static const char * const compat[3] = { 9252cc04550SBin Meng "sifive,test1", "sifive,test0", "syscon" 9262cc04550SBin Meng }; 927568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, name, "compatible", 9280ffc1a95SAnup Patel (char **)&compat, ARRAY_SIZE(compat)); 9299c0fb20cSPalmer Dabbelt } 930568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 9310ffc1a95SAnup Patel 0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size); 932568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "phandle", test_phandle); 933568e0614SDaniel Henrique Barboza test_phandle = qemu_fdt_get_phandle(ms->fdt, name); 93418df0b46SAnup Patel g_free(name); 9350e404da0SAnup Patel 936ae293799SConor Dooley name = g_strdup_printf("/reboot"); 937568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 938568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-reboot"); 939568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle); 940568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0); 941568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_RESET); 94218df0b46SAnup Patel g_free(name); 9430e404da0SAnup Patel 944ae293799SConor Dooley name = g_strdup_printf("/poweroff"); 945568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 946568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-poweroff"); 947568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle); 948568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0); 949568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_PASS); 95018df0b46SAnup Patel g_free(name); 9510ffc1a95SAnup Patel } 9520ffc1a95SAnup Patel 9530ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap, 9540ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 9550ffc1a95SAnup Patel { 9565fb20f76SDaniel Henrique Barboza g_autofree char *name = NULL; 957568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 95804331d0bSMichael Clark 95953c38f7aSConor Dooley name = g_strdup_printf("/soc/serial@%lx", (long)memmap[VIRT_UART0].base); 960568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 961568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "ns16550a"); 962568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 96304331d0bSMichael Clark 0x0, memmap[VIRT_UART0].base, 96404331d0bSMichael Clark 0x0, memmap[VIRT_UART0].size); 965568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "clock-frequency", 3686400); 966568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", irq_mmio_phandle); 967e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 968568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", UART0_IRQ); 969e6faee65SAnup Patel } else { 970568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", UART0_IRQ, 0x4); 971e6faee65SAnup Patel } 97204331d0bSMichael Clark 973568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", name); 9740ffc1a95SAnup Patel } 9750ffc1a95SAnup Patel 9760ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap, 9770ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 9780ffc1a95SAnup Patel { 9795fb20f76SDaniel Henrique Barboza g_autofree char *name = NULL; 980568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 98171eb522cSAlistair Francis 98218df0b46SAnup Patel name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base); 983568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 984568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 9850ffc1a95SAnup Patel "google,goldfish-rtc"); 986568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 9870ffc1a95SAnup Patel 0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size); 988568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", 9890ffc1a95SAnup Patel irq_mmio_phandle); 990e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 991568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", RTC_IRQ); 992e6faee65SAnup Patel } else { 993568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", RTC_IRQ, 0x4); 994e6faee65SAnup Patel } 9950ffc1a95SAnup Patel } 9960ffc1a95SAnup Patel 9970ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap) 9980ffc1a95SAnup Patel { 999568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 10000ffc1a95SAnup Patel hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 10010ffc1a95SAnup Patel hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 10025fb20f76SDaniel Henrique Barboza g_autofree char *name = g_strdup_printf("/flash@%" PRIx64, flashbase); 100367b5ef30SAnup Patel 1004568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 1005568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "cfi-flash"); 1006568e0614SDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(ms->fdt, name, "reg", 100771eb522cSAlistair Francis 2, flashbase, 2, flashsize, 100871eb522cSAlistair Francis 2, flashbase + flashsize, 2, flashsize); 1009568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "bank-width", 4); 10100ffc1a95SAnup Patel } 10110ffc1a95SAnup Patel 1012f9a461b2SAtish Patra static void create_fdt_fw_cfg(RISCVVirtState *s, const MemMapEntry *memmap) 1013f9a461b2SAtish Patra { 1014568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 1015f9a461b2SAtish Patra hwaddr base = memmap[VIRT_FW_CFG].base; 1016f9a461b2SAtish Patra hwaddr size = memmap[VIRT_FW_CFG].size; 10175fb20f76SDaniel Henrique Barboza g_autofree char *nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base); 1018f9a461b2SAtish Patra 1019568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, nodename); 1020568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, nodename, 1021f9a461b2SAtish Patra "compatible", "qemu,fw-cfg-mmio"); 1022568e0614SDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 1023f9a461b2SAtish Patra 2, base, 2, size); 1024568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0); 1025f9a461b2SAtish Patra } 1026f9a461b2SAtish Patra 10277778cdddSDaniel Henrique Barboza static void create_fdt_virtio_iommu(RISCVVirtState *s, uint16_t bdf) 10287778cdddSDaniel Henrique Barboza { 10297778cdddSDaniel Henrique Barboza const char compat[] = "virtio,pci-iommu\0pci1af4,1057"; 10307778cdddSDaniel Henrique Barboza void *fdt = MACHINE(s)->fdt; 10317778cdddSDaniel Henrique Barboza uint32_t iommu_phandle; 10327778cdddSDaniel Henrique Barboza g_autofree char *iommu_node = NULL; 10337778cdddSDaniel Henrique Barboza g_autofree char *pci_node = NULL; 10347778cdddSDaniel Henrique Barboza 10357778cdddSDaniel Henrique Barboza pci_node = g_strdup_printf("/soc/pci@%lx", 10367778cdddSDaniel Henrique Barboza (long) virt_memmap[VIRT_PCIE_ECAM].base); 10377778cdddSDaniel Henrique Barboza iommu_node = g_strdup_printf("%s/virtio_iommu@%x,%x", pci_node, 10387778cdddSDaniel Henrique Barboza PCI_SLOT(bdf), PCI_FUNC(bdf)); 10397778cdddSDaniel Henrique Barboza iommu_phandle = qemu_fdt_alloc_phandle(fdt); 10407778cdddSDaniel Henrique Barboza 10417778cdddSDaniel Henrique Barboza qemu_fdt_add_subnode(fdt, iommu_node); 10427778cdddSDaniel Henrique Barboza 10437778cdddSDaniel Henrique Barboza qemu_fdt_setprop(fdt, iommu_node, "compatible", compat, sizeof(compat)); 10447778cdddSDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(fdt, iommu_node, "reg", 10457778cdddSDaniel Henrique Barboza 1, bdf << 8, 1, 0, 1, 0, 10467778cdddSDaniel Henrique Barboza 1, 0, 1, 0); 10477778cdddSDaniel Henrique Barboza qemu_fdt_setprop_cell(fdt, iommu_node, "#iommu-cells", 1); 10487778cdddSDaniel Henrique Barboza qemu_fdt_setprop_cell(fdt, iommu_node, "phandle", iommu_phandle); 10497778cdddSDaniel Henrique Barboza 10507778cdddSDaniel Henrique Barboza qemu_fdt_setprop_cells(fdt, pci_node, "iommu-map", 10517778cdddSDaniel Henrique Barboza 0, iommu_phandle, 0, bdf, 10527778cdddSDaniel Henrique Barboza bdf + 1, iommu_phandle, bdf + 1, 0xffff - bdf); 10537778cdddSDaniel Henrique Barboza } 10547778cdddSDaniel Henrique Barboza 10552c12de14SSunil V L static void create_fdt_iommu_sys(RISCVVirtState *s, uint32_t irq_chip, 105601c1caa9SDaniel Henrique Barboza uint32_t msi_phandle, 10572c12de14SSunil V L uint32_t *iommu_sys_phandle) 10582c12de14SSunil V L { 10592c12de14SSunil V L const char comp[] = "riscv,iommu"; 10602c12de14SSunil V L void *fdt = MACHINE(s)->fdt; 10612c12de14SSunil V L uint32_t iommu_phandle; 10622c12de14SSunil V L g_autofree char *iommu_node = NULL; 10632c12de14SSunil V L hwaddr addr = s->memmap[VIRT_IOMMU_SYS].base; 10642c12de14SSunil V L hwaddr size = s->memmap[VIRT_IOMMU_SYS].size; 10652c12de14SSunil V L uint32_t iommu_irq_map[RISCV_IOMMU_INTR_COUNT] = { 10662c12de14SSunil V L IOMMU_SYS_IRQ + RISCV_IOMMU_INTR_CQ, 10672c12de14SSunil V L IOMMU_SYS_IRQ + RISCV_IOMMU_INTR_FQ, 10682c12de14SSunil V L IOMMU_SYS_IRQ + RISCV_IOMMU_INTR_PM, 10692c12de14SSunil V L IOMMU_SYS_IRQ + RISCV_IOMMU_INTR_PQ, 10702c12de14SSunil V L }; 10712c12de14SSunil V L 10722c12de14SSunil V L iommu_node = g_strdup_printf("/soc/iommu@%x", 10732c12de14SSunil V L (unsigned int) s->memmap[VIRT_IOMMU_SYS].base); 10742c12de14SSunil V L iommu_phandle = qemu_fdt_alloc_phandle(fdt); 10752c12de14SSunil V L qemu_fdt_add_subnode(fdt, iommu_node); 10762c12de14SSunil V L 10772c12de14SSunil V L qemu_fdt_setprop(fdt, iommu_node, "compatible", comp, sizeof(comp)); 10782c12de14SSunil V L qemu_fdt_setprop_cell(fdt, iommu_node, "#iommu-cells", 1); 10792c12de14SSunil V L qemu_fdt_setprop_cell(fdt, iommu_node, "phandle", iommu_phandle); 10802c12de14SSunil V L 10812c12de14SSunil V L qemu_fdt_setprop_cells(fdt, iommu_node, "reg", 10822c12de14SSunil V L addr >> 32, addr, size >> 32, size); 10832c12de14SSunil V L qemu_fdt_setprop_cell(fdt, iommu_node, "interrupt-parent", irq_chip); 10842c12de14SSunil V L 10852c12de14SSunil V L qemu_fdt_setprop_cells(fdt, iommu_node, "interrupts", 10862c12de14SSunil V L iommu_irq_map[0], FDT_IRQ_TYPE_EDGE_LOW, 10872c12de14SSunil V L iommu_irq_map[1], FDT_IRQ_TYPE_EDGE_LOW, 10882c12de14SSunil V L iommu_irq_map[2], FDT_IRQ_TYPE_EDGE_LOW, 10892c12de14SSunil V L iommu_irq_map[3], FDT_IRQ_TYPE_EDGE_LOW); 10902c12de14SSunil V L 109101c1caa9SDaniel Henrique Barboza qemu_fdt_setprop_cell(fdt, iommu_node, "msi-parent", msi_phandle); 109201c1caa9SDaniel Henrique Barboza 10932c12de14SSunil V L *iommu_sys_phandle = iommu_phandle; 10942c12de14SSunil V L } 10952c12de14SSunil V L 1096df240d66STomasz Jeznach static void create_fdt_iommu(RISCVVirtState *s, uint16_t bdf) 1097df240d66STomasz Jeznach { 1098df240d66STomasz Jeznach const char comp[] = "riscv,pci-iommu"; 1099df240d66STomasz Jeznach void *fdt = MACHINE(s)->fdt; 1100df240d66STomasz Jeznach uint32_t iommu_phandle; 1101df240d66STomasz Jeznach g_autofree char *iommu_node = NULL; 1102df240d66STomasz Jeznach g_autofree char *pci_node = NULL; 1103df240d66STomasz Jeznach 1104df240d66STomasz Jeznach pci_node = g_strdup_printf("/soc/pci@%lx", 1105df240d66STomasz Jeznach (long) virt_memmap[VIRT_PCIE_ECAM].base); 1106df240d66STomasz Jeznach iommu_node = g_strdup_printf("%s/iommu@%x", pci_node, bdf); 1107df240d66STomasz Jeznach iommu_phandle = qemu_fdt_alloc_phandle(fdt); 1108df240d66STomasz Jeznach qemu_fdt_add_subnode(fdt, iommu_node); 1109df240d66STomasz Jeznach 1110df240d66STomasz Jeznach qemu_fdt_setprop(fdt, iommu_node, "compatible", comp, sizeof(comp)); 1111df240d66STomasz Jeznach qemu_fdt_setprop_cell(fdt, iommu_node, "#iommu-cells", 1); 1112df240d66STomasz Jeznach qemu_fdt_setprop_cell(fdt, iommu_node, "phandle", iommu_phandle); 1113df240d66STomasz Jeznach qemu_fdt_setprop_cells(fdt, iommu_node, "reg", 1114df240d66STomasz Jeznach bdf << 8, 0, 0, 0, 0); 1115df240d66STomasz Jeznach qemu_fdt_setprop_cells(fdt, pci_node, "iommu-map", 1116df240d66STomasz Jeznach 0, iommu_phandle, 0, bdf, 1117df240d66STomasz Jeznach bdf + 1, iommu_phandle, bdf + 1, 0xffff - bdf); 1118df240d66STomasz Jeznach } 1119df240d66STomasz Jeznach 11207a87ba89SDaniel Henrique Barboza static void finalize_fdt(RISCVVirtState *s) 11217a87ba89SDaniel Henrique Barboza { 11227a87ba89SDaniel Henrique Barboza uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1; 11237a87ba89SDaniel Henrique Barboza uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1; 11242c12de14SSunil V L uint32_t iommu_sys_phandle = 1; 11257a87ba89SDaniel Henrique Barboza 11267a87ba89SDaniel Henrique Barboza create_fdt_sockets(s, virt_memmap, &phandle, &irq_mmio_phandle, 11277a87ba89SDaniel Henrique Barboza &irq_pcie_phandle, &irq_virtio_phandle, 11287a87ba89SDaniel Henrique Barboza &msi_pcie_phandle); 11297a87ba89SDaniel Henrique Barboza 11307a87ba89SDaniel Henrique Barboza create_fdt_virtio(s, virt_memmap, irq_virtio_phandle); 11317a87ba89SDaniel Henrique Barboza 11322c12de14SSunil V L if (virt_is_iommu_sys_enabled(s)) { 113301c1caa9SDaniel Henrique Barboza create_fdt_iommu_sys(s, irq_mmio_phandle, msi_pcie_phandle, 113401c1caa9SDaniel Henrique Barboza &iommu_sys_phandle); 11352c12de14SSunil V L } 11362c12de14SSunil V L create_fdt_pcie(s, virt_memmap, irq_pcie_phandle, msi_pcie_phandle, 11372c12de14SSunil V L iommu_sys_phandle); 11387a87ba89SDaniel Henrique Barboza 11397a87ba89SDaniel Henrique Barboza create_fdt_reset(s, virt_memmap, &phandle); 11407a87ba89SDaniel Henrique Barboza 11417a87ba89SDaniel Henrique Barboza create_fdt_uart(s, virt_memmap, irq_mmio_phandle); 11427a87ba89SDaniel Henrique Barboza 11437a87ba89SDaniel Henrique Barboza create_fdt_rtc(s, virt_memmap, irq_mmio_phandle); 11447a87ba89SDaniel Henrique Barboza } 11457a87ba89SDaniel Henrique Barboza 1146914c97f9SDaniel Henrique Barboza static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap) 11470ffc1a95SAnup Patel { 1148568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 1149e4b4f0b7SJason A. Donenfeld uint8_t rng_seed[32]; 11503fe88965SDaniel Henrique Barboza g_autofree char *name = NULL; 11510ffc1a95SAnup Patel 1152568e0614SDaniel Henrique Barboza ms->fdt = create_device_tree(&s->fdt_size); 1153568e0614SDaniel Henrique Barboza if (!ms->fdt) { 11540ffc1a95SAnup Patel error_report("create_device_tree() failed"); 11550ffc1a95SAnup Patel exit(1); 11560ffc1a95SAnup Patel } 11570ffc1a95SAnup Patel 1158568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/", "model", "riscv-virtio,qemu"); 1159568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/", "compatible", "riscv-virtio"); 1160568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2); 1161568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2); 11620ffc1a95SAnup Patel 1163568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/soc"); 1164568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, "/soc", "ranges", NULL, 0); 1165568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/soc", "compatible", "simple-bus"); 1166568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/soc", "#size-cells", 0x2); 1167568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/soc", "#address-cells", 0x2); 11680ffc1a95SAnup Patel 11693fe88965SDaniel Henrique Barboza /* 11703fe88965SDaniel Henrique Barboza * The "/soc/pci@..." node is needed for PCIE hotplugs 11713fe88965SDaniel Henrique Barboza * that might happen before finalize_fdt(). 11723fe88965SDaniel Henrique Barboza */ 11733fe88965SDaniel Henrique Barboza name = g_strdup_printf("/soc/pci@%lx", (long) memmap[VIRT_PCIE_ECAM].base); 11743fe88965SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 11753fe88965SDaniel Henrique Barboza 11767a87ba89SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/chosen"); 11774e1e3003SAnup Patel 1178e4b4f0b7SJason A. Donenfeld /* Pass seed to RNG */ 1179e4b4f0b7SJason A. Donenfeld qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed)); 1180568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, "/chosen", "rng-seed", 11812967f37dSDaniel Henrique Barboza rng_seed, sizeof(rng_seed)); 11827a87ba89SDaniel Henrique Barboza 11837a87ba89SDaniel Henrique Barboza create_fdt_flash(s, memmap); 11847a87ba89SDaniel Henrique Barboza create_fdt_fw_cfg(s, memmap); 11857a87ba89SDaniel Henrique Barboza create_fdt_pmu(s); 118604331d0bSMichael Clark } 118704331d0bSMichael Clark 11886d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem, 1189e86e9527SSunil V L DeviceState *irqchip, 1190e86e9527SSunil V L RISCVVirtState *s) 11916d56e396SAlistair Francis { 11926d56e396SAlistair Francis DeviceState *dev; 11936d56e396SAlistair Francis MemoryRegion *ecam_alias, *ecam_reg; 119419800265SBin Meng MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg; 1195e86e9527SSunil V L hwaddr ecam_base = s->memmap[VIRT_PCIE_ECAM].base; 1196e86e9527SSunil V L hwaddr ecam_size = s->memmap[VIRT_PCIE_ECAM].size; 1197e86e9527SSunil V L hwaddr mmio_base = s->memmap[VIRT_PCIE_MMIO].base; 1198e86e9527SSunil V L hwaddr mmio_size = s->memmap[VIRT_PCIE_MMIO].size; 1199e86e9527SSunil V L hwaddr high_mmio_base = virt_high_pcie_memmap.base; 1200e86e9527SSunil V L hwaddr high_mmio_size = virt_high_pcie_memmap.size; 1201e86e9527SSunil V L hwaddr pio_base = s->memmap[VIRT_PCIE_PIO].base; 1202e86e9527SSunil V L hwaddr pio_size = s->memmap[VIRT_PCIE_PIO].size; 12036d56e396SAlistair Francis qemu_irq irq; 12046d56e396SAlistair Francis int i; 12056d56e396SAlistair Francis 12063e80f690SMarkus Armbruster dev = qdev_new(TYPE_GPEX_HOST); 12076d56e396SAlistair Francis 1208e86e9527SSunil V L /* Set GPEX object properties for the virt machine */ 120937bae93cSPhilippe Mathieu-Daudé object_property_set_uint(OBJECT(dev), PCI_HOST_ECAM_BASE, 1210e86e9527SSunil V L ecam_base, NULL); 121137bae93cSPhilippe Mathieu-Daudé object_property_set_int(OBJECT(dev), PCI_HOST_ECAM_SIZE, 1212e86e9527SSunil V L ecam_size, NULL); 121337bae93cSPhilippe Mathieu-Daudé object_property_set_uint(OBJECT(dev), PCI_HOST_BELOW_4G_MMIO_BASE, 1214e86e9527SSunil V L mmio_base, NULL); 121537bae93cSPhilippe Mathieu-Daudé object_property_set_int(OBJECT(dev), PCI_HOST_BELOW_4G_MMIO_SIZE, 1216e86e9527SSunil V L mmio_size, NULL); 121737bae93cSPhilippe Mathieu-Daudé object_property_set_uint(OBJECT(dev), PCI_HOST_ABOVE_4G_MMIO_BASE, 1218e86e9527SSunil V L high_mmio_base, NULL); 121937bae93cSPhilippe Mathieu-Daudé object_property_set_int(OBJECT(dev), PCI_HOST_ABOVE_4G_MMIO_SIZE, 1220e86e9527SSunil V L high_mmio_size, NULL); 122137bae93cSPhilippe Mathieu-Daudé object_property_set_uint(OBJECT(dev), PCI_HOST_PIO_BASE, 1222e86e9527SSunil V L pio_base, NULL); 122337bae93cSPhilippe Mathieu-Daudé object_property_set_int(OBJECT(dev), PCI_HOST_PIO_SIZE, 1224e86e9527SSunil V L pio_size, NULL); 1225e86e9527SSunil V L 12263c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 12276d56e396SAlistair Francis 12286d56e396SAlistair Francis ecam_alias = g_new0(MemoryRegion, 1); 12296d56e396SAlistair Francis ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 12306d56e396SAlistair Francis memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam", 12316d56e396SAlistair Francis ecam_reg, 0, ecam_size); 12326d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias); 12336d56e396SAlistair Francis 12346d56e396SAlistair Francis mmio_alias = g_new0(MemoryRegion, 1); 12356d56e396SAlistair Francis mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 12366d56e396SAlistair Francis memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio", 12376d56e396SAlistair Francis mmio_reg, mmio_base, mmio_size); 12386d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias); 12396d56e396SAlistair Francis 124019800265SBin Meng /* Map high MMIO space */ 124119800265SBin Meng high_mmio_alias = g_new0(MemoryRegion, 1); 124219800265SBin Meng memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high", 124319800265SBin Meng mmio_reg, high_mmio_base, high_mmio_size); 124419800265SBin Meng memory_region_add_subregion(get_system_memory(), high_mmio_base, 124519800265SBin Meng high_mmio_alias); 124619800265SBin Meng 12476d56e396SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base); 12486d56e396SAlistair Francis 12496d56e396SAlistair Francis for (i = 0; i < GPEX_NUM_IRQS; i++) { 1250e6faee65SAnup Patel irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i); 12516d56e396SAlistair Francis 12526d56e396SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq); 12536d56e396SAlistair Francis gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i); 12546d56e396SAlistair Francis } 12556d56e396SAlistair Francis 125637bae93cSPhilippe Mathieu-Daudé GPEX_HOST(dev)->gpex_cfg.bus = PCI_HOST_BRIDGE(dev)->bus; 12576d56e396SAlistair Francis return dev; 12586d56e396SAlistair Francis } 12596d56e396SAlistair Francis 1260568e0614SDaniel Henrique Barboza static FWCfgState *create_fw_cfg(const MachineState *ms) 12610489348dSAsherah Connor { 12620489348dSAsherah Connor hwaddr base = virt_memmap[VIRT_FW_CFG].base; 12630489348dSAsherah Connor FWCfgState *fw_cfg; 12640489348dSAsherah Connor 12650489348dSAsherah Connor fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16, 12660489348dSAsherah Connor &address_space_memory); 1267568e0614SDaniel Henrique Barboza fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)ms->smp.cpus); 12680489348dSAsherah Connor 12690489348dSAsherah Connor return fw_cfg; 12700489348dSAsherah Connor } 12710489348dSAsherah Connor 1272e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket, 1273e6faee65SAnup Patel int base_hartid, int hart_count) 1274e6faee65SAnup Patel { 1275e6faee65SAnup Patel DeviceState *ret; 12765fb20f76SDaniel Henrique Barboza g_autofree char *plic_hart_config = NULL; 1277e6faee65SAnup Patel 1278e6faee65SAnup Patel /* Per-socket PLIC hart topology configuration string */ 1279e6faee65SAnup Patel plic_hart_config = riscv_plic_hart_config_string(hart_count); 1280e6faee65SAnup Patel 1281e6faee65SAnup Patel /* Per-socket PLIC */ 1282e6faee65SAnup Patel ret = sifive_plic_create( 1283e6faee65SAnup Patel memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size, 1284e6faee65SAnup Patel plic_hart_config, hart_count, base_hartid, 1285e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1286e6faee65SAnup Patel ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1), 1287e6faee65SAnup Patel VIRT_PLIC_PRIORITY_BASE, 1288e6faee65SAnup Patel VIRT_PLIC_PENDING_BASE, 1289e6faee65SAnup Patel VIRT_PLIC_ENABLE_BASE, 1290e6faee65SAnup Patel VIRT_PLIC_ENABLE_STRIDE, 1291e6faee65SAnup Patel VIRT_PLIC_CONTEXT_BASE, 1292e6faee65SAnup Patel VIRT_PLIC_CONTEXT_STRIDE, 1293e6faee65SAnup Patel memmap[VIRT_PLIC].size); 1294e6faee65SAnup Patel 1295e6faee65SAnup Patel return ret; 1296e6faee65SAnup Patel } 1297e6faee65SAnup Patel 129828d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests, 1299e6faee65SAnup Patel const MemMapEntry *memmap, int socket, 1300e6faee65SAnup Patel int base_hartid, int hart_count) 1301e6faee65SAnup Patel { 130228d8c281SAnup Patel int i; 130328d8c281SAnup Patel hwaddr addr; 130428d8c281SAnup Patel uint32_t guest_bits; 130559a07d3cSYong-Xuan Wang DeviceState *aplic_s = NULL; 130659a07d3cSYong-Xuan Wang DeviceState *aplic_m = NULL; 130759a07d3cSYong-Xuan Wang bool msimode = aia_type == VIRT_AIA_TYPE_APLIC_IMSIC; 130828d8c281SAnup Patel 130928d8c281SAnup Patel if (msimode) { 131059a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 131128d8c281SAnup Patel /* Per-socket M-level IMSICs */ 131259a07d3cSYong-Xuan Wang addr = memmap[VIRT_IMSIC_M].base + 131359a07d3cSYong-Xuan Wang socket * VIRT_IMSIC_GROUP_MAX_SIZE; 131428d8c281SAnup Patel for (i = 0; i < hart_count; i++) { 131528d8c281SAnup Patel riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0), 131628d8c281SAnup Patel base_hartid + i, true, 1, 131728d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 131828d8c281SAnup Patel } 131959a07d3cSYong-Xuan Wang } 132028d8c281SAnup Patel 132128d8c281SAnup Patel /* Per-socket S-level IMSICs */ 132228d8c281SAnup Patel guest_bits = imsic_num_bits(aia_guests + 1); 132328d8c281SAnup Patel addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE; 132428d8c281SAnup Patel for (i = 0; i < hart_count; i++) { 132528d8c281SAnup Patel riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits), 132628d8c281SAnup Patel base_hartid + i, false, 1 + aia_guests, 132728d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 132828d8c281SAnup Patel } 132928d8c281SAnup Patel } 1330e6faee65SAnup Patel 133159a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 1332e6faee65SAnup Patel /* Per-socket M-level APLIC */ 133359a07d3cSYong-Xuan Wang aplic_m = riscv_aplic_create(memmap[VIRT_APLIC_M].base + 133459a07d3cSYong-Xuan Wang socket * memmap[VIRT_APLIC_M].size, 1335e6faee65SAnup Patel memmap[VIRT_APLIC_M].size, 133628d8c281SAnup Patel (msimode) ? 0 : base_hartid, 133728d8c281SAnup Patel (msimode) ? 0 : hart_count, 1338e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1339e6faee65SAnup Patel VIRT_IRQCHIP_NUM_PRIO_BITS, 134028d8c281SAnup Patel msimode, true, NULL); 134159a07d3cSYong-Xuan Wang } 1342e6faee65SAnup Patel 1343e6faee65SAnup Patel /* Per-socket S-level APLIC */ 134459a07d3cSYong-Xuan Wang aplic_s = riscv_aplic_create(memmap[VIRT_APLIC_S].base + 134559a07d3cSYong-Xuan Wang socket * memmap[VIRT_APLIC_S].size, 1346e6faee65SAnup Patel memmap[VIRT_APLIC_S].size, 134728d8c281SAnup Patel (msimode) ? 0 : base_hartid, 134828d8c281SAnup Patel (msimode) ? 0 : hart_count, 1349e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1350e6faee65SAnup Patel VIRT_IRQCHIP_NUM_PRIO_BITS, 135128d8c281SAnup Patel msimode, false, aplic_m); 1352e6faee65SAnup Patel 135359a07d3cSYong-Xuan Wang return kvm_enabled() ? aplic_s : aplic_m; 1354e6faee65SAnup Patel } 1355e6faee65SAnup Patel 13561832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip) 13571832b7cbSAlistair Francis { 13581832b7cbSAlistair Francis DeviceState *dev; 13591832b7cbSAlistair Francis SysBusDevice *sysbus; 13601832b7cbSAlistair Francis const MemMapEntry *memmap = virt_memmap; 13611832b7cbSAlistair Francis int i; 13621832b7cbSAlistair Francis MemoryRegion *sysmem = get_system_memory(); 13631832b7cbSAlistair Francis 13641832b7cbSAlistair Francis dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE); 13651832b7cbSAlistair Francis dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE); 13661832b7cbSAlistair Francis qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS); 13671832b7cbSAlistair Francis qdev_prop_set_uint32(dev, "mmio_size", memmap[VIRT_PLATFORM_BUS].size); 13681832b7cbSAlistair Francis sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 13691832b7cbSAlistair Francis s->platform_bus_dev = dev; 13701832b7cbSAlistair Francis 13711832b7cbSAlistair Francis sysbus = SYS_BUS_DEVICE(dev); 13721832b7cbSAlistair Francis for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) { 13731832b7cbSAlistair Francis int irq = VIRT_PLATFORM_BUS_IRQ + i; 13741832b7cbSAlistair Francis sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq)); 13751832b7cbSAlistair Francis } 13761832b7cbSAlistair Francis 13771832b7cbSAlistair Francis memory_region_add_subregion(sysmem, 13781832b7cbSAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 13791832b7cbSAlistair Francis sysbus_mmio_get_region(sysbus, 0)); 13801832b7cbSAlistair Francis } 13811832b7cbSAlistair Francis 1382ecf28647SHeinrich Schuchardt static void virt_build_smbios(RISCVVirtState *s) 1383ecf28647SHeinrich Schuchardt { 1384ecf28647SHeinrich Schuchardt MachineClass *mc = MACHINE_GET_CLASS(s); 1385ecf28647SHeinrich Schuchardt MachineState *ms = MACHINE(s); 1386ecf28647SHeinrich Schuchardt uint8_t *smbios_tables, *smbios_anchor; 1387ecf28647SHeinrich Schuchardt size_t smbios_tables_len, smbios_anchor_len; 1388ecf28647SHeinrich Schuchardt struct smbios_phys_mem_area mem_array; 1389ecf28647SHeinrich Schuchardt const char *product = "QEMU Virtual Machine"; 1390ecf28647SHeinrich Schuchardt 1391ecf28647SHeinrich Schuchardt if (kvm_enabled()) { 1392ecf28647SHeinrich Schuchardt product = "KVM Virtual Machine"; 1393ecf28647SHeinrich Schuchardt } 1394ecf28647SHeinrich Schuchardt 1395c338128eSPhilippe Mathieu-Daudé smbios_set_defaults("QEMU", product, mc->name); 1396ecf28647SHeinrich Schuchardt 1397ecf28647SHeinrich Schuchardt if (riscv_is_32bit(&s->soc[0])) { 1398ecf28647SHeinrich Schuchardt smbios_set_default_processor_family(0x200); 1399ecf28647SHeinrich Schuchardt } else { 1400ecf28647SHeinrich Schuchardt smbios_set_default_processor_family(0x201); 1401ecf28647SHeinrich Schuchardt } 1402ecf28647SHeinrich Schuchardt 1403ecf28647SHeinrich Schuchardt /* build the array of physical mem area from base_memmap */ 1404ecf28647SHeinrich Schuchardt mem_array.address = s->memmap[VIRT_DRAM].base; 1405ecf28647SHeinrich Schuchardt mem_array.length = ms->ram_size; 1406ecf28647SHeinrich Schuchardt 140769ea07a5SIgor Mammedov smbios_get_tables(ms, SMBIOS_ENTRY_POINT_TYPE_64, 140869ea07a5SIgor Mammedov &mem_array, 1, 1409ecf28647SHeinrich Schuchardt &smbios_tables, &smbios_tables_len, 1410ecf28647SHeinrich Schuchardt &smbios_anchor, &smbios_anchor_len, 1411ecf28647SHeinrich Schuchardt &error_fatal); 1412ecf28647SHeinrich Schuchardt 1413ecf28647SHeinrich Schuchardt if (smbios_anchor) { 1414ecf28647SHeinrich Schuchardt fw_cfg_add_file(s->fw_cfg, "etc/smbios/smbios-tables", 1415ecf28647SHeinrich Schuchardt smbios_tables, smbios_tables_len); 1416ecf28647SHeinrich Schuchardt fw_cfg_add_file(s->fw_cfg, "etc/smbios/smbios-anchor", 1417ecf28647SHeinrich Schuchardt smbios_anchor, smbios_anchor_len); 1418ecf28647SHeinrich Schuchardt } 1419ecf28647SHeinrich Schuchardt } 1420ecf28647SHeinrich Schuchardt 14211c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data) 14221c20d3ffSAlistair Francis { 14231c20d3ffSAlistair Francis RISCVVirtState *s = container_of(notifier, RISCVVirtState, 14241c20d3ffSAlistair Francis machine_done); 14251c20d3ffSAlistair Francis const MemMapEntry *memmap = virt_memmap; 14261c20d3ffSAlistair Francis MachineState *machine = MACHINE(s); 142755c13659SSamuel Holland hwaddr start_addr = memmap[VIRT_DRAM].base; 14281c20d3ffSAlistair Francis target_ulong firmware_end_addr, kernel_start_addr; 14299d3f7108SDaniel Henrique Barboza const char *firmware_name = riscv_default_firmware_name(&s->soc[0]); 14301ad53688SLakshmi Bai Raja Subramanian uint64_t fdt_load_addr; 14314263e270SSunil V L uint64_t kernel_entry = 0; 143213bdfb8bSSunil V L BlockBackend *pflash_blk0; 14331c20d3ffSAlistair Francis 14347a87ba89SDaniel Henrique Barboza /* 14357a87ba89SDaniel Henrique Barboza * An user provided dtb must include everything, including 14367a87ba89SDaniel Henrique Barboza * dynamic sysbus devices. Our FDT needs to be finalized. 14377a87ba89SDaniel Henrique Barboza */ 14387a87ba89SDaniel Henrique Barboza if (machine->dtb == NULL) { 14397a87ba89SDaniel Henrique Barboza finalize_fdt(s); 144049554856SGuenter Roeck } 144149554856SGuenter Roeck 14421c20d3ffSAlistair Francis /* 14431c20d3ffSAlistair Francis * Only direct boot kernel is currently supported for KVM VM, 14441c20d3ffSAlistair Francis * so the "-bios" parameter is not supported when KVM is enabled. 14451c20d3ffSAlistair Francis */ 14461c20d3ffSAlistair Francis if (kvm_enabled()) { 14471c20d3ffSAlistair Francis if (machine->firmware) { 14481c20d3ffSAlistair Francis if (strcmp(machine->firmware, "none")) { 14491c20d3ffSAlistair Francis error_report("Machine mode firmware is not supported in " 14501c20d3ffSAlistair Francis "combination with KVM."); 14511c20d3ffSAlistair Francis exit(1); 14521c20d3ffSAlistair Francis } 14531c20d3ffSAlistair Francis } else { 14541c20d3ffSAlistair Francis machine->firmware = g_strdup("none"); 14551c20d3ffSAlistair Francis } 14561c20d3ffSAlistair Francis } 14571c20d3ffSAlistair Francis 14589d3f7108SDaniel Henrique Barboza firmware_end_addr = riscv_find_and_load_firmware(machine, firmware_name, 145955c13659SSamuel Holland &start_addr, NULL); 14601c20d3ffSAlistair Francis 146113bdfb8bSSunil V L pflash_blk0 = pflash_cfi01_get_blk(s->flash[0]); 146213bdfb8bSSunil V L if (pflash_blk0) { 14634263e270SSunil V L if (machine->firmware && !strcmp(machine->firmware, "none") && 14644263e270SSunil V L !kvm_enabled()) { 1465a5b0249dSSunil V L /* 14664263e270SSunil V L * Pflash was supplied but bios is none and not KVM guest, 14674263e270SSunil V L * let's overwrite the address we jump to after reset to 14684263e270SSunil V L * the base of the flash. 14694263e270SSunil V L */ 14704263e270SSunil V L start_addr = virt_memmap[VIRT_FLASH].base; 14714263e270SSunil V L } else { 14724263e270SSunil V L /* 14734263e270SSunil V L * Pflash was supplied but either KVM guest or bios is not none. 14744263e270SSunil V L * In this case, base of the flash would contain S-mode payload. 1475a5b0249dSSunil V L */ 1476a5b0249dSSunil V L riscv_setup_firmware_boot(machine); 14774263e270SSunil V L kernel_entry = virt_memmap[VIRT_FLASH].base; 14784263e270SSunil V L } 14794263e270SSunil V L } 14804263e270SSunil V L 14814263e270SSunil V L if (machine->kernel_filename && !kernel_entry) { 14821c20d3ffSAlistair Francis kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0], 14831c20d3ffSAlistair Francis firmware_end_addr); 14841c20d3ffSAlistair Francis 148562c5bc34SDaniel Henrique Barboza kernel_entry = riscv_load_kernel(machine, &s->soc[0], 1486487d73fcSDaniel Henrique Barboza kernel_start_addr, true, NULL); 14871c20d3ffSAlistair Francis } 14881c20d3ffSAlistair Francis 1489bc2c0153SDaniel Henrique Barboza fdt_load_addr = riscv_compute_fdt_addr(memmap[VIRT_DRAM].base, 14904b402886SDaniel Henrique Barboza memmap[VIRT_DRAM].size, 14914b402886SDaniel Henrique Barboza machine); 1492bc2c0153SDaniel Henrique Barboza riscv_load_fdt(fdt_load_addr, machine->fdt); 1493bc2c0153SDaniel Henrique Barboza 14941c20d3ffSAlistair Francis /* load the reset vector */ 14951c20d3ffSAlistair Francis riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr, 14961c20d3ffSAlistair Francis virt_memmap[VIRT_MROM].base, 14971c20d3ffSAlistair Francis virt_memmap[VIRT_MROM].size, kernel_entry, 14986934f15bSDaniel Henrique Barboza fdt_load_addr); 14991c20d3ffSAlistair Francis 15001c20d3ffSAlistair Francis /* 15011c20d3ffSAlistair Francis * Only direct boot kernel is currently supported for KVM VM, 15021c20d3ffSAlistair Francis * So here setup kernel start address and fdt address. 15031c20d3ffSAlistair Francis * TODO:Support firmware loading and integrate to TCG start 15041c20d3ffSAlistair Francis */ 15051c20d3ffSAlistair Francis if (kvm_enabled()) { 15061c20d3ffSAlistair Francis riscv_setup_direct_kernel(kernel_entry, fdt_load_addr); 15071c20d3ffSAlistair Francis } 1508f709360fSSunil V L 1509ecf28647SHeinrich Schuchardt virt_build_smbios(s); 1510ecf28647SHeinrich Schuchardt 1511f709360fSSunil V L if (virt_is_acpi_enabled(s)) { 1512f709360fSSunil V L virt_acpi_setup(s); 1513f709360fSSunil V L } 15141c20d3ffSAlistair Francis } 15151c20d3ffSAlistair Francis 1516b2a3a071SBin Meng static void virt_machine_init(MachineState *machine) 151704331d0bSMichael Clark { 151873261285SBin Meng const MemMapEntry *memmap = virt_memmap; 1519cdfc19e4SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(machine); 152004331d0bSMichael Clark MemoryRegion *system_memory = get_system_memory(); 15215aec3247SMichael Clark MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 1522e6faee65SAnup Patel DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip; 152333fcedfaSPeter Maydell int i, base_hartid, hart_count; 15242967f37dSDaniel Henrique Barboza int socket_count = riscv_socket_count(machine); 152504331d0bSMichael Clark 152618df0b46SAnup Patel /* Check socket count limit */ 15272967f37dSDaniel Henrique Barboza if (VIRT_SOCKETS_MAX < socket_count) { 152818df0b46SAnup Patel error_report("number of sockets/nodes should be less than %d", 152918df0b46SAnup Patel VIRT_SOCKETS_MAX); 153018df0b46SAnup Patel exit(1); 153118df0b46SAnup Patel } 153218df0b46SAnup Patel 1533f2d44e9cSDaniel Henrique Barboza if (!virt_aclint_allowed() && s->have_aclint) { 1534b274c238SDaniel Henrique Barboza error_report("'aclint' is only available with TCG acceleration"); 1535b274c238SDaniel Henrique Barboza exit(1); 1536b274c238SDaniel Henrique Barboza } 1537b274c238SDaniel Henrique Barboza 153818df0b46SAnup Patel /* Initialize sockets */ 1539e6faee65SAnup Patel mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL; 15402967f37dSDaniel Henrique Barboza for (i = 0; i < socket_count; i++) { 1541c70dc31fSDaniel Henrique Barboza g_autofree char *soc_name = g_strdup_printf("soc%d", i); 1542c70dc31fSDaniel Henrique Barboza 154318df0b46SAnup Patel if (!riscv_socket_check_hartids(machine, i)) { 154418df0b46SAnup Patel error_report("discontinuous hartids in socket%d", i); 154518df0b46SAnup Patel exit(1); 154618df0b46SAnup Patel } 154718df0b46SAnup Patel 154818df0b46SAnup Patel base_hartid = riscv_socket_first_hartid(machine, i); 154918df0b46SAnup Patel if (base_hartid < 0) { 155018df0b46SAnup Patel error_report("can't find hartid base for socket%d", i); 155118df0b46SAnup Patel exit(1); 155218df0b46SAnup Patel } 155318df0b46SAnup Patel 155418df0b46SAnup Patel hart_count = riscv_socket_hart_count(machine, i); 155518df0b46SAnup Patel if (hart_count < 0) { 155618df0b46SAnup Patel error_report("can't find hart count for socket%d", i); 155718df0b46SAnup Patel exit(1); 155818df0b46SAnup Patel } 155918df0b46SAnup Patel 156018df0b46SAnup Patel object_initialize_child(OBJECT(machine), soc_name, &s->soc[i], 156175a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 156218df0b46SAnup Patel object_property_set_str(OBJECT(&s->soc[i]), "cpu-type", 156318df0b46SAnup Patel machine->cpu_type, &error_abort); 156418df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "hartid-base", 156518df0b46SAnup Patel base_hartid, &error_abort); 156618df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "num-harts", 156718df0b46SAnup Patel hart_count, &error_abort); 15684bcfc391STsukasa OI sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_fatal); 156918df0b46SAnup Patel 1570f2d44e9cSDaniel Henrique Barboza if (virt_aclint_allowed() && s->have_aclint) { 157128d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 157228d8c281SAnup Patel /* Per-socket ACLINT MTIMER */ 157328d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 157428d8c281SAnup Patel i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 157528d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 157628d8c281SAnup Patel base_hartid, hart_count, 157728d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, 157828d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIME, 157928d8c281SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 158028d8c281SAnup Patel } else { 158128d8c281SAnup Patel /* Per-socket ACLINT MSWI, MTIMER, and SSWI */ 158228d8c281SAnup Patel riscv_aclint_swi_create(memmap[VIRT_CLINT].base + 158328d8c281SAnup Patel i * memmap[VIRT_CLINT].size, 158428d8c281SAnup Patel base_hartid, hart_count, false); 158528d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 158628d8c281SAnup Patel i * memmap[VIRT_CLINT].size + 158728d8c281SAnup Patel RISCV_ACLINT_SWI_SIZE, 158828d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 158928d8c281SAnup Patel base_hartid, hart_count, 159028d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, 159128d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIME, 159228d8c281SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 159328d8c281SAnup Patel riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base + 159428d8c281SAnup Patel i * memmap[VIRT_ACLINT_SSWI].size, 159528d8c281SAnup Patel base_hartid, hart_count, true); 159628d8c281SAnup Patel } 1597f2d44e9cSDaniel Henrique Barboza } else if (tcg_enabled()) { 159828d8c281SAnup Patel /* Per-socket SiFive CLINT */ 1599b8fb878aSAnup Patel riscv_aclint_swi_create( 160018df0b46SAnup Patel memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size, 1601b8fb878aSAnup Patel base_hartid, hart_count, false); 160228d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 160328d8c281SAnup Patel i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE, 1604b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count, 1605b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME, 1606b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 1607954886eaSAnup Patel } 1608954886eaSAnup Patel 1609e6faee65SAnup Patel /* Per-socket interrupt controller */ 1610e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 1611e6faee65SAnup Patel s->irqchip[i] = virt_create_plic(memmap, i, 1612e6faee65SAnup Patel base_hartid, hart_count); 1613e6faee65SAnup Patel } else { 161428d8c281SAnup Patel s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests, 161528d8c281SAnup Patel memmap, i, base_hartid, 161628d8c281SAnup Patel hart_count); 1617e6faee65SAnup Patel } 161818df0b46SAnup Patel 1619e6faee65SAnup Patel /* Try to use different IRQCHIP instance based device type */ 162018df0b46SAnup Patel if (i == 0) { 1621e6faee65SAnup Patel mmio_irqchip = s->irqchip[i]; 1622e6faee65SAnup Patel virtio_irqchip = s->irqchip[i]; 1623e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 162418df0b46SAnup Patel } 162518df0b46SAnup Patel if (i == 1) { 1626e6faee65SAnup Patel virtio_irqchip = s->irqchip[i]; 1627e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 162818df0b46SAnup Patel } 162918df0b46SAnup Patel if (i == 2) { 1630e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 163118df0b46SAnup Patel } 163218df0b46SAnup Patel } 163304331d0bSMichael Clark 16342711e1e3SDaniel Henrique Barboza if (kvm_enabled() && virt_use_kvm_aia_aplic_imsic(s->aia_type)) { 163548c2c33cSYong-Xuan Wang kvm_riscv_aia_create(machine, IMSIC_MMIO_GROUP_MIN_SHIFT, 163648c2c33cSYong-Xuan Wang VIRT_IRQCHIP_NUM_SOURCES, VIRT_IRQCHIP_NUM_MSIS, 163748c2c33cSYong-Xuan Wang memmap[VIRT_APLIC_S].base, 163848c2c33cSYong-Xuan Wang memmap[VIRT_IMSIC_S].base, 163948c2c33cSYong-Xuan Wang s->aia_guests); 164048c2c33cSYong-Xuan Wang } 164148c2c33cSYong-Xuan Wang 1642cfeb8a17SBin Meng if (riscv_is_32bit(&s->soc[0])) { 1643cfeb8a17SBin Meng #if HOST_LONG_BITS == 64 1644cfeb8a17SBin Meng /* limit RAM size in a 32-bit system */ 1645cfeb8a17SBin Meng if (machine->ram_size > 10 * GiB) { 1646cfeb8a17SBin Meng machine->ram_size = 10 * GiB; 1647cfeb8a17SBin Meng error_report("Limiting RAM size to 10 GiB"); 1648cfeb8a17SBin Meng } 1649cfeb8a17SBin Meng #endif 165019800265SBin Meng virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE; 165119800265SBin Meng virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE; 165219800265SBin Meng } else { 165319800265SBin Meng virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE; 165419800265SBin Meng virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size; 165519800265SBin Meng virt_high_pcie_memmap.base = 165619800265SBin Meng ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size); 1657cfeb8a17SBin Meng } 1658cfeb8a17SBin Meng 165971302ff3SSunil V L s->memmap = virt_memmap; 166071302ff3SSunil V L 166104331d0bSMichael Clark /* register system main memory (actual RAM) */ 166204331d0bSMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base, 166303fd0c5fSMingwang Li machine->ram); 166404331d0bSMichael Clark 166504331d0bSMichael Clark /* boot rom */ 16665aec3247SMichael Clark memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom", 16675aec3247SMichael Clark memmap[VIRT_MROM].size, &error_fatal); 16685aec3247SMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base, 16695aec3247SMichael Clark mask_rom); 167004331d0bSMichael Clark 1671b748352cSDaniel Henrique Barboza /* 1672b748352cSDaniel Henrique Barboza * Init fw_cfg. Must be done before riscv_load_fdt, otherwise the 1673b748352cSDaniel Henrique Barboza * device tree cannot be altered and we get FDT_ERR_NOSPACE. 1674b748352cSDaniel Henrique Barboza */ 1675b748352cSDaniel Henrique Barboza s->fw_cfg = create_fw_cfg(machine); 1676b748352cSDaniel Henrique Barboza rom_set_fw(s->fw_cfg); 1677b748352cSDaniel Henrique Barboza 167818df0b46SAnup Patel /* SiFive Test MMIO device */ 167904331d0bSMichael Clark sifive_test_create(memmap[VIRT_TEST].base); 168004331d0bSMichael Clark 168118df0b46SAnup Patel /* VirtIO MMIO devices */ 168204331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 168304331d0bSMichael Clark sysbus_create_simple("virtio-mmio", 168404331d0bSMichael Clark memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 16857d5b0d68SPhilippe Mathieu-Daudé qdev_get_gpio_in(virtio_irqchip, VIRTIO_IRQ + i)); 168604331d0bSMichael Clark } 168704331d0bSMichael Clark 1688e86e9527SSunil V L gpex_pcie_init(system_memory, pcie_irqchip, s); 16896d56e396SAlistair Francis 16907d5b0d68SPhilippe Mathieu-Daudé create_platform_bus(s, mmio_irqchip); 16911832b7cbSAlistair Francis 169204331d0bSMichael Clark serial_mm_init(system_memory, memmap[VIRT_UART0].base, 16937d5b0d68SPhilippe Mathieu-Daudé 0, qdev_get_gpio_in(mmio_irqchip, UART0_IRQ), 399193, 16949bca0edbSPeter Maydell serial_hd(0), DEVICE_LITTLE_ENDIAN); 1695b6aa6cedSMichael Clark 169667b5ef30SAnup Patel sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base, 16977d5b0d68SPhilippe Mathieu-Daudé qdev_get_gpio_in(mmio_irqchip, RTC_IRQ)); 169867b5ef30SAnup Patel 169971eb522cSAlistair Francis for (i = 0; i < ARRAY_SIZE(s->flash); i++) { 170071eb522cSAlistair Francis /* Map legacy -drive if=pflash to machine properties */ 170171eb522cSAlistair Francis pflash_cfi01_legacy_drive(s->flash[i], 170271eb522cSAlistair Francis drive_get(IF_PFLASH, 0, i)); 170371eb522cSAlistair Francis } 170471eb522cSAlistair Francis virt_flash_map(s, system_memory); 17051c20d3ffSAlistair Francis 17067a87ba89SDaniel Henrique Barboza /* load/create device tree */ 17077a87ba89SDaniel Henrique Barboza if (machine->dtb) { 17087a87ba89SDaniel Henrique Barboza machine->fdt = load_device_tree(machine->dtb, &s->fdt_size); 17097a87ba89SDaniel Henrique Barboza if (!machine->fdt) { 17107a87ba89SDaniel Henrique Barboza error_report("load_device_tree() failed"); 17117a87ba89SDaniel Henrique Barboza exit(1); 17127a87ba89SDaniel Henrique Barboza } 17137a87ba89SDaniel Henrique Barboza } else { 17147a87ba89SDaniel Henrique Barboza create_fdt(s, memmap); 17157a87ba89SDaniel Henrique Barboza } 17167a87ba89SDaniel Henrique Barboza 17172c12de14SSunil V L if (virt_is_iommu_sys_enabled(s)) { 17182c12de14SSunil V L DeviceState *iommu_sys = qdev_new(TYPE_RISCV_IOMMU_SYS); 17192c12de14SSunil V L 17202c12de14SSunil V L object_property_set_uint(OBJECT(iommu_sys), "addr", 17212c12de14SSunil V L s->memmap[VIRT_IOMMU_SYS].base, 17222c12de14SSunil V L &error_fatal); 17232c12de14SSunil V L object_property_set_uint(OBJECT(iommu_sys), "base-irq", 17242c12de14SSunil V L IOMMU_SYS_IRQ, 17252c12de14SSunil V L &error_fatal); 17262c12de14SSunil V L object_property_set_link(OBJECT(iommu_sys), "irqchip", 17272c12de14SSunil V L OBJECT(mmio_irqchip), 17282c12de14SSunil V L &error_fatal); 17292c12de14SSunil V L 17302c12de14SSunil V L sysbus_realize_and_unref(SYS_BUS_DEVICE(iommu_sys), &error_fatal); 17312c12de14SSunil V L } 17322c12de14SSunil V L 17331c20d3ffSAlistair Francis s->machine_done.notify = virt_machine_done; 17341c20d3ffSAlistair Francis qemu_add_machine_init_done_notifier(&s->machine_done); 173504331d0bSMichael Clark } 173604331d0bSMichael Clark 1737b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj) 173804331d0bSMichael Clark { 173990477a65SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 174090477a65SSunil V L 174113bdfb8bSSunil V L virt_flash_create(s); 174213bdfb8bSSunil V L 174390477a65SSunil V L s->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6); 174490477a65SSunil V L s->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8); 1745168b8c29SSunil V L s->acpi = ON_OFF_AUTO_AUTO; 17462c12de14SSunil V L s->iommu_sys = ON_OFF_AUTO_AUTO; 1747cdfc19e4SAlistair Francis } 1748cdfc19e4SAlistair Francis 174928d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp) 175028d8c281SAnup Patel { 175128d8c281SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 175228d8c281SAnup Patel 1753b8ff846eSPhilippe Mathieu-Daudé return g_strdup_printf("%d", s->aia_guests); 175428d8c281SAnup Patel } 175528d8c281SAnup Patel 175628d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp) 175728d8c281SAnup Patel { 175828d8c281SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 175928d8c281SAnup Patel 176028d8c281SAnup Patel s->aia_guests = atoi(val); 176128d8c281SAnup Patel if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) { 176228d8c281SAnup Patel error_setg(errp, "Invalid number of AIA IMSIC guests"); 176328d8c281SAnup Patel error_append_hint(errp, "Valid values be between 0 and %d.\n", 176428d8c281SAnup Patel VIRT_IRQCHIP_MAX_GUESTS); 176528d8c281SAnup Patel } 176628d8c281SAnup Patel } 176728d8c281SAnup Patel 1768e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp) 1769e6faee65SAnup Patel { 1770e6faee65SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1771e6faee65SAnup Patel const char *val; 1772e6faee65SAnup Patel 1773e6faee65SAnup Patel switch (s->aia_type) { 1774e6faee65SAnup Patel case VIRT_AIA_TYPE_APLIC: 1775e6faee65SAnup Patel val = "aplic"; 1776e6faee65SAnup Patel break; 177728d8c281SAnup Patel case VIRT_AIA_TYPE_APLIC_IMSIC: 177828d8c281SAnup Patel val = "aplic-imsic"; 177928d8c281SAnup Patel break; 1780e6faee65SAnup Patel default: 1781e6faee65SAnup Patel val = "none"; 1782e6faee65SAnup Patel break; 1783e6faee65SAnup Patel }; 1784e6faee65SAnup Patel 1785e6faee65SAnup Patel return g_strdup(val); 1786e6faee65SAnup Patel } 1787e6faee65SAnup Patel 1788e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp) 1789e6faee65SAnup Patel { 1790e6faee65SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1791e6faee65SAnup Patel 1792e6faee65SAnup Patel if (!strcmp(val, "none")) { 1793e6faee65SAnup Patel s->aia_type = VIRT_AIA_TYPE_NONE; 1794e6faee65SAnup Patel } else if (!strcmp(val, "aplic")) { 1795e6faee65SAnup Patel s->aia_type = VIRT_AIA_TYPE_APLIC; 179628d8c281SAnup Patel } else if (!strcmp(val, "aplic-imsic")) { 179728d8c281SAnup Patel s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC; 1798e6faee65SAnup Patel } else { 1799e6faee65SAnup Patel error_setg(errp, "Invalid AIA interrupt controller type"); 180028d8c281SAnup Patel error_append_hint(errp, "Valid values are none, aplic, and " 180128d8c281SAnup Patel "aplic-imsic.\n"); 1802e6faee65SAnup Patel } 1803e6faee65SAnup Patel } 1804e6faee65SAnup Patel 1805954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp) 1806954886eaSAnup Patel { 18075474aa4fSBin Meng RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1808954886eaSAnup Patel 1809954886eaSAnup Patel return s->have_aclint; 1810954886eaSAnup Patel } 1811954886eaSAnup Patel 1812954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp) 1813954886eaSAnup Patel { 18145474aa4fSBin Meng RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1815954886eaSAnup Patel 1816954886eaSAnup Patel s->have_aclint = value; 1817954886eaSAnup Patel } 1818954886eaSAnup Patel 18192c12de14SSunil V L bool virt_is_iommu_sys_enabled(RISCVVirtState *s) 18202c12de14SSunil V L { 18212c12de14SSunil V L return s->iommu_sys == ON_OFF_AUTO_ON; 18222c12de14SSunil V L } 18232c12de14SSunil V L 18242c12de14SSunil V L static void virt_get_iommu_sys(Object *obj, Visitor *v, const char *name, 18252c12de14SSunil V L void *opaque, Error **errp) 18262c12de14SSunil V L { 18272c12de14SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 18282c12de14SSunil V L OnOffAuto iommu_sys = s->iommu_sys; 18292c12de14SSunil V L 18302c12de14SSunil V L visit_type_OnOffAuto(v, name, &iommu_sys, errp); 18312c12de14SSunil V L } 18322c12de14SSunil V L 18332c12de14SSunil V L static void virt_set_iommu_sys(Object *obj, Visitor *v, const char *name, 18342c12de14SSunil V L void *opaque, Error **errp) 18352c12de14SSunil V L { 18362c12de14SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 18372c12de14SSunil V L 18382c12de14SSunil V L visit_type_OnOffAuto(v, name, &s->iommu_sys, errp); 18392c12de14SSunil V L } 18402c12de14SSunil V L 1841168b8c29SSunil V L bool virt_is_acpi_enabled(RISCVVirtState *s) 1842168b8c29SSunil V L { 1843168b8c29SSunil V L return s->acpi != ON_OFF_AUTO_OFF; 1844168b8c29SSunil V L } 1845168b8c29SSunil V L 1846168b8c29SSunil V L static void virt_get_acpi(Object *obj, Visitor *v, const char *name, 1847168b8c29SSunil V L void *opaque, Error **errp) 1848168b8c29SSunil V L { 1849168b8c29SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1850168b8c29SSunil V L OnOffAuto acpi = s->acpi; 1851168b8c29SSunil V L 1852168b8c29SSunil V L visit_type_OnOffAuto(v, name, &acpi, errp); 1853168b8c29SSunil V L } 1854168b8c29SSunil V L 1855168b8c29SSunil V L static void virt_set_acpi(Object *obj, Visitor *v, const char *name, 1856168b8c29SSunil V L void *opaque, Error **errp) 1857168b8c29SSunil V L { 1858168b8c29SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1859168b8c29SSunil V L 1860168b8c29SSunil V L visit_type_OnOffAuto(v, name, &s->acpi, errp); 1861168b8c29SSunil V L } 1862168b8c29SSunil V L 186358d5a5a7SAlistair Francis static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine, 186458d5a5a7SAlistair Francis DeviceState *dev) 186558d5a5a7SAlistair Francis { 186658d5a5a7SAlistair Francis MachineClass *mc = MACHINE_GET_CLASS(machine); 18672c12de14SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(machine); 186858d5a5a7SAlistair Francis 18697778cdddSDaniel Henrique Barboza if (device_is_dynamic_sysbus(mc, dev) || 1870df240d66STomasz Jeznach object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI) || 1871df240d66STomasz Jeznach object_dynamic_cast(OBJECT(dev), TYPE_RISCV_IOMMU_PCI)) { 18722c12de14SSunil V L s->iommu_sys = ON_OFF_AUTO_OFF; 187358d5a5a7SAlistair Francis return HOTPLUG_HANDLER(machine); 187458d5a5a7SAlistair Francis } 1875df240d66STomasz Jeznach 187658d5a5a7SAlistair Francis return NULL; 187758d5a5a7SAlistair Francis } 187858d5a5a7SAlistair Francis 187958d5a5a7SAlistair Francis static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev, 188058d5a5a7SAlistair Francis DeviceState *dev, Error **errp) 188158d5a5a7SAlistair Francis { 188258d5a5a7SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(hotplug_dev); 188358d5a5a7SAlistair Francis 188458d5a5a7SAlistair Francis if (s->platform_bus_dev) { 188558d5a5a7SAlistair Francis MachineClass *mc = MACHINE_GET_CLASS(s); 188658d5a5a7SAlistair Francis 188758d5a5a7SAlistair Francis if (device_is_dynamic_sysbus(mc, dev)) { 188858d5a5a7SAlistair Francis platform_bus_link_device(PLATFORM_BUS_DEVICE(s->platform_bus_dev), 188958d5a5a7SAlistair Francis SYS_BUS_DEVICE(dev)); 189058d5a5a7SAlistair Francis } 189158d5a5a7SAlistair Francis } 18927778cdddSDaniel Henrique Barboza 18937778cdddSDaniel Henrique Barboza if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI)) { 18947778cdddSDaniel Henrique Barboza create_fdt_virtio_iommu(s, pci_get_bdf(PCI_DEVICE(dev))); 18957778cdddSDaniel Henrique Barboza } 1896df240d66STomasz Jeznach 1897df240d66STomasz Jeznach if (object_dynamic_cast(OBJECT(dev), TYPE_RISCV_IOMMU_PCI)) { 1898df240d66STomasz Jeznach create_fdt_iommu(s, pci_get_bdf(PCI_DEVICE(dev))); 18992c12de14SSunil V L s->iommu_sys = ON_OFF_AUTO_OFF; 1900df240d66STomasz Jeznach } 190158d5a5a7SAlistair Francis } 190258d5a5a7SAlistair Francis 1903b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data) 1904cdfc19e4SAlistair Francis { 1905cdfc19e4SAlistair Francis MachineClass *mc = MACHINE_CLASS(oc); 190658d5a5a7SAlistair Francis HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc); 1907cdfc19e4SAlistair Francis 1908cdfc19e4SAlistair Francis mc->desc = "RISC-V VirtIO board"; 1909b2a3a071SBin Meng mc->init = virt_machine_init; 191018df0b46SAnup Patel mc->max_cpus = VIRT_CPUS_MAX; 191109fe1712SAlistair Francis mc->default_cpu_type = TYPE_RISCV_CPU_BASE; 19124406ba2bSSunil V L mc->block_default_type = IF_VIRTIO; 19134406ba2bSSunil V L mc->no_cdrom = 1; 1914acead54cSBin Meng mc->pci_allow_0_address = true; 191518df0b46SAnup Patel mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids; 191618df0b46SAnup Patel mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props; 191718df0b46SAnup Patel mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id; 191818df0b46SAnup Patel mc->numa_mem_supported = true; 19193d9981cdSGavin Shan /* platform instead of architectural choice */ 19203d9981cdSGavin Shan mc->cpu_cluster_has_numa_boundary = true; 192103fd0c5fSMingwang Li mc->default_ram_id = "riscv_virt_board.ram"; 192258d5a5a7SAlistair Francis assert(!mc->get_hotplug_handler); 192358d5a5a7SAlistair Francis mc->get_hotplug_handler = virt_machine_get_hotplug_handler; 192458d5a5a7SAlistair Francis 192558d5a5a7SAlistair Francis hc->plug = virt_machine_device_plug_cb; 1926c346749eSAsherah Connor 1927c346749eSAsherah Connor machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE); 1928325b7c4eSAlistair Francis #ifdef CONFIG_TPM 1929325b7c4eSAlistair Francis machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS); 1930325b7c4eSAlistair Francis #endif 1931954886eaSAnup Patel 1932954886eaSAnup Patel object_class_property_add_bool(oc, "aclint", virt_get_aclint, 1933954886eaSAnup Patel virt_set_aclint); 1934954886eaSAnup Patel object_class_property_set_description(oc, "aclint", 1935b274c238SDaniel Henrique Barboza "(TCG only) Set on/off to " 1936b274c238SDaniel Henrique Barboza "enable/disable emulating " 1937b274c238SDaniel Henrique Barboza "ACLINT devices"); 1938b274c238SDaniel Henrique Barboza 1939e6faee65SAnup Patel object_class_property_add_str(oc, "aia", virt_get_aia, 1940e6faee65SAnup Patel virt_set_aia); 1941e6faee65SAnup Patel object_class_property_set_description(oc, "aia", 1942e6faee65SAnup Patel "Set type of AIA interrupt " 1943c92ac07cSDaniel Henrique Barboza "controller. Valid values are " 194428d8c281SAnup Patel "none, aplic, and aplic-imsic."); 194528d8c281SAnup Patel 194628d8c281SAnup Patel object_class_property_add_str(oc, "aia-guests", 194728d8c281SAnup Patel virt_get_aia_guests, 194828d8c281SAnup Patel virt_set_aia_guests); 1949b8ff846eSPhilippe Mathieu-Daudé { 1950b8ff846eSPhilippe Mathieu-Daudé g_autofree char *str = 1951b8ff846eSPhilippe Mathieu-Daudé g_strdup_printf("Set number of guest MMIO pages for AIA IMSIC. " 1952b8ff846eSPhilippe Mathieu-Daudé "Valid value should be between 0 and %d.", 1953b8ff846eSPhilippe Mathieu-Daudé VIRT_IRQCHIP_MAX_GUESTS); 195428d8c281SAnup Patel object_class_property_set_description(oc, "aia-guests", str); 1955b8ff846eSPhilippe Mathieu-Daudé } 1956b8ff846eSPhilippe Mathieu-Daudé 1957168b8c29SSunil V L object_class_property_add(oc, "acpi", "OnOffAuto", 1958168b8c29SSunil V L virt_get_acpi, virt_set_acpi, 1959168b8c29SSunil V L NULL, NULL); 1960168b8c29SSunil V L object_class_property_set_description(oc, "acpi", 1961168b8c29SSunil V L "Enable ACPI"); 19622c12de14SSunil V L 19632c12de14SSunil V L object_class_property_add(oc, "iommu-sys", "OnOffAuto", 19642c12de14SSunil V L virt_get_iommu_sys, virt_set_iommu_sys, 19652c12de14SSunil V L NULL, NULL); 19662c12de14SSunil V L object_class_property_set_description(oc, "iommu-sys", 19672c12de14SSunil V L "Enable IOMMU platform device"); 196804331d0bSMichael Clark } 196904331d0bSMichael Clark 1970b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = { 1971cdfc19e4SAlistair Francis .name = MACHINE_TYPE_NAME("virt"), 1972cdfc19e4SAlistair Francis .parent = TYPE_MACHINE, 1973b2a3a071SBin Meng .class_init = virt_machine_class_init, 1974b2a3a071SBin Meng .instance_init = virt_machine_instance_init, 1975cdfc19e4SAlistair Francis .instance_size = sizeof(RISCVVirtState), 197658d5a5a7SAlistair Francis .interfaces = (InterfaceInfo[]) { 197758d5a5a7SAlistair Francis { TYPE_HOTPLUG_HANDLER }, 197858d5a5a7SAlistair Francis { } 197958d5a5a7SAlistair Francis }, 1980cdfc19e4SAlistair Francis }; 1981cdfc19e4SAlistair Francis 1982b2a3a071SBin Meng static void virt_machine_init_register_types(void) 1983cdfc19e4SAlistair Francis { 1984b2a3a071SBin Meng type_register_static(&virt_machine_typeinfo); 1985cdfc19e4SAlistair Francis } 1986cdfc19e4SAlistair Francis 1987b2a3a071SBin Meng type_init(virt_machine_init_register_types) 1988