104331d0bSMichael Clark /* 204331d0bSMichael Clark * QEMU RISC-V VirtIO Board 304331d0bSMichael Clark * 404331d0bSMichael Clark * Copyright (c) 2017 SiFive, Inc. 504331d0bSMichael Clark * 604331d0bSMichael Clark * RISC-V machine with 16550a UART and VirtIO MMIO 704331d0bSMichael Clark * 804331d0bSMichael Clark * This program is free software; you can redistribute it and/or modify it 904331d0bSMichael Clark * under the terms and conditions of the GNU General Public License, 1004331d0bSMichael Clark * version 2 or later, as published by the Free Software Foundation. 1104331d0bSMichael Clark * 1204331d0bSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 1304331d0bSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1404331d0bSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1504331d0bSMichael Clark * more details. 1604331d0bSMichael Clark * 1704331d0bSMichael Clark * You should have received a copy of the GNU General Public License along with 1804331d0bSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 1904331d0bSMichael Clark */ 2004331d0bSMichael Clark 2104331d0bSMichael Clark #include "qemu/osdep.h" 224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h" 2304331d0bSMichael Clark #include "qemu/error-report.h" 24e4b4f0b7SJason A. Donenfeld #include "qemu/guest-random.h" 2504331d0bSMichael Clark #include "qapi/error.h" 2604331d0bSMichael Clark #include "hw/boards.h" 2704331d0bSMichael Clark #include "hw/loader.h" 2804331d0bSMichael Clark #include "hw/sysbus.h" 2971eb522cSAlistair Francis #include "hw/qdev-properties.h" 3004331d0bSMichael Clark #include "hw/char/serial.h" 3104331d0bSMichael Clark #include "target/riscv/cpu.h" 323029fab6SAlistair Francis #include "hw/core/sysbus-fdt.h" 33abd9a206SAtish Patra #include "target/riscv/pmu.h" 3404331d0bSMichael Clark #include "hw/riscv/riscv_hart.h" 3504331d0bSMichael Clark #include "hw/riscv/virt.h" 360ac24d56SAlistair Francis #include "hw/riscv/boot.h" 3718df0b46SAnup Patel #include "hw/riscv/numa.h" 38cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h" 39e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h" 4028d8c281SAnup Patel #include "hw/intc/riscv_imsic.h" 4184fcf3c1SBin Meng #include "hw/intc/sifive_plic.h" 42a4b84608SBin Meng #include "hw/misc/sifive_test.h" 431832b7cbSAlistair Francis #include "hw/platform-bus.h" 4404331d0bSMichael Clark #include "chardev/char.h" 4504331d0bSMichael Clark #include "sysemu/device_tree.h" 4646517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 47ad40be27SYifei Jiang #include "sysemu/kvm.h" 48325b7c4eSAlistair Francis #include "sysemu/tpm.h" 496d56e396SAlistair Francis #include "hw/pci/pci.h" 506d56e396SAlistair Francis #include "hw/pci-host/gpex.h" 51c346749eSAsherah Connor #include "hw/display/ramfb.h" 5204331d0bSMichael Clark 530631aaaeSAnup Patel /* 540631aaaeSAnup Patel * The virt machine physical address space used by some of the devices 550631aaaeSAnup Patel * namely ACLINT, PLIC, APLIC, and IMSIC depend on number of Sockets, 560631aaaeSAnup Patel * number of CPUs, and number of IMSIC guest files. 570631aaaeSAnup Patel * 580631aaaeSAnup Patel * Various limits defined by VIRT_SOCKETS_MAX_BITS, VIRT_CPUS_MAX_BITS, 590631aaaeSAnup Patel * and VIRT_IRQCHIP_MAX_GUESTS_BITS are tuned for maximum utilization 600631aaaeSAnup Patel * of virt machine physical address space. 610631aaaeSAnup Patel */ 620631aaaeSAnup Patel 6328d8c281SAnup Patel #define VIRT_IMSIC_GROUP_MAX_SIZE (1U << IMSIC_MMIO_GROUP_MIN_SHIFT) 6428d8c281SAnup Patel #if VIRT_IMSIC_GROUP_MAX_SIZE < \ 6528d8c281SAnup Patel IMSIC_GROUP_SIZE(VIRT_CPUS_MAX_BITS, VIRT_IRQCHIP_MAX_GUESTS_BITS) 6628d8c281SAnup Patel #error "Can't accomodate single IMSIC group in address space" 6728d8c281SAnup Patel #endif 6828d8c281SAnup Patel 6928d8c281SAnup Patel #define VIRT_IMSIC_MAX_SIZE (VIRT_SOCKETS_MAX * \ 7028d8c281SAnup Patel VIRT_IMSIC_GROUP_MAX_SIZE) 7128d8c281SAnup Patel #if 0x4000000 < VIRT_IMSIC_MAX_SIZE 7228d8c281SAnup Patel #error "Can't accomodate all IMSIC groups in address space" 7328d8c281SAnup Patel #endif 7428d8c281SAnup Patel 7573261285SBin Meng static const MemMapEntry virt_memmap[] = { 7604331d0bSMichael Clark [VIRT_DEBUG] = { 0x0, 0x100 }, 779eb8b14aSBin Meng [VIRT_MROM] = { 0x1000, 0xf000 }, 785aec3247SMichael Clark [VIRT_TEST] = { 0x100000, 0x1000 }, 7967b5ef30SAnup Patel [VIRT_RTC] = { 0x101000, 0x1000 }, 8004331d0bSMichael Clark [VIRT_CLINT] = { 0x2000000, 0x10000 }, 81954886eaSAnup Patel [VIRT_ACLINT_SSWI] = { 0x2F00000, 0x4000 }, 822c44bbf3SBin Meng [VIRT_PCIE_PIO] = { 0x3000000, 0x10000 }, 831832b7cbSAlistair Francis [VIRT_PLATFORM_BUS] = { 0x4000000, 0x2000000 }, 8418df0b46SAnup Patel [VIRT_PLIC] = { 0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) }, 85e6faee65SAnup Patel [VIRT_APLIC_M] = { 0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) }, 86e6faee65SAnup Patel [VIRT_APLIC_S] = { 0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) }, 8704331d0bSMichael Clark [VIRT_UART0] = { 0x10000000, 0x100 }, 8804331d0bSMichael Clark [VIRT_VIRTIO] = { 0x10001000, 0x1000 }, 890489348dSAsherah Connor [VIRT_FW_CFG] = { 0x10100000, 0x18 }, 906911fde4SAlistair Francis [VIRT_FLASH] = { 0x20000000, 0x4000000 }, 9128d8c281SAnup Patel [VIRT_IMSIC_M] = { 0x24000000, VIRT_IMSIC_MAX_SIZE }, 9228d8c281SAnup Patel [VIRT_IMSIC_S] = { 0x28000000, VIRT_IMSIC_MAX_SIZE }, 936d56e396SAlistair Francis [VIRT_PCIE_ECAM] = { 0x30000000, 0x10000000 }, 942c44bbf3SBin Meng [VIRT_PCIE_MMIO] = { 0x40000000, 0x40000000 }, 952c44bbf3SBin Meng [VIRT_DRAM] = { 0x80000000, 0x0 }, 9604331d0bSMichael Clark }; 9704331d0bSMichael Clark 9819800265SBin Meng /* PCIe high mmio is fixed for RV32 */ 9919800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE 0x300000000ULL 10019800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE (4 * GiB) 10119800265SBin Meng 10219800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */ 10319800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE (16 * GiB) 10419800265SBin Meng 10519800265SBin Meng static MemMapEntry virt_high_pcie_memmap; 10619800265SBin Meng 10771eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB) 10871eb522cSAlistair Francis 10971eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s, 11071eb522cSAlistair Francis const char *name, 11171eb522cSAlistair Francis const char *alias_prop_name) 11271eb522cSAlistair Francis { 11371eb522cSAlistair Francis /* 11471eb522cSAlistair Francis * Create a single flash device. We use the same parameters as 11571eb522cSAlistair Francis * the flash devices on the ARM virt board. 11671eb522cSAlistair Francis */ 117df707969SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 11871eb522cSAlistair Francis 11971eb522cSAlistair Francis qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE); 12071eb522cSAlistair Francis qdev_prop_set_uint8(dev, "width", 4); 12171eb522cSAlistair Francis qdev_prop_set_uint8(dev, "device-width", 2); 12271eb522cSAlistair Francis qdev_prop_set_bit(dev, "big-endian", false); 12371eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id0", 0x89); 12471eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id1", 0x18); 12571eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id2", 0x00); 12671eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id3", 0x00); 12771eb522cSAlistair Francis qdev_prop_set_string(dev, "name", name); 12871eb522cSAlistair Francis 129d2623129SMarkus Armbruster object_property_add_child(OBJECT(s), name, OBJECT(dev)); 13071eb522cSAlistair Francis object_property_add_alias(OBJECT(s), alias_prop_name, 131d2623129SMarkus Armbruster OBJECT(dev), "drive"); 13271eb522cSAlistair Francis 13371eb522cSAlistair Francis return PFLASH_CFI01(dev); 13471eb522cSAlistair Francis } 13571eb522cSAlistair Francis 13671eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s) 13771eb522cSAlistair Francis { 13871eb522cSAlistair Francis s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0"); 13971eb522cSAlistair Francis s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1"); 14071eb522cSAlistair Francis } 14171eb522cSAlistair Francis 14271eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash, 14371eb522cSAlistair Francis hwaddr base, hwaddr size, 14471eb522cSAlistair Francis MemoryRegion *sysmem) 14571eb522cSAlistair Francis { 14671eb522cSAlistair Francis DeviceState *dev = DEVICE(flash); 14771eb522cSAlistair Francis 1484cdd0a77SPhilippe Mathieu-Daudé assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE)); 14971eb522cSAlistair Francis assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX); 15071eb522cSAlistair Francis qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE); 1513c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 15271eb522cSAlistair Francis 15371eb522cSAlistair Francis memory_region_add_subregion(sysmem, base, 15471eb522cSAlistair Francis sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 15571eb522cSAlistair Francis 0)); 15671eb522cSAlistair Francis } 15771eb522cSAlistair Francis 15871eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s, 15971eb522cSAlistair Francis MemoryRegion *sysmem) 16071eb522cSAlistair Francis { 16171eb522cSAlistair Francis hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 16271eb522cSAlistair Francis hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 16371eb522cSAlistair Francis 16471eb522cSAlistair Francis virt_flash_map1(s->flash[0], flashbase, flashsize, 16571eb522cSAlistair Francis sysmem); 16671eb522cSAlistair Francis virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize, 16771eb522cSAlistair Francis sysmem); 16871eb522cSAlistair Francis } 16971eb522cSAlistair Francis 170e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename, 171e6faee65SAnup Patel uint32_t irqchip_phandle) 1726d56e396SAlistair Francis { 1736d56e396SAlistair Francis int pin, dev; 174e6faee65SAnup Patel uint32_t irq_map_stride = 0; 175e6faee65SAnup Patel uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * 176e6faee65SAnup Patel FDT_MAX_INT_MAP_WIDTH] = {}; 1776d56e396SAlistair Francis uint32_t *irq_map = full_irq_map; 1786d56e396SAlistair Francis 1796d56e396SAlistair Francis /* This code creates a standard swizzle of interrupts such that 1806d56e396SAlistair Francis * each device's first interrupt is based on it's PCI_SLOT number. 1816d56e396SAlistair Francis * (See pci_swizzle_map_irq_fn()) 1826d56e396SAlistair Francis * 1836d56e396SAlistair Francis * We only need one entry per interrupt in the table (not one per 1846d56e396SAlistair Francis * possible slot) seeing the interrupt-map-mask will allow the table 1856d56e396SAlistair Francis * to wrap to any number of devices. 1866d56e396SAlistair Francis */ 1876d56e396SAlistair Francis for (dev = 0; dev < GPEX_NUM_IRQS; dev++) { 1886d56e396SAlistair Francis int devfn = dev * 0x8; 1896d56e396SAlistair Francis 1906d56e396SAlistair Francis for (pin = 0; pin < GPEX_NUM_IRQS; pin++) { 1916d56e396SAlistair Francis int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS); 1926d56e396SAlistair Francis int i = 0; 1936d56e396SAlistair Francis 194e6faee65SAnup Patel /* Fill PCI address cells */ 1956d56e396SAlistair Francis irq_map[i] = cpu_to_be32(devfn << 8); 1966d56e396SAlistair Francis i += FDT_PCI_ADDR_CELLS; 197e6faee65SAnup Patel 198e6faee65SAnup Patel /* Fill PCI Interrupt cells */ 1996d56e396SAlistair Francis irq_map[i] = cpu_to_be32(pin + 1); 2006d56e396SAlistair Francis i += FDT_PCI_INT_CELLS; 2016d56e396SAlistair Francis 202e6faee65SAnup Patel /* Fill interrupt controller phandle and cells */ 203e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(irqchip_phandle); 204e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(irq_nr); 205e6faee65SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_NONE) { 206e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(0x4); 207e6faee65SAnup Patel } 2086d56e396SAlistair Francis 209e6faee65SAnup Patel if (!irq_map_stride) { 210e6faee65SAnup Patel irq_map_stride = i; 211e6faee65SAnup Patel } 212e6faee65SAnup Patel irq_map += irq_map_stride; 2136d56e396SAlistair Francis } 2146d56e396SAlistair Francis } 2156d56e396SAlistair Francis 216e6faee65SAnup Patel qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map, 217e6faee65SAnup Patel GPEX_NUM_IRQS * GPEX_NUM_IRQS * 218e6faee65SAnup Patel irq_map_stride * sizeof(uint32_t)); 2196d56e396SAlistair Francis 2206d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask", 2216d56e396SAlistair Francis 0x1800, 0, 0, 0x7); 2226d56e396SAlistair Francis } 2236d56e396SAlistair Francis 2240ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket, 2250ffc1a95SAnup Patel char *clust_name, uint32_t *phandle, 2260ffc1a95SAnup Patel bool is_32_bit, uint32_t *intc_phandles) 22704331d0bSMichael Clark { 2280ffc1a95SAnup Patel int cpu; 2290ffc1a95SAnup Patel uint32_t cpu_phandle; 23018df0b46SAnup Patel MachineState *mc = MACHINE(s); 2310ffc1a95SAnup Patel char *name, *cpu_name, *core_name, *intc_name; 23218df0b46SAnup Patel 23318df0b46SAnup Patel for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) { 2340ffc1a95SAnup Patel cpu_phandle = (*phandle)++; 23518df0b46SAnup Patel 23618df0b46SAnup Patel cpu_name = g_strdup_printf("/cpus/cpu@%d", 23718df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 2380ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, cpu_name); 239d6db2c0fSNiklas Cassel if (riscv_feature(&s->soc[socket].harts[cpu].env, 240d6db2c0fSNiklas Cassel RISCV_FEATURE_MMU)) { 2410ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "mmu-type", 2420ffc1a95SAnup Patel (is_32_bit) ? "riscv,sv32" : "riscv,sv48"); 243d6db2c0fSNiklas Cassel } else { 244d6db2c0fSNiklas Cassel qemu_fdt_setprop_string(mc->fdt, cpu_name, "mmu-type", 245d6db2c0fSNiklas Cassel "riscv,none"); 246d6db2c0fSNiklas Cassel } 24718df0b46SAnup Patel name = riscv_isa_string(&s->soc[socket].harts[cpu]); 2480ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "riscv,isa", name); 24918df0b46SAnup Patel g_free(name); 2500ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "compatible", "riscv"); 2510ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "status", "okay"); 2520ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, cpu_name, "reg", 25318df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 2540ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "device_type", "cpu"); 2550ffc1a95SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, cpu_name, socket); 2560ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, cpu_name, "phandle", cpu_phandle); 2570ffc1a95SAnup Patel 2580ffc1a95SAnup Patel intc_phandles[cpu] = (*phandle)++; 25918df0b46SAnup Patel 26018df0b46SAnup Patel intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name); 2610ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, intc_name); 2620ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, intc_name, "phandle", 2630ffc1a95SAnup Patel intc_phandles[cpu]); 2640ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, intc_name, "compatible", 26518df0b46SAnup Patel "riscv,cpu-intc"); 2660ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, intc_name, "interrupt-controller", NULL, 0); 2670ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, intc_name, "#interrupt-cells", 1); 26818df0b46SAnup Patel 26918df0b46SAnup Patel core_name = g_strdup_printf("%s/core%d", clust_name, cpu); 2700ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, core_name); 2710ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, core_name, "cpu", cpu_phandle); 27218df0b46SAnup Patel 27318df0b46SAnup Patel g_free(core_name); 27418df0b46SAnup Patel g_free(intc_name); 27518df0b46SAnup Patel g_free(cpu_name); 27628a4df97SAtish Patra } 2770ffc1a95SAnup Patel } 2780ffc1a95SAnup Patel 2790ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s, 2800ffc1a95SAnup Patel const MemMapEntry *memmap, int socket) 2810ffc1a95SAnup Patel { 2820ffc1a95SAnup Patel char *mem_name; 2830ffc1a95SAnup Patel uint64_t addr, size; 2840ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 28528a4df97SAtish Patra 28618df0b46SAnup Patel addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(mc, socket); 28718df0b46SAnup Patel size = riscv_socket_mem_size(mc, socket); 28818df0b46SAnup Patel mem_name = g_strdup_printf("/memory@%lx", (long)addr); 2890ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, mem_name); 2900ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, mem_name, "reg", 29118df0b46SAnup Patel addr >> 32, addr, size >> 32, size); 2920ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, mem_name, "device_type", "memory"); 2930ffc1a95SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, mem_name, socket); 29418df0b46SAnup Patel g_free(mem_name); 2950ffc1a95SAnup Patel } 29604331d0bSMichael Clark 2970ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s, 2980ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 2990ffc1a95SAnup Patel uint32_t *intc_phandles) 3000ffc1a95SAnup Patel { 3010ffc1a95SAnup Patel int cpu; 3020ffc1a95SAnup Patel char *clint_name; 3030ffc1a95SAnup Patel uint32_t *clint_cells; 3040ffc1a95SAnup Patel unsigned long clint_addr; 3050ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 3060ffc1a95SAnup Patel static const char * const clint_compat[2] = { 3070ffc1a95SAnup Patel "sifive,clint0", "riscv,clint0" 3080ffc1a95SAnup Patel }; 3090ffc1a95SAnup Patel 3100ffc1a95SAnup Patel clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 3110ffc1a95SAnup Patel 3120ffc1a95SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 3130ffc1a95SAnup Patel clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 3140ffc1a95SAnup Patel clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 3150ffc1a95SAnup Patel clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 3160ffc1a95SAnup Patel clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 3170ffc1a95SAnup Patel } 3180ffc1a95SAnup Patel 3190ffc1a95SAnup Patel clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 32018df0b46SAnup Patel clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr); 3210ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, clint_name); 3220ffc1a95SAnup Patel qemu_fdt_setprop_string_array(mc->fdt, clint_name, "compatible", 3230ffc1a95SAnup Patel (char **)&clint_compat, 3240ffc1a95SAnup Patel ARRAY_SIZE(clint_compat)); 3250ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, clint_name, "reg", 32618df0b46SAnup Patel 0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size); 3270ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, clint_name, "interrupts-extended", 32818df0b46SAnup Patel clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4); 3290ffc1a95SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, clint_name, socket); 33018df0b46SAnup Patel g_free(clint_name); 33118df0b46SAnup Patel 3320ffc1a95SAnup Patel g_free(clint_cells); 3330ffc1a95SAnup Patel } 3340ffc1a95SAnup Patel 335954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s, 336954886eaSAnup Patel const MemMapEntry *memmap, int socket, 337954886eaSAnup Patel uint32_t *intc_phandles) 338954886eaSAnup Patel { 339954886eaSAnup Patel int cpu; 340954886eaSAnup Patel char *name; 34128d8c281SAnup Patel unsigned long addr, size; 342954886eaSAnup Patel uint32_t aclint_cells_size; 343954886eaSAnup Patel uint32_t *aclint_mswi_cells; 344954886eaSAnup Patel uint32_t *aclint_sswi_cells; 345954886eaSAnup Patel uint32_t *aclint_mtimer_cells; 346954886eaSAnup Patel MachineState *mc = MACHINE(s); 347954886eaSAnup Patel 348954886eaSAnup Patel aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 349954886eaSAnup Patel aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 350954886eaSAnup Patel aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 351954886eaSAnup Patel 352954886eaSAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 353954886eaSAnup Patel aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 354954886eaSAnup Patel aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT); 355954886eaSAnup Patel aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 356954886eaSAnup Patel aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER); 357954886eaSAnup Patel aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 358954886eaSAnup Patel aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT); 359954886eaSAnup Patel } 360954886eaSAnup Patel aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2; 361954886eaSAnup Patel 36228d8c281SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) { 363954886eaSAnup Patel addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 364954886eaSAnup Patel name = g_strdup_printf("/soc/mswi@%lx", addr); 365954886eaSAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 36628d8c281SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", 36728d8c281SAnup Patel "riscv,aclint-mswi"); 368954886eaSAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 369954886eaSAnup Patel 0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE); 370954886eaSAnup Patel qemu_fdt_setprop(mc->fdt, name, "interrupts-extended", 371954886eaSAnup Patel aclint_mswi_cells, aclint_cells_size); 372954886eaSAnup Patel qemu_fdt_setprop(mc->fdt, name, "interrupt-controller", NULL, 0); 373954886eaSAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 0); 374954886eaSAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, name, socket); 375954886eaSAnup Patel g_free(name); 37628d8c281SAnup Patel } 377954886eaSAnup Patel 37828d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 37928d8c281SAnup Patel addr = memmap[VIRT_CLINT].base + 38028d8c281SAnup Patel (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket); 38128d8c281SAnup Patel size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE; 38228d8c281SAnup Patel } else { 383954886eaSAnup Patel addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE + 384954886eaSAnup Patel (memmap[VIRT_CLINT].size * socket); 38528d8c281SAnup Patel size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE; 38628d8c281SAnup Patel } 387954886eaSAnup Patel name = g_strdup_printf("/soc/mtimer@%lx", addr); 388954886eaSAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 389954886eaSAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", 390954886eaSAnup Patel "riscv,aclint-mtimer"); 391954886eaSAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 392954886eaSAnup Patel 0x0, addr + RISCV_ACLINT_DEFAULT_MTIME, 39328d8c281SAnup Patel 0x0, size - RISCV_ACLINT_DEFAULT_MTIME, 394954886eaSAnup Patel 0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP, 395954886eaSAnup Patel 0x0, RISCV_ACLINT_DEFAULT_MTIME); 396954886eaSAnup Patel qemu_fdt_setprop(mc->fdt, name, "interrupts-extended", 397954886eaSAnup Patel aclint_mtimer_cells, aclint_cells_size); 398954886eaSAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, name, socket); 399954886eaSAnup Patel g_free(name); 400954886eaSAnup Patel 40128d8c281SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) { 402954886eaSAnup Patel addr = memmap[VIRT_ACLINT_SSWI].base + 403954886eaSAnup Patel (memmap[VIRT_ACLINT_SSWI].size * socket); 404954886eaSAnup Patel name = g_strdup_printf("/soc/sswi@%lx", addr); 405954886eaSAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 40628d8c281SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", 40728d8c281SAnup Patel "riscv,aclint-sswi"); 408954886eaSAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 409954886eaSAnup Patel 0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size); 410954886eaSAnup Patel qemu_fdt_setprop(mc->fdt, name, "interrupts-extended", 411954886eaSAnup Patel aclint_sswi_cells, aclint_cells_size); 412954886eaSAnup Patel qemu_fdt_setprop(mc->fdt, name, "interrupt-controller", NULL, 0); 413954886eaSAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 0); 414954886eaSAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, name, socket); 415954886eaSAnup Patel g_free(name); 41628d8c281SAnup Patel } 417954886eaSAnup Patel 418954886eaSAnup Patel g_free(aclint_mswi_cells); 419954886eaSAnup Patel g_free(aclint_mtimer_cells); 420954886eaSAnup Patel g_free(aclint_sswi_cells); 421954886eaSAnup Patel } 422954886eaSAnup Patel 4230ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s, 4240ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 4250ffc1a95SAnup Patel uint32_t *phandle, uint32_t *intc_phandles, 4260ffc1a95SAnup Patel uint32_t *plic_phandles) 4270ffc1a95SAnup Patel { 4280ffc1a95SAnup Patel int cpu; 4290ffc1a95SAnup Patel char *plic_name; 4300ffc1a95SAnup Patel uint32_t *plic_cells; 4310ffc1a95SAnup Patel unsigned long plic_addr; 4320ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 4330ffc1a95SAnup Patel static const char * const plic_compat[2] = { 4340ffc1a95SAnup Patel "sifive,plic-1.0.0", "riscv,plic0" 4350ffc1a95SAnup Patel }; 4360ffc1a95SAnup Patel 437ad40be27SYifei Jiang if (kvm_enabled()) { 438ad40be27SYifei Jiang plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 439ad40be27SYifei Jiang } else { 4400ffc1a95SAnup Patel plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 441ad40be27SYifei Jiang } 4420ffc1a95SAnup Patel 4430ffc1a95SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 444ad40be27SYifei Jiang if (kvm_enabled()) { 445ad40be27SYifei Jiang plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 446ad40be27SYifei Jiang plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT); 447ad40be27SYifei Jiang } else { 4480ffc1a95SAnup Patel plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 4490ffc1a95SAnup Patel plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT); 4500ffc1a95SAnup Patel plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 4510ffc1a95SAnup Patel plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT); 4520ffc1a95SAnup Patel } 453ad40be27SYifei Jiang } 4540ffc1a95SAnup Patel 4550ffc1a95SAnup Patel plic_phandles[socket] = (*phandle)++; 45618df0b46SAnup Patel plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket); 45718df0b46SAnup Patel plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr); 4580ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, plic_name); 4590ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, plic_name, 46018df0b46SAnup Patel "#interrupt-cells", FDT_PLIC_INT_CELLS); 46195e401d3SConor Dooley qemu_fdt_setprop_cell(mc->fdt, plic_name, 46295e401d3SConor Dooley "#address-cells", FDT_PLIC_ADDR_CELLS); 4630ffc1a95SAnup Patel qemu_fdt_setprop_string_array(mc->fdt, plic_name, "compatible", 4640ffc1a95SAnup Patel (char **)&plic_compat, 4650ffc1a95SAnup Patel ARRAY_SIZE(plic_compat)); 4660ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, plic_name, "interrupt-controller", NULL, 0); 4670ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, plic_name, "interrupts-extended", 46818df0b46SAnup Patel plic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4); 4690ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, plic_name, "reg", 47018df0b46SAnup Patel 0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size); 47159f74489SBin Meng qemu_fdt_setprop_cell(mc->fdt, plic_name, "riscv,ndev", 47259f74489SBin Meng VIRT_IRQCHIP_NUM_SOURCES - 1); 4730ffc1a95SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, plic_name, socket); 4740ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, plic_name, "phandle", 4750ffc1a95SAnup Patel plic_phandles[socket]); 4763029fab6SAlistair Francis 477d644e5e4SAnup Patel if (!socket) { 4783029fab6SAlistair Francis platform_bus_add_all_fdt_nodes(mc->fdt, plic_name, 4793029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 4803029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].size, 4813029fab6SAlistair Francis VIRT_PLATFORM_BUS_IRQ); 482d644e5e4SAnup Patel } 4833029fab6SAlistair Francis 48418df0b46SAnup Patel g_free(plic_name); 48518df0b46SAnup Patel 48618df0b46SAnup Patel g_free(plic_cells); 4870ffc1a95SAnup Patel } 4880ffc1a95SAnup Patel 48928d8c281SAnup Patel static uint32_t imsic_num_bits(uint32_t count) 49028d8c281SAnup Patel { 49128d8c281SAnup Patel uint32_t ret = 0; 49228d8c281SAnup Patel 49328d8c281SAnup Patel while (BIT(ret) < count) { 49428d8c281SAnup Patel ret++; 49528d8c281SAnup Patel } 49628d8c281SAnup Patel 49728d8c281SAnup Patel return ret; 49828d8c281SAnup Patel } 49928d8c281SAnup Patel 50028d8c281SAnup Patel static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap, 501e6faee65SAnup Patel uint32_t *phandle, uint32_t *intc_phandles, 50228d8c281SAnup Patel uint32_t *msi_m_phandle, uint32_t *msi_s_phandle) 50328d8c281SAnup Patel { 50428d8c281SAnup Patel int cpu, socket; 50528d8c281SAnup Patel char *imsic_name; 50628d8c281SAnup Patel MachineState *mc = MACHINE(s); 50728d8c281SAnup Patel uint32_t imsic_max_hart_per_socket, imsic_guest_bits; 50828d8c281SAnup Patel uint32_t *imsic_cells, *imsic_regs, imsic_addr, imsic_size; 50928d8c281SAnup Patel 51028d8c281SAnup Patel *msi_m_phandle = (*phandle)++; 51128d8c281SAnup Patel *msi_s_phandle = (*phandle)++; 51228d8c281SAnup Patel imsic_cells = g_new0(uint32_t, mc->smp.cpus * 2); 51328d8c281SAnup Patel imsic_regs = g_new0(uint32_t, riscv_socket_count(mc) * 4); 51428d8c281SAnup Patel 51528d8c281SAnup Patel /* M-level IMSIC node */ 51628d8c281SAnup Patel for (cpu = 0; cpu < mc->smp.cpus; cpu++) { 51728d8c281SAnup Patel imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 51828d8c281SAnup Patel imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT); 51928d8c281SAnup Patel } 52028d8c281SAnup Patel imsic_max_hart_per_socket = 0; 52128d8c281SAnup Patel for (socket = 0; socket < riscv_socket_count(mc); socket++) { 52228d8c281SAnup Patel imsic_addr = memmap[VIRT_IMSIC_M].base + 52328d8c281SAnup Patel socket * VIRT_IMSIC_GROUP_MAX_SIZE; 52428d8c281SAnup Patel imsic_size = IMSIC_HART_SIZE(0) * s->soc[socket].num_harts; 52528d8c281SAnup Patel imsic_regs[socket * 4 + 0] = 0; 52628d8c281SAnup Patel imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr); 52728d8c281SAnup Patel imsic_regs[socket * 4 + 2] = 0; 52828d8c281SAnup Patel imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size); 52928d8c281SAnup Patel if (imsic_max_hart_per_socket < s->soc[socket].num_harts) { 53028d8c281SAnup Patel imsic_max_hart_per_socket = s->soc[socket].num_harts; 53128d8c281SAnup Patel } 53228d8c281SAnup Patel } 53328d8c281SAnup Patel imsic_name = g_strdup_printf("/soc/imsics@%lx", 53428d8c281SAnup Patel (unsigned long)memmap[VIRT_IMSIC_M].base); 53528d8c281SAnup Patel qemu_fdt_add_subnode(mc->fdt, imsic_name); 53628d8c281SAnup Patel qemu_fdt_setprop_string(mc->fdt, imsic_name, "compatible", 53728d8c281SAnup Patel "riscv,imsics"); 53828d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "#interrupt-cells", 53928d8c281SAnup Patel FDT_IMSIC_INT_CELLS); 54028d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "interrupt-controller", 54128d8c281SAnup Patel NULL, 0); 54228d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "msi-controller", 54328d8c281SAnup Patel NULL, 0); 54428d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "interrupts-extended", 54528d8c281SAnup Patel imsic_cells, mc->smp.cpus * sizeof(uint32_t) * 2); 54628d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "reg", imsic_regs, 54728d8c281SAnup Patel riscv_socket_count(mc) * sizeof(uint32_t) * 4); 54828d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,num-ids", 54928d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 55028d8c281SAnup Patel if (riscv_socket_count(mc) > 1) { 55128d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,hart-index-bits", 55228d8c281SAnup Patel imsic_num_bits(imsic_max_hart_per_socket)); 55328d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-bits", 55428d8c281SAnup Patel imsic_num_bits(riscv_socket_count(mc))); 55528d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-shift", 55628d8c281SAnup Patel IMSIC_MMIO_GROUP_MIN_SHIFT); 55728d8c281SAnup Patel } 55828d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "phandle", *msi_m_phandle); 5593029fab6SAlistair Francis 56028d8c281SAnup Patel g_free(imsic_name); 56128d8c281SAnup Patel 56228d8c281SAnup Patel /* S-level IMSIC node */ 56328d8c281SAnup Patel for (cpu = 0; cpu < mc->smp.cpus; cpu++) { 56428d8c281SAnup Patel imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 56528d8c281SAnup Patel imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT); 56628d8c281SAnup Patel } 56728d8c281SAnup Patel imsic_guest_bits = imsic_num_bits(s->aia_guests + 1); 56828d8c281SAnup Patel imsic_max_hart_per_socket = 0; 56928d8c281SAnup Patel for (socket = 0; socket < riscv_socket_count(mc); socket++) { 57028d8c281SAnup Patel imsic_addr = memmap[VIRT_IMSIC_S].base + 57128d8c281SAnup Patel socket * VIRT_IMSIC_GROUP_MAX_SIZE; 57228d8c281SAnup Patel imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) * 57328d8c281SAnup Patel s->soc[socket].num_harts; 57428d8c281SAnup Patel imsic_regs[socket * 4 + 0] = 0; 57528d8c281SAnup Patel imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr); 57628d8c281SAnup Patel imsic_regs[socket * 4 + 2] = 0; 57728d8c281SAnup Patel imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size); 57828d8c281SAnup Patel if (imsic_max_hart_per_socket < s->soc[socket].num_harts) { 57928d8c281SAnup Patel imsic_max_hart_per_socket = s->soc[socket].num_harts; 58028d8c281SAnup Patel } 58128d8c281SAnup Patel } 58228d8c281SAnup Patel imsic_name = g_strdup_printf("/soc/imsics@%lx", 58328d8c281SAnup Patel (unsigned long)memmap[VIRT_IMSIC_S].base); 58428d8c281SAnup Patel qemu_fdt_add_subnode(mc->fdt, imsic_name); 58528d8c281SAnup Patel qemu_fdt_setprop_string(mc->fdt, imsic_name, "compatible", 58628d8c281SAnup Patel "riscv,imsics"); 58728d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "#interrupt-cells", 58828d8c281SAnup Patel FDT_IMSIC_INT_CELLS); 58928d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "interrupt-controller", 59028d8c281SAnup Patel NULL, 0); 59128d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "msi-controller", 59228d8c281SAnup Patel NULL, 0); 59328d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "interrupts-extended", 59428d8c281SAnup Patel imsic_cells, mc->smp.cpus * sizeof(uint32_t) * 2); 59528d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "reg", imsic_regs, 59628d8c281SAnup Patel riscv_socket_count(mc) * sizeof(uint32_t) * 4); 59728d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,num-ids", 59828d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 59928d8c281SAnup Patel if (imsic_guest_bits) { 60028d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,guest-index-bits", 60128d8c281SAnup Patel imsic_guest_bits); 60228d8c281SAnup Patel } 60328d8c281SAnup Patel if (riscv_socket_count(mc) > 1) { 60428d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,hart-index-bits", 60528d8c281SAnup Patel imsic_num_bits(imsic_max_hart_per_socket)); 60628d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-bits", 60728d8c281SAnup Patel imsic_num_bits(riscv_socket_count(mc))); 60828d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-shift", 60928d8c281SAnup Patel IMSIC_MMIO_GROUP_MIN_SHIFT); 61028d8c281SAnup Patel } 61128d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "phandle", *msi_s_phandle); 61228d8c281SAnup Patel g_free(imsic_name); 61328d8c281SAnup Patel 61428d8c281SAnup Patel g_free(imsic_regs); 61528d8c281SAnup Patel g_free(imsic_cells); 61628d8c281SAnup Patel } 61728d8c281SAnup Patel 61828d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s, 61928d8c281SAnup Patel const MemMapEntry *memmap, int socket, 62028d8c281SAnup Patel uint32_t msi_m_phandle, 62128d8c281SAnup Patel uint32_t msi_s_phandle, 62228d8c281SAnup Patel uint32_t *phandle, 62328d8c281SAnup Patel uint32_t *intc_phandles, 624e6faee65SAnup Patel uint32_t *aplic_phandles) 625e6faee65SAnup Patel { 626e6faee65SAnup Patel int cpu; 627e6faee65SAnup Patel char *aplic_name; 628e6faee65SAnup Patel uint32_t *aplic_cells; 629e6faee65SAnup Patel unsigned long aplic_addr; 630e6faee65SAnup Patel MachineState *mc = MACHINE(s); 631e6faee65SAnup Patel uint32_t aplic_m_phandle, aplic_s_phandle; 632e6faee65SAnup Patel 633e6faee65SAnup Patel aplic_m_phandle = (*phandle)++; 634e6faee65SAnup Patel aplic_s_phandle = (*phandle)++; 635e6faee65SAnup Patel aplic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 636e6faee65SAnup Patel 637e6faee65SAnup Patel /* M-level APLIC node */ 638e6faee65SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 639e6faee65SAnup Patel aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 640e6faee65SAnup Patel aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT); 641e6faee65SAnup Patel } 642e6faee65SAnup Patel aplic_addr = memmap[VIRT_APLIC_M].base + 643e6faee65SAnup Patel (memmap[VIRT_APLIC_M].size * socket); 644e6faee65SAnup Patel aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr); 645e6faee65SAnup Patel qemu_fdt_add_subnode(mc->fdt, aplic_name); 646e6faee65SAnup Patel qemu_fdt_setprop_string(mc->fdt, aplic_name, "compatible", "riscv,aplic"); 647e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, 648e6faee65SAnup Patel "#interrupt-cells", FDT_APLIC_INT_CELLS); 649e6faee65SAnup Patel qemu_fdt_setprop(mc->fdt, aplic_name, "interrupt-controller", NULL, 0); 65028d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC) { 651e6faee65SAnup Patel qemu_fdt_setprop(mc->fdt, aplic_name, "interrupts-extended", 652e6faee65SAnup Patel aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2); 65328d8c281SAnup Patel } else { 65428d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "msi-parent", 65528d8c281SAnup Patel msi_m_phandle); 65628d8c281SAnup Patel } 657e6faee65SAnup Patel qemu_fdt_setprop_cells(mc->fdt, aplic_name, "reg", 658e6faee65SAnup Patel 0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_M].size); 659e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,num-sources", 660e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES); 661e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,children", 662e6faee65SAnup Patel aplic_s_phandle); 663e6faee65SAnup Patel qemu_fdt_setprop_cells(mc->fdt, aplic_name, "riscv,delegate", 664e6faee65SAnup Patel aplic_s_phandle, 0x1, VIRT_IRQCHIP_NUM_SOURCES); 665e6faee65SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, aplic_name, socket); 666e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "phandle", aplic_m_phandle); 667e6faee65SAnup Patel g_free(aplic_name); 668e6faee65SAnup Patel 669e6faee65SAnup Patel /* S-level APLIC node */ 670e6faee65SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 671e6faee65SAnup Patel aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 672e6faee65SAnup Patel aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT); 673e6faee65SAnup Patel } 674e6faee65SAnup Patel aplic_addr = memmap[VIRT_APLIC_S].base + 675e6faee65SAnup Patel (memmap[VIRT_APLIC_S].size * socket); 676e6faee65SAnup Patel aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr); 677e6faee65SAnup Patel qemu_fdt_add_subnode(mc->fdt, aplic_name); 678e6faee65SAnup Patel qemu_fdt_setprop_string(mc->fdt, aplic_name, "compatible", "riscv,aplic"); 679e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, 680e6faee65SAnup Patel "#interrupt-cells", FDT_APLIC_INT_CELLS); 681e6faee65SAnup Patel qemu_fdt_setprop(mc->fdt, aplic_name, "interrupt-controller", NULL, 0); 68228d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC) { 683e6faee65SAnup Patel qemu_fdt_setprop(mc->fdt, aplic_name, "interrupts-extended", 684e6faee65SAnup Patel aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2); 68528d8c281SAnup Patel } else { 68628d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "msi-parent", 68728d8c281SAnup Patel msi_s_phandle); 68828d8c281SAnup Patel } 689e6faee65SAnup Patel qemu_fdt_setprop_cells(mc->fdt, aplic_name, "reg", 690e6faee65SAnup Patel 0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_S].size); 691e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,num-sources", 692e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES); 693e6faee65SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, aplic_name, socket); 694e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "phandle", aplic_s_phandle); 6953029fab6SAlistair Francis 696d644e5e4SAnup Patel if (!socket) { 6973029fab6SAlistair Francis platform_bus_add_all_fdt_nodes(mc->fdt, aplic_name, 6983029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 6993029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].size, 7003029fab6SAlistair Francis VIRT_PLATFORM_BUS_IRQ); 701d644e5e4SAnup Patel } 7023029fab6SAlistair Francis 703e6faee65SAnup Patel g_free(aplic_name); 704e6faee65SAnup Patel 705e6faee65SAnup Patel g_free(aplic_cells); 706e6faee65SAnup Patel aplic_phandles[socket] = aplic_s_phandle; 707e6faee65SAnup Patel } 708e6faee65SAnup Patel 709abd9a206SAtish Patra static void create_fdt_pmu(RISCVVirtState *s) 710abd9a206SAtish Patra { 711abd9a206SAtish Patra char *pmu_name; 712abd9a206SAtish Patra MachineState *mc = MACHINE(s); 713abd9a206SAtish Patra RISCVCPU hart = s->soc[0].harts[0]; 714abd9a206SAtish Patra 715abd9a206SAtish Patra pmu_name = g_strdup_printf("/soc/pmu"); 716abd9a206SAtish Patra qemu_fdt_add_subnode(mc->fdt, pmu_name); 717abd9a206SAtish Patra qemu_fdt_setprop_string(mc->fdt, pmu_name, "compatible", "riscv,pmu"); 718abd9a206SAtish Patra riscv_pmu_generate_fdt_node(mc->fdt, hart.cfg.pmu_num, pmu_name); 719abd9a206SAtish Patra 720abd9a206SAtish Patra g_free(pmu_name); 721abd9a206SAtish Patra } 722abd9a206SAtish Patra 7230ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap, 7240ffc1a95SAnup Patel bool is_32_bit, uint32_t *phandle, 7250ffc1a95SAnup Patel uint32_t *irq_mmio_phandle, 7260ffc1a95SAnup Patel uint32_t *irq_pcie_phandle, 72728d8c281SAnup Patel uint32_t *irq_virtio_phandle, 72828d8c281SAnup Patel uint32_t *msi_pcie_phandle) 7290ffc1a95SAnup Patel { 7300ffc1a95SAnup Patel char *clust_name; 73128d8c281SAnup Patel int socket, phandle_pos; 7320ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 73328d8c281SAnup Patel uint32_t msi_m_phandle = 0, msi_s_phandle = 0; 73428d8c281SAnup Patel uint32_t *intc_phandles, xplic_phandles[MAX_NODES]; 7350ffc1a95SAnup Patel 7360ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, "/cpus"); 7370ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/cpus", "timebase-frequency", 7380ffc1a95SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ); 7390ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/cpus", "#size-cells", 0x0); 7400ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/cpus", "#address-cells", 0x1); 7410ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, "/cpus/cpu-map"); 7420ffc1a95SAnup Patel 74328d8c281SAnup Patel intc_phandles = g_new0(uint32_t, mc->smp.cpus); 74428d8c281SAnup Patel 74528d8c281SAnup Patel phandle_pos = mc->smp.cpus; 7460ffc1a95SAnup Patel for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) { 74728d8c281SAnup Patel phandle_pos -= s->soc[socket].num_harts; 74828d8c281SAnup Patel 7490ffc1a95SAnup Patel clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket); 7500ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, clust_name); 7510ffc1a95SAnup Patel 7520ffc1a95SAnup Patel create_fdt_socket_cpus(s, socket, clust_name, phandle, 75328d8c281SAnup Patel is_32_bit, &intc_phandles[phandle_pos]); 7540ffc1a95SAnup Patel 7550ffc1a95SAnup Patel create_fdt_socket_memory(s, memmap, socket); 7560ffc1a95SAnup Patel 75728d8c281SAnup Patel g_free(clust_name); 75828d8c281SAnup Patel 759ad40be27SYifei Jiang if (!kvm_enabled()) { 760954886eaSAnup Patel if (s->have_aclint) { 76128d8c281SAnup Patel create_fdt_socket_aclint(s, memmap, socket, 76228d8c281SAnup Patel &intc_phandles[phandle_pos]); 763954886eaSAnup Patel } else { 76428d8c281SAnup Patel create_fdt_socket_clint(s, memmap, socket, 76528d8c281SAnup Patel &intc_phandles[phandle_pos]); 766954886eaSAnup Patel } 767ad40be27SYifei Jiang } 76828d8c281SAnup Patel } 76928d8c281SAnup Patel 77028d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 77128d8c281SAnup Patel create_fdt_imsic(s, memmap, phandle, intc_phandles, 77228d8c281SAnup Patel &msi_m_phandle, &msi_s_phandle); 77328d8c281SAnup Patel *msi_pcie_phandle = msi_s_phandle; 77428d8c281SAnup Patel } 77528d8c281SAnup Patel 77628d8c281SAnup Patel phandle_pos = mc->smp.cpus; 77728d8c281SAnup Patel for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) { 77828d8c281SAnup Patel phandle_pos -= s->soc[socket].num_harts; 7790ffc1a95SAnup Patel 780e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 7810ffc1a95SAnup Patel create_fdt_socket_plic(s, memmap, socket, phandle, 78228d8c281SAnup Patel &intc_phandles[phandle_pos], xplic_phandles); 783e6faee65SAnup Patel } else { 78428d8c281SAnup Patel create_fdt_socket_aplic(s, memmap, socket, 78528d8c281SAnup Patel msi_m_phandle, msi_s_phandle, phandle, 78628d8c281SAnup Patel &intc_phandles[phandle_pos], xplic_phandles); 78728d8c281SAnup Patel } 788e6faee65SAnup Patel } 7890ffc1a95SAnup Patel 7900ffc1a95SAnup Patel g_free(intc_phandles); 79118df0b46SAnup Patel 79218df0b46SAnup Patel for (socket = 0; socket < riscv_socket_count(mc); socket++) { 79318df0b46SAnup Patel if (socket == 0) { 7940ffc1a95SAnup Patel *irq_mmio_phandle = xplic_phandles[socket]; 7950ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 7960ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 79718df0b46SAnup Patel } 79818df0b46SAnup Patel if (socket == 1) { 7990ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 8000ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 80118df0b46SAnup Patel } 80218df0b46SAnup Patel if (socket == 2) { 8030ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 80418df0b46SAnup Patel } 80518df0b46SAnup Patel } 80618df0b46SAnup Patel 8070ffc1a95SAnup Patel riscv_socket_fdt_write_distance_matrix(mc, mc->fdt); 8080ffc1a95SAnup Patel } 8090ffc1a95SAnup Patel 8100ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap, 8110ffc1a95SAnup Patel uint32_t irq_virtio_phandle) 8120ffc1a95SAnup Patel { 8130ffc1a95SAnup Patel int i; 8140ffc1a95SAnup Patel char *name; 8150ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 81604331d0bSMichael Clark 81704331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 81818df0b46SAnup Patel name = g_strdup_printf("/soc/virtio_mmio@%lx", 81904331d0bSMichael Clark (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size)); 8200ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 8210ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", "virtio,mmio"); 8220ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 82304331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 82404331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].size); 8250ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent", 8260ffc1a95SAnup Patel irq_virtio_phandle); 827e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 828e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", 829e6faee65SAnup Patel VIRTIO_IRQ + i); 830e6faee65SAnup Patel } else { 831e6faee65SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "interrupts", 832e6faee65SAnup Patel VIRTIO_IRQ + i, 0x4); 833e6faee65SAnup Patel } 83418df0b46SAnup Patel g_free(name); 83504331d0bSMichael Clark } 8360ffc1a95SAnup Patel } 8370ffc1a95SAnup Patel 8380ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap, 83928d8c281SAnup Patel uint32_t irq_pcie_phandle, 84028d8c281SAnup Patel uint32_t msi_pcie_phandle) 8410ffc1a95SAnup Patel { 8420ffc1a95SAnup Patel char *name; 8430ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 84404331d0bSMichael Clark 84518df0b46SAnup Patel name = g_strdup_printf("/soc/pci@%lx", 8466d56e396SAlistair Francis (long) memmap[VIRT_PCIE_ECAM].base); 8470ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 8480ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "#address-cells", 8490ffc1a95SAnup Patel FDT_PCI_ADDR_CELLS); 8500ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 8510ffc1a95SAnup Patel FDT_PCI_INT_CELLS); 8520ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "#size-cells", 0x2); 8530ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", 8540ffc1a95SAnup Patel "pci-host-ecam-generic"); 8550ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "device_type", "pci"); 8560ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "linux,pci-domain", 0); 8570ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "bus-range", 0, 85818df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1); 8590ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, name, "dma-coherent", NULL, 0); 86028d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 86128d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "msi-parent", msi_pcie_phandle); 86228d8c281SAnup Patel } 8630ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 0, 86418df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size); 8650ffc1a95SAnup Patel qemu_fdt_setprop_sized_cells(mc->fdt, name, "ranges", 8666d56e396SAlistair Francis 1, FDT_PCI_RANGE_IOPORT, 2, 0, 8676d56e396SAlistair Francis 2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size, 8686d56e396SAlistair Francis 1, FDT_PCI_RANGE_MMIO, 8696d56e396SAlistair Francis 2, memmap[VIRT_PCIE_MMIO].base, 87019800265SBin Meng 2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size, 87119800265SBin Meng 1, FDT_PCI_RANGE_MMIO_64BIT, 87219800265SBin Meng 2, virt_high_pcie_memmap.base, 87319800265SBin Meng 2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size); 87419800265SBin Meng 875e6faee65SAnup Patel create_pcie_irq_map(s, mc->fdt, name, irq_pcie_phandle); 87618df0b46SAnup Patel g_free(name); 8770ffc1a95SAnup Patel } 8786d56e396SAlistair Francis 8790ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap, 8800ffc1a95SAnup Patel uint32_t *phandle) 8810ffc1a95SAnup Patel { 8820ffc1a95SAnup Patel char *name; 8830ffc1a95SAnup Patel uint32_t test_phandle; 8840ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 8850ffc1a95SAnup Patel 8860ffc1a95SAnup Patel test_phandle = (*phandle)++; 88718df0b46SAnup Patel name = g_strdup_printf("/soc/test@%lx", 88804331d0bSMichael Clark (long)memmap[VIRT_TEST].base); 8890ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 8909c0fb20cSPalmer Dabbelt { 8912cc04550SBin Meng static const char * const compat[3] = { 8922cc04550SBin Meng "sifive,test1", "sifive,test0", "syscon" 8932cc04550SBin Meng }; 8940ffc1a95SAnup Patel qemu_fdt_setprop_string_array(mc->fdt, name, "compatible", 8950ffc1a95SAnup Patel (char **)&compat, ARRAY_SIZE(compat)); 8969c0fb20cSPalmer Dabbelt } 8970ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 8980ffc1a95SAnup Patel 0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size); 8990ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "phandle", test_phandle); 9000ffc1a95SAnup Patel test_phandle = qemu_fdt_get_phandle(mc->fdt, name); 90118df0b46SAnup Patel g_free(name); 9020e404da0SAnup Patel 903ae293799SConor Dooley name = g_strdup_printf("/reboot"); 9040ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 9050ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", "syscon-reboot"); 9060ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "regmap", test_phandle); 9070ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "offset", 0x0); 9080ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "value", FINISHER_RESET); 90918df0b46SAnup Patel g_free(name); 9100e404da0SAnup Patel 911ae293799SConor Dooley name = g_strdup_printf("/poweroff"); 9120ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 9130ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", "syscon-poweroff"); 9140ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "regmap", test_phandle); 9150ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "offset", 0x0); 9160ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "value", FINISHER_PASS); 91718df0b46SAnup Patel g_free(name); 9180ffc1a95SAnup Patel } 9190ffc1a95SAnup Patel 9200ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap, 9210ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 9220ffc1a95SAnup Patel { 9230ffc1a95SAnup Patel char *name; 9240ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 92504331d0bSMichael Clark 92653c38f7aSConor Dooley name = g_strdup_printf("/soc/serial@%lx", (long)memmap[VIRT_UART0].base); 9270ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 9280ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", "ns16550a"); 9290ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 93004331d0bSMichael Clark 0x0, memmap[VIRT_UART0].base, 93104331d0bSMichael Clark 0x0, memmap[VIRT_UART0].size); 9320ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "clock-frequency", 3686400); 9330ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent", irq_mmio_phandle); 934e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 9350ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", UART0_IRQ); 936e6faee65SAnup Patel } else { 937e6faee65SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "interrupts", UART0_IRQ, 0x4); 938e6faee65SAnup Patel } 93904331d0bSMichael Clark 9400ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, "/chosen"); 9410ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/chosen", "stdout-path", name); 94218df0b46SAnup Patel g_free(name); 9430ffc1a95SAnup Patel } 9440ffc1a95SAnup Patel 9450ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap, 9460ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 9470ffc1a95SAnup Patel { 9480ffc1a95SAnup Patel char *name; 9490ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 95071eb522cSAlistair Francis 95118df0b46SAnup Patel name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base); 9520ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 9530ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", 9540ffc1a95SAnup Patel "google,goldfish-rtc"); 9550ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 9560ffc1a95SAnup Patel 0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size); 9570ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent", 9580ffc1a95SAnup Patel irq_mmio_phandle); 959e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 9600ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", RTC_IRQ); 961e6faee65SAnup Patel } else { 962e6faee65SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "interrupts", RTC_IRQ, 0x4); 963e6faee65SAnup Patel } 96418df0b46SAnup Patel g_free(name); 9650ffc1a95SAnup Patel } 9660ffc1a95SAnup Patel 9670ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap) 9680ffc1a95SAnup Patel { 9690ffc1a95SAnup Patel char *name; 9700ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 9710ffc1a95SAnup Patel hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 9720ffc1a95SAnup Patel hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 97367b5ef30SAnup Patel 97458bde469SBin Meng name = g_strdup_printf("/flash@%" PRIx64, flashbase); 975c65d7080SAlex Bennée qemu_fdt_add_subnode(mc->fdt, name); 976c65d7080SAlex Bennée qemu_fdt_setprop_string(mc->fdt, name, "compatible", "cfi-flash"); 977c65d7080SAlex Bennée qemu_fdt_setprop_sized_cells(mc->fdt, name, "reg", 97871eb522cSAlistair Francis 2, flashbase, 2, flashsize, 97971eb522cSAlistair Francis 2, flashbase + flashsize, 2, flashsize); 980c65d7080SAlex Bennée qemu_fdt_setprop_cell(mc->fdt, name, "bank-width", 4); 98118df0b46SAnup Patel g_free(name); 9820ffc1a95SAnup Patel } 9830ffc1a95SAnup Patel 984f9a461b2SAtish Patra static void create_fdt_fw_cfg(RISCVVirtState *s, const MemMapEntry *memmap) 985f9a461b2SAtish Patra { 986f9a461b2SAtish Patra char *nodename; 987f9a461b2SAtish Patra MachineState *mc = MACHINE(s); 988f9a461b2SAtish Patra hwaddr base = memmap[VIRT_FW_CFG].base; 989f9a461b2SAtish Patra hwaddr size = memmap[VIRT_FW_CFG].size; 990f9a461b2SAtish Patra 991f9a461b2SAtish Patra nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base); 992f9a461b2SAtish Patra qemu_fdt_add_subnode(mc->fdt, nodename); 993f9a461b2SAtish Patra qemu_fdt_setprop_string(mc->fdt, nodename, 994f9a461b2SAtish Patra "compatible", "qemu,fw-cfg-mmio"); 995f9a461b2SAtish Patra qemu_fdt_setprop_sized_cells(mc->fdt, nodename, "reg", 996f9a461b2SAtish Patra 2, base, 2, size); 997f9a461b2SAtish Patra qemu_fdt_setprop(mc->fdt, nodename, "dma-coherent", NULL, 0); 998f9a461b2SAtish Patra g_free(nodename); 999f9a461b2SAtish Patra } 1000f9a461b2SAtish Patra 10010ffc1a95SAnup Patel static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap, 10020ffc1a95SAnup Patel uint64_t mem_size, const char *cmdline, bool is_32_bit) 10030ffc1a95SAnup Patel { 10040ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 100528d8c281SAnup Patel uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1; 10060ffc1a95SAnup Patel uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1; 1007e4b4f0b7SJason A. Donenfeld uint8_t rng_seed[32]; 10080ffc1a95SAnup Patel 10090ffc1a95SAnup Patel if (mc->dtb) { 10100ffc1a95SAnup Patel mc->fdt = load_device_tree(mc->dtb, &s->fdt_size); 10110ffc1a95SAnup Patel if (!mc->fdt) { 10120ffc1a95SAnup Patel error_report("load_device_tree() failed"); 10130ffc1a95SAnup Patel exit(1); 10140ffc1a95SAnup Patel } 10150ffc1a95SAnup Patel } else { 10160ffc1a95SAnup Patel mc->fdt = create_device_tree(&s->fdt_size); 10170ffc1a95SAnup Patel if (!mc->fdt) { 10180ffc1a95SAnup Patel error_report("create_device_tree() failed"); 10190ffc1a95SAnup Patel exit(1); 10200ffc1a95SAnup Patel } 10210ffc1a95SAnup Patel } 10220ffc1a95SAnup Patel 10230ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/", "model", "riscv-virtio,qemu"); 10240ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/", "compatible", "riscv-virtio"); 10250ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/", "#size-cells", 0x2); 10260ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/", "#address-cells", 0x2); 10270ffc1a95SAnup Patel 10280ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, "/soc"); 10290ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, "/soc", "ranges", NULL, 0); 10300ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/soc", "compatible", "simple-bus"); 10310ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/soc", "#size-cells", 0x2); 10320ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/soc", "#address-cells", 0x2); 10330ffc1a95SAnup Patel 10340ffc1a95SAnup Patel create_fdt_sockets(s, memmap, is_32_bit, &phandle, 103528d8c281SAnup Patel &irq_mmio_phandle, &irq_pcie_phandle, &irq_virtio_phandle, 103628d8c281SAnup Patel &msi_pcie_phandle); 10370ffc1a95SAnup Patel 10380ffc1a95SAnup Patel create_fdt_virtio(s, memmap, irq_virtio_phandle); 10390ffc1a95SAnup Patel 104028d8c281SAnup Patel create_fdt_pcie(s, memmap, irq_pcie_phandle, msi_pcie_phandle); 10410ffc1a95SAnup Patel 10420ffc1a95SAnup Patel create_fdt_reset(s, memmap, &phandle); 10430ffc1a95SAnup Patel 10440ffc1a95SAnup Patel create_fdt_uart(s, memmap, irq_mmio_phandle); 10450ffc1a95SAnup Patel 10460ffc1a95SAnup Patel create_fdt_rtc(s, memmap, irq_mmio_phandle); 10470ffc1a95SAnup Patel 10480ffc1a95SAnup Patel create_fdt_flash(s, memmap); 1049f9a461b2SAtish Patra create_fdt_fw_cfg(s, memmap); 1050abd9a206SAtish Patra create_fdt_pmu(s); 10514e1e3003SAnup Patel 1052e4b4f0b7SJason A. Donenfeld /* Pass seed to RNG */ 1053e4b4f0b7SJason A. Donenfeld qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed)); 1054e4b4f0b7SJason A. Donenfeld qemu_fdt_setprop(mc->fdt, "/chosen", "rng-seed", rng_seed, sizeof(rng_seed)); 105504331d0bSMichael Clark } 105604331d0bSMichael Clark 10576d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem, 10586d56e396SAlistair Francis hwaddr ecam_base, hwaddr ecam_size, 10596d56e396SAlistair Francis hwaddr mmio_base, hwaddr mmio_size, 106019800265SBin Meng hwaddr high_mmio_base, 106119800265SBin Meng hwaddr high_mmio_size, 10626d56e396SAlistair Francis hwaddr pio_base, 1063e6faee65SAnup Patel DeviceState *irqchip) 10646d56e396SAlistair Francis { 10656d56e396SAlistair Francis DeviceState *dev; 10666d56e396SAlistair Francis MemoryRegion *ecam_alias, *ecam_reg; 106719800265SBin Meng MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg; 10686d56e396SAlistair Francis qemu_irq irq; 10696d56e396SAlistair Francis int i; 10706d56e396SAlistair Francis 10713e80f690SMarkus Armbruster dev = qdev_new(TYPE_GPEX_HOST); 10726d56e396SAlistair Francis 10733c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 10746d56e396SAlistair Francis 10756d56e396SAlistair Francis ecam_alias = g_new0(MemoryRegion, 1); 10766d56e396SAlistair Francis ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 10776d56e396SAlistair Francis memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam", 10786d56e396SAlistair Francis ecam_reg, 0, ecam_size); 10796d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias); 10806d56e396SAlistair Francis 10816d56e396SAlistair Francis mmio_alias = g_new0(MemoryRegion, 1); 10826d56e396SAlistair Francis mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 10836d56e396SAlistair Francis memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio", 10846d56e396SAlistair Francis mmio_reg, mmio_base, mmio_size); 10856d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias); 10866d56e396SAlistair Francis 108719800265SBin Meng /* Map high MMIO space */ 108819800265SBin Meng high_mmio_alias = g_new0(MemoryRegion, 1); 108919800265SBin Meng memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high", 109019800265SBin Meng mmio_reg, high_mmio_base, high_mmio_size); 109119800265SBin Meng memory_region_add_subregion(get_system_memory(), high_mmio_base, 109219800265SBin Meng high_mmio_alias); 109319800265SBin Meng 10946d56e396SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base); 10956d56e396SAlistair Francis 10966d56e396SAlistair Francis for (i = 0; i < GPEX_NUM_IRQS; i++) { 1097e6faee65SAnup Patel irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i); 10986d56e396SAlistair Francis 10996d56e396SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq); 11006d56e396SAlistair Francis gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i); 11016d56e396SAlistair Francis } 11026d56e396SAlistair Francis 11036d56e396SAlistair Francis return dev; 11046d56e396SAlistair Francis } 11056d56e396SAlistair Francis 11060489348dSAsherah Connor static FWCfgState *create_fw_cfg(const MachineState *mc) 11070489348dSAsherah Connor { 11080489348dSAsherah Connor hwaddr base = virt_memmap[VIRT_FW_CFG].base; 11090489348dSAsherah Connor FWCfgState *fw_cfg; 11100489348dSAsherah Connor 11110489348dSAsherah Connor fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16, 11120489348dSAsherah Connor &address_space_memory); 11130489348dSAsherah Connor fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)mc->smp.cpus); 11140489348dSAsherah Connor 11150489348dSAsherah Connor return fw_cfg; 11160489348dSAsherah Connor } 11170489348dSAsherah Connor 1118e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket, 1119e6faee65SAnup Patel int base_hartid, int hart_count) 1120e6faee65SAnup Patel { 1121e6faee65SAnup Patel DeviceState *ret; 1122e6faee65SAnup Patel char *plic_hart_config; 1123e6faee65SAnup Patel 1124e6faee65SAnup Patel /* Per-socket PLIC hart topology configuration string */ 1125e6faee65SAnup Patel plic_hart_config = riscv_plic_hart_config_string(hart_count); 1126e6faee65SAnup Patel 1127e6faee65SAnup Patel /* Per-socket PLIC */ 1128e6faee65SAnup Patel ret = sifive_plic_create( 1129e6faee65SAnup Patel memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size, 1130e6faee65SAnup Patel plic_hart_config, hart_count, base_hartid, 1131e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1132e6faee65SAnup Patel ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1), 1133e6faee65SAnup Patel VIRT_PLIC_PRIORITY_BASE, 1134e6faee65SAnup Patel VIRT_PLIC_PENDING_BASE, 1135e6faee65SAnup Patel VIRT_PLIC_ENABLE_BASE, 1136e6faee65SAnup Patel VIRT_PLIC_ENABLE_STRIDE, 1137e6faee65SAnup Patel VIRT_PLIC_CONTEXT_BASE, 1138e6faee65SAnup Patel VIRT_PLIC_CONTEXT_STRIDE, 1139e6faee65SAnup Patel memmap[VIRT_PLIC].size); 1140e6faee65SAnup Patel 1141e6faee65SAnup Patel g_free(plic_hart_config); 1142e6faee65SAnup Patel 1143e6faee65SAnup Patel return ret; 1144e6faee65SAnup Patel } 1145e6faee65SAnup Patel 114628d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests, 1147e6faee65SAnup Patel const MemMapEntry *memmap, int socket, 1148e6faee65SAnup Patel int base_hartid, int hart_count) 1149e6faee65SAnup Patel { 115028d8c281SAnup Patel int i; 115128d8c281SAnup Patel hwaddr addr; 115228d8c281SAnup Patel uint32_t guest_bits; 1153e6faee65SAnup Patel DeviceState *aplic_m; 115428d8c281SAnup Patel bool msimode = (aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) ? true : false; 115528d8c281SAnup Patel 115628d8c281SAnup Patel if (msimode) { 115728d8c281SAnup Patel /* Per-socket M-level IMSICs */ 115828d8c281SAnup Patel addr = memmap[VIRT_IMSIC_M].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE; 115928d8c281SAnup Patel for (i = 0; i < hart_count; i++) { 116028d8c281SAnup Patel riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0), 116128d8c281SAnup Patel base_hartid + i, true, 1, 116228d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 116328d8c281SAnup Patel } 116428d8c281SAnup Patel 116528d8c281SAnup Patel /* Per-socket S-level IMSICs */ 116628d8c281SAnup Patel guest_bits = imsic_num_bits(aia_guests + 1); 116728d8c281SAnup Patel addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE; 116828d8c281SAnup Patel for (i = 0; i < hart_count; i++) { 116928d8c281SAnup Patel riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits), 117028d8c281SAnup Patel base_hartid + i, false, 1 + aia_guests, 117128d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 117228d8c281SAnup Patel } 117328d8c281SAnup Patel } 1174e6faee65SAnup Patel 1175e6faee65SAnup Patel /* Per-socket M-level APLIC */ 1176e6faee65SAnup Patel aplic_m = riscv_aplic_create( 1177e6faee65SAnup Patel memmap[VIRT_APLIC_M].base + socket * memmap[VIRT_APLIC_M].size, 1178e6faee65SAnup Patel memmap[VIRT_APLIC_M].size, 117928d8c281SAnup Patel (msimode) ? 0 : base_hartid, 118028d8c281SAnup Patel (msimode) ? 0 : hart_count, 1181e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1182e6faee65SAnup Patel VIRT_IRQCHIP_NUM_PRIO_BITS, 118328d8c281SAnup Patel msimode, true, NULL); 1184e6faee65SAnup Patel 1185e6faee65SAnup Patel if (aplic_m) { 1186e6faee65SAnup Patel /* Per-socket S-level APLIC */ 1187e6faee65SAnup Patel riscv_aplic_create( 1188e6faee65SAnup Patel memmap[VIRT_APLIC_S].base + socket * memmap[VIRT_APLIC_S].size, 1189e6faee65SAnup Patel memmap[VIRT_APLIC_S].size, 119028d8c281SAnup Patel (msimode) ? 0 : base_hartid, 119128d8c281SAnup Patel (msimode) ? 0 : hart_count, 1192e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1193e6faee65SAnup Patel VIRT_IRQCHIP_NUM_PRIO_BITS, 119428d8c281SAnup Patel msimode, false, aplic_m); 1195e6faee65SAnup Patel } 1196e6faee65SAnup Patel 1197e6faee65SAnup Patel return aplic_m; 1198e6faee65SAnup Patel } 1199e6faee65SAnup Patel 12001832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip) 12011832b7cbSAlistair Francis { 12021832b7cbSAlistair Francis DeviceState *dev; 12031832b7cbSAlistair Francis SysBusDevice *sysbus; 12041832b7cbSAlistair Francis const MemMapEntry *memmap = virt_memmap; 12051832b7cbSAlistair Francis int i; 12061832b7cbSAlistair Francis MemoryRegion *sysmem = get_system_memory(); 12071832b7cbSAlistair Francis 12081832b7cbSAlistair Francis dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE); 12091832b7cbSAlistair Francis dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE); 12101832b7cbSAlistair Francis qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS); 12111832b7cbSAlistair Francis qdev_prop_set_uint32(dev, "mmio_size", memmap[VIRT_PLATFORM_BUS].size); 12121832b7cbSAlistair Francis sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 12131832b7cbSAlistair Francis s->platform_bus_dev = dev; 12141832b7cbSAlistair Francis 12151832b7cbSAlistair Francis sysbus = SYS_BUS_DEVICE(dev); 12161832b7cbSAlistair Francis for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) { 12171832b7cbSAlistair Francis int irq = VIRT_PLATFORM_BUS_IRQ + i; 12181832b7cbSAlistair Francis sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq)); 12191832b7cbSAlistair Francis } 12201832b7cbSAlistair Francis 12211832b7cbSAlistair Francis memory_region_add_subregion(sysmem, 12221832b7cbSAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 12231832b7cbSAlistair Francis sysbus_mmio_get_region(sysbus, 0)); 12241832b7cbSAlistair Francis } 12251832b7cbSAlistair Francis 12261c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data) 12271c20d3ffSAlistair Francis { 12281c20d3ffSAlistair Francis RISCVVirtState *s = container_of(notifier, RISCVVirtState, 12291c20d3ffSAlistair Francis machine_done); 12301c20d3ffSAlistair Francis const MemMapEntry *memmap = virt_memmap; 12311c20d3ffSAlistair Francis MachineState *machine = MACHINE(s); 12321c20d3ffSAlistair Francis target_ulong start_addr = memmap[VIRT_DRAM].base; 12331c20d3ffSAlistair Francis target_ulong firmware_end_addr, kernel_start_addr; 12349d3f7108SDaniel Henrique Barboza const char *firmware_name = riscv_default_firmware_name(&s->soc[0]); 12351c20d3ffSAlistair Francis uint32_t fdt_load_addr; 12361c20d3ffSAlistair Francis uint64_t kernel_entry; 12371c20d3ffSAlistair Francis 12381c20d3ffSAlistair Francis /* 12391c20d3ffSAlistair Francis * Only direct boot kernel is currently supported for KVM VM, 12401c20d3ffSAlistair Francis * so the "-bios" parameter is not supported when KVM is enabled. 12411c20d3ffSAlistair Francis */ 12421c20d3ffSAlistair Francis if (kvm_enabled()) { 12431c20d3ffSAlistair Francis if (machine->firmware) { 12441c20d3ffSAlistair Francis if (strcmp(machine->firmware, "none")) { 12451c20d3ffSAlistair Francis error_report("Machine mode firmware is not supported in " 12461c20d3ffSAlistair Francis "combination with KVM."); 12471c20d3ffSAlistair Francis exit(1); 12481c20d3ffSAlistair Francis } 12491c20d3ffSAlistair Francis } else { 12501c20d3ffSAlistair Francis machine->firmware = g_strdup("none"); 12511c20d3ffSAlistair Francis } 12521c20d3ffSAlistair Francis } 12531c20d3ffSAlistair Francis 12549d3f7108SDaniel Henrique Barboza firmware_end_addr = riscv_find_and_load_firmware(machine, firmware_name, 12559d3f7108SDaniel Henrique Barboza start_addr, NULL); 12561c20d3ffSAlistair Francis 125790e26984SSunil V L /* 125890e26984SSunil V L * Init fw_cfg. Must be done before riscv_load_fdt, otherwise the device 125990e26984SSunil V L * tree cannot be altered and we get FDT_ERR_NOSPACE. 126090e26984SSunil V L */ 126190e26984SSunil V L s->fw_cfg = create_fw_cfg(machine); 126290e26984SSunil V L rom_set_fw(s->fw_cfg); 126390e26984SSunil V L 1264a5b0249dSSunil V L if (drive_get(IF_PFLASH, 0, 1)) { 1265a5b0249dSSunil V L /* 1266a5b0249dSSunil V L * S-mode FW like EDK2 will be kept in second plash (unit 1). 1267a5b0249dSSunil V L * When both kernel, initrd and pflash options are provided in the 1268a5b0249dSSunil V L * command line, the kernel and initrd will be copied to the fw_cfg 1269a5b0249dSSunil V L * table and opensbi will jump to the flash address which is the 1270a5b0249dSSunil V L * entry point of S-mode FW. It is the job of the S-mode FW to load 1271a5b0249dSSunil V L * the kernel and initrd using fw_cfg table. 1272a5b0249dSSunil V L * 1273a5b0249dSSunil V L * If only pflash is given but not -kernel, then it is the job of 1274a5b0249dSSunil V L * of the S-mode firmware to locate and load the kernel. 1275a5b0249dSSunil V L * In either case, the next_addr for opensbi will be the flash address. 1276a5b0249dSSunil V L */ 1277a5b0249dSSunil V L riscv_setup_firmware_boot(machine); 1278a5b0249dSSunil V L kernel_entry = virt_memmap[VIRT_FLASH].base + 1279a5b0249dSSunil V L virt_memmap[VIRT_FLASH].size / 2; 1280a5b0249dSSunil V L } else if (machine->kernel_filename) { 12811c20d3ffSAlistair Francis kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0], 12821c20d3ffSAlistair Francis firmware_end_addr); 12831c20d3ffSAlistair Francis 12841c20d3ffSAlistair Francis kernel_entry = riscv_load_kernel(machine->kernel_filename, 12851c20d3ffSAlistair Francis kernel_start_addr, NULL); 12861c20d3ffSAlistair Francis 12871c20d3ffSAlistair Francis if (machine->initrd_filename) { 1288b9a65476SDaniel Henrique Barboza riscv_load_initrd(machine->initrd_filename, machine->ram_size, 1289b9a65476SDaniel Henrique Barboza kernel_entry, machine->fdt); 12901c20d3ffSAlistair Francis } 1291*b1f19f23SDaniel Henrique Barboza 1292*b1f19f23SDaniel Henrique Barboza if (machine->kernel_cmdline && *machine->kernel_cmdline) { 1293*b1f19f23SDaniel Henrique Barboza qemu_fdt_setprop_string(machine->fdt, "/chosen", "bootargs", 1294*b1f19f23SDaniel Henrique Barboza machine->kernel_cmdline); 1295*b1f19f23SDaniel Henrique Barboza } 12961c20d3ffSAlistair Francis } else { 12971c20d3ffSAlistair Francis /* 12981c20d3ffSAlistair Francis * If dynamic firmware is used, it doesn't know where is the next mode 12991c20d3ffSAlistair Francis * if kernel argument is not set. 13001c20d3ffSAlistair Francis */ 13011c20d3ffSAlistair Francis kernel_entry = 0; 13021c20d3ffSAlistair Francis } 13031c20d3ffSAlistair Francis 13041c20d3ffSAlistair Francis if (drive_get(IF_PFLASH, 0, 0)) { 13051c20d3ffSAlistair Francis /* 13061c20d3ffSAlistair Francis * Pflash was supplied, let's overwrite the address we jump to after 13071c20d3ffSAlistair Francis * reset to the base of the flash. 13081c20d3ffSAlistair Francis */ 13091c20d3ffSAlistair Francis start_addr = virt_memmap[VIRT_FLASH].base; 13101c20d3ffSAlistair Francis } 13111c20d3ffSAlistair Francis 13121c20d3ffSAlistair Francis /* Compute the fdt load address in dram */ 13131c20d3ffSAlistair Francis fdt_load_addr = riscv_load_fdt(memmap[VIRT_DRAM].base, 13141c20d3ffSAlistair Francis machine->ram_size, machine->fdt); 13151c20d3ffSAlistair Francis /* load the reset vector */ 13161c20d3ffSAlistair Francis riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr, 13171c20d3ffSAlistair Francis virt_memmap[VIRT_MROM].base, 13181c20d3ffSAlistair Francis virt_memmap[VIRT_MROM].size, kernel_entry, 13196934f15bSDaniel Henrique Barboza fdt_load_addr); 13201c20d3ffSAlistair Francis 13211c20d3ffSAlistair Francis /* 13221c20d3ffSAlistair Francis * Only direct boot kernel is currently supported for KVM VM, 13231c20d3ffSAlistair Francis * So here setup kernel start address and fdt address. 13241c20d3ffSAlistair Francis * TODO:Support firmware loading and integrate to TCG start 13251c20d3ffSAlistair Francis */ 13261c20d3ffSAlistair Francis if (kvm_enabled()) { 13271c20d3ffSAlistair Francis riscv_setup_direct_kernel(kernel_entry, fdt_load_addr); 13281c20d3ffSAlistair Francis } 13291c20d3ffSAlistair Francis } 13301c20d3ffSAlistair Francis 1331b2a3a071SBin Meng static void virt_machine_init(MachineState *machine) 133204331d0bSMichael Clark { 133373261285SBin Meng const MemMapEntry *memmap = virt_memmap; 1334cdfc19e4SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(machine); 133504331d0bSMichael Clark MemoryRegion *system_memory = get_system_memory(); 13365aec3247SMichael Clark MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 1337e6faee65SAnup Patel char *soc_name; 1338e6faee65SAnup Patel DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip; 133933fcedfaSPeter Maydell int i, base_hartid, hart_count; 134004331d0bSMichael Clark 134118df0b46SAnup Patel /* Check socket count limit */ 134218df0b46SAnup Patel if (VIRT_SOCKETS_MAX < riscv_socket_count(machine)) { 134318df0b46SAnup Patel error_report("number of sockets/nodes should be less than %d", 134418df0b46SAnup Patel VIRT_SOCKETS_MAX); 134518df0b46SAnup Patel exit(1); 134618df0b46SAnup Patel } 134718df0b46SAnup Patel 134818df0b46SAnup Patel /* Initialize sockets */ 1349e6faee65SAnup Patel mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL; 135018df0b46SAnup Patel for (i = 0; i < riscv_socket_count(machine); i++) { 135118df0b46SAnup Patel if (!riscv_socket_check_hartids(machine, i)) { 135218df0b46SAnup Patel error_report("discontinuous hartids in socket%d", i); 135318df0b46SAnup Patel exit(1); 135418df0b46SAnup Patel } 135518df0b46SAnup Patel 135618df0b46SAnup Patel base_hartid = riscv_socket_first_hartid(machine, i); 135718df0b46SAnup Patel if (base_hartid < 0) { 135818df0b46SAnup Patel error_report("can't find hartid base for socket%d", i); 135918df0b46SAnup Patel exit(1); 136018df0b46SAnup Patel } 136118df0b46SAnup Patel 136218df0b46SAnup Patel hart_count = riscv_socket_hart_count(machine, i); 136318df0b46SAnup Patel if (hart_count < 0) { 136418df0b46SAnup Patel error_report("can't find hart count for socket%d", i); 136518df0b46SAnup Patel exit(1); 136618df0b46SAnup Patel } 136718df0b46SAnup Patel 136818df0b46SAnup Patel soc_name = g_strdup_printf("soc%d", i); 136918df0b46SAnup Patel object_initialize_child(OBJECT(machine), soc_name, &s->soc[i], 137075a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 137118df0b46SAnup Patel g_free(soc_name); 137218df0b46SAnup Patel object_property_set_str(OBJECT(&s->soc[i]), "cpu-type", 137318df0b46SAnup Patel machine->cpu_type, &error_abort); 137418df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "hartid-base", 137518df0b46SAnup Patel base_hartid, &error_abort); 137618df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "num-harts", 137718df0b46SAnup Patel hart_count, &error_abort); 13784bcfc391STsukasa OI sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_fatal); 137918df0b46SAnup Patel 1380ad40be27SYifei Jiang if (!kvm_enabled()) { 138128d8c281SAnup Patel if (s->have_aclint) { 138228d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 138328d8c281SAnup Patel /* Per-socket ACLINT MTIMER */ 138428d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 138528d8c281SAnup Patel i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 138628d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 138728d8c281SAnup Patel base_hartid, hart_count, 138828d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, 138928d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIME, 139028d8c281SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 139128d8c281SAnup Patel } else { 139228d8c281SAnup Patel /* Per-socket ACLINT MSWI, MTIMER, and SSWI */ 139328d8c281SAnup Patel riscv_aclint_swi_create(memmap[VIRT_CLINT].base + 139428d8c281SAnup Patel i * memmap[VIRT_CLINT].size, 139528d8c281SAnup Patel base_hartid, hart_count, false); 139628d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 139728d8c281SAnup Patel i * memmap[VIRT_CLINT].size + 139828d8c281SAnup Patel RISCV_ACLINT_SWI_SIZE, 139928d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 140028d8c281SAnup Patel base_hartid, hart_count, 140128d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, 140228d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIME, 140328d8c281SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 140428d8c281SAnup Patel riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base + 140528d8c281SAnup Patel i * memmap[VIRT_ACLINT_SSWI].size, 140628d8c281SAnup Patel base_hartid, hart_count, true); 140728d8c281SAnup Patel } 140828d8c281SAnup Patel } else { 140928d8c281SAnup Patel /* Per-socket SiFive CLINT */ 1410b8fb878aSAnup Patel riscv_aclint_swi_create( 141118df0b46SAnup Patel memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size, 1412b8fb878aSAnup Patel base_hartid, hart_count, false); 141328d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 141428d8c281SAnup Patel i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE, 1415b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count, 1416b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME, 1417b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 1418954886eaSAnup Patel } 1419ad40be27SYifei Jiang } 1420954886eaSAnup Patel 1421e6faee65SAnup Patel /* Per-socket interrupt controller */ 1422e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 1423e6faee65SAnup Patel s->irqchip[i] = virt_create_plic(memmap, i, 1424e6faee65SAnup Patel base_hartid, hart_count); 1425e6faee65SAnup Patel } else { 142628d8c281SAnup Patel s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests, 142728d8c281SAnup Patel memmap, i, base_hartid, 142828d8c281SAnup Patel hart_count); 1429e6faee65SAnup Patel } 143018df0b46SAnup Patel 1431e6faee65SAnup Patel /* Try to use different IRQCHIP instance based device type */ 143218df0b46SAnup Patel if (i == 0) { 1433e6faee65SAnup Patel mmio_irqchip = s->irqchip[i]; 1434e6faee65SAnup Patel virtio_irqchip = s->irqchip[i]; 1435e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 143618df0b46SAnup Patel } 143718df0b46SAnup Patel if (i == 1) { 1438e6faee65SAnup Patel virtio_irqchip = s->irqchip[i]; 1439e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 144018df0b46SAnup Patel } 144118df0b46SAnup Patel if (i == 2) { 1442e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 144318df0b46SAnup Patel } 144418df0b46SAnup Patel } 144504331d0bSMichael Clark 1446cfeb8a17SBin Meng if (riscv_is_32bit(&s->soc[0])) { 1447cfeb8a17SBin Meng #if HOST_LONG_BITS == 64 1448cfeb8a17SBin Meng /* limit RAM size in a 32-bit system */ 1449cfeb8a17SBin Meng if (machine->ram_size > 10 * GiB) { 1450cfeb8a17SBin Meng machine->ram_size = 10 * GiB; 1451cfeb8a17SBin Meng error_report("Limiting RAM size to 10 GiB"); 1452cfeb8a17SBin Meng } 1453cfeb8a17SBin Meng #endif 145419800265SBin Meng virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE; 145519800265SBin Meng virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE; 145619800265SBin Meng } else { 145719800265SBin Meng virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE; 145819800265SBin Meng virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size; 145919800265SBin Meng virt_high_pcie_memmap.base = 146019800265SBin Meng ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size); 1461cfeb8a17SBin Meng } 1462cfeb8a17SBin Meng 146304331d0bSMichael Clark /* register system main memory (actual RAM) */ 146404331d0bSMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base, 146503fd0c5fSMingwang Li machine->ram); 146604331d0bSMichael Clark 146704331d0bSMichael Clark /* boot rom */ 14685aec3247SMichael Clark memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom", 14695aec3247SMichael Clark memmap[VIRT_MROM].size, &error_fatal); 14705aec3247SMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base, 14715aec3247SMichael Clark mask_rom); 147204331d0bSMichael Clark 147318df0b46SAnup Patel /* SiFive Test MMIO device */ 147404331d0bSMichael Clark sifive_test_create(memmap[VIRT_TEST].base); 147504331d0bSMichael Clark 147618df0b46SAnup Patel /* VirtIO MMIO devices */ 147704331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 147804331d0bSMichael Clark sysbus_create_simple("virtio-mmio", 147904331d0bSMichael Clark memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 1480e6faee65SAnup Patel qdev_get_gpio_in(DEVICE(virtio_irqchip), VIRTIO_IRQ + i)); 148104331d0bSMichael Clark } 148204331d0bSMichael Clark 14836d56e396SAlistair Francis gpex_pcie_init(system_memory, 14846d56e396SAlistair Francis memmap[VIRT_PCIE_ECAM].base, 14856d56e396SAlistair Francis memmap[VIRT_PCIE_ECAM].size, 14866d56e396SAlistair Francis memmap[VIRT_PCIE_MMIO].base, 14876d56e396SAlistair Francis memmap[VIRT_PCIE_MMIO].size, 148819800265SBin Meng virt_high_pcie_memmap.base, 148919800265SBin Meng virt_high_pcie_memmap.size, 14906d56e396SAlistair Francis memmap[VIRT_PCIE_PIO].base, 1491e6faee65SAnup Patel DEVICE(pcie_irqchip)); 14926d56e396SAlistair Francis 14931832b7cbSAlistair Francis create_platform_bus(s, DEVICE(mmio_irqchip)); 14941832b7cbSAlistair Francis 149504331d0bSMichael Clark serial_mm_init(system_memory, memmap[VIRT_UART0].base, 1496e6faee65SAnup Patel 0, qdev_get_gpio_in(DEVICE(mmio_irqchip), UART0_IRQ), 399193, 14979bca0edbSPeter Maydell serial_hd(0), DEVICE_LITTLE_ENDIAN); 1498b6aa6cedSMichael Clark 149967b5ef30SAnup Patel sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base, 1500e6faee65SAnup Patel qdev_get_gpio_in(DEVICE(mmio_irqchip), RTC_IRQ)); 150167b5ef30SAnup Patel 150271eb522cSAlistair Francis virt_flash_create(s); 150371eb522cSAlistair Francis 150471eb522cSAlistair Francis for (i = 0; i < ARRAY_SIZE(s->flash); i++) { 150571eb522cSAlistair Francis /* Map legacy -drive if=pflash to machine properties */ 150671eb522cSAlistair Francis pflash_cfi01_legacy_drive(s->flash[i], 150771eb522cSAlistair Francis drive_get(IF_PFLASH, 0, i)); 150871eb522cSAlistair Francis } 150971eb522cSAlistair Francis virt_flash_map(s, system_memory); 15101c20d3ffSAlistair Francis 15111c20d3ffSAlistair Francis /* create device tree */ 15121c20d3ffSAlistair Francis create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline, 15131c20d3ffSAlistair Francis riscv_is_32bit(&s->soc[0])); 15141c20d3ffSAlistair Francis 15151c20d3ffSAlistair Francis s->machine_done.notify = virt_machine_done; 15161c20d3ffSAlistair Francis qemu_add_machine_init_done_notifier(&s->machine_done); 151704331d0bSMichael Clark } 151804331d0bSMichael Clark 1519b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj) 152004331d0bSMichael Clark { 1521cdfc19e4SAlistair Francis } 1522cdfc19e4SAlistair Francis 152328d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp) 152428d8c281SAnup Patel { 152528d8c281SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 152628d8c281SAnup Patel char val[32]; 152728d8c281SAnup Patel 152828d8c281SAnup Patel sprintf(val, "%d", s->aia_guests); 152928d8c281SAnup Patel return g_strdup(val); 153028d8c281SAnup Patel } 153128d8c281SAnup Patel 153228d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp) 153328d8c281SAnup Patel { 153428d8c281SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 153528d8c281SAnup Patel 153628d8c281SAnup Patel s->aia_guests = atoi(val); 153728d8c281SAnup Patel if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) { 153828d8c281SAnup Patel error_setg(errp, "Invalid number of AIA IMSIC guests"); 153928d8c281SAnup Patel error_append_hint(errp, "Valid values be between 0 and %d.\n", 154028d8c281SAnup Patel VIRT_IRQCHIP_MAX_GUESTS); 154128d8c281SAnup Patel } 154228d8c281SAnup Patel } 154328d8c281SAnup Patel 1544e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp) 1545e6faee65SAnup Patel { 1546e6faee65SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1547e6faee65SAnup Patel const char *val; 1548e6faee65SAnup Patel 1549e6faee65SAnup Patel switch (s->aia_type) { 1550e6faee65SAnup Patel case VIRT_AIA_TYPE_APLIC: 1551e6faee65SAnup Patel val = "aplic"; 1552e6faee65SAnup Patel break; 155328d8c281SAnup Patel case VIRT_AIA_TYPE_APLIC_IMSIC: 155428d8c281SAnup Patel val = "aplic-imsic"; 155528d8c281SAnup Patel break; 1556e6faee65SAnup Patel default: 1557e6faee65SAnup Patel val = "none"; 1558e6faee65SAnup Patel break; 1559e6faee65SAnup Patel }; 1560e6faee65SAnup Patel 1561e6faee65SAnup Patel return g_strdup(val); 1562e6faee65SAnup Patel } 1563e6faee65SAnup Patel 1564e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp) 1565e6faee65SAnup Patel { 1566e6faee65SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1567e6faee65SAnup Patel 1568e6faee65SAnup Patel if (!strcmp(val, "none")) { 1569e6faee65SAnup Patel s->aia_type = VIRT_AIA_TYPE_NONE; 1570e6faee65SAnup Patel } else if (!strcmp(val, "aplic")) { 1571e6faee65SAnup Patel s->aia_type = VIRT_AIA_TYPE_APLIC; 157228d8c281SAnup Patel } else if (!strcmp(val, "aplic-imsic")) { 157328d8c281SAnup Patel s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC; 1574e6faee65SAnup Patel } else { 1575e6faee65SAnup Patel error_setg(errp, "Invalid AIA interrupt controller type"); 157628d8c281SAnup Patel error_append_hint(errp, "Valid values are none, aplic, and " 157728d8c281SAnup Patel "aplic-imsic.\n"); 1578e6faee65SAnup Patel } 1579e6faee65SAnup Patel } 1580e6faee65SAnup Patel 1581954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp) 1582954886eaSAnup Patel { 1583954886eaSAnup Patel MachineState *ms = MACHINE(obj); 1584954886eaSAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(ms); 1585954886eaSAnup Patel 1586954886eaSAnup Patel return s->have_aclint; 1587954886eaSAnup Patel } 1588954886eaSAnup Patel 1589954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp) 1590954886eaSAnup Patel { 1591954886eaSAnup Patel MachineState *ms = MACHINE(obj); 1592954886eaSAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(ms); 1593954886eaSAnup Patel 1594954886eaSAnup Patel s->have_aclint = value; 1595954886eaSAnup Patel } 1596954886eaSAnup Patel 159758d5a5a7SAlistair Francis static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine, 159858d5a5a7SAlistair Francis DeviceState *dev) 159958d5a5a7SAlistair Francis { 160058d5a5a7SAlistair Francis MachineClass *mc = MACHINE_GET_CLASS(machine); 160158d5a5a7SAlistair Francis 160258d5a5a7SAlistair Francis if (device_is_dynamic_sysbus(mc, dev)) { 160358d5a5a7SAlistair Francis return HOTPLUG_HANDLER(machine); 160458d5a5a7SAlistair Francis } 160558d5a5a7SAlistair Francis return NULL; 160658d5a5a7SAlistair Francis } 160758d5a5a7SAlistair Francis 160858d5a5a7SAlistair Francis static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev, 160958d5a5a7SAlistair Francis DeviceState *dev, Error **errp) 161058d5a5a7SAlistair Francis { 161158d5a5a7SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(hotplug_dev); 161258d5a5a7SAlistair Francis 161358d5a5a7SAlistair Francis if (s->platform_bus_dev) { 161458d5a5a7SAlistair Francis MachineClass *mc = MACHINE_GET_CLASS(s); 161558d5a5a7SAlistair Francis 161658d5a5a7SAlistair Francis if (device_is_dynamic_sysbus(mc, dev)) { 161758d5a5a7SAlistair Francis platform_bus_link_device(PLATFORM_BUS_DEVICE(s->platform_bus_dev), 161858d5a5a7SAlistair Francis SYS_BUS_DEVICE(dev)); 161958d5a5a7SAlistair Francis } 162058d5a5a7SAlistair Francis } 162158d5a5a7SAlistair Francis } 162258d5a5a7SAlistair Francis 1623b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data) 1624cdfc19e4SAlistair Francis { 162528d8c281SAnup Patel char str[128]; 1626cdfc19e4SAlistair Francis MachineClass *mc = MACHINE_CLASS(oc); 162758d5a5a7SAlistair Francis HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc); 1628cdfc19e4SAlistair Francis 1629cdfc19e4SAlistair Francis mc->desc = "RISC-V VirtIO board"; 1630b2a3a071SBin Meng mc->init = virt_machine_init; 163118df0b46SAnup Patel mc->max_cpus = VIRT_CPUS_MAX; 163209fe1712SAlistair Francis mc->default_cpu_type = TYPE_RISCV_CPU_BASE; 1633acead54cSBin Meng mc->pci_allow_0_address = true; 163418df0b46SAnup Patel mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids; 163518df0b46SAnup Patel mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props; 163618df0b46SAnup Patel mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id; 163718df0b46SAnup Patel mc->numa_mem_supported = true; 163803fd0c5fSMingwang Li mc->default_ram_id = "riscv_virt_board.ram"; 163958d5a5a7SAlistair Francis assert(!mc->get_hotplug_handler); 164058d5a5a7SAlistair Francis mc->get_hotplug_handler = virt_machine_get_hotplug_handler; 164158d5a5a7SAlistair Francis 164258d5a5a7SAlistair Francis hc->plug = virt_machine_device_plug_cb; 1643c346749eSAsherah Connor 1644c346749eSAsherah Connor machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE); 1645325b7c4eSAlistair Francis #ifdef CONFIG_TPM 1646325b7c4eSAlistair Francis machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS); 1647325b7c4eSAlistair Francis #endif 1648954886eaSAnup Patel 1649954886eaSAnup Patel object_class_property_add_bool(oc, "aclint", virt_get_aclint, 1650954886eaSAnup Patel virt_set_aclint); 1651954886eaSAnup Patel object_class_property_set_description(oc, "aclint", 1652954886eaSAnup Patel "Set on/off to enable/disable " 1653954886eaSAnup Patel "emulating ACLINT devices"); 1654e6faee65SAnup Patel 1655e6faee65SAnup Patel object_class_property_add_str(oc, "aia", virt_get_aia, 1656e6faee65SAnup Patel virt_set_aia); 1657e6faee65SAnup Patel object_class_property_set_description(oc, "aia", 1658e6faee65SAnup Patel "Set type of AIA interrupt " 1659e6faee65SAnup Patel "conttoller. Valid values are " 166028d8c281SAnup Patel "none, aplic, and aplic-imsic."); 166128d8c281SAnup Patel 166228d8c281SAnup Patel object_class_property_add_str(oc, "aia-guests", 166328d8c281SAnup Patel virt_get_aia_guests, 166428d8c281SAnup Patel virt_set_aia_guests); 166528d8c281SAnup Patel sprintf(str, "Set number of guest MMIO pages for AIA IMSIC. Valid value " 166628d8c281SAnup Patel "should be between 0 and %d.", VIRT_IRQCHIP_MAX_GUESTS); 166728d8c281SAnup Patel object_class_property_set_description(oc, "aia-guests", str); 166804331d0bSMichael Clark } 166904331d0bSMichael Clark 1670b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = { 1671cdfc19e4SAlistair Francis .name = MACHINE_TYPE_NAME("virt"), 1672cdfc19e4SAlistair Francis .parent = TYPE_MACHINE, 1673b2a3a071SBin Meng .class_init = virt_machine_class_init, 1674b2a3a071SBin Meng .instance_init = virt_machine_instance_init, 1675cdfc19e4SAlistair Francis .instance_size = sizeof(RISCVVirtState), 167658d5a5a7SAlistair Francis .interfaces = (InterfaceInfo[]) { 167758d5a5a7SAlistair Francis { TYPE_HOTPLUG_HANDLER }, 167858d5a5a7SAlistair Francis { } 167958d5a5a7SAlistair Francis }, 1680cdfc19e4SAlistair Francis }; 1681cdfc19e4SAlistair Francis 1682b2a3a071SBin Meng static void virt_machine_init_register_types(void) 1683cdfc19e4SAlistair Francis { 1684b2a3a071SBin Meng type_register_static(&virt_machine_typeinfo); 1685cdfc19e4SAlistair Francis } 1686cdfc19e4SAlistair Francis 1687b2a3a071SBin Meng type_init(virt_machine_init_register_types) 1688