xref: /qemu/hw/riscv/virt.c (revision ad40be27084536408b47a9209181f776ec2c54a5)
104331d0bSMichael Clark /*
204331d0bSMichael Clark  * QEMU RISC-V VirtIO Board
304331d0bSMichael Clark  *
404331d0bSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
504331d0bSMichael Clark  *
604331d0bSMichael Clark  * RISC-V machine with 16550a UART and VirtIO MMIO
704331d0bSMichael Clark  *
804331d0bSMichael Clark  * This program is free software; you can redistribute it and/or modify it
904331d0bSMichael Clark  * under the terms and conditions of the GNU General Public License,
1004331d0bSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
1104331d0bSMichael Clark  *
1204331d0bSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
1304331d0bSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1404331d0bSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1504331d0bSMichael Clark  * more details.
1604331d0bSMichael Clark  *
1704331d0bSMichael Clark  * You should have received a copy of the GNU General Public License along with
1804331d0bSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
1904331d0bSMichael Clark  */
2004331d0bSMichael Clark 
2104331d0bSMichael Clark #include "qemu/osdep.h"
224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h"
2304331d0bSMichael Clark #include "qemu/error-report.h"
2404331d0bSMichael Clark #include "qapi/error.h"
2504331d0bSMichael Clark #include "hw/boards.h"
2604331d0bSMichael Clark #include "hw/loader.h"
2704331d0bSMichael Clark #include "hw/sysbus.h"
2871eb522cSAlistair Francis #include "hw/qdev-properties.h"
2904331d0bSMichael Clark #include "hw/char/serial.h"
3004331d0bSMichael Clark #include "target/riscv/cpu.h"
3104331d0bSMichael Clark #include "hw/riscv/riscv_hart.h"
3204331d0bSMichael Clark #include "hw/riscv/virt.h"
330ac24d56SAlistair Francis #include "hw/riscv/boot.h"
3418df0b46SAnup Patel #include "hw/riscv/numa.h"
35cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h"
3684fcf3c1SBin Meng #include "hw/intc/sifive_plic.h"
37a4b84608SBin Meng #include "hw/misc/sifive_test.h"
3804331d0bSMichael Clark #include "chardev/char.h"
3904331d0bSMichael Clark #include "sysemu/device_tree.h"
4046517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
41*ad40be27SYifei Jiang #include "sysemu/kvm.h"
426d56e396SAlistair Francis #include "hw/pci/pci.h"
436d56e396SAlistair Francis #include "hw/pci-host/gpex.h"
44c346749eSAsherah Connor #include "hw/display/ramfb.h"
4504331d0bSMichael Clark 
4673261285SBin Meng static const MemMapEntry virt_memmap[] = {
4704331d0bSMichael Clark     [VIRT_DEBUG] =       {        0x0,         0x100 },
489eb8b14aSBin Meng     [VIRT_MROM] =        {     0x1000,        0xf000 },
495aec3247SMichael Clark     [VIRT_TEST] =        {   0x100000,        0x1000 },
5067b5ef30SAnup Patel     [VIRT_RTC] =         {   0x101000,        0x1000 },
5104331d0bSMichael Clark     [VIRT_CLINT] =       {  0x2000000,       0x10000 },
52954886eaSAnup Patel     [VIRT_ACLINT_SSWI] = {  0x2F00000,        0x4000 },
532c44bbf3SBin Meng     [VIRT_PCIE_PIO] =    {  0x3000000,       0x10000 },
5418df0b46SAnup Patel     [VIRT_PLIC] =        {  0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) },
5504331d0bSMichael Clark     [VIRT_UART0] =       { 0x10000000,         0x100 },
5604331d0bSMichael Clark     [VIRT_VIRTIO] =      { 0x10001000,        0x1000 },
570489348dSAsherah Connor     [VIRT_FW_CFG] =      { 0x10100000,          0x18 },
586911fde4SAlistair Francis     [VIRT_FLASH] =       { 0x20000000,     0x4000000 },
596d56e396SAlistair Francis     [VIRT_PCIE_ECAM] =   { 0x30000000,    0x10000000 },
602c44bbf3SBin Meng     [VIRT_PCIE_MMIO] =   { 0x40000000,    0x40000000 },
612c44bbf3SBin Meng     [VIRT_DRAM] =        { 0x80000000,           0x0 },
6204331d0bSMichael Clark };
6304331d0bSMichael Clark 
6419800265SBin Meng /* PCIe high mmio is fixed for RV32 */
6519800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE  0x300000000ULL
6619800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE  (4 * GiB)
6719800265SBin Meng 
6819800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */
6919800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE  (16 * GiB)
7019800265SBin Meng 
7119800265SBin Meng static MemMapEntry virt_high_pcie_memmap;
7219800265SBin Meng 
7371eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB)
7471eb522cSAlistair Francis 
7571eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s,
7671eb522cSAlistair Francis                                        const char *name,
7771eb522cSAlistair Francis                                        const char *alias_prop_name)
7871eb522cSAlistair Francis {
7971eb522cSAlistair Francis     /*
8071eb522cSAlistair Francis      * Create a single flash device.  We use the same parameters as
8171eb522cSAlistair Francis      * the flash devices on the ARM virt board.
8271eb522cSAlistair Francis      */
83df707969SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
8471eb522cSAlistair Francis 
8571eb522cSAlistair Francis     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
8671eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "width", 4);
8771eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "device-width", 2);
8871eb522cSAlistair Francis     qdev_prop_set_bit(dev, "big-endian", false);
8971eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id0", 0x89);
9071eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id1", 0x18);
9171eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id2", 0x00);
9271eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id3", 0x00);
9371eb522cSAlistair Francis     qdev_prop_set_string(dev, "name", name);
9471eb522cSAlistair Francis 
95d2623129SMarkus Armbruster     object_property_add_child(OBJECT(s), name, OBJECT(dev));
9671eb522cSAlistair Francis     object_property_add_alias(OBJECT(s), alias_prop_name,
97d2623129SMarkus Armbruster                               OBJECT(dev), "drive");
9871eb522cSAlistair Francis 
9971eb522cSAlistair Francis     return PFLASH_CFI01(dev);
10071eb522cSAlistair Francis }
10171eb522cSAlistair Francis 
10271eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s)
10371eb522cSAlistair Francis {
10471eb522cSAlistair Francis     s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0");
10571eb522cSAlistair Francis     s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1");
10671eb522cSAlistair Francis }
10771eb522cSAlistair Francis 
10871eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash,
10971eb522cSAlistair Francis                             hwaddr base, hwaddr size,
11071eb522cSAlistair Francis                             MemoryRegion *sysmem)
11171eb522cSAlistair Francis {
11271eb522cSAlistair Francis     DeviceState *dev = DEVICE(flash);
11371eb522cSAlistair Francis 
1144cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE));
11571eb522cSAlistair Francis     assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
11671eb522cSAlistair Francis     qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE);
1173c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
11871eb522cSAlistair Francis 
11971eb522cSAlistair Francis     memory_region_add_subregion(sysmem, base,
12071eb522cSAlistair Francis                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev),
12171eb522cSAlistair Francis                                                        0));
12271eb522cSAlistair Francis }
12371eb522cSAlistair Francis 
12471eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s,
12571eb522cSAlistair Francis                            MemoryRegion *sysmem)
12671eb522cSAlistair Francis {
12771eb522cSAlistair Francis     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
12871eb522cSAlistair Francis     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
12971eb522cSAlistair Francis 
13071eb522cSAlistair Francis     virt_flash_map1(s->flash[0], flashbase, flashsize,
13171eb522cSAlistair Francis                     sysmem);
13271eb522cSAlistair Francis     virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize,
13371eb522cSAlistair Francis                     sysmem);
13471eb522cSAlistair Francis }
13571eb522cSAlistair Francis 
1366d56e396SAlistair Francis static void create_pcie_irq_map(void *fdt, char *nodename,
1376d56e396SAlistair Francis                                 uint32_t plic_phandle)
1386d56e396SAlistair Francis {
1396d56e396SAlistair Francis     int pin, dev;
1406d56e396SAlistair Francis     uint32_t
1416d56e396SAlistair Francis         full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * FDT_INT_MAP_WIDTH] = {};
1426d56e396SAlistair Francis     uint32_t *irq_map = full_irq_map;
1436d56e396SAlistair Francis 
1446d56e396SAlistair Francis     /* This code creates a standard swizzle of interrupts such that
1456d56e396SAlistair Francis      * each device's first interrupt is based on it's PCI_SLOT number.
1466d56e396SAlistair Francis      * (See pci_swizzle_map_irq_fn())
1476d56e396SAlistair Francis      *
1486d56e396SAlistair Francis      * We only need one entry per interrupt in the table (not one per
1496d56e396SAlistair Francis      * possible slot) seeing the interrupt-map-mask will allow the table
1506d56e396SAlistair Francis      * to wrap to any number of devices.
1516d56e396SAlistair Francis      */
1526d56e396SAlistair Francis     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
1536d56e396SAlistair Francis         int devfn = dev * 0x8;
1546d56e396SAlistair Francis 
1556d56e396SAlistair Francis         for (pin = 0; pin < GPEX_NUM_IRQS; pin++) {
1566d56e396SAlistair Francis             int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
1576d56e396SAlistair Francis             int i = 0;
1586d56e396SAlistair Francis 
1596d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(devfn << 8);
1606d56e396SAlistair Francis 
1616d56e396SAlistair Francis             i += FDT_PCI_ADDR_CELLS;
1626d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(pin + 1);
1636d56e396SAlistair Francis 
1646d56e396SAlistair Francis             i += FDT_PCI_INT_CELLS;
1656d56e396SAlistair Francis             irq_map[i++] = cpu_to_be32(plic_phandle);
1666d56e396SAlistair Francis 
1676d56e396SAlistair Francis             i += FDT_PLIC_ADDR_CELLS;
1686d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(irq_nr);
1696d56e396SAlistair Francis 
1706d56e396SAlistair Francis             irq_map += FDT_INT_MAP_WIDTH;
1716d56e396SAlistair Francis         }
1726d56e396SAlistair Francis     }
1736d56e396SAlistair Francis 
1746d56e396SAlistair Francis     qemu_fdt_setprop(fdt, nodename, "interrupt-map",
1756d56e396SAlistair Francis                      full_irq_map, sizeof(full_irq_map));
1766d56e396SAlistair Francis 
1776d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask",
1786d56e396SAlistair Francis                            0x1800, 0, 0, 0x7);
1796d56e396SAlistair Francis }
1806d56e396SAlistair Francis 
1810ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket,
1820ffc1a95SAnup Patel                                    char *clust_name, uint32_t *phandle,
1830ffc1a95SAnup Patel                                    bool is_32_bit, uint32_t *intc_phandles)
18404331d0bSMichael Clark {
1850ffc1a95SAnup Patel     int cpu;
1860ffc1a95SAnup Patel     uint32_t cpu_phandle;
18718df0b46SAnup Patel     MachineState *mc = MACHINE(s);
1880ffc1a95SAnup Patel     char *name, *cpu_name, *core_name, *intc_name;
18918df0b46SAnup Patel 
19018df0b46SAnup Patel     for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) {
1910ffc1a95SAnup Patel         cpu_phandle = (*phandle)++;
19218df0b46SAnup Patel 
19318df0b46SAnup Patel         cpu_name = g_strdup_printf("/cpus/cpu@%d",
19418df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
1950ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, cpu_name);
1960ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "mmu-type",
1970ffc1a95SAnup Patel             (is_32_bit) ? "riscv,sv32" : "riscv,sv48");
19818df0b46SAnup Patel         name = riscv_isa_string(&s->soc[socket].harts[cpu]);
1990ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "riscv,isa", name);
20018df0b46SAnup Patel         g_free(name);
2010ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "compatible", "riscv");
2020ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "status", "okay");
2030ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, cpu_name, "reg",
20418df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
2050ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "device_type", "cpu");
2060ffc1a95SAnup Patel         riscv_socket_fdt_write_id(mc, mc->fdt, cpu_name, socket);
2070ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, cpu_name, "phandle", cpu_phandle);
2080ffc1a95SAnup Patel 
2090ffc1a95SAnup Patel         intc_phandles[cpu] = (*phandle)++;
21018df0b46SAnup Patel 
21118df0b46SAnup Patel         intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name);
2120ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, intc_name);
2130ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, intc_name, "phandle",
2140ffc1a95SAnup Patel             intc_phandles[cpu]);
2150ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, intc_name, "compatible",
21618df0b46SAnup Patel             "riscv,cpu-intc");
2170ffc1a95SAnup Patel         qemu_fdt_setprop(mc->fdt, intc_name, "interrupt-controller", NULL, 0);
2180ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, intc_name, "#interrupt-cells", 1);
21918df0b46SAnup Patel 
22018df0b46SAnup Patel         core_name = g_strdup_printf("%s/core%d", clust_name, cpu);
2210ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, core_name);
2220ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, core_name, "cpu", cpu_phandle);
22318df0b46SAnup Patel 
22418df0b46SAnup Patel         g_free(core_name);
22518df0b46SAnup Patel         g_free(intc_name);
22618df0b46SAnup Patel         g_free(cpu_name);
22728a4df97SAtish Patra     }
2280ffc1a95SAnup Patel }
2290ffc1a95SAnup Patel 
2300ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s,
2310ffc1a95SAnup Patel                                      const MemMapEntry *memmap, int socket)
2320ffc1a95SAnup Patel {
2330ffc1a95SAnup Patel     char *mem_name;
2340ffc1a95SAnup Patel     uint64_t addr, size;
2350ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
23628a4df97SAtish Patra 
23718df0b46SAnup Patel     addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(mc, socket);
23818df0b46SAnup Patel     size = riscv_socket_mem_size(mc, socket);
23918df0b46SAnup Patel     mem_name = g_strdup_printf("/memory@%lx", (long)addr);
2400ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, mem_name);
2410ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, mem_name, "reg",
24218df0b46SAnup Patel         addr >> 32, addr, size >> 32, size);
2430ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, mem_name, "device_type", "memory");
2440ffc1a95SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, mem_name, socket);
24518df0b46SAnup Patel     g_free(mem_name);
2460ffc1a95SAnup Patel }
24704331d0bSMichael Clark 
2480ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s,
2490ffc1a95SAnup Patel                                     const MemMapEntry *memmap, int socket,
2500ffc1a95SAnup Patel                                     uint32_t *intc_phandles)
2510ffc1a95SAnup Patel {
2520ffc1a95SAnup Patel     int cpu;
2530ffc1a95SAnup Patel     char *clint_name;
2540ffc1a95SAnup Patel     uint32_t *clint_cells;
2550ffc1a95SAnup Patel     unsigned long clint_addr;
2560ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
2570ffc1a95SAnup Patel     static const char * const clint_compat[2] = {
2580ffc1a95SAnup Patel         "sifive,clint0", "riscv,clint0"
2590ffc1a95SAnup Patel     };
2600ffc1a95SAnup Patel 
2610ffc1a95SAnup Patel     clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
2620ffc1a95SAnup Patel 
2630ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
2640ffc1a95SAnup Patel         clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
2650ffc1a95SAnup Patel         clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
2660ffc1a95SAnup Patel         clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
2670ffc1a95SAnup Patel         clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
2680ffc1a95SAnup Patel     }
2690ffc1a95SAnup Patel 
2700ffc1a95SAnup Patel     clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
27118df0b46SAnup Patel     clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr);
2720ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, clint_name);
2730ffc1a95SAnup Patel     qemu_fdt_setprop_string_array(mc->fdt, clint_name, "compatible",
2740ffc1a95SAnup Patel                                   (char **)&clint_compat,
2750ffc1a95SAnup Patel                                   ARRAY_SIZE(clint_compat));
2760ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, clint_name, "reg",
27718df0b46SAnup Patel         0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size);
2780ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, clint_name, "interrupts-extended",
27918df0b46SAnup Patel         clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
2800ffc1a95SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, clint_name, socket);
28118df0b46SAnup Patel     g_free(clint_name);
28218df0b46SAnup Patel 
2830ffc1a95SAnup Patel     g_free(clint_cells);
2840ffc1a95SAnup Patel }
2850ffc1a95SAnup Patel 
286954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s,
287954886eaSAnup Patel                                      const MemMapEntry *memmap, int socket,
288954886eaSAnup Patel                                      uint32_t *intc_phandles)
289954886eaSAnup Patel {
290954886eaSAnup Patel     int cpu;
291954886eaSAnup Patel     char *name;
292954886eaSAnup Patel     unsigned long addr;
293954886eaSAnup Patel     uint32_t aclint_cells_size;
294954886eaSAnup Patel     uint32_t *aclint_mswi_cells;
295954886eaSAnup Patel     uint32_t *aclint_sswi_cells;
296954886eaSAnup Patel     uint32_t *aclint_mtimer_cells;
297954886eaSAnup Patel     MachineState *mc = MACHINE(s);
298954886eaSAnup Patel 
299954886eaSAnup Patel     aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
300954886eaSAnup Patel     aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
301954886eaSAnup Patel     aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
302954886eaSAnup Patel 
303954886eaSAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
304954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
305954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT);
306954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
307954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER);
308954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
309954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT);
310954886eaSAnup Patel     }
311954886eaSAnup Patel     aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2;
312954886eaSAnup Patel 
313954886eaSAnup Patel     addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
314954886eaSAnup Patel     name = g_strdup_printf("/soc/mswi@%lx", addr);
315954886eaSAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
316954886eaSAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "riscv,aclint-mswi");
317954886eaSAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
318954886eaSAnup Patel         0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE);
319954886eaSAnup Patel     qemu_fdt_setprop(mc->fdt, name, "interrupts-extended",
320954886eaSAnup Patel         aclint_mswi_cells, aclint_cells_size);
321954886eaSAnup Patel     qemu_fdt_setprop(mc->fdt, name, "interrupt-controller", NULL, 0);
322954886eaSAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 0);
323954886eaSAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, name, socket);
324954886eaSAnup Patel     g_free(name);
325954886eaSAnup Patel 
326954886eaSAnup Patel     addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE +
327954886eaSAnup Patel         (memmap[VIRT_CLINT].size * socket);
328954886eaSAnup Patel     name = g_strdup_printf("/soc/mtimer@%lx", addr);
329954886eaSAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
330954886eaSAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible",
331954886eaSAnup Patel         "riscv,aclint-mtimer");
332954886eaSAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
333954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIME,
334954886eaSAnup Patel         0x0, memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE -
335954886eaSAnup Patel              RISCV_ACLINT_DEFAULT_MTIME,
336954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP,
337954886eaSAnup Patel         0x0, RISCV_ACLINT_DEFAULT_MTIME);
338954886eaSAnup Patel     qemu_fdt_setprop(mc->fdt, name, "interrupts-extended",
339954886eaSAnup Patel         aclint_mtimer_cells, aclint_cells_size);
340954886eaSAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, name, socket);
341954886eaSAnup Patel     g_free(name);
342954886eaSAnup Patel 
343954886eaSAnup Patel     addr = memmap[VIRT_ACLINT_SSWI].base +
344954886eaSAnup Patel         (memmap[VIRT_ACLINT_SSWI].size * socket);
345954886eaSAnup Patel     name = g_strdup_printf("/soc/sswi@%lx", addr);
346954886eaSAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
347954886eaSAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "riscv,aclint-sswi");
348954886eaSAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
349954886eaSAnup Patel         0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size);
350954886eaSAnup Patel     qemu_fdt_setprop(mc->fdt, name, "interrupts-extended",
351954886eaSAnup Patel         aclint_sswi_cells, aclint_cells_size);
352954886eaSAnup Patel     qemu_fdt_setprop(mc->fdt, name, "interrupt-controller", NULL, 0);
353954886eaSAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 0);
354954886eaSAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, name, socket);
355954886eaSAnup Patel     g_free(name);
356954886eaSAnup Patel 
357954886eaSAnup Patel     g_free(aclint_mswi_cells);
358954886eaSAnup Patel     g_free(aclint_mtimer_cells);
359954886eaSAnup Patel     g_free(aclint_sswi_cells);
360954886eaSAnup Patel }
361954886eaSAnup Patel 
3620ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s,
3630ffc1a95SAnup Patel                                    const MemMapEntry *memmap, int socket,
3640ffc1a95SAnup Patel                                    uint32_t *phandle, uint32_t *intc_phandles,
3650ffc1a95SAnup Patel                                    uint32_t *plic_phandles)
3660ffc1a95SAnup Patel {
3670ffc1a95SAnup Patel     int cpu;
3680ffc1a95SAnup Patel     char *plic_name;
3690ffc1a95SAnup Patel     uint32_t *plic_cells;
3700ffc1a95SAnup Patel     unsigned long plic_addr;
3710ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
3720ffc1a95SAnup Patel     static const char * const plic_compat[2] = {
3730ffc1a95SAnup Patel         "sifive,plic-1.0.0", "riscv,plic0"
3740ffc1a95SAnup Patel     };
3750ffc1a95SAnup Patel 
376*ad40be27SYifei Jiang     if (kvm_enabled()) {
377*ad40be27SYifei Jiang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
378*ad40be27SYifei Jiang     } else {
3790ffc1a95SAnup Patel         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
380*ad40be27SYifei Jiang     }
3810ffc1a95SAnup Patel 
3820ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
383*ad40be27SYifei Jiang         if (kvm_enabled()) {
384*ad40be27SYifei Jiang             plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
385*ad40be27SYifei Jiang             plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
386*ad40be27SYifei Jiang         } else {
3870ffc1a95SAnup Patel             plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
3880ffc1a95SAnup Patel             plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT);
3890ffc1a95SAnup Patel             plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
3900ffc1a95SAnup Patel             plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT);
3910ffc1a95SAnup Patel         }
392*ad40be27SYifei Jiang     }
3930ffc1a95SAnup Patel 
3940ffc1a95SAnup Patel     plic_phandles[socket] = (*phandle)++;
39518df0b46SAnup Patel     plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket);
39618df0b46SAnup Patel     plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr);
3970ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, plic_name);
3980ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, plic_name,
39918df0b46SAnup Patel         "#address-cells", FDT_PLIC_ADDR_CELLS);
4000ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, plic_name,
40118df0b46SAnup Patel         "#interrupt-cells", FDT_PLIC_INT_CELLS);
4020ffc1a95SAnup Patel     qemu_fdt_setprop_string_array(mc->fdt, plic_name, "compatible",
4030ffc1a95SAnup Patel                                   (char **)&plic_compat,
4040ffc1a95SAnup Patel                                   ARRAY_SIZE(plic_compat));
4050ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, plic_name, "interrupt-controller", NULL, 0);
4060ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, plic_name, "interrupts-extended",
40718df0b46SAnup Patel         plic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
4080ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, plic_name, "reg",
40918df0b46SAnup Patel         0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size);
4100ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, plic_name, "riscv,ndev", VIRTIO_NDEV);
4110ffc1a95SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, plic_name, socket);
4120ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, plic_name, "phandle",
4130ffc1a95SAnup Patel         plic_phandles[socket]);
41418df0b46SAnup Patel     g_free(plic_name);
41518df0b46SAnup Patel 
41618df0b46SAnup Patel     g_free(plic_cells);
4170ffc1a95SAnup Patel }
4180ffc1a95SAnup Patel 
4190ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap,
4200ffc1a95SAnup Patel                                bool is_32_bit, uint32_t *phandle,
4210ffc1a95SAnup Patel                                uint32_t *irq_mmio_phandle,
4220ffc1a95SAnup Patel                                uint32_t *irq_pcie_phandle,
4230ffc1a95SAnup Patel                                uint32_t *irq_virtio_phandle)
4240ffc1a95SAnup Patel {
4250ffc1a95SAnup Patel     int socket;
4260ffc1a95SAnup Patel     char *clust_name;
4270ffc1a95SAnup Patel     uint32_t *intc_phandles;
4280ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
4290ffc1a95SAnup Patel     uint32_t xplic_phandles[MAX_NODES];
4300ffc1a95SAnup Patel 
4310ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/cpus");
4320ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/cpus", "timebase-frequency",
4330ffc1a95SAnup Patel                           RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ);
4340ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/cpus", "#size-cells", 0x0);
4350ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/cpus", "#address-cells", 0x1);
4360ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/cpus/cpu-map");
4370ffc1a95SAnup Patel 
4380ffc1a95SAnup Patel     for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) {
4390ffc1a95SAnup Patel         clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket);
4400ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, clust_name);
4410ffc1a95SAnup Patel 
4420ffc1a95SAnup Patel         intc_phandles = g_new0(uint32_t, s->soc[socket].num_harts);
4430ffc1a95SAnup Patel 
4440ffc1a95SAnup Patel         create_fdt_socket_cpus(s, socket, clust_name, phandle,
4450ffc1a95SAnup Patel             is_32_bit, intc_phandles);
4460ffc1a95SAnup Patel 
4470ffc1a95SAnup Patel         create_fdt_socket_memory(s, memmap, socket);
4480ffc1a95SAnup Patel 
449*ad40be27SYifei Jiang         if (!kvm_enabled()) {
450954886eaSAnup Patel             if (s->have_aclint) {
451954886eaSAnup Patel                 create_fdt_socket_aclint(s, memmap, socket, intc_phandles);
452954886eaSAnup Patel             } else {
4530ffc1a95SAnup Patel                 create_fdt_socket_clint(s, memmap, socket, intc_phandles);
454954886eaSAnup Patel             }
455*ad40be27SYifei Jiang         }
4560ffc1a95SAnup Patel 
4570ffc1a95SAnup Patel         create_fdt_socket_plic(s, memmap, socket, phandle,
4580ffc1a95SAnup Patel             intc_phandles, xplic_phandles);
4590ffc1a95SAnup Patel 
4600ffc1a95SAnup Patel         g_free(intc_phandles);
46118df0b46SAnup Patel         g_free(clust_name);
46204331d0bSMichael Clark     }
46318df0b46SAnup Patel 
46418df0b46SAnup Patel     for (socket = 0; socket < riscv_socket_count(mc); socket++) {
46518df0b46SAnup Patel         if (socket == 0) {
4660ffc1a95SAnup Patel             *irq_mmio_phandle = xplic_phandles[socket];
4670ffc1a95SAnup Patel             *irq_virtio_phandle = xplic_phandles[socket];
4680ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
46918df0b46SAnup Patel         }
47018df0b46SAnup Patel         if (socket == 1) {
4710ffc1a95SAnup Patel             *irq_virtio_phandle = xplic_phandles[socket];
4720ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
47318df0b46SAnup Patel         }
47418df0b46SAnup Patel         if (socket == 2) {
4750ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
47618df0b46SAnup Patel         }
47718df0b46SAnup Patel     }
47818df0b46SAnup Patel 
4790ffc1a95SAnup Patel     riscv_socket_fdt_write_distance_matrix(mc, mc->fdt);
4800ffc1a95SAnup Patel }
4810ffc1a95SAnup Patel 
4820ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap,
4830ffc1a95SAnup Patel                               uint32_t irq_virtio_phandle)
4840ffc1a95SAnup Patel {
4850ffc1a95SAnup Patel     int i;
4860ffc1a95SAnup Patel     char *name;
4870ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
48804331d0bSMichael Clark 
48904331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
49018df0b46SAnup Patel         name = g_strdup_printf("/soc/virtio_mmio@%lx",
49104331d0bSMichael Clark             (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size));
4920ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, name);
4930ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, name, "compatible", "virtio,mmio");
4940ffc1a95SAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "reg",
49504331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
49604331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].size);
4970ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent",
4980ffc1a95SAnup Patel             irq_virtio_phandle);
4990ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", VIRTIO_IRQ + i);
50018df0b46SAnup Patel         g_free(name);
50104331d0bSMichael Clark     }
5020ffc1a95SAnup Patel }
5030ffc1a95SAnup Patel 
5040ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap,
5050ffc1a95SAnup Patel                             uint32_t irq_pcie_phandle)
5060ffc1a95SAnup Patel {
5070ffc1a95SAnup Patel     char *name;
5080ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
50904331d0bSMichael Clark 
51018df0b46SAnup Patel     name = g_strdup_printf("/soc/pci@%lx",
5116d56e396SAlistair Francis         (long) memmap[VIRT_PCIE_ECAM].base);
5120ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
5130ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "#address-cells",
5140ffc1a95SAnup Patel         FDT_PCI_ADDR_CELLS);
5150ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells",
5160ffc1a95SAnup Patel         FDT_PCI_INT_CELLS);
5170ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "#size-cells", 0x2);
5180ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible",
5190ffc1a95SAnup Patel         "pci-host-ecam-generic");
5200ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "device_type", "pci");
5210ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "linux,pci-domain", 0);
5220ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "bus-range", 0,
52318df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1);
5240ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, name, "dma-coherent", NULL, 0);
5250ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg", 0,
52618df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size);
5270ffc1a95SAnup Patel     qemu_fdt_setprop_sized_cells(mc->fdt, name, "ranges",
5286d56e396SAlistair Francis         1, FDT_PCI_RANGE_IOPORT, 2, 0,
5296d56e396SAlistair Francis         2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size,
5306d56e396SAlistair Francis         1, FDT_PCI_RANGE_MMIO,
5316d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base,
53219800265SBin Meng         2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size,
53319800265SBin Meng         1, FDT_PCI_RANGE_MMIO_64BIT,
53419800265SBin Meng         2, virt_high_pcie_memmap.base,
53519800265SBin Meng         2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size);
53619800265SBin Meng 
5370ffc1a95SAnup Patel     create_pcie_irq_map(mc->fdt, name, irq_pcie_phandle);
53818df0b46SAnup Patel     g_free(name);
5390ffc1a95SAnup Patel }
5406d56e396SAlistair Francis 
5410ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap,
5420ffc1a95SAnup Patel                              uint32_t *phandle)
5430ffc1a95SAnup Patel {
5440ffc1a95SAnup Patel     char *name;
5450ffc1a95SAnup Patel     uint32_t test_phandle;
5460ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
5470ffc1a95SAnup Patel 
5480ffc1a95SAnup Patel     test_phandle = (*phandle)++;
54918df0b46SAnup Patel     name = g_strdup_printf("/soc/test@%lx",
55004331d0bSMichael Clark         (long)memmap[VIRT_TEST].base);
5510ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
5529c0fb20cSPalmer Dabbelt     {
5532cc04550SBin Meng         static const char * const compat[3] = {
5542cc04550SBin Meng             "sifive,test1", "sifive,test0", "syscon"
5552cc04550SBin Meng         };
5560ffc1a95SAnup Patel         qemu_fdt_setprop_string_array(mc->fdt, name, "compatible",
5570ffc1a95SAnup Patel                                       (char **)&compat, ARRAY_SIZE(compat));
5589c0fb20cSPalmer Dabbelt     }
5590ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
5600ffc1a95SAnup Patel         0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size);
5610ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "phandle", test_phandle);
5620ffc1a95SAnup Patel     test_phandle = qemu_fdt_get_phandle(mc->fdt, name);
56318df0b46SAnup Patel     g_free(name);
5640e404da0SAnup Patel 
56518df0b46SAnup Patel     name = g_strdup_printf("/soc/reboot");
5660ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
5670ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "syscon-reboot");
5680ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "regmap", test_phandle);
5690ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "offset", 0x0);
5700ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "value", FINISHER_RESET);
57118df0b46SAnup Patel     g_free(name);
5720e404da0SAnup Patel 
57318df0b46SAnup Patel     name = g_strdup_printf("/soc/poweroff");
5740ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
5750ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "syscon-poweroff");
5760ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "regmap", test_phandle);
5770ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "offset", 0x0);
5780ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "value", FINISHER_PASS);
57918df0b46SAnup Patel     g_free(name);
5800ffc1a95SAnup Patel }
5810ffc1a95SAnup Patel 
5820ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap,
5830ffc1a95SAnup Patel                             uint32_t irq_mmio_phandle)
5840ffc1a95SAnup Patel {
5850ffc1a95SAnup Patel     char *name;
5860ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
58704331d0bSMichael Clark 
58818df0b46SAnup Patel     name = g_strdup_printf("/soc/uart@%lx", (long)memmap[VIRT_UART0].base);
5890ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
5900ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "ns16550a");
5910ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
59204331d0bSMichael Clark         0x0, memmap[VIRT_UART0].base,
59304331d0bSMichael Clark         0x0, memmap[VIRT_UART0].size);
5940ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "clock-frequency", 3686400);
5950ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent", irq_mmio_phandle);
5960ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", UART0_IRQ);
59704331d0bSMichael Clark 
5980ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/chosen");
5990ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/chosen", "stdout-path", name);
60018df0b46SAnup Patel     g_free(name);
6010ffc1a95SAnup Patel }
6020ffc1a95SAnup Patel 
6030ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap,
6040ffc1a95SAnup Patel                            uint32_t irq_mmio_phandle)
6050ffc1a95SAnup Patel {
6060ffc1a95SAnup Patel     char *name;
6070ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
60871eb522cSAlistair Francis 
60918df0b46SAnup Patel     name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base);
6100ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
6110ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible",
6120ffc1a95SAnup Patel         "google,goldfish-rtc");
6130ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
6140ffc1a95SAnup Patel         0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size);
6150ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent",
6160ffc1a95SAnup Patel         irq_mmio_phandle);
6170ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", RTC_IRQ);
61818df0b46SAnup Patel     g_free(name);
6190ffc1a95SAnup Patel }
6200ffc1a95SAnup Patel 
6210ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap)
6220ffc1a95SAnup Patel {
6230ffc1a95SAnup Patel     char *name;
6240ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
6250ffc1a95SAnup Patel     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
6260ffc1a95SAnup Patel     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
62767b5ef30SAnup Patel 
62858bde469SBin Meng     name = g_strdup_printf("/flash@%" PRIx64, flashbase);
629c65d7080SAlex Bennée     qemu_fdt_add_subnode(mc->fdt, name);
630c65d7080SAlex Bennée     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "cfi-flash");
631c65d7080SAlex Bennée     qemu_fdt_setprop_sized_cells(mc->fdt, name, "reg",
63271eb522cSAlistair Francis                                  2, flashbase, 2, flashsize,
63371eb522cSAlistair Francis                                  2, flashbase + flashsize, 2, flashsize);
634c65d7080SAlex Bennée     qemu_fdt_setprop_cell(mc->fdt, name, "bank-width", 4);
63518df0b46SAnup Patel     g_free(name);
6360ffc1a95SAnup Patel }
6370ffc1a95SAnup Patel 
6380ffc1a95SAnup Patel static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap,
6390ffc1a95SAnup Patel                        uint64_t mem_size, const char *cmdline, bool is_32_bit)
6400ffc1a95SAnup Patel {
6410ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
6420ffc1a95SAnup Patel     uint32_t phandle = 1, irq_mmio_phandle = 1;
6430ffc1a95SAnup Patel     uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1;
6440ffc1a95SAnup Patel 
6450ffc1a95SAnup Patel     if (mc->dtb) {
6460ffc1a95SAnup Patel         mc->fdt = load_device_tree(mc->dtb, &s->fdt_size);
6470ffc1a95SAnup Patel         if (!mc->fdt) {
6480ffc1a95SAnup Patel             error_report("load_device_tree() failed");
6490ffc1a95SAnup Patel             exit(1);
6500ffc1a95SAnup Patel         }
6510ffc1a95SAnup Patel         goto update_bootargs;
6520ffc1a95SAnup Patel     } else {
6530ffc1a95SAnup Patel         mc->fdt = create_device_tree(&s->fdt_size);
6540ffc1a95SAnup Patel         if (!mc->fdt) {
6550ffc1a95SAnup Patel             error_report("create_device_tree() failed");
6560ffc1a95SAnup Patel             exit(1);
6570ffc1a95SAnup Patel         }
6580ffc1a95SAnup Patel     }
6590ffc1a95SAnup Patel 
6600ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/", "model", "riscv-virtio,qemu");
6610ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/", "compatible", "riscv-virtio");
6620ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/", "#size-cells", 0x2);
6630ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/", "#address-cells", 0x2);
6640ffc1a95SAnup Patel 
6650ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/soc");
6660ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, "/soc", "ranges", NULL, 0);
6670ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/soc", "compatible", "simple-bus");
6680ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/soc", "#size-cells", 0x2);
6690ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/soc", "#address-cells", 0x2);
6700ffc1a95SAnup Patel 
6710ffc1a95SAnup Patel     create_fdt_sockets(s, memmap, is_32_bit, &phandle,
6720ffc1a95SAnup Patel         &irq_mmio_phandle, &irq_pcie_phandle, &irq_virtio_phandle);
6730ffc1a95SAnup Patel 
6740ffc1a95SAnup Patel     create_fdt_virtio(s, memmap, irq_virtio_phandle);
6750ffc1a95SAnup Patel 
6760ffc1a95SAnup Patel     create_fdt_pcie(s, memmap, irq_pcie_phandle);
6770ffc1a95SAnup Patel 
6780ffc1a95SAnup Patel     create_fdt_reset(s, memmap, &phandle);
6790ffc1a95SAnup Patel 
6800ffc1a95SAnup Patel     create_fdt_uart(s, memmap, irq_mmio_phandle);
6810ffc1a95SAnup Patel 
6820ffc1a95SAnup Patel     create_fdt_rtc(s, memmap, irq_mmio_phandle);
6830ffc1a95SAnup Patel 
6840ffc1a95SAnup Patel     create_fdt_flash(s, memmap);
6854e1e3003SAnup Patel 
6864e1e3003SAnup Patel update_bootargs:
6874e1e3003SAnup Patel     if (cmdline) {
6880ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, "/chosen", "bootargs", cmdline);
6894e1e3003SAnup Patel     }
69004331d0bSMichael Clark }
69104331d0bSMichael Clark 
6926d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem,
6936d56e396SAlistair Francis                                           hwaddr ecam_base, hwaddr ecam_size,
6946d56e396SAlistair Francis                                           hwaddr mmio_base, hwaddr mmio_size,
69519800265SBin Meng                                           hwaddr high_mmio_base,
69619800265SBin Meng                                           hwaddr high_mmio_size,
6976d56e396SAlistair Francis                                           hwaddr pio_base,
6982fa3c7b6SBin Meng                                           DeviceState *plic)
6996d56e396SAlistair Francis {
7006d56e396SAlistair Francis     DeviceState *dev;
7016d56e396SAlistair Francis     MemoryRegion *ecam_alias, *ecam_reg;
70219800265SBin Meng     MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg;
7036d56e396SAlistair Francis     qemu_irq irq;
7046d56e396SAlistair Francis     int i;
7056d56e396SAlistair Francis 
7063e80f690SMarkus Armbruster     dev = qdev_new(TYPE_GPEX_HOST);
7076d56e396SAlistair Francis 
7083c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
7096d56e396SAlistair Francis 
7106d56e396SAlistair Francis     ecam_alias = g_new0(MemoryRegion, 1);
7116d56e396SAlistair Francis     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
7126d56e396SAlistair Francis     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
7136d56e396SAlistair Francis                              ecam_reg, 0, ecam_size);
7146d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias);
7156d56e396SAlistair Francis 
7166d56e396SAlistair Francis     mmio_alias = g_new0(MemoryRegion, 1);
7176d56e396SAlistair Francis     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
7186d56e396SAlistair Francis     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
7196d56e396SAlistair Francis                              mmio_reg, mmio_base, mmio_size);
7206d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias);
7216d56e396SAlistair Francis 
72219800265SBin Meng     /* Map high MMIO space */
72319800265SBin Meng     high_mmio_alias = g_new0(MemoryRegion, 1);
72419800265SBin Meng     memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high",
72519800265SBin Meng                              mmio_reg, high_mmio_base, high_mmio_size);
72619800265SBin Meng     memory_region_add_subregion(get_system_memory(), high_mmio_base,
72719800265SBin Meng                                 high_mmio_alias);
72819800265SBin Meng 
7296d56e396SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base);
7306d56e396SAlistair Francis 
7316d56e396SAlistair Francis     for (i = 0; i < GPEX_NUM_IRQS; i++) {
7326d56e396SAlistair Francis         irq = qdev_get_gpio_in(plic, PCIE_IRQ + i);
7336d56e396SAlistair Francis 
7346d56e396SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq);
7356d56e396SAlistair Francis         gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i);
7366d56e396SAlistair Francis     }
7376d56e396SAlistair Francis 
7386d56e396SAlistair Francis     return dev;
7396d56e396SAlistair Francis }
7406d56e396SAlistair Francis 
7410489348dSAsherah Connor static FWCfgState *create_fw_cfg(const MachineState *mc)
7420489348dSAsherah Connor {
7430489348dSAsherah Connor     hwaddr base = virt_memmap[VIRT_FW_CFG].base;
7440489348dSAsherah Connor     hwaddr size = virt_memmap[VIRT_FW_CFG].size;
7450489348dSAsherah Connor     FWCfgState *fw_cfg;
7460489348dSAsherah Connor     char *nodename;
7470489348dSAsherah Connor 
7480489348dSAsherah Connor     fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16,
7490489348dSAsherah Connor                                   &address_space_memory);
7500489348dSAsherah Connor     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)mc->smp.cpus);
7510489348dSAsherah Connor 
7520489348dSAsherah Connor     nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base);
7530489348dSAsherah Connor     qemu_fdt_add_subnode(mc->fdt, nodename);
7540489348dSAsherah Connor     qemu_fdt_setprop_string(mc->fdt, nodename,
7550489348dSAsherah Connor                             "compatible", "qemu,fw-cfg-mmio");
7560489348dSAsherah Connor     qemu_fdt_setprop_sized_cells(mc->fdt, nodename, "reg",
7570489348dSAsherah Connor                                  2, base, 2, size);
7580489348dSAsherah Connor     qemu_fdt_setprop(mc->fdt, nodename, "dma-coherent", NULL, 0);
7590489348dSAsherah Connor     g_free(nodename);
7600489348dSAsherah Connor     return fw_cfg;
7610489348dSAsherah Connor }
7620489348dSAsherah Connor 
763b2a3a071SBin Meng static void virt_machine_init(MachineState *machine)
76404331d0bSMichael Clark {
76573261285SBin Meng     const MemMapEntry *memmap = virt_memmap;
766cdfc19e4SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(machine);
76704331d0bSMichael Clark     MemoryRegion *system_memory = get_system_memory();
7685aec3247SMichael Clark     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
76918df0b46SAnup Patel     char *plic_hart_config, *soc_name;
7702738b3b5SAlistair Francis     target_ulong start_addr = memmap[VIRT_DRAM].base;
77138bc4e34SAlistair Francis     target_ulong firmware_end_addr, kernel_start_addr;
77266b1205bSAtish Patra     uint32_t fdt_load_addr;
773dc144fe1SAtish Patra     uint64_t kernel_entry;
77418df0b46SAnup Patel     DeviceState *mmio_plic, *virtio_plic, *pcie_plic;
77533fcedfaSPeter Maydell     int i, base_hartid, hart_count;
77604331d0bSMichael Clark 
77718df0b46SAnup Patel     /* Check socket count limit */
77818df0b46SAnup Patel     if (VIRT_SOCKETS_MAX < riscv_socket_count(machine)) {
77918df0b46SAnup Patel         error_report("number of sockets/nodes should be less than %d",
78018df0b46SAnup Patel             VIRT_SOCKETS_MAX);
78118df0b46SAnup Patel         exit(1);
78218df0b46SAnup Patel     }
78318df0b46SAnup Patel 
78418df0b46SAnup Patel     /* Initialize sockets */
78518df0b46SAnup Patel     mmio_plic = virtio_plic = pcie_plic = NULL;
78618df0b46SAnup Patel     for (i = 0; i < riscv_socket_count(machine); i++) {
78718df0b46SAnup Patel         if (!riscv_socket_check_hartids(machine, i)) {
78818df0b46SAnup Patel             error_report("discontinuous hartids in socket%d", i);
78918df0b46SAnup Patel             exit(1);
79018df0b46SAnup Patel         }
79118df0b46SAnup Patel 
79218df0b46SAnup Patel         base_hartid = riscv_socket_first_hartid(machine, i);
79318df0b46SAnup Patel         if (base_hartid < 0) {
79418df0b46SAnup Patel             error_report("can't find hartid base for socket%d", i);
79518df0b46SAnup Patel             exit(1);
79618df0b46SAnup Patel         }
79718df0b46SAnup Patel 
79818df0b46SAnup Patel         hart_count = riscv_socket_hart_count(machine, i);
79918df0b46SAnup Patel         if (hart_count < 0) {
80018df0b46SAnup Patel             error_report("can't find hart count for socket%d", i);
80118df0b46SAnup Patel             exit(1);
80218df0b46SAnup Patel         }
80318df0b46SAnup Patel 
80418df0b46SAnup Patel         soc_name = g_strdup_printf("soc%d", i);
80518df0b46SAnup Patel         object_initialize_child(OBJECT(machine), soc_name, &s->soc[i],
80675a6ed87SMarkus Armbruster                                 TYPE_RISCV_HART_ARRAY);
80718df0b46SAnup Patel         g_free(soc_name);
80818df0b46SAnup Patel         object_property_set_str(OBJECT(&s->soc[i]), "cpu-type",
80918df0b46SAnup Patel                                 machine->cpu_type, &error_abort);
81018df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "hartid-base",
81118df0b46SAnup Patel                                 base_hartid, &error_abort);
81218df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "num-harts",
81318df0b46SAnup Patel                                 hart_count, &error_abort);
81418df0b46SAnup Patel         sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_abort);
81518df0b46SAnup Patel 
816*ad40be27SYifei Jiang         if (!kvm_enabled()) {
81718df0b46SAnup Patel             /* Per-socket CLINT */
818b8fb878aSAnup Patel             riscv_aclint_swi_create(
81918df0b46SAnup Patel                 memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size,
820b8fb878aSAnup Patel                 base_hartid, hart_count, false);
821b8fb878aSAnup Patel             riscv_aclint_mtimer_create(
822b8fb878aSAnup Patel                 memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size +
823b8fb878aSAnup Patel                     RISCV_ACLINT_SWI_SIZE,
824b8fb878aSAnup Patel                 RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count,
825b8fb878aSAnup Patel                 RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME,
826b8fb878aSAnup Patel                 RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
82718df0b46SAnup Patel 
828954886eaSAnup Patel             /* Per-socket ACLINT SSWI */
829954886eaSAnup Patel             if (s->have_aclint) {
830954886eaSAnup Patel                 riscv_aclint_swi_create(
831954886eaSAnup Patel                     memmap[VIRT_ACLINT_SSWI].base +
832954886eaSAnup Patel                         i * memmap[VIRT_ACLINT_SSWI].size,
833954886eaSAnup Patel                     base_hartid, hart_count, true);
834954886eaSAnup Patel             }
835*ad40be27SYifei Jiang         }
836954886eaSAnup Patel 
83718df0b46SAnup Patel         /* Per-socket PLIC hart topology configuration string */
8387d10ff8aSAlistair Francis         plic_hart_config = riscv_plic_hart_config_string(hart_count);
83918df0b46SAnup Patel 
84018df0b46SAnup Patel         /* Per-socket PLIC */
84118df0b46SAnup Patel         s->plic[i] = sifive_plic_create(
84218df0b46SAnup Patel             memmap[VIRT_PLIC].base + i * memmap[VIRT_PLIC].size,
843f436ecc3SAlistair Francis             plic_hart_config, hart_count, base_hartid,
84418df0b46SAnup Patel             VIRT_PLIC_NUM_SOURCES,
84518df0b46SAnup Patel             VIRT_PLIC_NUM_PRIORITIES,
84618df0b46SAnup Patel             VIRT_PLIC_PRIORITY_BASE,
84718df0b46SAnup Patel             VIRT_PLIC_PENDING_BASE,
84818df0b46SAnup Patel             VIRT_PLIC_ENABLE_BASE,
84918df0b46SAnup Patel             VIRT_PLIC_ENABLE_STRIDE,
85018df0b46SAnup Patel             VIRT_PLIC_CONTEXT_BASE,
85118df0b46SAnup Patel             VIRT_PLIC_CONTEXT_STRIDE,
85218df0b46SAnup Patel             memmap[VIRT_PLIC].size);
85318df0b46SAnup Patel         g_free(plic_hart_config);
85418df0b46SAnup Patel 
85518df0b46SAnup Patel         /* Try to use different PLIC instance based device type */
85618df0b46SAnup Patel         if (i == 0) {
85718df0b46SAnup Patel             mmio_plic = s->plic[i];
85818df0b46SAnup Patel             virtio_plic = s->plic[i];
85918df0b46SAnup Patel             pcie_plic = s->plic[i];
86018df0b46SAnup Patel         }
86118df0b46SAnup Patel         if (i == 1) {
86218df0b46SAnup Patel             virtio_plic = s->plic[i];
86318df0b46SAnup Patel             pcie_plic = s->plic[i];
86418df0b46SAnup Patel         }
86518df0b46SAnup Patel         if (i == 2) {
86618df0b46SAnup Patel             pcie_plic = s->plic[i];
86718df0b46SAnup Patel         }
86818df0b46SAnup Patel     }
86904331d0bSMichael Clark 
870cfeb8a17SBin Meng     if (riscv_is_32bit(&s->soc[0])) {
871cfeb8a17SBin Meng #if HOST_LONG_BITS == 64
872cfeb8a17SBin Meng         /* limit RAM size in a 32-bit system */
873cfeb8a17SBin Meng         if (machine->ram_size > 10 * GiB) {
874cfeb8a17SBin Meng             machine->ram_size = 10 * GiB;
875cfeb8a17SBin Meng             error_report("Limiting RAM size to 10 GiB");
876cfeb8a17SBin Meng         }
877cfeb8a17SBin Meng #endif
87819800265SBin Meng         virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE;
87919800265SBin Meng         virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE;
88019800265SBin Meng     } else {
88119800265SBin Meng         virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE;
88219800265SBin Meng         virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size;
88319800265SBin Meng         virt_high_pcie_memmap.base =
88419800265SBin Meng             ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size);
885cfeb8a17SBin Meng     }
886cfeb8a17SBin Meng 
88704331d0bSMichael Clark     /* register system main memory (actual RAM) */
88804331d0bSMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base,
88903fd0c5fSMingwang Li         machine->ram);
89004331d0bSMichael Clark 
89104331d0bSMichael Clark     /* create device tree */
8929d011430SAlistair Francis     create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline,
893a8259b53SAlistair Francis                riscv_is_32bit(&s->soc[0]));
89404331d0bSMichael Clark 
89504331d0bSMichael Clark     /* boot rom */
8965aec3247SMichael Clark     memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom",
8975aec3247SMichael Clark                            memmap[VIRT_MROM].size, &error_fatal);
8985aec3247SMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base,
8995aec3247SMichael Clark                                 mask_rom);
90004331d0bSMichael Clark 
901*ad40be27SYifei Jiang     /*
902*ad40be27SYifei Jiang      * Only direct boot kernel is currently supported for KVM VM,
903*ad40be27SYifei Jiang      * so the "-bios" parameter is ignored and treated like "-bios none"
904*ad40be27SYifei Jiang      * when KVM is enabled.
905*ad40be27SYifei Jiang      */
906*ad40be27SYifei Jiang     if (kvm_enabled()) {
907*ad40be27SYifei Jiang         g_free(machine->firmware);
908*ad40be27SYifei Jiang         machine->firmware = g_strdup("none");
909*ad40be27SYifei Jiang     }
910*ad40be27SYifei Jiang 
911a8259b53SAlistair Francis     if (riscv_is_32bit(&s->soc[0])) {
9129d011430SAlistair Francis         firmware_end_addr = riscv_find_and_load_firmware(machine,
913a0acd0a1SBin Meng                                     RISCV32_BIOS_BIN, start_addr, NULL);
9149d011430SAlistair Francis     } else {
9159d011430SAlistair Francis         firmware_end_addr = riscv_find_and_load_firmware(machine,
916a0acd0a1SBin Meng                                     RISCV64_BIOS_BIN, start_addr, NULL);
9179d011430SAlistair Francis     }
918b3042223SAlistair Francis 
91904331d0bSMichael Clark     if (machine->kernel_filename) {
920a8259b53SAlistair Francis         kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0],
92138bc4e34SAlistair Francis                                                          firmware_end_addr);
92238bc4e34SAlistair Francis 
92338bc4e34SAlistair Francis         kernel_entry = riscv_load_kernel(machine->kernel_filename,
92438bc4e34SAlistair Francis                                          kernel_start_addr, NULL);
92504331d0bSMichael Clark 
92604331d0bSMichael Clark         if (machine->initrd_filename) {
92704331d0bSMichael Clark             hwaddr start;
9280ac24d56SAlistair Francis             hwaddr end = riscv_load_initrd(machine->initrd_filename,
92904331d0bSMichael Clark                                            machine->ram_size, kernel_entry,
93004331d0bSMichael Clark                                            &start);
931c65d7080SAlex Bennée             qemu_fdt_setprop_cell(machine->fdt, "/chosen",
93204331d0bSMichael Clark                                   "linux,initrd-start", start);
933c65d7080SAlex Bennée             qemu_fdt_setprop_cell(machine->fdt, "/chosen", "linux,initrd-end",
93404331d0bSMichael Clark                                   end);
93504331d0bSMichael Clark         }
936dc144fe1SAtish Patra     } else {
937dc144fe1SAtish Patra        /*
938dc144fe1SAtish Patra         * If dynamic firmware is used, it doesn't know where is the next mode
939dc144fe1SAtish Patra         * if kernel argument is not set.
940dc144fe1SAtish Patra         */
941dc144fe1SAtish Patra         kernel_entry = 0;
94204331d0bSMichael Clark     }
94304331d0bSMichael Clark 
9442738b3b5SAlistair Francis     if (drive_get(IF_PFLASH, 0, 0)) {
9452738b3b5SAlistair Francis         /*
9462738b3b5SAlistair Francis          * Pflash was supplied, let's overwrite the address we jump to after
9472738b3b5SAlistair Francis          * reset to the base of the flash.
9482738b3b5SAlistair Francis          */
9492738b3b5SAlistair Francis         start_addr = virt_memmap[VIRT_FLASH].base;
9502738b3b5SAlistair Francis     }
9512738b3b5SAlistair Francis 
9520489348dSAsherah Connor     /*
9530489348dSAsherah Connor      * Init fw_cfg.  Must be done before riscv_load_fdt, otherwise the device
9540489348dSAsherah Connor      * tree cannot be altered and we get FDT_ERR_NOSPACE.
9550489348dSAsherah Connor      */
9560489348dSAsherah Connor     s->fw_cfg = create_fw_cfg(machine);
9570489348dSAsherah Connor     rom_set_fw(s->fw_cfg);
9580489348dSAsherah Connor 
95966b1205bSAtish Patra     /* Compute the fdt load address in dram */
96066b1205bSAtish Patra     fdt_load_addr = riscv_load_fdt(memmap[VIRT_DRAM].base,
961c65d7080SAlex Bennée                                    machine->ram_size, machine->fdt);
96243cf723aSAtish Patra     /* load the reset vector */
963a8259b53SAlistair Francis     riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr,
9643ed2b8acSAlistair Francis                               virt_memmap[VIRT_MROM].base,
965dc144fe1SAtish Patra                               virt_memmap[VIRT_MROM].size, kernel_entry,
966c65d7080SAlex Bennée                               fdt_load_addr, machine->fdt);
96704331d0bSMichael Clark 
968*ad40be27SYifei Jiang     /*
969*ad40be27SYifei Jiang      * Only direct boot kernel is currently supported for KVM VM,
970*ad40be27SYifei Jiang      * So here setup kernel start address and fdt address.
971*ad40be27SYifei Jiang      * TODO:Support firmware loading and integrate to TCG start
972*ad40be27SYifei Jiang      */
973*ad40be27SYifei Jiang     if (kvm_enabled()) {
974*ad40be27SYifei Jiang         riscv_setup_direct_kernel(kernel_entry, fdt_load_addr);
975*ad40be27SYifei Jiang     }
976*ad40be27SYifei Jiang 
97718df0b46SAnup Patel     /* SiFive Test MMIO device */
97804331d0bSMichael Clark     sifive_test_create(memmap[VIRT_TEST].base);
97904331d0bSMichael Clark 
98018df0b46SAnup Patel     /* VirtIO MMIO devices */
98104331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
98204331d0bSMichael Clark         sysbus_create_simple("virtio-mmio",
98304331d0bSMichael Clark             memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
98418df0b46SAnup Patel             qdev_get_gpio_in(DEVICE(virtio_plic), VIRTIO_IRQ + i));
98504331d0bSMichael Clark     }
98604331d0bSMichael Clark 
9876d56e396SAlistair Francis     gpex_pcie_init(system_memory,
9886d56e396SAlistair Francis                    memmap[VIRT_PCIE_ECAM].base,
9896d56e396SAlistair Francis                    memmap[VIRT_PCIE_ECAM].size,
9906d56e396SAlistair Francis                    memmap[VIRT_PCIE_MMIO].base,
9916d56e396SAlistair Francis                    memmap[VIRT_PCIE_MMIO].size,
99219800265SBin Meng                    virt_high_pcie_memmap.base,
99319800265SBin Meng                    virt_high_pcie_memmap.size,
9946d56e396SAlistair Francis                    memmap[VIRT_PCIE_PIO].base,
9952fa3c7b6SBin Meng                    DEVICE(pcie_plic));
9966d56e396SAlistair Francis 
99704331d0bSMichael Clark     serial_mm_init(system_memory, memmap[VIRT_UART0].base,
99818df0b46SAnup Patel         0, qdev_get_gpio_in(DEVICE(mmio_plic), UART0_IRQ), 399193,
9999bca0edbSPeter Maydell         serial_hd(0), DEVICE_LITTLE_ENDIAN);
1000b6aa6cedSMichael Clark 
100167b5ef30SAnup Patel     sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base,
100218df0b46SAnup Patel         qdev_get_gpio_in(DEVICE(mmio_plic), RTC_IRQ));
100367b5ef30SAnup Patel 
100471eb522cSAlistair Francis     virt_flash_create(s);
100571eb522cSAlistair Francis 
100671eb522cSAlistair Francis     for (i = 0; i < ARRAY_SIZE(s->flash); i++) {
100771eb522cSAlistair Francis         /* Map legacy -drive if=pflash to machine properties */
100871eb522cSAlistair Francis         pflash_cfi01_legacy_drive(s->flash[i],
100971eb522cSAlistair Francis                                   drive_get(IF_PFLASH, 0, i));
101071eb522cSAlistair Francis     }
101171eb522cSAlistair Francis     virt_flash_map(s, system_memory);
101204331d0bSMichael Clark }
101304331d0bSMichael Clark 
1014b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj)
101504331d0bSMichael Clark {
1016cdfc19e4SAlistair Francis }
1017cdfc19e4SAlistair Francis 
1018954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp)
1019954886eaSAnup Patel {
1020954886eaSAnup Patel     MachineState *ms = MACHINE(obj);
1021954886eaSAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(ms);
1022954886eaSAnup Patel 
1023954886eaSAnup Patel     return s->have_aclint;
1024954886eaSAnup Patel }
1025954886eaSAnup Patel 
1026954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp)
1027954886eaSAnup Patel {
1028954886eaSAnup Patel     MachineState *ms = MACHINE(obj);
1029954886eaSAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(ms);
1030954886eaSAnup Patel 
1031954886eaSAnup Patel     s->have_aclint = value;
1032954886eaSAnup Patel }
1033954886eaSAnup Patel 
1034b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data)
1035cdfc19e4SAlistair Francis {
1036cdfc19e4SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
1037cdfc19e4SAlistair Francis 
1038cdfc19e4SAlistair Francis     mc->desc = "RISC-V VirtIO board";
1039b2a3a071SBin Meng     mc->init = virt_machine_init;
104018df0b46SAnup Patel     mc->max_cpus = VIRT_CPUS_MAX;
104109fe1712SAlistair Francis     mc->default_cpu_type = TYPE_RISCV_CPU_BASE;
1042acead54cSBin Meng     mc->pci_allow_0_address = true;
104318df0b46SAnup Patel     mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids;
104418df0b46SAnup Patel     mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props;
104518df0b46SAnup Patel     mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id;
104618df0b46SAnup Patel     mc->numa_mem_supported = true;
104703fd0c5fSMingwang Li     mc->default_ram_id = "riscv_virt_board.ram";
1048c346749eSAsherah Connor 
1049c346749eSAsherah Connor     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
1050954886eaSAnup Patel 
1051954886eaSAnup Patel     object_class_property_add_bool(oc, "aclint", virt_get_aclint,
1052954886eaSAnup Patel                                    virt_set_aclint);
1053954886eaSAnup Patel     object_class_property_set_description(oc, "aclint",
1054954886eaSAnup Patel                                           "Set on/off to enable/disable "
1055954886eaSAnup Patel                                           "emulating ACLINT devices");
105604331d0bSMichael Clark }
105704331d0bSMichael Clark 
1058b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = {
1059cdfc19e4SAlistair Francis     .name       = MACHINE_TYPE_NAME("virt"),
1060cdfc19e4SAlistair Francis     .parent     = TYPE_MACHINE,
1061b2a3a071SBin Meng     .class_init = virt_machine_class_init,
1062b2a3a071SBin Meng     .instance_init = virt_machine_instance_init,
1063cdfc19e4SAlistair Francis     .instance_size = sizeof(RISCVVirtState),
1064cdfc19e4SAlistair Francis };
1065cdfc19e4SAlistair Francis 
1066b2a3a071SBin Meng static void virt_machine_init_register_types(void)
1067cdfc19e4SAlistair Francis {
1068b2a3a071SBin Meng     type_register_static(&virt_machine_typeinfo);
1069cdfc19e4SAlistair Francis }
1070cdfc19e4SAlistair Francis 
1071b2a3a071SBin Meng type_init(virt_machine_init_register_types)
1072