xref: /qemu/hw/riscv/virt.c (revision a5b0249dfef6d39d345ed7c9620a04bdb1c2ffb0)
104331d0bSMichael Clark /*
204331d0bSMichael Clark  * QEMU RISC-V VirtIO Board
304331d0bSMichael Clark  *
404331d0bSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
504331d0bSMichael Clark  *
604331d0bSMichael Clark  * RISC-V machine with 16550a UART and VirtIO MMIO
704331d0bSMichael Clark  *
804331d0bSMichael Clark  * This program is free software; you can redistribute it and/or modify it
904331d0bSMichael Clark  * under the terms and conditions of the GNU General Public License,
1004331d0bSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
1104331d0bSMichael Clark  *
1204331d0bSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
1304331d0bSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1404331d0bSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1504331d0bSMichael Clark  * more details.
1604331d0bSMichael Clark  *
1704331d0bSMichael Clark  * You should have received a copy of the GNU General Public License along with
1804331d0bSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
1904331d0bSMichael Clark  */
2004331d0bSMichael Clark 
2104331d0bSMichael Clark #include "qemu/osdep.h"
224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h"
2304331d0bSMichael Clark #include "qemu/error-report.h"
24e4b4f0b7SJason A. Donenfeld #include "qemu/guest-random.h"
2504331d0bSMichael Clark #include "qapi/error.h"
2604331d0bSMichael Clark #include "hw/boards.h"
2704331d0bSMichael Clark #include "hw/loader.h"
2804331d0bSMichael Clark #include "hw/sysbus.h"
2971eb522cSAlistair Francis #include "hw/qdev-properties.h"
3004331d0bSMichael Clark #include "hw/char/serial.h"
3104331d0bSMichael Clark #include "target/riscv/cpu.h"
323029fab6SAlistair Francis #include "hw/core/sysbus-fdt.h"
33abd9a206SAtish Patra #include "target/riscv/pmu.h"
3404331d0bSMichael Clark #include "hw/riscv/riscv_hart.h"
3504331d0bSMichael Clark #include "hw/riscv/virt.h"
360ac24d56SAlistair Francis #include "hw/riscv/boot.h"
3718df0b46SAnup Patel #include "hw/riscv/numa.h"
38cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h"
39e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h"
4028d8c281SAnup Patel #include "hw/intc/riscv_imsic.h"
4184fcf3c1SBin Meng #include "hw/intc/sifive_plic.h"
42a4b84608SBin Meng #include "hw/misc/sifive_test.h"
431832b7cbSAlistair Francis #include "hw/platform-bus.h"
4404331d0bSMichael Clark #include "chardev/char.h"
4504331d0bSMichael Clark #include "sysemu/device_tree.h"
4646517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
47ad40be27SYifei Jiang #include "sysemu/kvm.h"
48325b7c4eSAlistair Francis #include "sysemu/tpm.h"
496d56e396SAlistair Francis #include "hw/pci/pci.h"
506d56e396SAlistair Francis #include "hw/pci-host/gpex.h"
51c346749eSAsherah Connor #include "hw/display/ramfb.h"
5204331d0bSMichael Clark 
530631aaaeSAnup Patel /*
540631aaaeSAnup Patel  * The virt machine physical address space used by some of the devices
550631aaaeSAnup Patel  * namely ACLINT, PLIC, APLIC, and IMSIC depend on number of Sockets,
560631aaaeSAnup Patel  * number of CPUs, and number of IMSIC guest files.
570631aaaeSAnup Patel  *
580631aaaeSAnup Patel  * Various limits defined by VIRT_SOCKETS_MAX_BITS, VIRT_CPUS_MAX_BITS,
590631aaaeSAnup Patel  * and VIRT_IRQCHIP_MAX_GUESTS_BITS are tuned for maximum utilization
600631aaaeSAnup Patel  * of virt machine physical address space.
610631aaaeSAnup Patel  */
620631aaaeSAnup Patel 
6328d8c281SAnup Patel #define VIRT_IMSIC_GROUP_MAX_SIZE      (1U << IMSIC_MMIO_GROUP_MIN_SHIFT)
6428d8c281SAnup Patel #if VIRT_IMSIC_GROUP_MAX_SIZE < \
6528d8c281SAnup Patel     IMSIC_GROUP_SIZE(VIRT_CPUS_MAX_BITS, VIRT_IRQCHIP_MAX_GUESTS_BITS)
6628d8c281SAnup Patel #error "Can't accomodate single IMSIC group in address space"
6728d8c281SAnup Patel #endif
6828d8c281SAnup Patel 
6928d8c281SAnup Patel #define VIRT_IMSIC_MAX_SIZE            (VIRT_SOCKETS_MAX * \
7028d8c281SAnup Patel                                         VIRT_IMSIC_GROUP_MAX_SIZE)
7128d8c281SAnup Patel #if 0x4000000 < VIRT_IMSIC_MAX_SIZE
7228d8c281SAnup Patel #error "Can't accomodate all IMSIC groups in address space"
7328d8c281SAnup Patel #endif
7428d8c281SAnup Patel 
7573261285SBin Meng static const MemMapEntry virt_memmap[] = {
7604331d0bSMichael Clark     [VIRT_DEBUG] =        {        0x0,         0x100 },
779eb8b14aSBin Meng     [VIRT_MROM] =         {     0x1000,        0xf000 },
785aec3247SMichael Clark     [VIRT_TEST] =         {   0x100000,        0x1000 },
7967b5ef30SAnup Patel     [VIRT_RTC] =          {   0x101000,        0x1000 },
8004331d0bSMichael Clark     [VIRT_CLINT] =        {  0x2000000,       0x10000 },
81954886eaSAnup Patel     [VIRT_ACLINT_SSWI] =  {  0x2F00000,        0x4000 },
822c44bbf3SBin Meng     [VIRT_PCIE_PIO] =     {  0x3000000,       0x10000 },
831832b7cbSAlistair Francis     [VIRT_PLATFORM_BUS] = {  0x4000000,     0x2000000 },
8418df0b46SAnup Patel     [VIRT_PLIC] =         {  0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) },
85e6faee65SAnup Patel     [VIRT_APLIC_M] =      {  0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) },
86e6faee65SAnup Patel     [VIRT_APLIC_S] =      {  0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) },
8704331d0bSMichael Clark     [VIRT_UART0] =        { 0x10000000,         0x100 },
8804331d0bSMichael Clark     [VIRT_VIRTIO] =       { 0x10001000,        0x1000 },
890489348dSAsherah Connor     [VIRT_FW_CFG] =       { 0x10100000,          0x18 },
906911fde4SAlistair Francis     [VIRT_FLASH] =        { 0x20000000,     0x4000000 },
9128d8c281SAnup Patel     [VIRT_IMSIC_M] =      { 0x24000000, VIRT_IMSIC_MAX_SIZE },
9228d8c281SAnup Patel     [VIRT_IMSIC_S] =      { 0x28000000, VIRT_IMSIC_MAX_SIZE },
936d56e396SAlistair Francis     [VIRT_PCIE_ECAM] =    { 0x30000000,    0x10000000 },
942c44bbf3SBin Meng     [VIRT_PCIE_MMIO] =    { 0x40000000,    0x40000000 },
952c44bbf3SBin Meng     [VIRT_DRAM] =         { 0x80000000,           0x0 },
9604331d0bSMichael Clark };
9704331d0bSMichael Clark 
9819800265SBin Meng /* PCIe high mmio is fixed for RV32 */
9919800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE  0x300000000ULL
10019800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE  (4 * GiB)
10119800265SBin Meng 
10219800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */
10319800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE  (16 * GiB)
10419800265SBin Meng 
10519800265SBin Meng static MemMapEntry virt_high_pcie_memmap;
10619800265SBin Meng 
10771eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB)
10871eb522cSAlistair Francis 
10971eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s,
11071eb522cSAlistair Francis                                        const char *name,
11171eb522cSAlistair Francis                                        const char *alias_prop_name)
11271eb522cSAlistair Francis {
11371eb522cSAlistair Francis     /*
11471eb522cSAlistair Francis      * Create a single flash device.  We use the same parameters as
11571eb522cSAlistair Francis      * the flash devices on the ARM virt board.
11671eb522cSAlistair Francis      */
117df707969SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
11871eb522cSAlistair Francis 
11971eb522cSAlistair Francis     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
12071eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "width", 4);
12171eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "device-width", 2);
12271eb522cSAlistair Francis     qdev_prop_set_bit(dev, "big-endian", false);
12371eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id0", 0x89);
12471eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id1", 0x18);
12571eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id2", 0x00);
12671eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id3", 0x00);
12771eb522cSAlistair Francis     qdev_prop_set_string(dev, "name", name);
12871eb522cSAlistair Francis 
129d2623129SMarkus Armbruster     object_property_add_child(OBJECT(s), name, OBJECT(dev));
13071eb522cSAlistair Francis     object_property_add_alias(OBJECT(s), alias_prop_name,
131d2623129SMarkus Armbruster                               OBJECT(dev), "drive");
13271eb522cSAlistair Francis 
13371eb522cSAlistair Francis     return PFLASH_CFI01(dev);
13471eb522cSAlistair Francis }
13571eb522cSAlistair Francis 
13671eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s)
13771eb522cSAlistair Francis {
13871eb522cSAlistair Francis     s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0");
13971eb522cSAlistair Francis     s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1");
14071eb522cSAlistair Francis }
14171eb522cSAlistair Francis 
14271eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash,
14371eb522cSAlistair Francis                             hwaddr base, hwaddr size,
14471eb522cSAlistair Francis                             MemoryRegion *sysmem)
14571eb522cSAlistair Francis {
14671eb522cSAlistair Francis     DeviceState *dev = DEVICE(flash);
14771eb522cSAlistair Francis 
1484cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE));
14971eb522cSAlistair Francis     assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
15071eb522cSAlistair Francis     qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE);
1513c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
15271eb522cSAlistair Francis 
15371eb522cSAlistair Francis     memory_region_add_subregion(sysmem, base,
15471eb522cSAlistair Francis                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev),
15571eb522cSAlistair Francis                                                        0));
15671eb522cSAlistair Francis }
15771eb522cSAlistair Francis 
15871eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s,
15971eb522cSAlistair Francis                            MemoryRegion *sysmem)
16071eb522cSAlistair Francis {
16171eb522cSAlistair Francis     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
16271eb522cSAlistair Francis     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
16371eb522cSAlistair Francis 
16471eb522cSAlistair Francis     virt_flash_map1(s->flash[0], flashbase, flashsize,
16571eb522cSAlistair Francis                     sysmem);
16671eb522cSAlistair Francis     virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize,
16771eb522cSAlistair Francis                     sysmem);
16871eb522cSAlistair Francis }
16971eb522cSAlistair Francis 
170e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename,
171e6faee65SAnup Patel                                 uint32_t irqchip_phandle)
1726d56e396SAlistair Francis {
1736d56e396SAlistair Francis     int pin, dev;
174e6faee65SAnup Patel     uint32_t irq_map_stride = 0;
175e6faee65SAnup Patel     uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS *
176e6faee65SAnup Patel                           FDT_MAX_INT_MAP_WIDTH] = {};
1776d56e396SAlistair Francis     uint32_t *irq_map = full_irq_map;
1786d56e396SAlistair Francis 
1796d56e396SAlistair Francis     /* This code creates a standard swizzle of interrupts such that
1806d56e396SAlistair Francis      * each device's first interrupt is based on it's PCI_SLOT number.
1816d56e396SAlistair Francis      * (See pci_swizzle_map_irq_fn())
1826d56e396SAlistair Francis      *
1836d56e396SAlistair Francis      * We only need one entry per interrupt in the table (not one per
1846d56e396SAlistair Francis      * possible slot) seeing the interrupt-map-mask will allow the table
1856d56e396SAlistair Francis      * to wrap to any number of devices.
1866d56e396SAlistair Francis      */
1876d56e396SAlistair Francis     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
1886d56e396SAlistair Francis         int devfn = dev * 0x8;
1896d56e396SAlistair Francis 
1906d56e396SAlistair Francis         for (pin = 0; pin < GPEX_NUM_IRQS; pin++) {
1916d56e396SAlistair Francis             int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
1926d56e396SAlistair Francis             int i = 0;
1936d56e396SAlistair Francis 
194e6faee65SAnup Patel             /* Fill PCI address cells */
1956d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(devfn << 8);
1966d56e396SAlistair Francis             i += FDT_PCI_ADDR_CELLS;
197e6faee65SAnup Patel 
198e6faee65SAnup Patel             /* Fill PCI Interrupt cells */
1996d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(pin + 1);
2006d56e396SAlistair Francis             i += FDT_PCI_INT_CELLS;
2016d56e396SAlistair Francis 
202e6faee65SAnup Patel             /* Fill interrupt controller phandle and cells */
203e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irqchip_phandle);
204e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irq_nr);
205e6faee65SAnup Patel             if (s->aia_type != VIRT_AIA_TYPE_NONE) {
206e6faee65SAnup Patel                 irq_map[i++] = cpu_to_be32(0x4);
207e6faee65SAnup Patel             }
2086d56e396SAlistair Francis 
209e6faee65SAnup Patel             if (!irq_map_stride) {
210e6faee65SAnup Patel                 irq_map_stride = i;
211e6faee65SAnup Patel             }
212e6faee65SAnup Patel             irq_map += irq_map_stride;
2136d56e396SAlistair Francis         }
2146d56e396SAlistair Francis     }
2156d56e396SAlistair Francis 
216e6faee65SAnup Patel     qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map,
217e6faee65SAnup Patel                      GPEX_NUM_IRQS * GPEX_NUM_IRQS *
218e6faee65SAnup Patel                      irq_map_stride * sizeof(uint32_t));
2196d56e396SAlistair Francis 
2206d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask",
2216d56e396SAlistair Francis                            0x1800, 0, 0, 0x7);
2226d56e396SAlistair Francis }
2236d56e396SAlistair Francis 
2240ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket,
2250ffc1a95SAnup Patel                                    char *clust_name, uint32_t *phandle,
2260ffc1a95SAnup Patel                                    bool is_32_bit, uint32_t *intc_phandles)
22704331d0bSMichael Clark {
2280ffc1a95SAnup Patel     int cpu;
2290ffc1a95SAnup Patel     uint32_t cpu_phandle;
23018df0b46SAnup Patel     MachineState *mc = MACHINE(s);
2310ffc1a95SAnup Patel     char *name, *cpu_name, *core_name, *intc_name;
23218df0b46SAnup Patel 
23318df0b46SAnup Patel     for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) {
2340ffc1a95SAnup Patel         cpu_phandle = (*phandle)++;
23518df0b46SAnup Patel 
23618df0b46SAnup Patel         cpu_name = g_strdup_printf("/cpus/cpu@%d",
23718df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
2380ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, cpu_name);
239d6db2c0fSNiklas Cassel         if (riscv_feature(&s->soc[socket].harts[cpu].env,
240d6db2c0fSNiklas Cassel                           RISCV_FEATURE_MMU)) {
2410ffc1a95SAnup Patel             qemu_fdt_setprop_string(mc->fdt, cpu_name, "mmu-type",
2420ffc1a95SAnup Patel                                     (is_32_bit) ? "riscv,sv32" : "riscv,sv48");
243d6db2c0fSNiklas Cassel         } else {
244d6db2c0fSNiklas Cassel             qemu_fdt_setprop_string(mc->fdt, cpu_name, "mmu-type",
245d6db2c0fSNiklas Cassel                                     "riscv,none");
246d6db2c0fSNiklas Cassel         }
24718df0b46SAnup Patel         name = riscv_isa_string(&s->soc[socket].harts[cpu]);
2480ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "riscv,isa", name);
24918df0b46SAnup Patel         g_free(name);
2500ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "compatible", "riscv");
2510ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "status", "okay");
2520ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, cpu_name, "reg",
25318df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
2540ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "device_type", "cpu");
2550ffc1a95SAnup Patel         riscv_socket_fdt_write_id(mc, mc->fdt, cpu_name, socket);
2560ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, cpu_name, "phandle", cpu_phandle);
2570ffc1a95SAnup Patel 
2580ffc1a95SAnup Patel         intc_phandles[cpu] = (*phandle)++;
25918df0b46SAnup Patel 
26018df0b46SAnup Patel         intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name);
2610ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, intc_name);
2620ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, intc_name, "phandle",
2630ffc1a95SAnup Patel             intc_phandles[cpu]);
2640ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, intc_name, "compatible",
26518df0b46SAnup Patel             "riscv,cpu-intc");
2660ffc1a95SAnup Patel         qemu_fdt_setprop(mc->fdt, intc_name, "interrupt-controller", NULL, 0);
2670ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, intc_name, "#interrupt-cells", 1);
26818df0b46SAnup Patel 
26918df0b46SAnup Patel         core_name = g_strdup_printf("%s/core%d", clust_name, cpu);
2700ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, core_name);
2710ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, core_name, "cpu", cpu_phandle);
27218df0b46SAnup Patel 
27318df0b46SAnup Patel         g_free(core_name);
27418df0b46SAnup Patel         g_free(intc_name);
27518df0b46SAnup Patel         g_free(cpu_name);
27628a4df97SAtish Patra     }
2770ffc1a95SAnup Patel }
2780ffc1a95SAnup Patel 
2790ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s,
2800ffc1a95SAnup Patel                                      const MemMapEntry *memmap, int socket)
2810ffc1a95SAnup Patel {
2820ffc1a95SAnup Patel     char *mem_name;
2830ffc1a95SAnup Patel     uint64_t addr, size;
2840ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
28528a4df97SAtish Patra 
28618df0b46SAnup Patel     addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(mc, socket);
28718df0b46SAnup Patel     size = riscv_socket_mem_size(mc, socket);
28818df0b46SAnup Patel     mem_name = g_strdup_printf("/memory@%lx", (long)addr);
2890ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, mem_name);
2900ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, mem_name, "reg",
29118df0b46SAnup Patel         addr >> 32, addr, size >> 32, size);
2920ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, mem_name, "device_type", "memory");
2930ffc1a95SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, mem_name, socket);
29418df0b46SAnup Patel     g_free(mem_name);
2950ffc1a95SAnup Patel }
29604331d0bSMichael Clark 
2970ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s,
2980ffc1a95SAnup Patel                                     const MemMapEntry *memmap, int socket,
2990ffc1a95SAnup Patel                                     uint32_t *intc_phandles)
3000ffc1a95SAnup Patel {
3010ffc1a95SAnup Patel     int cpu;
3020ffc1a95SAnup Patel     char *clint_name;
3030ffc1a95SAnup Patel     uint32_t *clint_cells;
3040ffc1a95SAnup Patel     unsigned long clint_addr;
3050ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
3060ffc1a95SAnup Patel     static const char * const clint_compat[2] = {
3070ffc1a95SAnup Patel         "sifive,clint0", "riscv,clint0"
3080ffc1a95SAnup Patel     };
3090ffc1a95SAnup Patel 
3100ffc1a95SAnup Patel     clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
3110ffc1a95SAnup Patel 
3120ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
3130ffc1a95SAnup Patel         clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
3140ffc1a95SAnup Patel         clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
3150ffc1a95SAnup Patel         clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
3160ffc1a95SAnup Patel         clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
3170ffc1a95SAnup Patel     }
3180ffc1a95SAnup Patel 
3190ffc1a95SAnup Patel     clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
32018df0b46SAnup Patel     clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr);
3210ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, clint_name);
3220ffc1a95SAnup Patel     qemu_fdt_setprop_string_array(mc->fdt, clint_name, "compatible",
3230ffc1a95SAnup Patel                                   (char **)&clint_compat,
3240ffc1a95SAnup Patel                                   ARRAY_SIZE(clint_compat));
3250ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, clint_name, "reg",
32618df0b46SAnup Patel         0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size);
3270ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, clint_name, "interrupts-extended",
32818df0b46SAnup Patel         clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
3290ffc1a95SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, clint_name, socket);
33018df0b46SAnup Patel     g_free(clint_name);
33118df0b46SAnup Patel 
3320ffc1a95SAnup Patel     g_free(clint_cells);
3330ffc1a95SAnup Patel }
3340ffc1a95SAnup Patel 
335954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s,
336954886eaSAnup Patel                                      const MemMapEntry *memmap, int socket,
337954886eaSAnup Patel                                      uint32_t *intc_phandles)
338954886eaSAnup Patel {
339954886eaSAnup Patel     int cpu;
340954886eaSAnup Patel     char *name;
34128d8c281SAnup Patel     unsigned long addr, size;
342954886eaSAnup Patel     uint32_t aclint_cells_size;
343954886eaSAnup Patel     uint32_t *aclint_mswi_cells;
344954886eaSAnup Patel     uint32_t *aclint_sswi_cells;
345954886eaSAnup Patel     uint32_t *aclint_mtimer_cells;
346954886eaSAnup Patel     MachineState *mc = MACHINE(s);
347954886eaSAnup Patel 
348954886eaSAnup Patel     aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
349954886eaSAnup Patel     aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
350954886eaSAnup Patel     aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
351954886eaSAnup Patel 
352954886eaSAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
353954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
354954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT);
355954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
356954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER);
357954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
358954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT);
359954886eaSAnup Patel     }
360954886eaSAnup Patel     aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2;
361954886eaSAnup Patel 
36228d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
363954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
364954886eaSAnup Patel         name = g_strdup_printf("/soc/mswi@%lx", addr);
365954886eaSAnup Patel         qemu_fdt_add_subnode(mc->fdt, name);
36628d8c281SAnup Patel         qemu_fdt_setprop_string(mc->fdt, name, "compatible",
36728d8c281SAnup Patel             "riscv,aclint-mswi");
368954886eaSAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "reg",
369954886eaSAnup Patel             0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE);
370954886eaSAnup Patel         qemu_fdt_setprop(mc->fdt, name, "interrupts-extended",
371954886eaSAnup Patel             aclint_mswi_cells, aclint_cells_size);
372954886eaSAnup Patel         qemu_fdt_setprop(mc->fdt, name, "interrupt-controller", NULL, 0);
373954886eaSAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 0);
374954886eaSAnup Patel         riscv_socket_fdt_write_id(mc, mc->fdt, name, socket);
375954886eaSAnup Patel         g_free(name);
37628d8c281SAnup Patel     }
377954886eaSAnup Patel 
37828d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
37928d8c281SAnup Patel         addr = memmap[VIRT_CLINT].base +
38028d8c281SAnup Patel                (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket);
38128d8c281SAnup Patel         size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE;
38228d8c281SAnup Patel     } else {
383954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE +
384954886eaSAnup Patel             (memmap[VIRT_CLINT].size * socket);
38528d8c281SAnup Patel         size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE;
38628d8c281SAnup Patel     }
387954886eaSAnup Patel     name = g_strdup_printf("/soc/mtimer@%lx", addr);
388954886eaSAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
389954886eaSAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible",
390954886eaSAnup Patel         "riscv,aclint-mtimer");
391954886eaSAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
392954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIME,
39328d8c281SAnup Patel         0x0, size - RISCV_ACLINT_DEFAULT_MTIME,
394954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP,
395954886eaSAnup Patel         0x0, RISCV_ACLINT_DEFAULT_MTIME);
396954886eaSAnup Patel     qemu_fdt_setprop(mc->fdt, name, "interrupts-extended",
397954886eaSAnup Patel         aclint_mtimer_cells, aclint_cells_size);
398954886eaSAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, name, socket);
399954886eaSAnup Patel     g_free(name);
400954886eaSAnup Patel 
40128d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
402954886eaSAnup Patel         addr = memmap[VIRT_ACLINT_SSWI].base +
403954886eaSAnup Patel             (memmap[VIRT_ACLINT_SSWI].size * socket);
404954886eaSAnup Patel         name = g_strdup_printf("/soc/sswi@%lx", addr);
405954886eaSAnup Patel         qemu_fdt_add_subnode(mc->fdt, name);
40628d8c281SAnup Patel         qemu_fdt_setprop_string(mc->fdt, name, "compatible",
40728d8c281SAnup Patel             "riscv,aclint-sswi");
408954886eaSAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "reg",
409954886eaSAnup Patel             0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size);
410954886eaSAnup Patel         qemu_fdt_setprop(mc->fdt, name, "interrupts-extended",
411954886eaSAnup Patel             aclint_sswi_cells, aclint_cells_size);
412954886eaSAnup Patel         qemu_fdt_setprop(mc->fdt, name, "interrupt-controller", NULL, 0);
413954886eaSAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 0);
414954886eaSAnup Patel         riscv_socket_fdt_write_id(mc, mc->fdt, name, socket);
415954886eaSAnup Patel         g_free(name);
41628d8c281SAnup Patel     }
417954886eaSAnup Patel 
418954886eaSAnup Patel     g_free(aclint_mswi_cells);
419954886eaSAnup Patel     g_free(aclint_mtimer_cells);
420954886eaSAnup Patel     g_free(aclint_sswi_cells);
421954886eaSAnup Patel }
422954886eaSAnup Patel 
4230ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s,
4240ffc1a95SAnup Patel                                    const MemMapEntry *memmap, int socket,
4250ffc1a95SAnup Patel                                    uint32_t *phandle, uint32_t *intc_phandles,
4260ffc1a95SAnup Patel                                    uint32_t *plic_phandles)
4270ffc1a95SAnup Patel {
4280ffc1a95SAnup Patel     int cpu;
4290ffc1a95SAnup Patel     char *plic_name;
4300ffc1a95SAnup Patel     uint32_t *plic_cells;
4310ffc1a95SAnup Patel     unsigned long plic_addr;
4320ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
4330ffc1a95SAnup Patel     static const char * const plic_compat[2] = {
4340ffc1a95SAnup Patel         "sifive,plic-1.0.0", "riscv,plic0"
4350ffc1a95SAnup Patel     };
4360ffc1a95SAnup Patel 
437ad40be27SYifei Jiang     if (kvm_enabled()) {
438ad40be27SYifei Jiang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
439ad40be27SYifei Jiang     } else {
4400ffc1a95SAnup Patel         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
441ad40be27SYifei Jiang     }
4420ffc1a95SAnup Patel 
4430ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
444ad40be27SYifei Jiang         if (kvm_enabled()) {
445ad40be27SYifei Jiang             plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
446ad40be27SYifei Jiang             plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
447ad40be27SYifei Jiang         } else {
4480ffc1a95SAnup Patel             plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
4490ffc1a95SAnup Patel             plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT);
4500ffc1a95SAnup Patel             plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
4510ffc1a95SAnup Patel             plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT);
4520ffc1a95SAnup Patel         }
453ad40be27SYifei Jiang     }
4540ffc1a95SAnup Patel 
4550ffc1a95SAnup Patel     plic_phandles[socket] = (*phandle)++;
45618df0b46SAnup Patel     plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket);
45718df0b46SAnup Patel     plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr);
4580ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, plic_name);
4590ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, plic_name,
46018df0b46SAnup Patel         "#interrupt-cells", FDT_PLIC_INT_CELLS);
46195e401d3SConor Dooley     qemu_fdt_setprop_cell(mc->fdt, plic_name,
46295e401d3SConor Dooley         "#address-cells", FDT_PLIC_ADDR_CELLS);
4630ffc1a95SAnup Patel     qemu_fdt_setprop_string_array(mc->fdt, plic_name, "compatible",
4640ffc1a95SAnup Patel                                   (char **)&plic_compat,
4650ffc1a95SAnup Patel                                   ARRAY_SIZE(plic_compat));
4660ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, plic_name, "interrupt-controller", NULL, 0);
4670ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, plic_name, "interrupts-extended",
46818df0b46SAnup Patel         plic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
4690ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, plic_name, "reg",
47018df0b46SAnup Patel         0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size);
4710ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, plic_name, "riscv,ndev", VIRTIO_NDEV);
4720ffc1a95SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, plic_name, socket);
4730ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, plic_name, "phandle",
4740ffc1a95SAnup Patel         plic_phandles[socket]);
4753029fab6SAlistair Francis 
476d644e5e4SAnup Patel     if (!socket) {
4773029fab6SAlistair Francis         platform_bus_add_all_fdt_nodes(mc->fdt, plic_name,
4783029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].base,
4793029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].size,
4803029fab6SAlistair Francis                                        VIRT_PLATFORM_BUS_IRQ);
481d644e5e4SAnup Patel     }
4823029fab6SAlistair Francis 
48318df0b46SAnup Patel     g_free(plic_name);
48418df0b46SAnup Patel 
48518df0b46SAnup Patel     g_free(plic_cells);
4860ffc1a95SAnup Patel }
4870ffc1a95SAnup Patel 
48828d8c281SAnup Patel static uint32_t imsic_num_bits(uint32_t count)
48928d8c281SAnup Patel {
49028d8c281SAnup Patel     uint32_t ret = 0;
49128d8c281SAnup Patel 
49228d8c281SAnup Patel     while (BIT(ret) < count) {
49328d8c281SAnup Patel         ret++;
49428d8c281SAnup Patel     }
49528d8c281SAnup Patel 
49628d8c281SAnup Patel     return ret;
49728d8c281SAnup Patel }
49828d8c281SAnup Patel 
49928d8c281SAnup Patel static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap,
500e6faee65SAnup Patel                              uint32_t *phandle, uint32_t *intc_phandles,
50128d8c281SAnup Patel                              uint32_t *msi_m_phandle, uint32_t *msi_s_phandle)
50228d8c281SAnup Patel {
50328d8c281SAnup Patel     int cpu, socket;
50428d8c281SAnup Patel     char *imsic_name;
50528d8c281SAnup Patel     MachineState *mc = MACHINE(s);
50628d8c281SAnup Patel     uint32_t imsic_max_hart_per_socket, imsic_guest_bits;
50728d8c281SAnup Patel     uint32_t *imsic_cells, *imsic_regs, imsic_addr, imsic_size;
50828d8c281SAnup Patel 
50928d8c281SAnup Patel     *msi_m_phandle = (*phandle)++;
51028d8c281SAnup Patel     *msi_s_phandle = (*phandle)++;
51128d8c281SAnup Patel     imsic_cells = g_new0(uint32_t, mc->smp.cpus * 2);
51228d8c281SAnup Patel     imsic_regs = g_new0(uint32_t, riscv_socket_count(mc) * 4);
51328d8c281SAnup Patel 
51428d8c281SAnup Patel     /* M-level IMSIC node */
51528d8c281SAnup Patel     for (cpu = 0; cpu < mc->smp.cpus; cpu++) {
51628d8c281SAnup Patel         imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
51728d8c281SAnup Patel         imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT);
51828d8c281SAnup Patel     }
51928d8c281SAnup Patel     imsic_max_hart_per_socket = 0;
52028d8c281SAnup Patel     for (socket = 0; socket < riscv_socket_count(mc); socket++) {
52128d8c281SAnup Patel         imsic_addr = memmap[VIRT_IMSIC_M].base +
52228d8c281SAnup Patel                      socket * VIRT_IMSIC_GROUP_MAX_SIZE;
52328d8c281SAnup Patel         imsic_size = IMSIC_HART_SIZE(0) * s->soc[socket].num_harts;
52428d8c281SAnup Patel         imsic_regs[socket * 4 + 0] = 0;
52528d8c281SAnup Patel         imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr);
52628d8c281SAnup Patel         imsic_regs[socket * 4 + 2] = 0;
52728d8c281SAnup Patel         imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size);
52828d8c281SAnup Patel         if (imsic_max_hart_per_socket < s->soc[socket].num_harts) {
52928d8c281SAnup Patel             imsic_max_hart_per_socket = s->soc[socket].num_harts;
53028d8c281SAnup Patel         }
53128d8c281SAnup Patel     }
53228d8c281SAnup Patel     imsic_name = g_strdup_printf("/soc/imsics@%lx",
53328d8c281SAnup Patel         (unsigned long)memmap[VIRT_IMSIC_M].base);
53428d8c281SAnup Patel     qemu_fdt_add_subnode(mc->fdt, imsic_name);
53528d8c281SAnup Patel     qemu_fdt_setprop_string(mc->fdt, imsic_name, "compatible",
53628d8c281SAnup Patel         "riscv,imsics");
53728d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "#interrupt-cells",
53828d8c281SAnup Patel         FDT_IMSIC_INT_CELLS);
53928d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "interrupt-controller",
54028d8c281SAnup Patel         NULL, 0);
54128d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "msi-controller",
54228d8c281SAnup Patel         NULL, 0);
54328d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "interrupts-extended",
54428d8c281SAnup Patel         imsic_cells, mc->smp.cpus * sizeof(uint32_t) * 2);
54528d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "reg", imsic_regs,
54628d8c281SAnup Patel         riscv_socket_count(mc) * sizeof(uint32_t) * 4);
54728d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,num-ids",
54828d8c281SAnup Patel         VIRT_IRQCHIP_NUM_MSIS);
54928d8c281SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, imsic_name, "riscv,ipi-id",
55028d8c281SAnup Patel         VIRT_IRQCHIP_IPI_MSI);
55128d8c281SAnup Patel     if (riscv_socket_count(mc) > 1) {
55228d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,hart-index-bits",
55328d8c281SAnup Patel             imsic_num_bits(imsic_max_hart_per_socket));
55428d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-bits",
55528d8c281SAnup Patel             imsic_num_bits(riscv_socket_count(mc)));
55628d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-shift",
55728d8c281SAnup Patel             IMSIC_MMIO_GROUP_MIN_SHIFT);
55828d8c281SAnup Patel     }
55928d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "phandle", *msi_m_phandle);
5603029fab6SAlistair Francis 
56128d8c281SAnup Patel     g_free(imsic_name);
56228d8c281SAnup Patel 
56328d8c281SAnup Patel     /* S-level IMSIC node */
56428d8c281SAnup Patel     for (cpu = 0; cpu < mc->smp.cpus; cpu++) {
56528d8c281SAnup Patel         imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
56628d8c281SAnup Patel         imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
56728d8c281SAnup Patel     }
56828d8c281SAnup Patel     imsic_guest_bits = imsic_num_bits(s->aia_guests + 1);
56928d8c281SAnup Patel     imsic_max_hart_per_socket = 0;
57028d8c281SAnup Patel     for (socket = 0; socket < riscv_socket_count(mc); socket++) {
57128d8c281SAnup Patel         imsic_addr = memmap[VIRT_IMSIC_S].base +
57228d8c281SAnup Patel                      socket * VIRT_IMSIC_GROUP_MAX_SIZE;
57328d8c281SAnup Patel         imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) *
57428d8c281SAnup Patel                      s->soc[socket].num_harts;
57528d8c281SAnup Patel         imsic_regs[socket * 4 + 0] = 0;
57628d8c281SAnup Patel         imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr);
57728d8c281SAnup Patel         imsic_regs[socket * 4 + 2] = 0;
57828d8c281SAnup Patel         imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size);
57928d8c281SAnup Patel         if (imsic_max_hart_per_socket < s->soc[socket].num_harts) {
58028d8c281SAnup Patel             imsic_max_hart_per_socket = s->soc[socket].num_harts;
58128d8c281SAnup Patel         }
58228d8c281SAnup Patel     }
58328d8c281SAnup Patel     imsic_name = g_strdup_printf("/soc/imsics@%lx",
58428d8c281SAnup Patel         (unsigned long)memmap[VIRT_IMSIC_S].base);
58528d8c281SAnup Patel     qemu_fdt_add_subnode(mc->fdt, imsic_name);
58628d8c281SAnup Patel     qemu_fdt_setprop_string(mc->fdt, imsic_name, "compatible",
58728d8c281SAnup Patel         "riscv,imsics");
58828d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "#interrupt-cells",
58928d8c281SAnup Patel         FDT_IMSIC_INT_CELLS);
59028d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "interrupt-controller",
59128d8c281SAnup Patel         NULL, 0);
59228d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "msi-controller",
59328d8c281SAnup Patel         NULL, 0);
59428d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "interrupts-extended",
59528d8c281SAnup Patel         imsic_cells, mc->smp.cpus * sizeof(uint32_t) * 2);
59628d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "reg", imsic_regs,
59728d8c281SAnup Patel         riscv_socket_count(mc) * sizeof(uint32_t) * 4);
59828d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,num-ids",
59928d8c281SAnup Patel         VIRT_IRQCHIP_NUM_MSIS);
60028d8c281SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, imsic_name, "riscv,ipi-id",
60128d8c281SAnup Patel         VIRT_IRQCHIP_IPI_MSI);
60228d8c281SAnup Patel     if (imsic_guest_bits) {
60328d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,guest-index-bits",
60428d8c281SAnup Patel             imsic_guest_bits);
60528d8c281SAnup Patel     }
60628d8c281SAnup Patel     if (riscv_socket_count(mc) > 1) {
60728d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,hart-index-bits",
60828d8c281SAnup Patel             imsic_num_bits(imsic_max_hart_per_socket));
60928d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-bits",
61028d8c281SAnup Patel             imsic_num_bits(riscv_socket_count(mc)));
61128d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-shift",
61228d8c281SAnup Patel             IMSIC_MMIO_GROUP_MIN_SHIFT);
61328d8c281SAnup Patel     }
61428d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "phandle", *msi_s_phandle);
61528d8c281SAnup Patel     g_free(imsic_name);
61628d8c281SAnup Patel 
61728d8c281SAnup Patel     g_free(imsic_regs);
61828d8c281SAnup Patel     g_free(imsic_cells);
61928d8c281SAnup Patel }
62028d8c281SAnup Patel 
62128d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s,
62228d8c281SAnup Patel                                     const MemMapEntry *memmap, int socket,
62328d8c281SAnup Patel                                     uint32_t msi_m_phandle,
62428d8c281SAnup Patel                                     uint32_t msi_s_phandle,
62528d8c281SAnup Patel                                     uint32_t *phandle,
62628d8c281SAnup Patel                                     uint32_t *intc_phandles,
627e6faee65SAnup Patel                                     uint32_t *aplic_phandles)
628e6faee65SAnup Patel {
629e6faee65SAnup Patel     int cpu;
630e6faee65SAnup Patel     char *aplic_name;
631e6faee65SAnup Patel     uint32_t *aplic_cells;
632e6faee65SAnup Patel     unsigned long aplic_addr;
633e6faee65SAnup Patel     MachineState *mc = MACHINE(s);
634e6faee65SAnup Patel     uint32_t aplic_m_phandle, aplic_s_phandle;
635e6faee65SAnup Patel 
636e6faee65SAnup Patel     aplic_m_phandle = (*phandle)++;
637e6faee65SAnup Patel     aplic_s_phandle = (*phandle)++;
638e6faee65SAnup Patel     aplic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
639e6faee65SAnup Patel 
640e6faee65SAnup Patel     /* M-level APLIC node */
641e6faee65SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
642e6faee65SAnup Patel         aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
643e6faee65SAnup Patel         aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT);
644e6faee65SAnup Patel     }
645e6faee65SAnup Patel     aplic_addr = memmap[VIRT_APLIC_M].base +
646e6faee65SAnup Patel                  (memmap[VIRT_APLIC_M].size * socket);
647e6faee65SAnup Patel     aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr);
648e6faee65SAnup Patel     qemu_fdt_add_subnode(mc->fdt, aplic_name);
649e6faee65SAnup Patel     qemu_fdt_setprop_string(mc->fdt, aplic_name, "compatible", "riscv,aplic");
650e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name,
651e6faee65SAnup Patel         "#interrupt-cells", FDT_APLIC_INT_CELLS);
652e6faee65SAnup Patel     qemu_fdt_setprop(mc->fdt, aplic_name, "interrupt-controller", NULL, 0);
65328d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC) {
654e6faee65SAnup Patel         qemu_fdt_setprop(mc->fdt, aplic_name, "interrupts-extended",
655e6faee65SAnup Patel             aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2);
65628d8c281SAnup Patel     } else {
65728d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, aplic_name, "msi-parent",
65828d8c281SAnup Patel             msi_m_phandle);
65928d8c281SAnup Patel     }
660e6faee65SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, aplic_name, "reg",
661e6faee65SAnup Patel         0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_M].size);
662e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,num-sources",
663e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_SOURCES);
664e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,children",
665e6faee65SAnup Patel         aplic_s_phandle);
666e6faee65SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, aplic_name, "riscv,delegate",
667e6faee65SAnup Patel         aplic_s_phandle, 0x1, VIRT_IRQCHIP_NUM_SOURCES);
668e6faee65SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, aplic_name, socket);
669e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "phandle", aplic_m_phandle);
670e6faee65SAnup Patel     g_free(aplic_name);
671e6faee65SAnup Patel 
672e6faee65SAnup Patel     /* S-level APLIC node */
673e6faee65SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
674e6faee65SAnup Patel         aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
675e6faee65SAnup Patel         aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
676e6faee65SAnup Patel     }
677e6faee65SAnup Patel     aplic_addr = memmap[VIRT_APLIC_S].base +
678e6faee65SAnup Patel                  (memmap[VIRT_APLIC_S].size * socket);
679e6faee65SAnup Patel     aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr);
680e6faee65SAnup Patel     qemu_fdt_add_subnode(mc->fdt, aplic_name);
681e6faee65SAnup Patel     qemu_fdt_setprop_string(mc->fdt, aplic_name, "compatible", "riscv,aplic");
682e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name,
683e6faee65SAnup Patel         "#interrupt-cells", FDT_APLIC_INT_CELLS);
684e6faee65SAnup Patel     qemu_fdt_setprop(mc->fdt, aplic_name, "interrupt-controller", NULL, 0);
68528d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC) {
686e6faee65SAnup Patel         qemu_fdt_setprop(mc->fdt, aplic_name, "interrupts-extended",
687e6faee65SAnup Patel             aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2);
68828d8c281SAnup Patel     } else {
68928d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, aplic_name, "msi-parent",
69028d8c281SAnup Patel             msi_s_phandle);
69128d8c281SAnup Patel     }
692e6faee65SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, aplic_name, "reg",
693e6faee65SAnup Patel         0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_S].size);
694e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,num-sources",
695e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_SOURCES);
696e6faee65SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, aplic_name, socket);
697e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "phandle", aplic_s_phandle);
6983029fab6SAlistair Francis 
699d644e5e4SAnup Patel     if (!socket) {
7003029fab6SAlistair Francis         platform_bus_add_all_fdt_nodes(mc->fdt, aplic_name,
7013029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].base,
7023029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].size,
7033029fab6SAlistair Francis                                        VIRT_PLATFORM_BUS_IRQ);
704d644e5e4SAnup Patel     }
7053029fab6SAlistair Francis 
706e6faee65SAnup Patel     g_free(aplic_name);
707e6faee65SAnup Patel 
708e6faee65SAnup Patel     g_free(aplic_cells);
709e6faee65SAnup Patel     aplic_phandles[socket] = aplic_s_phandle;
710e6faee65SAnup Patel }
711e6faee65SAnup Patel 
712abd9a206SAtish Patra static void create_fdt_pmu(RISCVVirtState *s)
713abd9a206SAtish Patra {
714abd9a206SAtish Patra     char *pmu_name;
715abd9a206SAtish Patra     MachineState *mc = MACHINE(s);
716abd9a206SAtish Patra     RISCVCPU hart = s->soc[0].harts[0];
717abd9a206SAtish Patra 
718abd9a206SAtish Patra     pmu_name = g_strdup_printf("/soc/pmu");
719abd9a206SAtish Patra     qemu_fdt_add_subnode(mc->fdt, pmu_name);
720abd9a206SAtish Patra     qemu_fdt_setprop_string(mc->fdt, pmu_name, "compatible", "riscv,pmu");
721abd9a206SAtish Patra     riscv_pmu_generate_fdt_node(mc->fdt, hart.cfg.pmu_num, pmu_name);
722abd9a206SAtish Patra 
723abd9a206SAtish Patra     g_free(pmu_name);
724abd9a206SAtish Patra }
725abd9a206SAtish Patra 
7260ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap,
7270ffc1a95SAnup Patel                                bool is_32_bit, uint32_t *phandle,
7280ffc1a95SAnup Patel                                uint32_t *irq_mmio_phandle,
7290ffc1a95SAnup Patel                                uint32_t *irq_pcie_phandle,
73028d8c281SAnup Patel                                uint32_t *irq_virtio_phandle,
73128d8c281SAnup Patel                                uint32_t *msi_pcie_phandle)
7320ffc1a95SAnup Patel {
7330ffc1a95SAnup Patel     char *clust_name;
73428d8c281SAnup Patel     int socket, phandle_pos;
7350ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
73628d8c281SAnup Patel     uint32_t msi_m_phandle = 0, msi_s_phandle = 0;
73728d8c281SAnup Patel     uint32_t *intc_phandles, xplic_phandles[MAX_NODES];
7380ffc1a95SAnup Patel 
7390ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/cpus");
7400ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/cpus", "timebase-frequency",
7410ffc1a95SAnup Patel                           RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ);
7420ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/cpus", "#size-cells", 0x0);
7430ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/cpus", "#address-cells", 0x1);
7440ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/cpus/cpu-map");
7450ffc1a95SAnup Patel 
74628d8c281SAnup Patel     intc_phandles = g_new0(uint32_t, mc->smp.cpus);
74728d8c281SAnup Patel 
74828d8c281SAnup Patel     phandle_pos = mc->smp.cpus;
7490ffc1a95SAnup Patel     for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) {
75028d8c281SAnup Patel         phandle_pos -= s->soc[socket].num_harts;
75128d8c281SAnup Patel 
7520ffc1a95SAnup Patel         clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket);
7530ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, clust_name);
7540ffc1a95SAnup Patel 
7550ffc1a95SAnup Patel         create_fdt_socket_cpus(s, socket, clust_name, phandle,
75628d8c281SAnup Patel             is_32_bit, &intc_phandles[phandle_pos]);
7570ffc1a95SAnup Patel 
7580ffc1a95SAnup Patel         create_fdt_socket_memory(s, memmap, socket);
7590ffc1a95SAnup Patel 
76028d8c281SAnup Patel         g_free(clust_name);
76128d8c281SAnup Patel 
762ad40be27SYifei Jiang         if (!kvm_enabled()) {
763954886eaSAnup Patel             if (s->have_aclint) {
76428d8c281SAnup Patel                 create_fdt_socket_aclint(s, memmap, socket,
76528d8c281SAnup Patel                     &intc_phandles[phandle_pos]);
766954886eaSAnup Patel             } else {
76728d8c281SAnup Patel                 create_fdt_socket_clint(s, memmap, socket,
76828d8c281SAnup Patel                     &intc_phandles[phandle_pos]);
769954886eaSAnup Patel             }
770ad40be27SYifei Jiang         }
77128d8c281SAnup Patel     }
77228d8c281SAnup Patel 
77328d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
77428d8c281SAnup Patel         create_fdt_imsic(s, memmap, phandle, intc_phandles,
77528d8c281SAnup Patel             &msi_m_phandle, &msi_s_phandle);
77628d8c281SAnup Patel         *msi_pcie_phandle = msi_s_phandle;
77728d8c281SAnup Patel     }
77828d8c281SAnup Patel 
77928d8c281SAnup Patel     phandle_pos = mc->smp.cpus;
78028d8c281SAnup Patel     for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) {
78128d8c281SAnup Patel         phandle_pos -= s->soc[socket].num_harts;
7820ffc1a95SAnup Patel 
783e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
7840ffc1a95SAnup Patel             create_fdt_socket_plic(s, memmap, socket, phandle,
78528d8c281SAnup Patel                 &intc_phandles[phandle_pos], xplic_phandles);
786e6faee65SAnup Patel         } else {
78728d8c281SAnup Patel             create_fdt_socket_aplic(s, memmap, socket,
78828d8c281SAnup Patel                 msi_m_phandle, msi_s_phandle, phandle,
78928d8c281SAnup Patel                 &intc_phandles[phandle_pos], xplic_phandles);
79028d8c281SAnup Patel         }
791e6faee65SAnup Patel     }
7920ffc1a95SAnup Patel 
7930ffc1a95SAnup Patel     g_free(intc_phandles);
79418df0b46SAnup Patel 
79518df0b46SAnup Patel     for (socket = 0; socket < riscv_socket_count(mc); socket++) {
79618df0b46SAnup Patel         if (socket == 0) {
7970ffc1a95SAnup Patel             *irq_mmio_phandle = xplic_phandles[socket];
7980ffc1a95SAnup Patel             *irq_virtio_phandle = xplic_phandles[socket];
7990ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
80018df0b46SAnup Patel         }
80118df0b46SAnup Patel         if (socket == 1) {
8020ffc1a95SAnup Patel             *irq_virtio_phandle = xplic_phandles[socket];
8030ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
80418df0b46SAnup Patel         }
80518df0b46SAnup Patel         if (socket == 2) {
8060ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
80718df0b46SAnup Patel         }
80818df0b46SAnup Patel     }
80918df0b46SAnup Patel 
8100ffc1a95SAnup Patel     riscv_socket_fdt_write_distance_matrix(mc, mc->fdt);
8110ffc1a95SAnup Patel }
8120ffc1a95SAnup Patel 
8130ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap,
8140ffc1a95SAnup Patel                               uint32_t irq_virtio_phandle)
8150ffc1a95SAnup Patel {
8160ffc1a95SAnup Patel     int i;
8170ffc1a95SAnup Patel     char *name;
8180ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
81904331d0bSMichael Clark 
82004331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
82118df0b46SAnup Patel         name = g_strdup_printf("/soc/virtio_mmio@%lx",
82204331d0bSMichael Clark             (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size));
8230ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, name);
8240ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, name, "compatible", "virtio,mmio");
8250ffc1a95SAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "reg",
82604331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
82704331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].size);
8280ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent",
8290ffc1a95SAnup Patel             irq_virtio_phandle);
830e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
831e6faee65SAnup Patel             qemu_fdt_setprop_cell(mc->fdt, name, "interrupts",
832e6faee65SAnup Patel                                   VIRTIO_IRQ + i);
833e6faee65SAnup Patel         } else {
834e6faee65SAnup Patel             qemu_fdt_setprop_cells(mc->fdt, name, "interrupts",
835e6faee65SAnup Patel                                    VIRTIO_IRQ + i, 0x4);
836e6faee65SAnup Patel         }
83718df0b46SAnup Patel         g_free(name);
83804331d0bSMichael Clark     }
8390ffc1a95SAnup Patel }
8400ffc1a95SAnup Patel 
8410ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap,
84228d8c281SAnup Patel                             uint32_t irq_pcie_phandle,
84328d8c281SAnup Patel                             uint32_t msi_pcie_phandle)
8440ffc1a95SAnup Patel {
8450ffc1a95SAnup Patel     char *name;
8460ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
84704331d0bSMichael Clark 
84818df0b46SAnup Patel     name = g_strdup_printf("/soc/pci@%lx",
8496d56e396SAlistair Francis         (long) memmap[VIRT_PCIE_ECAM].base);
8500ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
8510ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "#address-cells",
8520ffc1a95SAnup Patel         FDT_PCI_ADDR_CELLS);
8530ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells",
8540ffc1a95SAnup Patel         FDT_PCI_INT_CELLS);
8550ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "#size-cells", 0x2);
8560ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible",
8570ffc1a95SAnup Patel         "pci-host-ecam-generic");
8580ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "device_type", "pci");
8590ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "linux,pci-domain", 0);
8600ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "bus-range", 0,
86118df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1);
8620ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, name, "dma-coherent", NULL, 0);
86328d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
86428d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "msi-parent", msi_pcie_phandle);
86528d8c281SAnup Patel     }
8660ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg", 0,
86718df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size);
8680ffc1a95SAnup Patel     qemu_fdt_setprop_sized_cells(mc->fdt, name, "ranges",
8696d56e396SAlistair Francis         1, FDT_PCI_RANGE_IOPORT, 2, 0,
8706d56e396SAlistair Francis         2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size,
8716d56e396SAlistair Francis         1, FDT_PCI_RANGE_MMIO,
8726d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base,
87319800265SBin Meng         2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size,
87419800265SBin Meng         1, FDT_PCI_RANGE_MMIO_64BIT,
87519800265SBin Meng         2, virt_high_pcie_memmap.base,
87619800265SBin Meng         2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size);
87719800265SBin Meng 
878e6faee65SAnup Patel     create_pcie_irq_map(s, mc->fdt, name, irq_pcie_phandle);
87918df0b46SAnup Patel     g_free(name);
8800ffc1a95SAnup Patel }
8816d56e396SAlistair Francis 
8820ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap,
8830ffc1a95SAnup Patel                              uint32_t *phandle)
8840ffc1a95SAnup Patel {
8850ffc1a95SAnup Patel     char *name;
8860ffc1a95SAnup Patel     uint32_t test_phandle;
8870ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
8880ffc1a95SAnup Patel 
8890ffc1a95SAnup Patel     test_phandle = (*phandle)++;
89018df0b46SAnup Patel     name = g_strdup_printf("/soc/test@%lx",
89104331d0bSMichael Clark         (long)memmap[VIRT_TEST].base);
8920ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
8939c0fb20cSPalmer Dabbelt     {
8942cc04550SBin Meng         static const char * const compat[3] = {
8952cc04550SBin Meng             "sifive,test1", "sifive,test0", "syscon"
8962cc04550SBin Meng         };
8970ffc1a95SAnup Patel         qemu_fdt_setprop_string_array(mc->fdt, name, "compatible",
8980ffc1a95SAnup Patel                                       (char **)&compat, ARRAY_SIZE(compat));
8999c0fb20cSPalmer Dabbelt     }
9000ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
9010ffc1a95SAnup Patel         0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size);
9020ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "phandle", test_phandle);
9030ffc1a95SAnup Patel     test_phandle = qemu_fdt_get_phandle(mc->fdt, name);
90418df0b46SAnup Patel     g_free(name);
9050e404da0SAnup Patel 
906ae293799SConor Dooley     name = g_strdup_printf("/reboot");
9070ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
9080ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "syscon-reboot");
9090ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "regmap", test_phandle);
9100ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "offset", 0x0);
9110ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "value", FINISHER_RESET);
91218df0b46SAnup Patel     g_free(name);
9130e404da0SAnup Patel 
914ae293799SConor Dooley     name = g_strdup_printf("/poweroff");
9150ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
9160ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "syscon-poweroff");
9170ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "regmap", test_phandle);
9180ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "offset", 0x0);
9190ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "value", FINISHER_PASS);
92018df0b46SAnup Patel     g_free(name);
9210ffc1a95SAnup Patel }
9220ffc1a95SAnup Patel 
9230ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap,
9240ffc1a95SAnup Patel                             uint32_t irq_mmio_phandle)
9250ffc1a95SAnup Patel {
9260ffc1a95SAnup Patel     char *name;
9270ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
92804331d0bSMichael Clark 
92953c38f7aSConor Dooley     name = g_strdup_printf("/soc/serial@%lx", (long)memmap[VIRT_UART0].base);
9300ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
9310ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "ns16550a");
9320ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
93304331d0bSMichael Clark         0x0, memmap[VIRT_UART0].base,
93404331d0bSMichael Clark         0x0, memmap[VIRT_UART0].size);
9350ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "clock-frequency", 3686400);
9360ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent", irq_mmio_phandle);
937e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
9380ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", UART0_IRQ);
939e6faee65SAnup Patel     } else {
940e6faee65SAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "interrupts", UART0_IRQ, 0x4);
941e6faee65SAnup Patel     }
94204331d0bSMichael Clark 
9430ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/chosen");
9440ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/chosen", "stdout-path", name);
94518df0b46SAnup Patel     g_free(name);
9460ffc1a95SAnup Patel }
9470ffc1a95SAnup Patel 
9480ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap,
9490ffc1a95SAnup Patel                            uint32_t irq_mmio_phandle)
9500ffc1a95SAnup Patel {
9510ffc1a95SAnup Patel     char *name;
9520ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
95371eb522cSAlistair Francis 
95418df0b46SAnup Patel     name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base);
9550ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
9560ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible",
9570ffc1a95SAnup Patel         "google,goldfish-rtc");
9580ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
9590ffc1a95SAnup Patel         0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size);
9600ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent",
9610ffc1a95SAnup Patel         irq_mmio_phandle);
962e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
9630ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", RTC_IRQ);
964e6faee65SAnup Patel     } else {
965e6faee65SAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "interrupts", RTC_IRQ, 0x4);
966e6faee65SAnup Patel     }
96718df0b46SAnup Patel     g_free(name);
9680ffc1a95SAnup Patel }
9690ffc1a95SAnup Patel 
9700ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap)
9710ffc1a95SAnup Patel {
9720ffc1a95SAnup Patel     char *name;
9730ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
9740ffc1a95SAnup Patel     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
9750ffc1a95SAnup Patel     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
97667b5ef30SAnup Patel 
97758bde469SBin Meng     name = g_strdup_printf("/flash@%" PRIx64, flashbase);
978c65d7080SAlex Bennée     qemu_fdt_add_subnode(mc->fdt, name);
979c65d7080SAlex Bennée     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "cfi-flash");
980c65d7080SAlex Bennée     qemu_fdt_setprop_sized_cells(mc->fdt, name, "reg",
98171eb522cSAlistair Francis                                  2, flashbase, 2, flashsize,
98271eb522cSAlistair Francis                                  2, flashbase + flashsize, 2, flashsize);
983c65d7080SAlex Bennée     qemu_fdt_setprop_cell(mc->fdt, name, "bank-width", 4);
98418df0b46SAnup Patel     g_free(name);
9850ffc1a95SAnup Patel }
9860ffc1a95SAnup Patel 
987f9a461b2SAtish Patra static void create_fdt_fw_cfg(RISCVVirtState *s, const MemMapEntry *memmap)
988f9a461b2SAtish Patra {
989f9a461b2SAtish Patra     char *nodename;
990f9a461b2SAtish Patra     MachineState *mc = MACHINE(s);
991f9a461b2SAtish Patra     hwaddr base = memmap[VIRT_FW_CFG].base;
992f9a461b2SAtish Patra     hwaddr size = memmap[VIRT_FW_CFG].size;
993f9a461b2SAtish Patra 
994f9a461b2SAtish Patra     nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base);
995f9a461b2SAtish Patra     qemu_fdt_add_subnode(mc->fdt, nodename);
996f9a461b2SAtish Patra     qemu_fdt_setprop_string(mc->fdt, nodename,
997f9a461b2SAtish Patra                             "compatible", "qemu,fw-cfg-mmio");
998f9a461b2SAtish Patra     qemu_fdt_setprop_sized_cells(mc->fdt, nodename, "reg",
999f9a461b2SAtish Patra                                  2, base, 2, size);
1000f9a461b2SAtish Patra     qemu_fdt_setprop(mc->fdt, nodename, "dma-coherent", NULL, 0);
1001f9a461b2SAtish Patra     g_free(nodename);
1002f9a461b2SAtish Patra }
1003f9a461b2SAtish Patra 
10040ffc1a95SAnup Patel static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap,
10050ffc1a95SAnup Patel                        uint64_t mem_size, const char *cmdline, bool is_32_bit)
10060ffc1a95SAnup Patel {
10070ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
100828d8c281SAnup Patel     uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1;
10090ffc1a95SAnup Patel     uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1;
1010e4b4f0b7SJason A. Donenfeld     uint8_t rng_seed[32];
10110ffc1a95SAnup Patel 
10120ffc1a95SAnup Patel     if (mc->dtb) {
10130ffc1a95SAnup Patel         mc->fdt = load_device_tree(mc->dtb, &s->fdt_size);
10140ffc1a95SAnup Patel         if (!mc->fdt) {
10150ffc1a95SAnup Patel             error_report("load_device_tree() failed");
10160ffc1a95SAnup Patel             exit(1);
10170ffc1a95SAnup Patel         }
10180ffc1a95SAnup Patel         goto update_bootargs;
10190ffc1a95SAnup Patel     } else {
10200ffc1a95SAnup Patel         mc->fdt = create_device_tree(&s->fdt_size);
10210ffc1a95SAnup Patel         if (!mc->fdt) {
10220ffc1a95SAnup Patel             error_report("create_device_tree() failed");
10230ffc1a95SAnup Patel             exit(1);
10240ffc1a95SAnup Patel         }
10250ffc1a95SAnup Patel     }
10260ffc1a95SAnup Patel 
10270ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/", "model", "riscv-virtio,qemu");
10280ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/", "compatible", "riscv-virtio");
10290ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/", "#size-cells", 0x2);
10300ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/", "#address-cells", 0x2);
10310ffc1a95SAnup Patel 
10320ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/soc");
10330ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, "/soc", "ranges", NULL, 0);
10340ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/soc", "compatible", "simple-bus");
10350ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/soc", "#size-cells", 0x2);
10360ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/soc", "#address-cells", 0x2);
10370ffc1a95SAnup Patel 
10380ffc1a95SAnup Patel     create_fdt_sockets(s, memmap, is_32_bit, &phandle,
103928d8c281SAnup Patel         &irq_mmio_phandle, &irq_pcie_phandle, &irq_virtio_phandle,
104028d8c281SAnup Patel         &msi_pcie_phandle);
10410ffc1a95SAnup Patel 
10420ffc1a95SAnup Patel     create_fdt_virtio(s, memmap, irq_virtio_phandle);
10430ffc1a95SAnup Patel 
104428d8c281SAnup Patel     create_fdt_pcie(s, memmap, irq_pcie_phandle, msi_pcie_phandle);
10450ffc1a95SAnup Patel 
10460ffc1a95SAnup Patel     create_fdt_reset(s, memmap, &phandle);
10470ffc1a95SAnup Patel 
10480ffc1a95SAnup Patel     create_fdt_uart(s, memmap, irq_mmio_phandle);
10490ffc1a95SAnup Patel 
10500ffc1a95SAnup Patel     create_fdt_rtc(s, memmap, irq_mmio_phandle);
10510ffc1a95SAnup Patel 
10520ffc1a95SAnup Patel     create_fdt_flash(s, memmap);
1053f9a461b2SAtish Patra     create_fdt_fw_cfg(s, memmap);
1054abd9a206SAtish Patra     create_fdt_pmu(s);
10554e1e3003SAnup Patel 
10564e1e3003SAnup Patel update_bootargs:
105758303fc0SBin Meng     if (cmdline && *cmdline) {
10580ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, "/chosen", "bootargs", cmdline);
10594e1e3003SAnup Patel     }
1060e4b4f0b7SJason A. Donenfeld 
1061e4b4f0b7SJason A. Donenfeld     /* Pass seed to RNG */
1062e4b4f0b7SJason A. Donenfeld     qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed));
1063e4b4f0b7SJason A. Donenfeld     qemu_fdt_setprop(mc->fdt, "/chosen", "rng-seed", rng_seed, sizeof(rng_seed));
106404331d0bSMichael Clark }
106504331d0bSMichael Clark 
10666d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem,
10676d56e396SAlistair Francis                                           hwaddr ecam_base, hwaddr ecam_size,
10686d56e396SAlistair Francis                                           hwaddr mmio_base, hwaddr mmio_size,
106919800265SBin Meng                                           hwaddr high_mmio_base,
107019800265SBin Meng                                           hwaddr high_mmio_size,
10716d56e396SAlistair Francis                                           hwaddr pio_base,
1072e6faee65SAnup Patel                                           DeviceState *irqchip)
10736d56e396SAlistair Francis {
10746d56e396SAlistair Francis     DeviceState *dev;
10756d56e396SAlistair Francis     MemoryRegion *ecam_alias, *ecam_reg;
107619800265SBin Meng     MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg;
10776d56e396SAlistair Francis     qemu_irq irq;
10786d56e396SAlistair Francis     int i;
10796d56e396SAlistair Francis 
10803e80f690SMarkus Armbruster     dev = qdev_new(TYPE_GPEX_HOST);
10816d56e396SAlistair Francis 
10823c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
10836d56e396SAlistair Francis 
10846d56e396SAlistair Francis     ecam_alias = g_new0(MemoryRegion, 1);
10856d56e396SAlistair Francis     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
10866d56e396SAlistair Francis     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
10876d56e396SAlistair Francis                              ecam_reg, 0, ecam_size);
10886d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias);
10896d56e396SAlistair Francis 
10906d56e396SAlistair Francis     mmio_alias = g_new0(MemoryRegion, 1);
10916d56e396SAlistair Francis     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
10926d56e396SAlistair Francis     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
10936d56e396SAlistair Francis                              mmio_reg, mmio_base, mmio_size);
10946d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias);
10956d56e396SAlistair Francis 
109619800265SBin Meng     /* Map high MMIO space */
109719800265SBin Meng     high_mmio_alias = g_new0(MemoryRegion, 1);
109819800265SBin Meng     memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high",
109919800265SBin Meng                              mmio_reg, high_mmio_base, high_mmio_size);
110019800265SBin Meng     memory_region_add_subregion(get_system_memory(), high_mmio_base,
110119800265SBin Meng                                 high_mmio_alias);
110219800265SBin Meng 
11036d56e396SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base);
11046d56e396SAlistair Francis 
11056d56e396SAlistair Francis     for (i = 0; i < GPEX_NUM_IRQS; i++) {
1106e6faee65SAnup Patel         irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i);
11076d56e396SAlistair Francis 
11086d56e396SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq);
11096d56e396SAlistair Francis         gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i);
11106d56e396SAlistair Francis     }
11116d56e396SAlistair Francis 
11126d56e396SAlistair Francis     return dev;
11136d56e396SAlistair Francis }
11146d56e396SAlistair Francis 
11150489348dSAsherah Connor static FWCfgState *create_fw_cfg(const MachineState *mc)
11160489348dSAsherah Connor {
11170489348dSAsherah Connor     hwaddr base = virt_memmap[VIRT_FW_CFG].base;
11180489348dSAsherah Connor     FWCfgState *fw_cfg;
11190489348dSAsherah Connor 
11200489348dSAsherah Connor     fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16,
11210489348dSAsherah Connor                                   &address_space_memory);
11220489348dSAsherah Connor     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)mc->smp.cpus);
11230489348dSAsherah Connor 
11240489348dSAsherah Connor     return fw_cfg;
11250489348dSAsherah Connor }
11260489348dSAsherah Connor 
1127e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket,
1128e6faee65SAnup Patel                                      int base_hartid, int hart_count)
1129e6faee65SAnup Patel {
1130e6faee65SAnup Patel     DeviceState *ret;
1131e6faee65SAnup Patel     char *plic_hart_config;
1132e6faee65SAnup Patel 
1133e6faee65SAnup Patel     /* Per-socket PLIC hart topology configuration string */
1134e6faee65SAnup Patel     plic_hart_config = riscv_plic_hart_config_string(hart_count);
1135e6faee65SAnup Patel 
1136e6faee65SAnup Patel     /* Per-socket PLIC */
1137e6faee65SAnup Patel     ret = sifive_plic_create(
1138e6faee65SAnup Patel             memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size,
1139e6faee65SAnup Patel             plic_hart_config, hart_count, base_hartid,
1140e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_SOURCES,
1141e6faee65SAnup Patel             ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1),
1142e6faee65SAnup Patel             VIRT_PLIC_PRIORITY_BASE,
1143e6faee65SAnup Patel             VIRT_PLIC_PENDING_BASE,
1144e6faee65SAnup Patel             VIRT_PLIC_ENABLE_BASE,
1145e6faee65SAnup Patel             VIRT_PLIC_ENABLE_STRIDE,
1146e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_BASE,
1147e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_STRIDE,
1148e6faee65SAnup Patel             memmap[VIRT_PLIC].size);
1149e6faee65SAnup Patel 
1150e6faee65SAnup Patel     g_free(plic_hart_config);
1151e6faee65SAnup Patel 
1152e6faee65SAnup Patel     return ret;
1153e6faee65SAnup Patel }
1154e6faee65SAnup Patel 
115528d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests,
1156e6faee65SAnup Patel                                     const MemMapEntry *memmap, int socket,
1157e6faee65SAnup Patel                                     int base_hartid, int hart_count)
1158e6faee65SAnup Patel {
115928d8c281SAnup Patel     int i;
116028d8c281SAnup Patel     hwaddr addr;
116128d8c281SAnup Patel     uint32_t guest_bits;
1162e6faee65SAnup Patel     DeviceState *aplic_m;
116328d8c281SAnup Patel     bool msimode = (aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) ? true : false;
116428d8c281SAnup Patel 
116528d8c281SAnup Patel     if (msimode) {
116628d8c281SAnup Patel         /* Per-socket M-level IMSICs */
116728d8c281SAnup Patel         addr = memmap[VIRT_IMSIC_M].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
116828d8c281SAnup Patel         for (i = 0; i < hart_count; i++) {
116928d8c281SAnup Patel             riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0),
117028d8c281SAnup Patel                                base_hartid + i, true, 1,
117128d8c281SAnup Patel                                VIRT_IRQCHIP_NUM_MSIS);
117228d8c281SAnup Patel         }
117328d8c281SAnup Patel 
117428d8c281SAnup Patel         /* Per-socket S-level IMSICs */
117528d8c281SAnup Patel         guest_bits = imsic_num_bits(aia_guests + 1);
117628d8c281SAnup Patel         addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
117728d8c281SAnup Patel         for (i = 0; i < hart_count; i++) {
117828d8c281SAnup Patel             riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits),
117928d8c281SAnup Patel                                base_hartid + i, false, 1 + aia_guests,
118028d8c281SAnup Patel                                VIRT_IRQCHIP_NUM_MSIS);
118128d8c281SAnup Patel         }
118228d8c281SAnup Patel     }
1183e6faee65SAnup Patel 
1184e6faee65SAnup Patel     /* Per-socket M-level APLIC */
1185e6faee65SAnup Patel     aplic_m = riscv_aplic_create(
1186e6faee65SAnup Patel         memmap[VIRT_APLIC_M].base + socket * memmap[VIRT_APLIC_M].size,
1187e6faee65SAnup Patel         memmap[VIRT_APLIC_M].size,
118828d8c281SAnup Patel         (msimode) ? 0 : base_hartid,
118928d8c281SAnup Patel         (msimode) ? 0 : hart_count,
1190e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_SOURCES,
1191e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_PRIO_BITS,
119228d8c281SAnup Patel         msimode, true, NULL);
1193e6faee65SAnup Patel 
1194e6faee65SAnup Patel     if (aplic_m) {
1195e6faee65SAnup Patel         /* Per-socket S-level APLIC */
1196e6faee65SAnup Patel         riscv_aplic_create(
1197e6faee65SAnup Patel             memmap[VIRT_APLIC_S].base + socket * memmap[VIRT_APLIC_S].size,
1198e6faee65SAnup Patel             memmap[VIRT_APLIC_S].size,
119928d8c281SAnup Patel             (msimode) ? 0 : base_hartid,
120028d8c281SAnup Patel             (msimode) ? 0 : hart_count,
1201e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_SOURCES,
1202e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_PRIO_BITS,
120328d8c281SAnup Patel             msimode, false, aplic_m);
1204e6faee65SAnup Patel     }
1205e6faee65SAnup Patel 
1206e6faee65SAnup Patel     return aplic_m;
1207e6faee65SAnup Patel }
1208e6faee65SAnup Patel 
12091832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip)
12101832b7cbSAlistair Francis {
12111832b7cbSAlistair Francis     DeviceState *dev;
12121832b7cbSAlistair Francis     SysBusDevice *sysbus;
12131832b7cbSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
12141832b7cbSAlistair Francis     int i;
12151832b7cbSAlistair Francis     MemoryRegion *sysmem = get_system_memory();
12161832b7cbSAlistair Francis 
12171832b7cbSAlistair Francis     dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
12181832b7cbSAlistair Francis     dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE);
12191832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS);
12201832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "mmio_size", memmap[VIRT_PLATFORM_BUS].size);
12211832b7cbSAlistair Francis     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
12221832b7cbSAlistair Francis     s->platform_bus_dev = dev;
12231832b7cbSAlistair Francis 
12241832b7cbSAlistair Francis     sysbus = SYS_BUS_DEVICE(dev);
12251832b7cbSAlistair Francis     for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) {
12261832b7cbSAlistair Francis         int irq = VIRT_PLATFORM_BUS_IRQ + i;
12271832b7cbSAlistair Francis         sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq));
12281832b7cbSAlistair Francis     }
12291832b7cbSAlistair Francis 
12301832b7cbSAlistair Francis     memory_region_add_subregion(sysmem,
12311832b7cbSAlistair Francis                                 memmap[VIRT_PLATFORM_BUS].base,
12321832b7cbSAlistair Francis                                 sysbus_mmio_get_region(sysbus, 0));
12331832b7cbSAlistair Francis }
12341832b7cbSAlistair Francis 
12351c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data)
12361c20d3ffSAlistair Francis {
12371c20d3ffSAlistair Francis     RISCVVirtState *s = container_of(notifier, RISCVVirtState,
12381c20d3ffSAlistair Francis                                      machine_done);
12391c20d3ffSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
12401c20d3ffSAlistair Francis     MachineState *machine = MACHINE(s);
12411c20d3ffSAlistair Francis     target_ulong start_addr = memmap[VIRT_DRAM].base;
12421c20d3ffSAlistair Francis     target_ulong firmware_end_addr, kernel_start_addr;
12431c20d3ffSAlistair Francis     uint32_t fdt_load_addr;
12441c20d3ffSAlistair Francis     uint64_t kernel_entry;
12451c20d3ffSAlistair Francis 
12461c20d3ffSAlistair Francis     /*
12471c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
12481c20d3ffSAlistair Francis      * so the "-bios" parameter is not supported when KVM is enabled.
12491c20d3ffSAlistair Francis      */
12501c20d3ffSAlistair Francis     if (kvm_enabled()) {
12511c20d3ffSAlistair Francis         if (machine->firmware) {
12521c20d3ffSAlistair Francis             if (strcmp(machine->firmware, "none")) {
12531c20d3ffSAlistair Francis                 error_report("Machine mode firmware is not supported in "
12541c20d3ffSAlistair Francis                              "combination with KVM.");
12551c20d3ffSAlistair Francis                 exit(1);
12561c20d3ffSAlistair Francis             }
12571c20d3ffSAlistair Francis         } else {
12581c20d3ffSAlistair Francis             machine->firmware = g_strdup("none");
12591c20d3ffSAlistair Francis         }
12601c20d3ffSAlistair Francis     }
12611c20d3ffSAlistair Francis 
12621c20d3ffSAlistair Francis     if (riscv_is_32bit(&s->soc[0])) {
12631c20d3ffSAlistair Francis         firmware_end_addr = riscv_find_and_load_firmware(machine,
12641c20d3ffSAlistair Francis                                     RISCV32_BIOS_BIN, start_addr, NULL);
12651c20d3ffSAlistair Francis     } else {
12661c20d3ffSAlistair Francis         firmware_end_addr = riscv_find_and_load_firmware(machine,
12671c20d3ffSAlistair Francis                                     RISCV64_BIOS_BIN, start_addr, NULL);
12681c20d3ffSAlistair Francis     }
12691c20d3ffSAlistair Francis 
127090e26984SSunil V L     /*
127190e26984SSunil V L      * Init fw_cfg.  Must be done before riscv_load_fdt, otherwise the device
127290e26984SSunil V L      * tree cannot be altered and we get FDT_ERR_NOSPACE.
127390e26984SSunil V L      */
127490e26984SSunil V L     s->fw_cfg = create_fw_cfg(machine);
127590e26984SSunil V L     rom_set_fw(s->fw_cfg);
127690e26984SSunil V L 
1277*a5b0249dSSunil V L     if (drive_get(IF_PFLASH, 0, 1)) {
1278*a5b0249dSSunil V L         /*
1279*a5b0249dSSunil V L          * S-mode FW like EDK2 will be kept in second plash (unit 1).
1280*a5b0249dSSunil V L          * When both kernel, initrd and pflash options are provided in the
1281*a5b0249dSSunil V L          * command line, the kernel and initrd will be copied to the fw_cfg
1282*a5b0249dSSunil V L          * table and opensbi will jump to the flash address which is the
1283*a5b0249dSSunil V L          * entry point of S-mode FW. It is the job of the S-mode FW to load
1284*a5b0249dSSunil V L          * the kernel and initrd using fw_cfg table.
1285*a5b0249dSSunil V L          *
1286*a5b0249dSSunil V L          * If only pflash is given but not -kernel, then it is the job of
1287*a5b0249dSSunil V L          * of the S-mode firmware to locate and load the kernel.
1288*a5b0249dSSunil V L          * In either case, the next_addr for opensbi will be the flash address.
1289*a5b0249dSSunil V L          */
1290*a5b0249dSSunil V L         riscv_setup_firmware_boot(machine);
1291*a5b0249dSSunil V L         kernel_entry = virt_memmap[VIRT_FLASH].base +
1292*a5b0249dSSunil V L                        virt_memmap[VIRT_FLASH].size / 2;
1293*a5b0249dSSunil V L     } else if (machine->kernel_filename) {
12941c20d3ffSAlistair Francis         kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0],
12951c20d3ffSAlistair Francis                                                          firmware_end_addr);
12961c20d3ffSAlistair Francis 
12971c20d3ffSAlistair Francis         kernel_entry = riscv_load_kernel(machine->kernel_filename,
12981c20d3ffSAlistair Francis                                          kernel_start_addr, NULL);
12991c20d3ffSAlistair Francis 
13001c20d3ffSAlistair Francis         if (machine->initrd_filename) {
13011c20d3ffSAlistair Francis             hwaddr start;
13021c20d3ffSAlistair Francis             hwaddr end = riscv_load_initrd(machine->initrd_filename,
13031c20d3ffSAlistair Francis                                            machine->ram_size, kernel_entry,
13041c20d3ffSAlistair Francis                                            &start);
13051c20d3ffSAlistair Francis             qemu_fdt_setprop_cell(machine->fdt, "/chosen",
13061c20d3ffSAlistair Francis                                   "linux,initrd-start", start);
13071c20d3ffSAlistair Francis             qemu_fdt_setprop_cell(machine->fdt, "/chosen", "linux,initrd-end",
13081c20d3ffSAlistair Francis                                   end);
13091c20d3ffSAlistair Francis         }
13101c20d3ffSAlistair Francis     } else {
13111c20d3ffSAlistair Francis        /*
13121c20d3ffSAlistair Francis         * If dynamic firmware is used, it doesn't know where is the next mode
13131c20d3ffSAlistair Francis         * if kernel argument is not set.
13141c20d3ffSAlistair Francis         */
13151c20d3ffSAlistair Francis         kernel_entry = 0;
13161c20d3ffSAlistair Francis     }
13171c20d3ffSAlistair Francis 
13181c20d3ffSAlistair Francis     if (drive_get(IF_PFLASH, 0, 0)) {
13191c20d3ffSAlistair Francis         /*
13201c20d3ffSAlistair Francis          * Pflash was supplied, let's overwrite the address we jump to after
13211c20d3ffSAlistair Francis          * reset to the base of the flash.
13221c20d3ffSAlistair Francis          */
13231c20d3ffSAlistair Francis         start_addr = virt_memmap[VIRT_FLASH].base;
13241c20d3ffSAlistair Francis     }
13251c20d3ffSAlistair Francis 
13261c20d3ffSAlistair Francis     /* Compute the fdt load address in dram */
13271c20d3ffSAlistair Francis     fdt_load_addr = riscv_load_fdt(memmap[VIRT_DRAM].base,
13281c20d3ffSAlistair Francis                                    machine->ram_size, machine->fdt);
13291c20d3ffSAlistair Francis     /* load the reset vector */
13301c20d3ffSAlistair Francis     riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr,
13311c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].base,
13321c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].size, kernel_entry,
13336934f15bSDaniel Henrique Barboza                               fdt_load_addr);
13341c20d3ffSAlistair Francis 
13351c20d3ffSAlistair Francis     /*
13361c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
13371c20d3ffSAlistair Francis      * So here setup kernel start address and fdt address.
13381c20d3ffSAlistair Francis      * TODO:Support firmware loading and integrate to TCG start
13391c20d3ffSAlistair Francis      */
13401c20d3ffSAlistair Francis     if (kvm_enabled()) {
13411c20d3ffSAlistair Francis         riscv_setup_direct_kernel(kernel_entry, fdt_load_addr);
13421c20d3ffSAlistair Francis     }
13431c20d3ffSAlistair Francis }
13441c20d3ffSAlistair Francis 
1345b2a3a071SBin Meng static void virt_machine_init(MachineState *machine)
134604331d0bSMichael Clark {
134773261285SBin Meng     const MemMapEntry *memmap = virt_memmap;
1348cdfc19e4SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(machine);
134904331d0bSMichael Clark     MemoryRegion *system_memory = get_system_memory();
13505aec3247SMichael Clark     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
1351e6faee65SAnup Patel     char *soc_name;
1352e6faee65SAnup Patel     DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip;
135333fcedfaSPeter Maydell     int i, base_hartid, hart_count;
135404331d0bSMichael Clark 
135518df0b46SAnup Patel     /* Check socket count limit */
135618df0b46SAnup Patel     if (VIRT_SOCKETS_MAX < riscv_socket_count(machine)) {
135718df0b46SAnup Patel         error_report("number of sockets/nodes should be less than %d",
135818df0b46SAnup Patel             VIRT_SOCKETS_MAX);
135918df0b46SAnup Patel         exit(1);
136018df0b46SAnup Patel     }
136118df0b46SAnup Patel 
136218df0b46SAnup Patel     /* Initialize sockets */
1363e6faee65SAnup Patel     mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL;
136418df0b46SAnup Patel     for (i = 0; i < riscv_socket_count(machine); i++) {
136518df0b46SAnup Patel         if (!riscv_socket_check_hartids(machine, i)) {
136618df0b46SAnup Patel             error_report("discontinuous hartids in socket%d", i);
136718df0b46SAnup Patel             exit(1);
136818df0b46SAnup Patel         }
136918df0b46SAnup Patel 
137018df0b46SAnup Patel         base_hartid = riscv_socket_first_hartid(machine, i);
137118df0b46SAnup Patel         if (base_hartid < 0) {
137218df0b46SAnup Patel             error_report("can't find hartid base for socket%d", i);
137318df0b46SAnup Patel             exit(1);
137418df0b46SAnup Patel         }
137518df0b46SAnup Patel 
137618df0b46SAnup Patel         hart_count = riscv_socket_hart_count(machine, i);
137718df0b46SAnup Patel         if (hart_count < 0) {
137818df0b46SAnup Patel             error_report("can't find hart count for socket%d", i);
137918df0b46SAnup Patel             exit(1);
138018df0b46SAnup Patel         }
138118df0b46SAnup Patel 
138218df0b46SAnup Patel         soc_name = g_strdup_printf("soc%d", i);
138318df0b46SAnup Patel         object_initialize_child(OBJECT(machine), soc_name, &s->soc[i],
138475a6ed87SMarkus Armbruster                                 TYPE_RISCV_HART_ARRAY);
138518df0b46SAnup Patel         g_free(soc_name);
138618df0b46SAnup Patel         object_property_set_str(OBJECT(&s->soc[i]), "cpu-type",
138718df0b46SAnup Patel                                 machine->cpu_type, &error_abort);
138818df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "hartid-base",
138918df0b46SAnup Patel                                 base_hartid, &error_abort);
139018df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "num-harts",
139118df0b46SAnup Patel                                 hart_count, &error_abort);
13924bcfc391STsukasa OI         sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_fatal);
139318df0b46SAnup Patel 
1394ad40be27SYifei Jiang         if (!kvm_enabled()) {
139528d8c281SAnup Patel             if (s->have_aclint) {
139628d8c281SAnup Patel                 if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
139728d8c281SAnup Patel                     /* Per-socket ACLINT MTIMER */
139828d8c281SAnup Patel                     riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
139928d8c281SAnup Patel                             i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
140028d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
140128d8c281SAnup Patel                         base_hartid, hart_count,
140228d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
140328d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
140428d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
140528d8c281SAnup Patel                 } else {
140628d8c281SAnup Patel                     /* Per-socket ACLINT MSWI, MTIMER, and SSWI */
140728d8c281SAnup Patel                     riscv_aclint_swi_create(memmap[VIRT_CLINT].base +
140828d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size,
140928d8c281SAnup Patel                         base_hartid, hart_count, false);
141028d8c281SAnup Patel                     riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
141128d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size +
141228d8c281SAnup Patel                             RISCV_ACLINT_SWI_SIZE,
141328d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
141428d8c281SAnup Patel                         base_hartid, hart_count,
141528d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
141628d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
141728d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
141828d8c281SAnup Patel                     riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base +
141928d8c281SAnup Patel                             i * memmap[VIRT_ACLINT_SSWI].size,
142028d8c281SAnup Patel                         base_hartid, hart_count, true);
142128d8c281SAnup Patel                 }
142228d8c281SAnup Patel             } else {
142328d8c281SAnup Patel                 /* Per-socket SiFive CLINT */
1424b8fb878aSAnup Patel                 riscv_aclint_swi_create(
142518df0b46SAnup Patel                     memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size,
1426b8fb878aSAnup Patel                     base_hartid, hart_count, false);
142728d8c281SAnup Patel                 riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
142828d8c281SAnup Patel                         i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE,
1429b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count,
1430b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME,
1431b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
1432954886eaSAnup Patel             }
1433ad40be27SYifei Jiang         }
1434954886eaSAnup Patel 
1435e6faee65SAnup Patel         /* Per-socket interrupt controller */
1436e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
1437e6faee65SAnup Patel             s->irqchip[i] = virt_create_plic(memmap, i,
1438e6faee65SAnup Patel                                              base_hartid, hart_count);
1439e6faee65SAnup Patel         } else {
144028d8c281SAnup Patel             s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests,
144128d8c281SAnup Patel                                             memmap, i, base_hartid,
144228d8c281SAnup Patel                                             hart_count);
1443e6faee65SAnup Patel         }
144418df0b46SAnup Patel 
1445e6faee65SAnup Patel         /* Try to use different IRQCHIP instance based device type */
144618df0b46SAnup Patel         if (i == 0) {
1447e6faee65SAnup Patel             mmio_irqchip = s->irqchip[i];
1448e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1449e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
145018df0b46SAnup Patel         }
145118df0b46SAnup Patel         if (i == 1) {
1452e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1453e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
145418df0b46SAnup Patel         }
145518df0b46SAnup Patel         if (i == 2) {
1456e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
145718df0b46SAnup Patel         }
145818df0b46SAnup Patel     }
145904331d0bSMichael Clark 
1460cfeb8a17SBin Meng     if (riscv_is_32bit(&s->soc[0])) {
1461cfeb8a17SBin Meng #if HOST_LONG_BITS == 64
1462cfeb8a17SBin Meng         /* limit RAM size in a 32-bit system */
1463cfeb8a17SBin Meng         if (machine->ram_size > 10 * GiB) {
1464cfeb8a17SBin Meng             machine->ram_size = 10 * GiB;
1465cfeb8a17SBin Meng             error_report("Limiting RAM size to 10 GiB");
1466cfeb8a17SBin Meng         }
1467cfeb8a17SBin Meng #endif
146819800265SBin Meng         virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE;
146919800265SBin Meng         virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE;
147019800265SBin Meng     } else {
147119800265SBin Meng         virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE;
147219800265SBin Meng         virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size;
147319800265SBin Meng         virt_high_pcie_memmap.base =
147419800265SBin Meng             ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size);
1475cfeb8a17SBin Meng     }
1476cfeb8a17SBin Meng 
147704331d0bSMichael Clark     /* register system main memory (actual RAM) */
147804331d0bSMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base,
147903fd0c5fSMingwang Li         machine->ram);
148004331d0bSMichael Clark 
148104331d0bSMichael Clark     /* boot rom */
14825aec3247SMichael Clark     memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom",
14835aec3247SMichael Clark                            memmap[VIRT_MROM].size, &error_fatal);
14845aec3247SMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base,
14855aec3247SMichael Clark                                 mask_rom);
148604331d0bSMichael Clark 
148718df0b46SAnup Patel     /* SiFive Test MMIO device */
148804331d0bSMichael Clark     sifive_test_create(memmap[VIRT_TEST].base);
148904331d0bSMichael Clark 
149018df0b46SAnup Patel     /* VirtIO MMIO devices */
149104331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
149204331d0bSMichael Clark         sysbus_create_simple("virtio-mmio",
149304331d0bSMichael Clark             memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
1494e6faee65SAnup Patel             qdev_get_gpio_in(DEVICE(virtio_irqchip), VIRTIO_IRQ + i));
149504331d0bSMichael Clark     }
149604331d0bSMichael Clark 
14976d56e396SAlistair Francis     gpex_pcie_init(system_memory,
14986d56e396SAlistair Francis                    memmap[VIRT_PCIE_ECAM].base,
14996d56e396SAlistair Francis                    memmap[VIRT_PCIE_ECAM].size,
15006d56e396SAlistair Francis                    memmap[VIRT_PCIE_MMIO].base,
15016d56e396SAlistair Francis                    memmap[VIRT_PCIE_MMIO].size,
150219800265SBin Meng                    virt_high_pcie_memmap.base,
150319800265SBin Meng                    virt_high_pcie_memmap.size,
15046d56e396SAlistair Francis                    memmap[VIRT_PCIE_PIO].base,
1505e6faee65SAnup Patel                    DEVICE(pcie_irqchip));
15066d56e396SAlistair Francis 
15071832b7cbSAlistair Francis     create_platform_bus(s, DEVICE(mmio_irqchip));
15081832b7cbSAlistair Francis 
150904331d0bSMichael Clark     serial_mm_init(system_memory, memmap[VIRT_UART0].base,
1510e6faee65SAnup Patel         0, qdev_get_gpio_in(DEVICE(mmio_irqchip), UART0_IRQ), 399193,
15119bca0edbSPeter Maydell         serial_hd(0), DEVICE_LITTLE_ENDIAN);
1512b6aa6cedSMichael Clark 
151367b5ef30SAnup Patel     sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base,
1514e6faee65SAnup Patel         qdev_get_gpio_in(DEVICE(mmio_irqchip), RTC_IRQ));
151567b5ef30SAnup Patel 
151671eb522cSAlistair Francis     virt_flash_create(s);
151771eb522cSAlistair Francis 
151871eb522cSAlistair Francis     for (i = 0; i < ARRAY_SIZE(s->flash); i++) {
151971eb522cSAlistair Francis         /* Map legacy -drive if=pflash to machine properties */
152071eb522cSAlistair Francis         pflash_cfi01_legacy_drive(s->flash[i],
152171eb522cSAlistair Francis                                   drive_get(IF_PFLASH, 0, i));
152271eb522cSAlistair Francis     }
152371eb522cSAlistair Francis     virt_flash_map(s, system_memory);
15241c20d3ffSAlistair Francis 
15251c20d3ffSAlistair Francis     /* create device tree */
15261c20d3ffSAlistair Francis     create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline,
15271c20d3ffSAlistair Francis                riscv_is_32bit(&s->soc[0]));
15281c20d3ffSAlistair Francis 
15291c20d3ffSAlistair Francis     s->machine_done.notify = virt_machine_done;
15301c20d3ffSAlistair Francis     qemu_add_machine_init_done_notifier(&s->machine_done);
153104331d0bSMichael Clark }
153204331d0bSMichael Clark 
1533b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj)
153404331d0bSMichael Clark {
1535cdfc19e4SAlistair Francis }
1536cdfc19e4SAlistair Francis 
153728d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp)
153828d8c281SAnup Patel {
153928d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
154028d8c281SAnup Patel     char val[32];
154128d8c281SAnup Patel 
154228d8c281SAnup Patel     sprintf(val, "%d", s->aia_guests);
154328d8c281SAnup Patel     return g_strdup(val);
154428d8c281SAnup Patel }
154528d8c281SAnup Patel 
154628d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp)
154728d8c281SAnup Patel {
154828d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
154928d8c281SAnup Patel 
155028d8c281SAnup Patel     s->aia_guests = atoi(val);
155128d8c281SAnup Patel     if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) {
155228d8c281SAnup Patel         error_setg(errp, "Invalid number of AIA IMSIC guests");
155328d8c281SAnup Patel         error_append_hint(errp, "Valid values be between 0 and %d.\n",
155428d8c281SAnup Patel                           VIRT_IRQCHIP_MAX_GUESTS);
155528d8c281SAnup Patel     }
155628d8c281SAnup Patel }
155728d8c281SAnup Patel 
1558e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp)
1559e6faee65SAnup Patel {
1560e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1561e6faee65SAnup Patel     const char *val;
1562e6faee65SAnup Patel 
1563e6faee65SAnup Patel     switch (s->aia_type) {
1564e6faee65SAnup Patel     case VIRT_AIA_TYPE_APLIC:
1565e6faee65SAnup Patel         val = "aplic";
1566e6faee65SAnup Patel         break;
156728d8c281SAnup Patel     case VIRT_AIA_TYPE_APLIC_IMSIC:
156828d8c281SAnup Patel         val = "aplic-imsic";
156928d8c281SAnup Patel         break;
1570e6faee65SAnup Patel     default:
1571e6faee65SAnup Patel         val = "none";
1572e6faee65SAnup Patel         break;
1573e6faee65SAnup Patel     };
1574e6faee65SAnup Patel 
1575e6faee65SAnup Patel     return g_strdup(val);
1576e6faee65SAnup Patel }
1577e6faee65SAnup Patel 
1578e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp)
1579e6faee65SAnup Patel {
1580e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1581e6faee65SAnup Patel 
1582e6faee65SAnup Patel     if (!strcmp(val, "none")) {
1583e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_NONE;
1584e6faee65SAnup Patel     } else if (!strcmp(val, "aplic")) {
1585e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC;
158628d8c281SAnup Patel     } else if (!strcmp(val, "aplic-imsic")) {
158728d8c281SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC;
1588e6faee65SAnup Patel     } else {
1589e6faee65SAnup Patel         error_setg(errp, "Invalid AIA interrupt controller type");
159028d8c281SAnup Patel         error_append_hint(errp, "Valid values are none, aplic, and "
159128d8c281SAnup Patel                           "aplic-imsic.\n");
1592e6faee65SAnup Patel     }
1593e6faee65SAnup Patel }
1594e6faee65SAnup Patel 
1595954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp)
1596954886eaSAnup Patel {
1597954886eaSAnup Patel     MachineState *ms = MACHINE(obj);
1598954886eaSAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(ms);
1599954886eaSAnup Patel 
1600954886eaSAnup Patel     return s->have_aclint;
1601954886eaSAnup Patel }
1602954886eaSAnup Patel 
1603954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp)
1604954886eaSAnup Patel {
1605954886eaSAnup Patel     MachineState *ms = MACHINE(obj);
1606954886eaSAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(ms);
1607954886eaSAnup Patel 
1608954886eaSAnup Patel     s->have_aclint = value;
1609954886eaSAnup Patel }
1610954886eaSAnup Patel 
161158d5a5a7SAlistair Francis static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine,
161258d5a5a7SAlistair Francis                                                         DeviceState *dev)
161358d5a5a7SAlistair Francis {
161458d5a5a7SAlistair Francis     MachineClass *mc = MACHINE_GET_CLASS(machine);
161558d5a5a7SAlistair Francis 
161658d5a5a7SAlistair Francis     if (device_is_dynamic_sysbus(mc, dev)) {
161758d5a5a7SAlistair Francis         return HOTPLUG_HANDLER(machine);
161858d5a5a7SAlistair Francis     }
161958d5a5a7SAlistair Francis     return NULL;
162058d5a5a7SAlistair Francis }
162158d5a5a7SAlistair Francis 
162258d5a5a7SAlistair Francis static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev,
162358d5a5a7SAlistair Francis                                         DeviceState *dev, Error **errp)
162458d5a5a7SAlistair Francis {
162558d5a5a7SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(hotplug_dev);
162658d5a5a7SAlistair Francis 
162758d5a5a7SAlistair Francis     if (s->platform_bus_dev) {
162858d5a5a7SAlistair Francis         MachineClass *mc = MACHINE_GET_CLASS(s);
162958d5a5a7SAlistair Francis 
163058d5a5a7SAlistair Francis         if (device_is_dynamic_sysbus(mc, dev)) {
163158d5a5a7SAlistair Francis             platform_bus_link_device(PLATFORM_BUS_DEVICE(s->platform_bus_dev),
163258d5a5a7SAlistair Francis                                      SYS_BUS_DEVICE(dev));
163358d5a5a7SAlistair Francis         }
163458d5a5a7SAlistair Francis     }
163558d5a5a7SAlistair Francis }
163658d5a5a7SAlistair Francis 
1637b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data)
1638cdfc19e4SAlistair Francis {
163928d8c281SAnup Patel     char str[128];
1640cdfc19e4SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
164158d5a5a7SAlistair Francis     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1642cdfc19e4SAlistair Francis 
1643cdfc19e4SAlistair Francis     mc->desc = "RISC-V VirtIO board";
1644b2a3a071SBin Meng     mc->init = virt_machine_init;
164518df0b46SAnup Patel     mc->max_cpus = VIRT_CPUS_MAX;
164609fe1712SAlistair Francis     mc->default_cpu_type = TYPE_RISCV_CPU_BASE;
1647acead54cSBin Meng     mc->pci_allow_0_address = true;
164818df0b46SAnup Patel     mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids;
164918df0b46SAnup Patel     mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props;
165018df0b46SAnup Patel     mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id;
165118df0b46SAnup Patel     mc->numa_mem_supported = true;
165203fd0c5fSMingwang Li     mc->default_ram_id = "riscv_virt_board.ram";
165358d5a5a7SAlistair Francis     assert(!mc->get_hotplug_handler);
165458d5a5a7SAlistair Francis     mc->get_hotplug_handler = virt_machine_get_hotplug_handler;
165558d5a5a7SAlistair Francis 
165658d5a5a7SAlistair Francis     hc->plug = virt_machine_device_plug_cb;
1657c346749eSAsherah Connor 
1658c346749eSAsherah Connor     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
1659325b7c4eSAlistair Francis #ifdef CONFIG_TPM
1660325b7c4eSAlistair Francis     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS);
1661325b7c4eSAlistair Francis #endif
1662954886eaSAnup Patel 
1663954886eaSAnup Patel     object_class_property_add_bool(oc, "aclint", virt_get_aclint,
1664954886eaSAnup Patel                                    virt_set_aclint);
1665954886eaSAnup Patel     object_class_property_set_description(oc, "aclint",
1666954886eaSAnup Patel                                           "Set on/off to enable/disable "
1667954886eaSAnup Patel                                           "emulating ACLINT devices");
1668e6faee65SAnup Patel 
1669e6faee65SAnup Patel     object_class_property_add_str(oc, "aia", virt_get_aia,
1670e6faee65SAnup Patel                                   virt_set_aia);
1671e6faee65SAnup Patel     object_class_property_set_description(oc, "aia",
1672e6faee65SAnup Patel                                           "Set type of AIA interrupt "
1673e6faee65SAnup Patel                                           "conttoller. Valid values are "
167428d8c281SAnup Patel                                           "none, aplic, and aplic-imsic.");
167528d8c281SAnup Patel 
167628d8c281SAnup Patel     object_class_property_add_str(oc, "aia-guests",
167728d8c281SAnup Patel                                   virt_get_aia_guests,
167828d8c281SAnup Patel                                   virt_set_aia_guests);
167928d8c281SAnup Patel     sprintf(str, "Set number of guest MMIO pages for AIA IMSIC. Valid value "
168028d8c281SAnup Patel                  "should be between 0 and %d.", VIRT_IRQCHIP_MAX_GUESTS);
168128d8c281SAnup Patel     object_class_property_set_description(oc, "aia-guests", str);
168204331d0bSMichael Clark }
168304331d0bSMichael Clark 
1684b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = {
1685cdfc19e4SAlistair Francis     .name       = MACHINE_TYPE_NAME("virt"),
1686cdfc19e4SAlistair Francis     .parent     = TYPE_MACHINE,
1687b2a3a071SBin Meng     .class_init = virt_machine_class_init,
1688b2a3a071SBin Meng     .instance_init = virt_machine_instance_init,
1689cdfc19e4SAlistair Francis     .instance_size = sizeof(RISCVVirtState),
169058d5a5a7SAlistair Francis     .interfaces = (InterfaceInfo[]) {
169158d5a5a7SAlistair Francis          { TYPE_HOTPLUG_HANDLER },
169258d5a5a7SAlistair Francis          { }
169358d5a5a7SAlistair Francis     },
1694cdfc19e4SAlistair Francis };
1695cdfc19e4SAlistair Francis 
1696b2a3a071SBin Meng static void virt_machine_init_register_types(void)
1697cdfc19e4SAlistair Francis {
1698b2a3a071SBin Meng     type_register_static(&virt_machine_typeinfo);
1699cdfc19e4SAlistair Francis }
1700cdfc19e4SAlistair Francis 
1701b2a3a071SBin Meng type_init(virt_machine_init_register_types)
1702