104331d0bSMichael Clark /* 204331d0bSMichael Clark * QEMU RISC-V VirtIO Board 304331d0bSMichael Clark * 404331d0bSMichael Clark * Copyright (c) 2017 SiFive, Inc. 504331d0bSMichael Clark * 604331d0bSMichael Clark * RISC-V machine with 16550a UART and VirtIO MMIO 704331d0bSMichael Clark * 804331d0bSMichael Clark * This program is free software; you can redistribute it and/or modify it 904331d0bSMichael Clark * under the terms and conditions of the GNU General Public License, 1004331d0bSMichael Clark * version 2 or later, as published by the Free Software Foundation. 1104331d0bSMichael Clark * 1204331d0bSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 1304331d0bSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1404331d0bSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1504331d0bSMichael Clark * more details. 1604331d0bSMichael Clark * 1704331d0bSMichael Clark * You should have received a copy of the GNU General Public License along with 1804331d0bSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 1904331d0bSMichael Clark */ 2004331d0bSMichael Clark 2104331d0bSMichael Clark #include "qemu/osdep.h" 224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h" 2304331d0bSMichael Clark #include "qemu/error-report.h" 24e4b4f0b7SJason A. Donenfeld #include "qemu/guest-random.h" 2504331d0bSMichael Clark #include "qapi/error.h" 2604331d0bSMichael Clark #include "hw/boards.h" 2704331d0bSMichael Clark #include "hw/loader.h" 2804331d0bSMichael Clark #include "hw/sysbus.h" 2971eb522cSAlistair Francis #include "hw/qdev-properties.h" 3004331d0bSMichael Clark #include "hw/char/serial.h" 3104331d0bSMichael Clark #include "target/riscv/cpu.h" 323029fab6SAlistair Francis #include "hw/core/sysbus-fdt.h" 33abd9a206SAtish Patra #include "target/riscv/pmu.h" 3404331d0bSMichael Clark #include "hw/riscv/riscv_hart.h" 3504331d0bSMichael Clark #include "hw/riscv/virt.h" 360ac24d56SAlistair Francis #include "hw/riscv/boot.h" 3718df0b46SAnup Patel #include "hw/riscv/numa.h" 38fb80f333SDaniel Henrique Barboza #include "kvm/kvm_riscv.h" 39ecf28647SHeinrich Schuchardt #include "hw/firmware/smbios.h" 40cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h" 41e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h" 4284fcf3c1SBin Meng #include "hw/intc/sifive_plic.h" 43a4b84608SBin Meng #include "hw/misc/sifive_test.h" 441832b7cbSAlistair Francis #include "hw/platform-bus.h" 4504331d0bSMichael Clark #include "chardev/char.h" 4604331d0bSMichael Clark #include "sysemu/device_tree.h" 4746517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 48c0716c81SPhilippe Mathieu-Daudé #include "sysemu/tcg.h" 49ad40be27SYifei Jiang #include "sysemu/kvm.h" 50325b7c4eSAlistair Francis #include "sysemu/tpm.h" 516d56e396SAlistair Francis #include "hw/pci/pci.h" 526d56e396SAlistair Francis #include "hw/pci-host/gpex.h" 53c346749eSAsherah Connor #include "hw/display/ramfb.h" 5490477a65SSunil V L #include "hw/acpi/aml-build.h" 55168b8c29SSunil V L #include "qapi/qapi-visit-common.h" 56*7778cdddSDaniel Henrique Barboza #include "hw/virtio/virtio-iommu.h" 5704331d0bSMichael Clark 5848c2c33cSYong-Xuan Wang /* KVM AIA only supports APLIC MSI. APLIC Wired is always emulated by QEMU. */ 5948c2c33cSYong-Xuan Wang static bool virt_use_kvm_aia(RISCVVirtState *s) 6048c2c33cSYong-Xuan Wang { 6148c2c33cSYong-Xuan Wang return kvm_irqchip_in_kernel() && s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC; 6248c2c33cSYong-Xuan Wang } 6348c2c33cSYong-Xuan Wang 6473261285SBin Meng static const MemMapEntry virt_memmap[] = { 6504331d0bSMichael Clark [VIRT_DEBUG] = { 0x0, 0x100 }, 669eb8b14aSBin Meng [VIRT_MROM] = { 0x1000, 0xf000 }, 675aec3247SMichael Clark [VIRT_TEST] = { 0x100000, 0x1000 }, 6867b5ef30SAnup Patel [VIRT_RTC] = { 0x101000, 0x1000 }, 6904331d0bSMichael Clark [VIRT_CLINT] = { 0x2000000, 0x10000 }, 70954886eaSAnup Patel [VIRT_ACLINT_SSWI] = { 0x2F00000, 0x4000 }, 712c44bbf3SBin Meng [VIRT_PCIE_PIO] = { 0x3000000, 0x10000 }, 721832b7cbSAlistair Francis [VIRT_PLATFORM_BUS] = { 0x4000000, 0x2000000 }, 7318df0b46SAnup Patel [VIRT_PLIC] = { 0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) }, 74e6faee65SAnup Patel [VIRT_APLIC_M] = { 0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) }, 75e6faee65SAnup Patel [VIRT_APLIC_S] = { 0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) }, 7604331d0bSMichael Clark [VIRT_UART0] = { 0x10000000, 0x100 }, 7704331d0bSMichael Clark [VIRT_VIRTIO] = { 0x10001000, 0x1000 }, 780489348dSAsherah Connor [VIRT_FW_CFG] = { 0x10100000, 0x18 }, 796911fde4SAlistair Francis [VIRT_FLASH] = { 0x20000000, 0x4000000 }, 8028d8c281SAnup Patel [VIRT_IMSIC_M] = { 0x24000000, VIRT_IMSIC_MAX_SIZE }, 8128d8c281SAnup Patel [VIRT_IMSIC_S] = { 0x28000000, VIRT_IMSIC_MAX_SIZE }, 826d56e396SAlistair Francis [VIRT_PCIE_ECAM] = { 0x30000000, 0x10000000 }, 832c44bbf3SBin Meng [VIRT_PCIE_MMIO] = { 0x40000000, 0x40000000 }, 842c44bbf3SBin Meng [VIRT_DRAM] = { 0x80000000, 0x0 }, 8504331d0bSMichael Clark }; 8604331d0bSMichael Clark 8719800265SBin Meng /* PCIe high mmio is fixed for RV32 */ 8819800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE 0x300000000ULL 8919800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE (4 * GiB) 9019800265SBin Meng 9119800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */ 9219800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE (16 * GiB) 9319800265SBin Meng 9419800265SBin Meng static MemMapEntry virt_high_pcie_memmap; 9519800265SBin Meng 9671eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB) 9771eb522cSAlistair Francis 9871eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s, 9971eb522cSAlistair Francis const char *name, 10071eb522cSAlistair Francis const char *alias_prop_name) 10171eb522cSAlistair Francis { 10271eb522cSAlistair Francis /* 10371eb522cSAlistair Francis * Create a single flash device. We use the same parameters as 10471eb522cSAlistair Francis * the flash devices on the ARM virt board. 10571eb522cSAlistair Francis */ 106df707969SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 10771eb522cSAlistair Francis 10871eb522cSAlistair Francis qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE); 10971eb522cSAlistair Francis qdev_prop_set_uint8(dev, "width", 4); 11071eb522cSAlistair Francis qdev_prop_set_uint8(dev, "device-width", 2); 11171eb522cSAlistair Francis qdev_prop_set_bit(dev, "big-endian", false); 11271eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id0", 0x89); 11371eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id1", 0x18); 11471eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id2", 0x00); 11571eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id3", 0x00); 11671eb522cSAlistair Francis qdev_prop_set_string(dev, "name", name); 11771eb522cSAlistair Francis 118d2623129SMarkus Armbruster object_property_add_child(OBJECT(s), name, OBJECT(dev)); 11971eb522cSAlistair Francis object_property_add_alias(OBJECT(s), alias_prop_name, 120d2623129SMarkus Armbruster OBJECT(dev), "drive"); 12171eb522cSAlistair Francis 12271eb522cSAlistair Francis return PFLASH_CFI01(dev); 12371eb522cSAlistair Francis } 12471eb522cSAlistair Francis 12571eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s) 12671eb522cSAlistair Francis { 12771eb522cSAlistair Francis s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0"); 12871eb522cSAlistair Francis s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1"); 12971eb522cSAlistair Francis } 13071eb522cSAlistair Francis 13171eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash, 13271eb522cSAlistair Francis hwaddr base, hwaddr size, 13371eb522cSAlistair Francis MemoryRegion *sysmem) 13471eb522cSAlistair Francis { 13571eb522cSAlistair Francis DeviceState *dev = DEVICE(flash); 13671eb522cSAlistair Francis 1374cdd0a77SPhilippe Mathieu-Daudé assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE)); 13871eb522cSAlistair Francis assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX); 13971eb522cSAlistair Francis qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE); 1403c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 14171eb522cSAlistair Francis 14271eb522cSAlistair Francis memory_region_add_subregion(sysmem, base, 14371eb522cSAlistair Francis sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 14471eb522cSAlistair Francis 0)); 14571eb522cSAlistair Francis } 14671eb522cSAlistair Francis 14771eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s, 14871eb522cSAlistair Francis MemoryRegion *sysmem) 14971eb522cSAlistair Francis { 15071eb522cSAlistair Francis hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 15171eb522cSAlistair Francis hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 15271eb522cSAlistair Francis 15371eb522cSAlistair Francis virt_flash_map1(s->flash[0], flashbase, flashsize, 15471eb522cSAlistair Francis sysmem); 15571eb522cSAlistair Francis virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize, 15671eb522cSAlistair Francis sysmem); 15771eb522cSAlistair Francis } 15871eb522cSAlistair Francis 159e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename, 160e6faee65SAnup Patel uint32_t irqchip_phandle) 1616d56e396SAlistair Francis { 1626d56e396SAlistair Francis int pin, dev; 163e6faee65SAnup Patel uint32_t irq_map_stride = 0; 164e6faee65SAnup Patel uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * 165e6faee65SAnup Patel FDT_MAX_INT_MAP_WIDTH] = {}; 1666d56e396SAlistair Francis uint32_t *irq_map = full_irq_map; 1676d56e396SAlistair Francis 1686d56e396SAlistair Francis /* This code creates a standard swizzle of interrupts such that 1696d56e396SAlistair Francis * each device's first interrupt is based on it's PCI_SLOT number. 1706d56e396SAlistair Francis * (See pci_swizzle_map_irq_fn()) 1716d56e396SAlistair Francis * 1726d56e396SAlistair Francis * We only need one entry per interrupt in the table (not one per 1736d56e396SAlistair Francis * possible slot) seeing the interrupt-map-mask will allow the table 1746d56e396SAlistair Francis * to wrap to any number of devices. 1756d56e396SAlistair Francis */ 1766d56e396SAlistair Francis for (dev = 0; dev < GPEX_NUM_IRQS; dev++) { 1776d56e396SAlistair Francis int devfn = dev * 0x8; 1786d56e396SAlistair Francis 1796d56e396SAlistair Francis for (pin = 0; pin < GPEX_NUM_IRQS; pin++) { 1806d56e396SAlistair Francis int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS); 1816d56e396SAlistair Francis int i = 0; 1826d56e396SAlistair Francis 183e6faee65SAnup Patel /* Fill PCI address cells */ 1846d56e396SAlistair Francis irq_map[i] = cpu_to_be32(devfn << 8); 1856d56e396SAlistair Francis i += FDT_PCI_ADDR_CELLS; 186e6faee65SAnup Patel 187e6faee65SAnup Patel /* Fill PCI Interrupt cells */ 1886d56e396SAlistair Francis irq_map[i] = cpu_to_be32(pin + 1); 1896d56e396SAlistair Francis i += FDT_PCI_INT_CELLS; 1906d56e396SAlistair Francis 191e6faee65SAnup Patel /* Fill interrupt controller phandle and cells */ 192e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(irqchip_phandle); 193e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(irq_nr); 194e6faee65SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_NONE) { 195e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(0x4); 196e6faee65SAnup Patel } 1976d56e396SAlistair Francis 198e6faee65SAnup Patel if (!irq_map_stride) { 199e6faee65SAnup Patel irq_map_stride = i; 200e6faee65SAnup Patel } 201e6faee65SAnup Patel irq_map += irq_map_stride; 2026d56e396SAlistair Francis } 2036d56e396SAlistair Francis } 2046d56e396SAlistair Francis 205e6faee65SAnup Patel qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map, 206e6faee65SAnup Patel GPEX_NUM_IRQS * GPEX_NUM_IRQS * 207e6faee65SAnup Patel irq_map_stride * sizeof(uint32_t)); 2086d56e396SAlistair Francis 2096d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask", 2106d56e396SAlistair Francis 0x1800, 0, 0, 0x7); 2116d56e396SAlistair Francis } 2126d56e396SAlistair Francis 2130ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket, 2140ffc1a95SAnup Patel char *clust_name, uint32_t *phandle, 215914c97f9SDaniel Henrique Barboza uint32_t *intc_phandles) 21604331d0bSMichael Clark { 2170ffc1a95SAnup Patel int cpu; 2180ffc1a95SAnup Patel uint32_t cpu_phandle; 219568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 220914c97f9SDaniel Henrique Barboza bool is_32_bit = riscv_is_32bit(&s->soc[0]); 221ed9eb206SAlexandre Ghiti uint8_t satp_mode_max; 22218df0b46SAnup Patel 22318df0b46SAnup Patel for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) { 224c95c9d20SDaniel Henrique Barboza RISCVCPU *cpu_ptr = &s->soc[socket].harts[cpu]; 22573cdf38aSDaniel Henrique Barboza g_autofree char *cpu_name = NULL; 22673cdf38aSDaniel Henrique Barboza g_autofree char *core_name = NULL; 22773cdf38aSDaniel Henrique Barboza g_autofree char *intc_name = NULL; 22873cdf38aSDaniel Henrique Barboza g_autofree char *sv_name = NULL; 229c95c9d20SDaniel Henrique Barboza 2300ffc1a95SAnup Patel cpu_phandle = (*phandle)++; 23118df0b46SAnup Patel 23218df0b46SAnup Patel cpu_name = g_strdup_printf("/cpus/cpu@%d", 23318df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 234568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, cpu_name); 235ed9eb206SAlexandre Ghiti 23643d1de32SDaniel Henrique Barboza if (cpu_ptr->cfg.satp_mode.supported != 0) { 23743d1de32SDaniel Henrique Barboza satp_mode_max = satp_mode_max_from_map(cpu_ptr->cfg.satp_mode.map); 238ed9eb206SAlexandre Ghiti sv_name = g_strdup_printf("riscv,%s", 239ed9eb206SAlexandre Ghiti satp_mode_str(satp_mode_max, is_32_bit)); 240ed9eb206SAlexandre Ghiti qemu_fdt_setprop_string(ms->fdt, cpu_name, "mmu-type", sv_name); 24143d1de32SDaniel Henrique Barboza } 242ed9eb206SAlexandre Ghiti 2431c8e491cSConor Dooley riscv_isa_write_fdt(cpu_ptr, ms->fdt, cpu_name); 24400769863SAnup Patel 245a326a2b0SDaniel Henrique Barboza if (cpu_ptr->cfg.ext_zicbom) { 24600769863SAnup Patel qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbom-block-size", 24700769863SAnup Patel cpu_ptr->cfg.cbom_blocksize); 24800769863SAnup Patel } 24900769863SAnup Patel 250e57039ddSDaniel Henrique Barboza if (cpu_ptr->cfg.ext_zicboz) { 25100769863SAnup Patel qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cboz-block-size", 25200769863SAnup Patel cpu_ptr->cfg.cboz_blocksize); 25300769863SAnup Patel } 25400769863SAnup Patel 255cc2bf69aSDaniel Henrique Barboza if (cpu_ptr->cfg.ext_zicbop) { 256cc2bf69aSDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbop-block-size", 257cc2bf69aSDaniel Henrique Barboza cpu_ptr->cfg.cbop_blocksize); 258cc2bf69aSDaniel Henrique Barboza } 259cc2bf69aSDaniel Henrique Barboza 260568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "compatible", "riscv"); 261568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "status", "okay"); 262568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, cpu_name, "reg", 26318df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 264568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "device_type", "cpu"); 265568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, cpu_name, socket); 266568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, cpu_name, "phandle", cpu_phandle); 2670ffc1a95SAnup Patel 2680ffc1a95SAnup Patel intc_phandles[cpu] = (*phandle)++; 26918df0b46SAnup Patel 27018df0b46SAnup Patel intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name); 271568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, intc_name); 272568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, intc_name, "phandle", 2730ffc1a95SAnup Patel intc_phandles[cpu]); 274568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, intc_name, "compatible", 27518df0b46SAnup Patel "riscv,cpu-intc"); 276568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, intc_name, "interrupt-controller", NULL, 0); 277568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, intc_name, "#interrupt-cells", 1); 27818df0b46SAnup Patel 27918df0b46SAnup Patel core_name = g_strdup_printf("%s/core%d", clust_name, cpu); 280568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, core_name); 281568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, core_name, "cpu", cpu_phandle); 28228a4df97SAtish Patra } 2830ffc1a95SAnup Patel } 2840ffc1a95SAnup Patel 2850ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s, 2860ffc1a95SAnup Patel const MemMapEntry *memmap, int socket) 2870ffc1a95SAnup Patel { 2885fb20f76SDaniel Henrique Barboza g_autofree char *mem_name = NULL; 2890ffc1a95SAnup Patel uint64_t addr, size; 290568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 29128a4df97SAtish Patra 292568e0614SDaniel Henrique Barboza addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(ms, socket); 293568e0614SDaniel Henrique Barboza size = riscv_socket_mem_size(ms, socket); 29418df0b46SAnup Patel mem_name = g_strdup_printf("/memory@%lx", (long)addr); 295568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, mem_name); 296568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, mem_name, "reg", 29718df0b46SAnup Patel addr >> 32, addr, size >> 32, size); 298568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, mem_name, "device_type", "memory"); 299568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, mem_name, socket); 3000ffc1a95SAnup Patel } 30104331d0bSMichael Clark 3020ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s, 3030ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 3040ffc1a95SAnup Patel uint32_t *intc_phandles) 3050ffc1a95SAnup Patel { 3060ffc1a95SAnup Patel int cpu; 3075fb20f76SDaniel Henrique Barboza g_autofree char *clint_name = NULL; 3085fb20f76SDaniel Henrique Barboza g_autofree uint32_t *clint_cells = NULL; 3090ffc1a95SAnup Patel unsigned long clint_addr; 310568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 3110ffc1a95SAnup Patel static const char * const clint_compat[2] = { 3120ffc1a95SAnup Patel "sifive,clint0", "riscv,clint0" 3130ffc1a95SAnup Patel }; 3140ffc1a95SAnup Patel 3150ffc1a95SAnup Patel clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 3160ffc1a95SAnup Patel 3170ffc1a95SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 3180ffc1a95SAnup Patel clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 3190ffc1a95SAnup Patel clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 3200ffc1a95SAnup Patel clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 3210ffc1a95SAnup Patel clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 3220ffc1a95SAnup Patel } 3230ffc1a95SAnup Patel 3240ffc1a95SAnup Patel clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 32518df0b46SAnup Patel clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr); 326568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, clint_name); 327568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, clint_name, "compatible", 3280ffc1a95SAnup Patel (char **)&clint_compat, 3290ffc1a95SAnup Patel ARRAY_SIZE(clint_compat)); 330568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, clint_name, "reg", 33118df0b46SAnup Patel 0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size); 332568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, clint_name, "interrupts-extended", 33318df0b46SAnup Patel clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4); 334568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, clint_name, socket); 3350ffc1a95SAnup Patel } 3360ffc1a95SAnup Patel 337954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s, 338954886eaSAnup Patel const MemMapEntry *memmap, int socket, 339954886eaSAnup Patel uint32_t *intc_phandles) 340954886eaSAnup Patel { 341954886eaSAnup Patel int cpu; 342954886eaSAnup Patel char *name; 34328d8c281SAnup Patel unsigned long addr, size; 344954886eaSAnup Patel uint32_t aclint_cells_size; 3455fb20f76SDaniel Henrique Barboza g_autofree uint32_t *aclint_mswi_cells = NULL; 3465fb20f76SDaniel Henrique Barboza g_autofree uint32_t *aclint_sswi_cells = NULL; 3475fb20f76SDaniel Henrique Barboza g_autofree uint32_t *aclint_mtimer_cells = NULL; 348568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 349954886eaSAnup Patel 350954886eaSAnup Patel aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 351954886eaSAnup Patel aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 352954886eaSAnup Patel aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 353954886eaSAnup Patel 354954886eaSAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 355954886eaSAnup Patel aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 356954886eaSAnup Patel aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT); 357954886eaSAnup Patel aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 358954886eaSAnup Patel aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER); 359954886eaSAnup Patel aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 360954886eaSAnup Patel aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT); 361954886eaSAnup Patel } 362954886eaSAnup Patel aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2; 363954886eaSAnup Patel 36428d8c281SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) { 365954886eaSAnup Patel addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 366954886eaSAnup Patel name = g_strdup_printf("/soc/mswi@%lx", addr); 367568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 368568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 36928d8c281SAnup Patel "riscv,aclint-mswi"); 370568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 371954886eaSAnup Patel 0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE); 372568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupts-extended", 373954886eaSAnup Patel aclint_mswi_cells, aclint_cells_size); 374568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0); 375568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0); 376568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, name, socket); 377954886eaSAnup Patel g_free(name); 37828d8c281SAnup Patel } 379954886eaSAnup Patel 38028d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 38128d8c281SAnup Patel addr = memmap[VIRT_CLINT].base + 38228d8c281SAnup Patel (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket); 38328d8c281SAnup Patel size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE; 38428d8c281SAnup Patel } else { 385954886eaSAnup Patel addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE + 386954886eaSAnup Patel (memmap[VIRT_CLINT].size * socket); 38728d8c281SAnup Patel size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE; 38828d8c281SAnup Patel } 389954886eaSAnup Patel name = g_strdup_printf("/soc/mtimer@%lx", addr); 390568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 391568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 392954886eaSAnup Patel "riscv,aclint-mtimer"); 393568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 394954886eaSAnup Patel 0x0, addr + RISCV_ACLINT_DEFAULT_MTIME, 39528d8c281SAnup Patel 0x0, size - RISCV_ACLINT_DEFAULT_MTIME, 396954886eaSAnup Patel 0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP, 397954886eaSAnup Patel 0x0, RISCV_ACLINT_DEFAULT_MTIME); 398568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupts-extended", 399954886eaSAnup Patel aclint_mtimer_cells, aclint_cells_size); 400568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, name, socket); 401954886eaSAnup Patel g_free(name); 402954886eaSAnup Patel 40328d8c281SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) { 404954886eaSAnup Patel addr = memmap[VIRT_ACLINT_SSWI].base + 405954886eaSAnup Patel (memmap[VIRT_ACLINT_SSWI].size * socket); 406954886eaSAnup Patel name = g_strdup_printf("/soc/sswi@%lx", addr); 407568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 408568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 40928d8c281SAnup Patel "riscv,aclint-sswi"); 410568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 411954886eaSAnup Patel 0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size); 412568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupts-extended", 413954886eaSAnup Patel aclint_sswi_cells, aclint_cells_size); 414568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0); 415568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0); 416568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, name, socket); 417954886eaSAnup Patel g_free(name); 41828d8c281SAnup Patel } 419954886eaSAnup Patel } 420954886eaSAnup Patel 4210ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s, 4220ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 4230ffc1a95SAnup Patel uint32_t *phandle, uint32_t *intc_phandles, 4240ffc1a95SAnup Patel uint32_t *plic_phandles) 4250ffc1a95SAnup Patel { 4260ffc1a95SAnup Patel int cpu; 4275fb20f76SDaniel Henrique Barboza g_autofree char *plic_name = NULL; 4285fb20f76SDaniel Henrique Barboza g_autofree uint32_t *plic_cells; 4290ffc1a95SAnup Patel unsigned long plic_addr; 430568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 4310ffc1a95SAnup Patel static const char * const plic_compat[2] = { 4320ffc1a95SAnup Patel "sifive,plic-1.0.0", "riscv,plic0" 4330ffc1a95SAnup Patel }; 4340ffc1a95SAnup Patel 4350ffc1a95SAnup Patel plic_phandles[socket] = (*phandle)++; 43618df0b46SAnup Patel plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket); 43718df0b46SAnup Patel plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr); 438568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, plic_name); 439568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, 44018df0b46SAnup Patel "#interrupt-cells", FDT_PLIC_INT_CELLS); 441568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, 44295e401d3SConor Dooley "#address-cells", FDT_PLIC_ADDR_CELLS); 443568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, plic_name, "compatible", 4440ffc1a95SAnup Patel (char **)&plic_compat, 4450ffc1a95SAnup Patel ARRAY_SIZE(plic_compat)); 446568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, plic_name, "interrupt-controller", NULL, 0); 447ca334e10SYong-Xuan Wang 448ca334e10SYong-Xuan Wang if (kvm_enabled()) { 449ca334e10SYong-Xuan Wang plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 450ca334e10SYong-Xuan Wang 451ca334e10SYong-Xuan Wang for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 452ca334e10SYong-Xuan Wang plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 453ca334e10SYong-Xuan Wang plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT); 454ca334e10SYong-Xuan Wang } 455ca334e10SYong-Xuan Wang 456568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended", 457ca334e10SYong-Xuan Wang plic_cells, 458ca334e10SYong-Xuan Wang s->soc[socket].num_harts * sizeof(uint32_t) * 2); 459ca334e10SYong-Xuan Wang } else { 460ca334e10SYong-Xuan Wang plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 461ca334e10SYong-Xuan Wang 462ca334e10SYong-Xuan Wang for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 463ca334e10SYong-Xuan Wang plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 464ca334e10SYong-Xuan Wang plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT); 465ca334e10SYong-Xuan Wang plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 466ca334e10SYong-Xuan Wang plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT); 467ca334e10SYong-Xuan Wang } 468ca334e10SYong-Xuan Wang 469ca334e10SYong-Xuan Wang qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended", 470ca334e10SYong-Xuan Wang plic_cells, 471ca334e10SYong-Xuan Wang s->soc[socket].num_harts * sizeof(uint32_t) * 4); 472ca334e10SYong-Xuan Wang } 473ca334e10SYong-Xuan Wang 474568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, plic_name, "reg", 47518df0b46SAnup Patel 0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size); 476568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, "riscv,ndev", 47759f74489SBin Meng VIRT_IRQCHIP_NUM_SOURCES - 1); 478568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, plic_name, socket); 479568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, "phandle", 4800ffc1a95SAnup Patel plic_phandles[socket]); 4813029fab6SAlistair Francis 482d644e5e4SAnup Patel if (!socket) { 483568e0614SDaniel Henrique Barboza platform_bus_add_all_fdt_nodes(ms->fdt, plic_name, 4843029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 4853029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].size, 4863029fab6SAlistair Francis VIRT_PLATFORM_BUS_IRQ); 487d644e5e4SAnup Patel } 4880ffc1a95SAnup Patel } 4890ffc1a95SAnup Patel 49068c8b403SSunil V L uint32_t imsic_num_bits(uint32_t count) 49128d8c281SAnup Patel { 49228d8c281SAnup Patel uint32_t ret = 0; 49328d8c281SAnup Patel 49428d8c281SAnup Patel while (BIT(ret) < count) { 49528d8c281SAnup Patel ret++; 49628d8c281SAnup Patel } 49728d8c281SAnup Patel 49828d8c281SAnup Patel return ret; 49928d8c281SAnup Patel } 50028d8c281SAnup Patel 50159a07d3cSYong-Xuan Wang static void create_fdt_one_imsic(RISCVVirtState *s, hwaddr base_addr, 50259a07d3cSYong-Xuan Wang uint32_t *intc_phandles, uint32_t msi_phandle, 50359a07d3cSYong-Xuan Wang bool m_mode, uint32_t imsic_guest_bits) 50428d8c281SAnup Patel { 50528d8c281SAnup Patel int cpu, socket; 5065fb20f76SDaniel Henrique Barboza g_autofree char *imsic_name = NULL; 507568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 508568e0614SDaniel Henrique Barboza int socket_count = riscv_socket_count(ms); 5095fb20f76SDaniel Henrique Barboza uint32_t imsic_max_hart_per_socket, imsic_addr, imsic_size; 5105fb20f76SDaniel Henrique Barboza g_autofree uint32_t *imsic_cells = NULL; 5115fb20f76SDaniel Henrique Barboza g_autofree uint32_t *imsic_regs = NULL; 51228d8c281SAnup Patel 513568e0614SDaniel Henrique Barboza imsic_cells = g_new0(uint32_t, ms->smp.cpus * 2); 5142967f37dSDaniel Henrique Barboza imsic_regs = g_new0(uint32_t, socket_count * 4); 51528d8c281SAnup Patel 516568e0614SDaniel Henrique Barboza for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 51728d8c281SAnup Patel imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 51859a07d3cSYong-Xuan Wang imsic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT); 51928d8c281SAnup Patel } 52059a07d3cSYong-Xuan Wang 52128d8c281SAnup Patel imsic_max_hart_per_socket = 0; 5222967f37dSDaniel Henrique Barboza for (socket = 0; socket < socket_count; socket++) { 52359a07d3cSYong-Xuan Wang imsic_addr = base_addr + socket * VIRT_IMSIC_GROUP_MAX_SIZE; 52428d8c281SAnup Patel imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) * 52528d8c281SAnup Patel s->soc[socket].num_harts; 52628d8c281SAnup Patel imsic_regs[socket * 4 + 0] = 0; 52728d8c281SAnup Patel imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr); 52828d8c281SAnup Patel imsic_regs[socket * 4 + 2] = 0; 52928d8c281SAnup Patel imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size); 53028d8c281SAnup Patel if (imsic_max_hart_per_socket < s->soc[socket].num_harts) { 53128d8c281SAnup Patel imsic_max_hart_per_socket = s->soc[socket].num_harts; 53228d8c281SAnup Patel } 53328d8c281SAnup Patel } 53459a07d3cSYong-Xuan Wang 53559a07d3cSYong-Xuan Wang imsic_name = g_strdup_printf("/soc/imsics@%lx", (unsigned long)base_addr); 536568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, imsic_name); 53759a07d3cSYong-Xuan Wang qemu_fdt_setprop_string(ms->fdt, imsic_name, "compatible", "riscv,imsics"); 538568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "#interrupt-cells", 53928d8c281SAnup Patel FDT_IMSIC_INT_CELLS); 54059a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, imsic_name, "interrupt-controller", NULL, 0); 54159a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, imsic_name, "msi-controller", NULL, 0); 542568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, imsic_name, "interrupts-extended", 543568e0614SDaniel Henrique Barboza imsic_cells, ms->smp.cpus * sizeof(uint32_t) * 2); 544568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, imsic_name, "reg", imsic_regs, 5452967f37dSDaniel Henrique Barboza socket_count * sizeof(uint32_t) * 4); 546568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,num-ids", 54728d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 54859a07d3cSYong-Xuan Wang 54928d8c281SAnup Patel if (imsic_guest_bits) { 550568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,guest-index-bits", 55128d8c281SAnup Patel imsic_guest_bits); 55228d8c281SAnup Patel } 55359a07d3cSYong-Xuan Wang 5542967f37dSDaniel Henrique Barboza if (socket_count > 1) { 555568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,hart-index-bits", 55628d8c281SAnup Patel imsic_num_bits(imsic_max_hart_per_socket)); 557568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-bits", 5582967f37dSDaniel Henrique Barboza imsic_num_bits(socket_count)); 559568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-shift", 56028d8c281SAnup Patel IMSIC_MMIO_GROUP_MIN_SHIFT); 56128d8c281SAnup Patel } 56259a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, imsic_name, "phandle", msi_phandle); 56328d8c281SAnup Patel } 56428d8c281SAnup Patel 56559a07d3cSYong-Xuan Wang static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap, 56659a07d3cSYong-Xuan Wang uint32_t *phandle, uint32_t *intc_phandles, 56759a07d3cSYong-Xuan Wang uint32_t *msi_m_phandle, uint32_t *msi_s_phandle) 56859a07d3cSYong-Xuan Wang { 56959a07d3cSYong-Xuan Wang *msi_m_phandle = (*phandle)++; 57059a07d3cSYong-Xuan Wang *msi_s_phandle = (*phandle)++; 57159a07d3cSYong-Xuan Wang 57259a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 57359a07d3cSYong-Xuan Wang /* M-level IMSIC node */ 57459a07d3cSYong-Xuan Wang create_fdt_one_imsic(s, memmap[VIRT_IMSIC_M].base, intc_phandles, 57559a07d3cSYong-Xuan Wang *msi_m_phandle, true, 0); 57659a07d3cSYong-Xuan Wang } 57759a07d3cSYong-Xuan Wang 57859a07d3cSYong-Xuan Wang /* S-level IMSIC node */ 57959a07d3cSYong-Xuan Wang create_fdt_one_imsic(s, memmap[VIRT_IMSIC_S].base, intc_phandles, 58059a07d3cSYong-Xuan Wang *msi_s_phandle, false, 58159a07d3cSYong-Xuan Wang imsic_num_bits(s->aia_guests + 1)); 58259a07d3cSYong-Xuan Wang 58359a07d3cSYong-Xuan Wang } 58459a07d3cSYong-Xuan Wang 58559a07d3cSYong-Xuan Wang static void create_fdt_one_aplic(RISCVVirtState *s, int socket, 58659a07d3cSYong-Xuan Wang unsigned long aplic_addr, uint32_t aplic_size, 58759a07d3cSYong-Xuan Wang uint32_t msi_phandle, 58859a07d3cSYong-Xuan Wang uint32_t *intc_phandles, 58959a07d3cSYong-Xuan Wang uint32_t aplic_phandle, 59059a07d3cSYong-Xuan Wang uint32_t aplic_child_phandle, 59148c2c33cSYong-Xuan Wang bool m_mode, int num_harts) 59259a07d3cSYong-Xuan Wang { 59359a07d3cSYong-Xuan Wang int cpu; 5945fb20f76SDaniel Henrique Barboza g_autofree char *aplic_name = NULL; 5955fb20f76SDaniel Henrique Barboza g_autofree uint32_t *aplic_cells = g_new0(uint32_t, num_harts * 2); 59659a07d3cSYong-Xuan Wang MachineState *ms = MACHINE(s); 59759a07d3cSYong-Xuan Wang 59848c2c33cSYong-Xuan Wang for (cpu = 0; cpu < num_harts; cpu++) { 59959a07d3cSYong-Xuan Wang aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 60059a07d3cSYong-Xuan Wang aplic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT); 60159a07d3cSYong-Xuan Wang } 60259a07d3cSYong-Xuan Wang 60359a07d3cSYong-Xuan Wang aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr); 60459a07d3cSYong-Xuan Wang qemu_fdt_add_subnode(ms->fdt, aplic_name); 60559a07d3cSYong-Xuan Wang qemu_fdt_setprop_string(ms->fdt, aplic_name, "compatible", "riscv,aplic"); 60659a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, 60759a07d3cSYong-Xuan Wang "#interrupt-cells", FDT_APLIC_INT_CELLS); 60859a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, aplic_name, "interrupt-controller", NULL, 0); 60959a07d3cSYong-Xuan Wang 61059a07d3cSYong-Xuan Wang if (s->aia_type == VIRT_AIA_TYPE_APLIC) { 61159a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, aplic_name, "interrupts-extended", 61248c2c33cSYong-Xuan Wang aplic_cells, num_harts * sizeof(uint32_t) * 2); 61359a07d3cSYong-Xuan Wang } else { 61459a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "msi-parent", msi_phandle); 61559a07d3cSYong-Xuan Wang } 61659a07d3cSYong-Xuan Wang 61759a07d3cSYong-Xuan Wang qemu_fdt_setprop_cells(ms->fdt, aplic_name, "reg", 61859a07d3cSYong-Xuan Wang 0x0, aplic_addr, 0x0, aplic_size); 61959a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,num-sources", 62059a07d3cSYong-Xuan Wang VIRT_IRQCHIP_NUM_SOURCES); 62159a07d3cSYong-Xuan Wang 62259a07d3cSYong-Xuan Wang if (aplic_child_phandle) { 62359a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,children", 62459a07d3cSYong-Xuan Wang aplic_child_phandle); 62559a07d3cSYong-Xuan Wang qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegate", 62659a07d3cSYong-Xuan Wang aplic_child_phandle, 0x1, 62759a07d3cSYong-Xuan Wang VIRT_IRQCHIP_NUM_SOURCES); 62859a07d3cSYong-Xuan Wang } 62959a07d3cSYong-Xuan Wang 63059a07d3cSYong-Xuan Wang riscv_socket_fdt_write_id(ms, aplic_name, socket); 63159a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "phandle", aplic_phandle); 63259a07d3cSYong-Xuan Wang } 63359a07d3cSYong-Xuan Wang 63428d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s, 63528d8c281SAnup Patel const MemMapEntry *memmap, int socket, 63628d8c281SAnup Patel uint32_t msi_m_phandle, 63728d8c281SAnup Patel uint32_t msi_s_phandle, 63828d8c281SAnup Patel uint32_t *phandle, 63928d8c281SAnup Patel uint32_t *intc_phandles, 64048c2c33cSYong-Xuan Wang uint32_t *aplic_phandles, 64148c2c33cSYong-Xuan Wang int num_harts) 642e6faee65SAnup Patel { 6435fb20f76SDaniel Henrique Barboza g_autofree char *aplic_name = NULL; 644e6faee65SAnup Patel unsigned long aplic_addr; 645568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 646e6faee65SAnup Patel uint32_t aplic_m_phandle, aplic_s_phandle; 647e6faee65SAnup Patel 648e6faee65SAnup Patel aplic_m_phandle = (*phandle)++; 649e6faee65SAnup Patel aplic_s_phandle = (*phandle)++; 650e6faee65SAnup Patel 65159a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 652e6faee65SAnup Patel /* M-level APLIC node */ 653e6faee65SAnup Patel aplic_addr = memmap[VIRT_APLIC_M].base + 654e6faee65SAnup Patel (memmap[VIRT_APLIC_M].size * socket); 65559a07d3cSYong-Xuan Wang create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_M].size, 65659a07d3cSYong-Xuan Wang msi_m_phandle, intc_phandles, 65759a07d3cSYong-Xuan Wang aplic_m_phandle, aplic_s_phandle, 65848c2c33cSYong-Xuan Wang true, num_harts); 65928d8c281SAnup Patel } 660e6faee65SAnup Patel 661e6faee65SAnup Patel /* S-level APLIC node */ 662e6faee65SAnup Patel aplic_addr = memmap[VIRT_APLIC_S].base + 663e6faee65SAnup Patel (memmap[VIRT_APLIC_S].size * socket); 66459a07d3cSYong-Xuan Wang create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_S].size, 66559a07d3cSYong-Xuan Wang msi_s_phandle, intc_phandles, 66659a07d3cSYong-Xuan Wang aplic_s_phandle, 0, 66748c2c33cSYong-Xuan Wang false, num_harts); 66859a07d3cSYong-Xuan Wang 669e6faee65SAnup Patel aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr); 6703029fab6SAlistair Francis 671d644e5e4SAnup Patel if (!socket) { 672568e0614SDaniel Henrique Barboza platform_bus_add_all_fdt_nodes(ms->fdt, aplic_name, 6733029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 6743029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].size, 6753029fab6SAlistair Francis VIRT_PLATFORM_BUS_IRQ); 676d644e5e4SAnup Patel } 6773029fab6SAlistair Francis 678e6faee65SAnup Patel aplic_phandles[socket] = aplic_s_phandle; 679e6faee65SAnup Patel } 680e6faee65SAnup Patel 681abd9a206SAtish Patra static void create_fdt_pmu(RISCVVirtState *s) 682abd9a206SAtish Patra { 6835fb20f76SDaniel Henrique Barboza g_autofree char *pmu_name = g_strdup_printf("/pmu"); 684568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 685abd9a206SAtish Patra RISCVCPU hart = s->soc[0].harts[0]; 686abd9a206SAtish Patra 687568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, pmu_name); 688568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, pmu_name, "compatible", "riscv,pmu"); 6892571a642SRob Bradford riscv_pmu_generate_fdt_node(ms->fdt, hart.pmu_avail_ctrs, pmu_name); 690abd9a206SAtish Patra } 691abd9a206SAtish Patra 6920ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap, 693914c97f9SDaniel Henrique Barboza uint32_t *phandle, 6940ffc1a95SAnup Patel uint32_t *irq_mmio_phandle, 6950ffc1a95SAnup Patel uint32_t *irq_pcie_phandle, 69628d8c281SAnup Patel uint32_t *irq_virtio_phandle, 69728d8c281SAnup Patel uint32_t *msi_pcie_phandle) 6980ffc1a95SAnup Patel { 69928d8c281SAnup Patel int socket, phandle_pos; 700568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 70128d8c281SAnup Patel uint32_t msi_m_phandle = 0, msi_s_phandle = 0; 7025d0e3bcbSDaniel Henrique Barboza uint32_t xplic_phandles[MAX_NODES]; 7035d0e3bcbSDaniel Henrique Barboza g_autofree uint32_t *intc_phandles = NULL; 704568e0614SDaniel Henrique Barboza int socket_count = riscv_socket_count(ms); 7050ffc1a95SAnup Patel 706568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/cpus"); 707568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/cpus", "timebase-frequency", 7080ffc1a95SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ); 709568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0); 710568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1); 711568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map"); 7120ffc1a95SAnup Patel 713568e0614SDaniel Henrique Barboza intc_phandles = g_new0(uint32_t, ms->smp.cpus); 71428d8c281SAnup Patel 715568e0614SDaniel Henrique Barboza phandle_pos = ms->smp.cpus; 7162967f37dSDaniel Henrique Barboza for (socket = (socket_count - 1); socket >= 0; socket--) { 7175d0e3bcbSDaniel Henrique Barboza g_autofree char *clust_name = NULL; 71828d8c281SAnup Patel phandle_pos -= s->soc[socket].num_harts; 71928d8c281SAnup Patel 7200ffc1a95SAnup Patel clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket); 721568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, clust_name); 7220ffc1a95SAnup Patel 7230ffc1a95SAnup Patel create_fdt_socket_cpus(s, socket, clust_name, phandle, 724914c97f9SDaniel Henrique Barboza &intc_phandles[phandle_pos]); 7250ffc1a95SAnup Patel 7260ffc1a95SAnup Patel create_fdt_socket_memory(s, memmap, socket); 7270ffc1a95SAnup Patel 728c0716c81SPhilippe Mathieu-Daudé if (tcg_enabled()) { 729954886eaSAnup Patel if (s->have_aclint) { 73028d8c281SAnup Patel create_fdt_socket_aclint(s, memmap, socket, 73128d8c281SAnup Patel &intc_phandles[phandle_pos]); 732954886eaSAnup Patel } else { 73328d8c281SAnup Patel create_fdt_socket_clint(s, memmap, socket, 73428d8c281SAnup Patel &intc_phandles[phandle_pos]); 735954886eaSAnup Patel } 736ad40be27SYifei Jiang } 73728d8c281SAnup Patel } 73828d8c281SAnup Patel 73928d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 74028d8c281SAnup Patel create_fdt_imsic(s, memmap, phandle, intc_phandles, 74128d8c281SAnup Patel &msi_m_phandle, &msi_s_phandle); 74228d8c281SAnup Patel *msi_pcie_phandle = msi_s_phandle; 74328d8c281SAnup Patel } 74428d8c281SAnup Patel 74548c2c33cSYong-Xuan Wang /* KVM AIA only has one APLIC instance */ 746a51d4610SDaniel Henrique Barboza if (kvm_enabled() && virt_use_kvm_aia(s)) { 74748c2c33cSYong-Xuan Wang create_fdt_socket_aplic(s, memmap, 0, 74848c2c33cSYong-Xuan Wang msi_m_phandle, msi_s_phandle, phandle, 74948c2c33cSYong-Xuan Wang &intc_phandles[0], xplic_phandles, 75048c2c33cSYong-Xuan Wang ms->smp.cpus); 75148c2c33cSYong-Xuan Wang } else { 752568e0614SDaniel Henrique Barboza phandle_pos = ms->smp.cpus; 7532967f37dSDaniel Henrique Barboza for (socket = (socket_count - 1); socket >= 0; socket--) { 75428d8c281SAnup Patel phandle_pos -= s->soc[socket].num_harts; 7550ffc1a95SAnup Patel 756e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 7570ffc1a95SAnup Patel create_fdt_socket_plic(s, memmap, socket, phandle, 75848c2c33cSYong-Xuan Wang &intc_phandles[phandle_pos], 75948c2c33cSYong-Xuan Wang xplic_phandles); 760e6faee65SAnup Patel } else { 76128d8c281SAnup Patel create_fdt_socket_aplic(s, memmap, socket, 76228d8c281SAnup Patel msi_m_phandle, msi_s_phandle, phandle, 76348c2c33cSYong-Xuan Wang &intc_phandles[phandle_pos], 76448c2c33cSYong-Xuan Wang xplic_phandles, 76548c2c33cSYong-Xuan Wang s->soc[socket].num_harts); 76648c2c33cSYong-Xuan Wang } 76728d8c281SAnup Patel } 768e6faee65SAnup Patel } 7690ffc1a95SAnup Patel 770a51d4610SDaniel Henrique Barboza if (kvm_enabled() && virt_use_kvm_aia(s)) { 77148c2c33cSYong-Xuan Wang *irq_mmio_phandle = xplic_phandles[0]; 77248c2c33cSYong-Xuan Wang *irq_virtio_phandle = xplic_phandles[0]; 77348c2c33cSYong-Xuan Wang *irq_pcie_phandle = xplic_phandles[0]; 77448c2c33cSYong-Xuan Wang } else { 7752967f37dSDaniel Henrique Barboza for (socket = 0; socket < socket_count; socket++) { 77618df0b46SAnup Patel if (socket == 0) { 7770ffc1a95SAnup Patel *irq_mmio_phandle = xplic_phandles[socket]; 7780ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 7790ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 78018df0b46SAnup Patel } 78118df0b46SAnup Patel if (socket == 1) { 7820ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 7830ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 78418df0b46SAnup Patel } 78518df0b46SAnup Patel if (socket == 2) { 7860ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 78718df0b46SAnup Patel } 78818df0b46SAnup Patel } 78948c2c33cSYong-Xuan Wang } 79018df0b46SAnup Patel 791568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_distance_matrix(ms); 7920ffc1a95SAnup Patel } 7930ffc1a95SAnup Patel 7940ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap, 7950ffc1a95SAnup Patel uint32_t irq_virtio_phandle) 7960ffc1a95SAnup Patel { 7970ffc1a95SAnup Patel int i; 798568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 79904331d0bSMichael Clark 80004331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 8011d873c6eSDaniel Henrique Barboza g_autofree char *name = g_strdup_printf("/soc/virtio_mmio@%lx", 80204331d0bSMichael Clark (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size)); 8031d873c6eSDaniel Henrique Barboza 804568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 805568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "virtio,mmio"); 806568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 80704331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 80804331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].size); 809568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", 8100ffc1a95SAnup Patel irq_virtio_phandle); 811e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 812568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", 813e6faee65SAnup Patel VIRTIO_IRQ + i); 814e6faee65SAnup Patel } else { 815568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", 816e6faee65SAnup Patel VIRTIO_IRQ + i, 0x4); 817e6faee65SAnup Patel } 81804331d0bSMichael Clark } 8190ffc1a95SAnup Patel } 8200ffc1a95SAnup Patel 8210ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap, 82228d8c281SAnup Patel uint32_t irq_pcie_phandle, 82328d8c281SAnup Patel uint32_t msi_pcie_phandle) 8240ffc1a95SAnup Patel { 8255fb20f76SDaniel Henrique Barboza g_autofree char *name = NULL; 826568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 82704331d0bSMichael Clark 82818df0b46SAnup Patel name = g_strdup_printf("/soc/pci@%lx", 8296d56e396SAlistair Francis (long) memmap[VIRT_PCIE_ECAM].base); 830568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#address-cells", 8310ffc1a95SAnup Patel FDT_PCI_ADDR_CELLS); 832568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 8330ffc1a95SAnup Patel FDT_PCI_INT_CELLS); 834568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#size-cells", 0x2); 835568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 8360ffc1a95SAnup Patel "pci-host-ecam-generic"); 837568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "device_type", "pci"); 838568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "linux,pci-domain", 0); 839568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "bus-range", 0, 84018df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1); 841568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "dma-coherent", NULL, 0); 84228d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 843568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "msi-parent", msi_pcie_phandle); 84428d8c281SAnup Patel } 845568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 0, 84618df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size); 847568e0614SDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(ms->fdt, name, "ranges", 8486d56e396SAlistair Francis 1, FDT_PCI_RANGE_IOPORT, 2, 0, 8496d56e396SAlistair Francis 2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size, 8506d56e396SAlistair Francis 1, FDT_PCI_RANGE_MMIO, 8516d56e396SAlistair Francis 2, memmap[VIRT_PCIE_MMIO].base, 85219800265SBin Meng 2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size, 85319800265SBin Meng 1, FDT_PCI_RANGE_MMIO_64BIT, 85419800265SBin Meng 2, virt_high_pcie_memmap.base, 85519800265SBin Meng 2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size); 85619800265SBin Meng 857568e0614SDaniel Henrique Barboza create_pcie_irq_map(s, ms->fdt, name, irq_pcie_phandle); 8580ffc1a95SAnup Patel } 8596d56e396SAlistair Francis 8600ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap, 8610ffc1a95SAnup Patel uint32_t *phandle) 8620ffc1a95SAnup Patel { 8630ffc1a95SAnup Patel char *name; 8640ffc1a95SAnup Patel uint32_t test_phandle; 865568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 8660ffc1a95SAnup Patel 8670ffc1a95SAnup Patel test_phandle = (*phandle)++; 86818df0b46SAnup Patel name = g_strdup_printf("/soc/test@%lx", 86904331d0bSMichael Clark (long)memmap[VIRT_TEST].base); 870568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 8719c0fb20cSPalmer Dabbelt { 8722cc04550SBin Meng static const char * const compat[3] = { 8732cc04550SBin Meng "sifive,test1", "sifive,test0", "syscon" 8742cc04550SBin Meng }; 875568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, name, "compatible", 8760ffc1a95SAnup Patel (char **)&compat, ARRAY_SIZE(compat)); 8779c0fb20cSPalmer Dabbelt } 878568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 8790ffc1a95SAnup Patel 0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size); 880568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "phandle", test_phandle); 881568e0614SDaniel Henrique Barboza test_phandle = qemu_fdt_get_phandle(ms->fdt, name); 88218df0b46SAnup Patel g_free(name); 8830e404da0SAnup Patel 884ae293799SConor Dooley name = g_strdup_printf("/reboot"); 885568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 886568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-reboot"); 887568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle); 888568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0); 889568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_RESET); 89018df0b46SAnup Patel g_free(name); 8910e404da0SAnup Patel 892ae293799SConor Dooley name = g_strdup_printf("/poweroff"); 893568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 894568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-poweroff"); 895568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle); 896568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0); 897568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_PASS); 89818df0b46SAnup Patel g_free(name); 8990ffc1a95SAnup Patel } 9000ffc1a95SAnup Patel 9010ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap, 9020ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 9030ffc1a95SAnup Patel { 9045fb20f76SDaniel Henrique Barboza g_autofree char *name = NULL; 905568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 90604331d0bSMichael Clark 90753c38f7aSConor Dooley name = g_strdup_printf("/soc/serial@%lx", (long)memmap[VIRT_UART0].base); 908568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 909568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "ns16550a"); 910568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 91104331d0bSMichael Clark 0x0, memmap[VIRT_UART0].base, 91204331d0bSMichael Clark 0x0, memmap[VIRT_UART0].size); 913568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "clock-frequency", 3686400); 914568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", irq_mmio_phandle); 915e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 916568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", UART0_IRQ); 917e6faee65SAnup Patel } else { 918568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", UART0_IRQ, 0x4); 919e6faee65SAnup Patel } 92004331d0bSMichael Clark 921568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", name); 9220ffc1a95SAnup Patel } 9230ffc1a95SAnup Patel 9240ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap, 9250ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 9260ffc1a95SAnup Patel { 9275fb20f76SDaniel Henrique Barboza g_autofree char *name = NULL; 928568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 92971eb522cSAlistair Francis 93018df0b46SAnup Patel name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base); 931568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 932568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 9330ffc1a95SAnup Patel "google,goldfish-rtc"); 934568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 9350ffc1a95SAnup Patel 0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size); 936568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", 9370ffc1a95SAnup Patel irq_mmio_phandle); 938e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 939568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", RTC_IRQ); 940e6faee65SAnup Patel } else { 941568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", RTC_IRQ, 0x4); 942e6faee65SAnup Patel } 9430ffc1a95SAnup Patel } 9440ffc1a95SAnup Patel 9450ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap) 9460ffc1a95SAnup Patel { 947568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 9480ffc1a95SAnup Patel hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 9490ffc1a95SAnup Patel hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 9505fb20f76SDaniel Henrique Barboza g_autofree char *name = g_strdup_printf("/flash@%" PRIx64, flashbase); 95167b5ef30SAnup Patel 952568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 953568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "cfi-flash"); 954568e0614SDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(ms->fdt, name, "reg", 95571eb522cSAlistair Francis 2, flashbase, 2, flashsize, 95671eb522cSAlistair Francis 2, flashbase + flashsize, 2, flashsize); 957568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "bank-width", 4); 9580ffc1a95SAnup Patel } 9590ffc1a95SAnup Patel 960f9a461b2SAtish Patra static void create_fdt_fw_cfg(RISCVVirtState *s, const MemMapEntry *memmap) 961f9a461b2SAtish Patra { 962568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 963f9a461b2SAtish Patra hwaddr base = memmap[VIRT_FW_CFG].base; 964f9a461b2SAtish Patra hwaddr size = memmap[VIRT_FW_CFG].size; 9655fb20f76SDaniel Henrique Barboza g_autofree char *nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base); 966f9a461b2SAtish Patra 967568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, nodename); 968568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, nodename, 969f9a461b2SAtish Patra "compatible", "qemu,fw-cfg-mmio"); 970568e0614SDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 971f9a461b2SAtish Patra 2, base, 2, size); 972568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0); 973f9a461b2SAtish Patra } 974f9a461b2SAtish Patra 975*7778cdddSDaniel Henrique Barboza static void create_fdt_virtio_iommu(RISCVVirtState *s, uint16_t bdf) 976*7778cdddSDaniel Henrique Barboza { 977*7778cdddSDaniel Henrique Barboza const char compat[] = "virtio,pci-iommu\0pci1af4,1057"; 978*7778cdddSDaniel Henrique Barboza void *fdt = MACHINE(s)->fdt; 979*7778cdddSDaniel Henrique Barboza uint32_t iommu_phandle; 980*7778cdddSDaniel Henrique Barboza g_autofree char *iommu_node = NULL; 981*7778cdddSDaniel Henrique Barboza g_autofree char *pci_node = NULL; 982*7778cdddSDaniel Henrique Barboza 983*7778cdddSDaniel Henrique Barboza pci_node = g_strdup_printf("/soc/pci@%lx", 984*7778cdddSDaniel Henrique Barboza (long) virt_memmap[VIRT_PCIE_ECAM].base); 985*7778cdddSDaniel Henrique Barboza iommu_node = g_strdup_printf("%s/virtio_iommu@%x,%x", pci_node, 986*7778cdddSDaniel Henrique Barboza PCI_SLOT(bdf), PCI_FUNC(bdf)); 987*7778cdddSDaniel Henrique Barboza iommu_phandle = qemu_fdt_alloc_phandle(fdt); 988*7778cdddSDaniel Henrique Barboza 989*7778cdddSDaniel Henrique Barboza qemu_fdt_add_subnode(fdt, iommu_node); 990*7778cdddSDaniel Henrique Barboza 991*7778cdddSDaniel Henrique Barboza qemu_fdt_setprop(fdt, iommu_node, "compatible", compat, sizeof(compat)); 992*7778cdddSDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(fdt, iommu_node, "reg", 993*7778cdddSDaniel Henrique Barboza 1, bdf << 8, 1, 0, 1, 0, 994*7778cdddSDaniel Henrique Barboza 1, 0, 1, 0); 995*7778cdddSDaniel Henrique Barboza qemu_fdt_setprop_cell(fdt, iommu_node, "#iommu-cells", 1); 996*7778cdddSDaniel Henrique Barboza qemu_fdt_setprop_cell(fdt, iommu_node, "phandle", iommu_phandle); 997*7778cdddSDaniel Henrique Barboza 998*7778cdddSDaniel Henrique Barboza qemu_fdt_setprop_cells(fdt, pci_node, "iommu-map", 999*7778cdddSDaniel Henrique Barboza 0, iommu_phandle, 0, bdf, 1000*7778cdddSDaniel Henrique Barboza bdf + 1, iommu_phandle, bdf + 1, 0xffff - bdf); 1001*7778cdddSDaniel Henrique Barboza } 1002*7778cdddSDaniel Henrique Barboza 10037a87ba89SDaniel Henrique Barboza static void finalize_fdt(RISCVVirtState *s) 10047a87ba89SDaniel Henrique Barboza { 10057a87ba89SDaniel Henrique Barboza uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1; 10067a87ba89SDaniel Henrique Barboza uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1; 10077a87ba89SDaniel Henrique Barboza 10087a87ba89SDaniel Henrique Barboza create_fdt_sockets(s, virt_memmap, &phandle, &irq_mmio_phandle, 10097a87ba89SDaniel Henrique Barboza &irq_pcie_phandle, &irq_virtio_phandle, 10107a87ba89SDaniel Henrique Barboza &msi_pcie_phandle); 10117a87ba89SDaniel Henrique Barboza 10127a87ba89SDaniel Henrique Barboza create_fdt_virtio(s, virt_memmap, irq_virtio_phandle); 10137a87ba89SDaniel Henrique Barboza 10147a87ba89SDaniel Henrique Barboza create_fdt_pcie(s, virt_memmap, irq_pcie_phandle, msi_pcie_phandle); 10157a87ba89SDaniel Henrique Barboza 10167a87ba89SDaniel Henrique Barboza create_fdt_reset(s, virt_memmap, &phandle); 10177a87ba89SDaniel Henrique Barboza 10187a87ba89SDaniel Henrique Barboza create_fdt_uart(s, virt_memmap, irq_mmio_phandle); 10197a87ba89SDaniel Henrique Barboza 10207a87ba89SDaniel Henrique Barboza create_fdt_rtc(s, virt_memmap, irq_mmio_phandle); 10217a87ba89SDaniel Henrique Barboza } 10227a87ba89SDaniel Henrique Barboza 1023914c97f9SDaniel Henrique Barboza static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap) 10240ffc1a95SAnup Patel { 1025568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 1026e4b4f0b7SJason A. Donenfeld uint8_t rng_seed[32]; 10273fe88965SDaniel Henrique Barboza g_autofree char *name = NULL; 10280ffc1a95SAnup Patel 1029568e0614SDaniel Henrique Barboza ms->fdt = create_device_tree(&s->fdt_size); 1030568e0614SDaniel Henrique Barboza if (!ms->fdt) { 10310ffc1a95SAnup Patel error_report("create_device_tree() failed"); 10320ffc1a95SAnup Patel exit(1); 10330ffc1a95SAnup Patel } 10340ffc1a95SAnup Patel 1035568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/", "model", "riscv-virtio,qemu"); 1036568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/", "compatible", "riscv-virtio"); 1037568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2); 1038568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2); 10390ffc1a95SAnup Patel 1040568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/soc"); 1041568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, "/soc", "ranges", NULL, 0); 1042568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/soc", "compatible", "simple-bus"); 1043568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/soc", "#size-cells", 0x2); 1044568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/soc", "#address-cells", 0x2); 10450ffc1a95SAnup Patel 10463fe88965SDaniel Henrique Barboza /* 10473fe88965SDaniel Henrique Barboza * The "/soc/pci@..." node is needed for PCIE hotplugs 10483fe88965SDaniel Henrique Barboza * that might happen before finalize_fdt(). 10493fe88965SDaniel Henrique Barboza */ 10503fe88965SDaniel Henrique Barboza name = g_strdup_printf("/soc/pci@%lx", (long) memmap[VIRT_PCIE_ECAM].base); 10513fe88965SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 10523fe88965SDaniel Henrique Barboza 10537a87ba89SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/chosen"); 10544e1e3003SAnup Patel 1055e4b4f0b7SJason A. Donenfeld /* Pass seed to RNG */ 1056e4b4f0b7SJason A. Donenfeld qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed)); 1057568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, "/chosen", "rng-seed", 10582967f37dSDaniel Henrique Barboza rng_seed, sizeof(rng_seed)); 10597a87ba89SDaniel Henrique Barboza 10607a87ba89SDaniel Henrique Barboza create_fdt_flash(s, memmap); 10617a87ba89SDaniel Henrique Barboza create_fdt_fw_cfg(s, memmap); 10627a87ba89SDaniel Henrique Barboza create_fdt_pmu(s); 106304331d0bSMichael Clark } 106404331d0bSMichael Clark 10656d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem, 1066e86e9527SSunil V L DeviceState *irqchip, 1067e86e9527SSunil V L RISCVVirtState *s) 10686d56e396SAlistair Francis { 10696d56e396SAlistair Francis DeviceState *dev; 10706d56e396SAlistair Francis MemoryRegion *ecam_alias, *ecam_reg; 107119800265SBin Meng MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg; 1072e86e9527SSunil V L hwaddr ecam_base = s->memmap[VIRT_PCIE_ECAM].base; 1073e86e9527SSunil V L hwaddr ecam_size = s->memmap[VIRT_PCIE_ECAM].size; 1074e86e9527SSunil V L hwaddr mmio_base = s->memmap[VIRT_PCIE_MMIO].base; 1075e86e9527SSunil V L hwaddr mmio_size = s->memmap[VIRT_PCIE_MMIO].size; 1076e86e9527SSunil V L hwaddr high_mmio_base = virt_high_pcie_memmap.base; 1077e86e9527SSunil V L hwaddr high_mmio_size = virt_high_pcie_memmap.size; 1078e86e9527SSunil V L hwaddr pio_base = s->memmap[VIRT_PCIE_PIO].base; 1079e86e9527SSunil V L hwaddr pio_size = s->memmap[VIRT_PCIE_PIO].size; 10806d56e396SAlistair Francis qemu_irq irq; 10816d56e396SAlistair Francis int i; 10826d56e396SAlistair Francis 10833e80f690SMarkus Armbruster dev = qdev_new(TYPE_GPEX_HOST); 10846d56e396SAlistair Francis 1085e86e9527SSunil V L /* Set GPEX object properties for the virt machine */ 1086e86e9527SSunil V L object_property_set_uint(OBJECT(GPEX_HOST(dev)), PCI_HOST_ECAM_BASE, 1087e86e9527SSunil V L ecam_base, NULL); 1088e86e9527SSunil V L object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_ECAM_SIZE, 1089e86e9527SSunil V L ecam_size, NULL); 1090e86e9527SSunil V L object_property_set_uint(OBJECT(GPEX_HOST(dev)), 1091e86e9527SSunil V L PCI_HOST_BELOW_4G_MMIO_BASE, 1092e86e9527SSunil V L mmio_base, NULL); 1093e86e9527SSunil V L object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_BELOW_4G_MMIO_SIZE, 1094e86e9527SSunil V L mmio_size, NULL); 1095e86e9527SSunil V L object_property_set_uint(OBJECT(GPEX_HOST(dev)), 1096e86e9527SSunil V L PCI_HOST_ABOVE_4G_MMIO_BASE, 1097e86e9527SSunil V L high_mmio_base, NULL); 1098e86e9527SSunil V L object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_ABOVE_4G_MMIO_SIZE, 1099e86e9527SSunil V L high_mmio_size, NULL); 1100e86e9527SSunil V L object_property_set_uint(OBJECT(GPEX_HOST(dev)), PCI_HOST_PIO_BASE, 1101e86e9527SSunil V L pio_base, NULL); 1102e86e9527SSunil V L object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_PIO_SIZE, 1103e86e9527SSunil V L pio_size, NULL); 1104e86e9527SSunil V L 11053c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 11066d56e396SAlistair Francis 11076d56e396SAlistair Francis ecam_alias = g_new0(MemoryRegion, 1); 11086d56e396SAlistair Francis ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 11096d56e396SAlistair Francis memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam", 11106d56e396SAlistair Francis ecam_reg, 0, ecam_size); 11116d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias); 11126d56e396SAlistair Francis 11136d56e396SAlistair Francis mmio_alias = g_new0(MemoryRegion, 1); 11146d56e396SAlistair Francis mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 11156d56e396SAlistair Francis memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio", 11166d56e396SAlistair Francis mmio_reg, mmio_base, mmio_size); 11176d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias); 11186d56e396SAlistair Francis 111919800265SBin Meng /* Map high MMIO space */ 112019800265SBin Meng high_mmio_alias = g_new0(MemoryRegion, 1); 112119800265SBin Meng memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high", 112219800265SBin Meng mmio_reg, high_mmio_base, high_mmio_size); 112319800265SBin Meng memory_region_add_subregion(get_system_memory(), high_mmio_base, 112419800265SBin Meng high_mmio_alias); 112519800265SBin Meng 11266d56e396SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base); 11276d56e396SAlistair Francis 11286d56e396SAlistair Francis for (i = 0; i < GPEX_NUM_IRQS; i++) { 1129e6faee65SAnup Patel irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i); 11306d56e396SAlistair Francis 11316d56e396SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq); 11326d56e396SAlistair Francis gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i); 11336d56e396SAlistair Francis } 11346d56e396SAlistair Francis 1135e86e9527SSunil V L GPEX_HOST(dev)->gpex_cfg.bus = PCI_HOST_BRIDGE(GPEX_HOST(dev))->bus; 11366d56e396SAlistair Francis return dev; 11376d56e396SAlistair Francis } 11386d56e396SAlistair Francis 1139568e0614SDaniel Henrique Barboza static FWCfgState *create_fw_cfg(const MachineState *ms) 11400489348dSAsherah Connor { 11410489348dSAsherah Connor hwaddr base = virt_memmap[VIRT_FW_CFG].base; 11420489348dSAsherah Connor FWCfgState *fw_cfg; 11430489348dSAsherah Connor 11440489348dSAsherah Connor fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16, 11450489348dSAsherah Connor &address_space_memory); 1146568e0614SDaniel Henrique Barboza fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)ms->smp.cpus); 11470489348dSAsherah Connor 11480489348dSAsherah Connor return fw_cfg; 11490489348dSAsherah Connor } 11500489348dSAsherah Connor 1151e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket, 1152e6faee65SAnup Patel int base_hartid, int hart_count) 1153e6faee65SAnup Patel { 1154e6faee65SAnup Patel DeviceState *ret; 11555fb20f76SDaniel Henrique Barboza g_autofree char *plic_hart_config = NULL; 1156e6faee65SAnup Patel 1157e6faee65SAnup Patel /* Per-socket PLIC hart topology configuration string */ 1158e6faee65SAnup Patel plic_hart_config = riscv_plic_hart_config_string(hart_count); 1159e6faee65SAnup Patel 1160e6faee65SAnup Patel /* Per-socket PLIC */ 1161e6faee65SAnup Patel ret = sifive_plic_create( 1162e6faee65SAnup Patel memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size, 1163e6faee65SAnup Patel plic_hart_config, hart_count, base_hartid, 1164e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1165e6faee65SAnup Patel ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1), 1166e6faee65SAnup Patel VIRT_PLIC_PRIORITY_BASE, 1167e6faee65SAnup Patel VIRT_PLIC_PENDING_BASE, 1168e6faee65SAnup Patel VIRT_PLIC_ENABLE_BASE, 1169e6faee65SAnup Patel VIRT_PLIC_ENABLE_STRIDE, 1170e6faee65SAnup Patel VIRT_PLIC_CONTEXT_BASE, 1171e6faee65SAnup Patel VIRT_PLIC_CONTEXT_STRIDE, 1172e6faee65SAnup Patel memmap[VIRT_PLIC].size); 1173e6faee65SAnup Patel 1174e6faee65SAnup Patel return ret; 1175e6faee65SAnup Patel } 1176e6faee65SAnup Patel 117728d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests, 1178e6faee65SAnup Patel const MemMapEntry *memmap, int socket, 1179e6faee65SAnup Patel int base_hartid, int hart_count) 1180e6faee65SAnup Patel { 118128d8c281SAnup Patel int i; 118228d8c281SAnup Patel hwaddr addr; 118328d8c281SAnup Patel uint32_t guest_bits; 118459a07d3cSYong-Xuan Wang DeviceState *aplic_s = NULL; 118559a07d3cSYong-Xuan Wang DeviceState *aplic_m = NULL; 118659a07d3cSYong-Xuan Wang bool msimode = aia_type == VIRT_AIA_TYPE_APLIC_IMSIC; 118728d8c281SAnup Patel 118828d8c281SAnup Patel if (msimode) { 118959a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 119028d8c281SAnup Patel /* Per-socket M-level IMSICs */ 119159a07d3cSYong-Xuan Wang addr = memmap[VIRT_IMSIC_M].base + 119259a07d3cSYong-Xuan Wang socket * VIRT_IMSIC_GROUP_MAX_SIZE; 119328d8c281SAnup Patel for (i = 0; i < hart_count; i++) { 119428d8c281SAnup Patel riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0), 119528d8c281SAnup Patel base_hartid + i, true, 1, 119628d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 119728d8c281SAnup Patel } 119859a07d3cSYong-Xuan Wang } 119928d8c281SAnup Patel 120028d8c281SAnup Patel /* Per-socket S-level IMSICs */ 120128d8c281SAnup Patel guest_bits = imsic_num_bits(aia_guests + 1); 120228d8c281SAnup Patel addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE; 120328d8c281SAnup Patel for (i = 0; i < hart_count; i++) { 120428d8c281SAnup Patel riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits), 120528d8c281SAnup Patel base_hartid + i, false, 1 + aia_guests, 120628d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 120728d8c281SAnup Patel } 120828d8c281SAnup Patel } 1209e6faee65SAnup Patel 121059a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 1211e6faee65SAnup Patel /* Per-socket M-level APLIC */ 121259a07d3cSYong-Xuan Wang aplic_m = riscv_aplic_create(memmap[VIRT_APLIC_M].base + 121359a07d3cSYong-Xuan Wang socket * memmap[VIRT_APLIC_M].size, 1214e6faee65SAnup Patel memmap[VIRT_APLIC_M].size, 121528d8c281SAnup Patel (msimode) ? 0 : base_hartid, 121628d8c281SAnup Patel (msimode) ? 0 : hart_count, 1217e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1218e6faee65SAnup Patel VIRT_IRQCHIP_NUM_PRIO_BITS, 121928d8c281SAnup Patel msimode, true, NULL); 122059a07d3cSYong-Xuan Wang } 1221e6faee65SAnup Patel 1222e6faee65SAnup Patel /* Per-socket S-level APLIC */ 122359a07d3cSYong-Xuan Wang aplic_s = riscv_aplic_create(memmap[VIRT_APLIC_S].base + 122459a07d3cSYong-Xuan Wang socket * memmap[VIRT_APLIC_S].size, 1225e6faee65SAnup Patel memmap[VIRT_APLIC_S].size, 122628d8c281SAnup Patel (msimode) ? 0 : base_hartid, 122728d8c281SAnup Patel (msimode) ? 0 : hart_count, 1228e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1229e6faee65SAnup Patel VIRT_IRQCHIP_NUM_PRIO_BITS, 123028d8c281SAnup Patel msimode, false, aplic_m); 1231e6faee65SAnup Patel 123259a07d3cSYong-Xuan Wang return kvm_enabled() ? aplic_s : aplic_m; 1233e6faee65SAnup Patel } 1234e6faee65SAnup Patel 12351832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip) 12361832b7cbSAlistair Francis { 12371832b7cbSAlistair Francis DeviceState *dev; 12381832b7cbSAlistair Francis SysBusDevice *sysbus; 12391832b7cbSAlistair Francis const MemMapEntry *memmap = virt_memmap; 12401832b7cbSAlistair Francis int i; 12411832b7cbSAlistair Francis MemoryRegion *sysmem = get_system_memory(); 12421832b7cbSAlistair Francis 12431832b7cbSAlistair Francis dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE); 12441832b7cbSAlistair Francis dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE); 12451832b7cbSAlistair Francis qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS); 12461832b7cbSAlistair Francis qdev_prop_set_uint32(dev, "mmio_size", memmap[VIRT_PLATFORM_BUS].size); 12471832b7cbSAlistair Francis sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 12481832b7cbSAlistair Francis s->platform_bus_dev = dev; 12491832b7cbSAlistair Francis 12501832b7cbSAlistair Francis sysbus = SYS_BUS_DEVICE(dev); 12511832b7cbSAlistair Francis for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) { 12521832b7cbSAlistair Francis int irq = VIRT_PLATFORM_BUS_IRQ + i; 12531832b7cbSAlistair Francis sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq)); 12541832b7cbSAlistair Francis } 12551832b7cbSAlistair Francis 12561832b7cbSAlistair Francis memory_region_add_subregion(sysmem, 12571832b7cbSAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 12581832b7cbSAlistair Francis sysbus_mmio_get_region(sysbus, 0)); 12591832b7cbSAlistair Francis } 12601832b7cbSAlistair Francis 1261ecf28647SHeinrich Schuchardt static void virt_build_smbios(RISCVVirtState *s) 1262ecf28647SHeinrich Schuchardt { 1263ecf28647SHeinrich Schuchardt MachineClass *mc = MACHINE_GET_CLASS(s); 1264ecf28647SHeinrich Schuchardt MachineState *ms = MACHINE(s); 1265ecf28647SHeinrich Schuchardt uint8_t *smbios_tables, *smbios_anchor; 1266ecf28647SHeinrich Schuchardt size_t smbios_tables_len, smbios_anchor_len; 1267ecf28647SHeinrich Schuchardt struct smbios_phys_mem_area mem_array; 1268ecf28647SHeinrich Schuchardt const char *product = "QEMU Virtual Machine"; 1269ecf28647SHeinrich Schuchardt 1270ecf28647SHeinrich Schuchardt if (kvm_enabled()) { 1271ecf28647SHeinrich Schuchardt product = "KVM Virtual Machine"; 1272ecf28647SHeinrich Schuchardt } 1273ecf28647SHeinrich Schuchardt 1274ecf28647SHeinrich Schuchardt smbios_set_defaults("QEMU", product, mc->name, false, 1275ecf28647SHeinrich Schuchardt true, SMBIOS_ENTRY_POINT_TYPE_64); 1276ecf28647SHeinrich Schuchardt 1277ecf28647SHeinrich Schuchardt if (riscv_is_32bit(&s->soc[0])) { 1278ecf28647SHeinrich Schuchardt smbios_set_default_processor_family(0x200); 1279ecf28647SHeinrich Schuchardt } else { 1280ecf28647SHeinrich Schuchardt smbios_set_default_processor_family(0x201); 1281ecf28647SHeinrich Schuchardt } 1282ecf28647SHeinrich Schuchardt 1283ecf28647SHeinrich Schuchardt /* build the array of physical mem area from base_memmap */ 1284ecf28647SHeinrich Schuchardt mem_array.address = s->memmap[VIRT_DRAM].base; 1285ecf28647SHeinrich Schuchardt mem_array.length = ms->ram_size; 1286ecf28647SHeinrich Schuchardt 1287ecf28647SHeinrich Schuchardt smbios_get_tables(ms, &mem_array, 1, 1288ecf28647SHeinrich Schuchardt &smbios_tables, &smbios_tables_len, 1289ecf28647SHeinrich Schuchardt &smbios_anchor, &smbios_anchor_len, 1290ecf28647SHeinrich Schuchardt &error_fatal); 1291ecf28647SHeinrich Schuchardt 1292ecf28647SHeinrich Schuchardt if (smbios_anchor) { 1293ecf28647SHeinrich Schuchardt fw_cfg_add_file(s->fw_cfg, "etc/smbios/smbios-tables", 1294ecf28647SHeinrich Schuchardt smbios_tables, smbios_tables_len); 1295ecf28647SHeinrich Schuchardt fw_cfg_add_file(s->fw_cfg, "etc/smbios/smbios-anchor", 1296ecf28647SHeinrich Schuchardt smbios_anchor, smbios_anchor_len); 1297ecf28647SHeinrich Schuchardt } 1298ecf28647SHeinrich Schuchardt } 1299ecf28647SHeinrich Schuchardt 13001c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data) 13011c20d3ffSAlistair Francis { 13021c20d3ffSAlistair Francis RISCVVirtState *s = container_of(notifier, RISCVVirtState, 13031c20d3ffSAlistair Francis machine_done); 13041c20d3ffSAlistair Francis const MemMapEntry *memmap = virt_memmap; 13051c20d3ffSAlistair Francis MachineState *machine = MACHINE(s); 13061c20d3ffSAlistair Francis target_ulong start_addr = memmap[VIRT_DRAM].base; 13071c20d3ffSAlistair Francis target_ulong firmware_end_addr, kernel_start_addr; 13089d3f7108SDaniel Henrique Barboza const char *firmware_name = riscv_default_firmware_name(&s->soc[0]); 13091ad53688SLakshmi Bai Raja Subramanian uint64_t fdt_load_addr; 13104263e270SSunil V L uint64_t kernel_entry = 0; 131113bdfb8bSSunil V L BlockBackend *pflash_blk0; 13121c20d3ffSAlistair Francis 13137a87ba89SDaniel Henrique Barboza /* 13147a87ba89SDaniel Henrique Barboza * An user provided dtb must include everything, including 13157a87ba89SDaniel Henrique Barboza * dynamic sysbus devices. Our FDT needs to be finalized. 13167a87ba89SDaniel Henrique Barboza */ 13177a87ba89SDaniel Henrique Barboza if (machine->dtb == NULL) { 13187a87ba89SDaniel Henrique Barboza finalize_fdt(s); 131949554856SGuenter Roeck } 132049554856SGuenter Roeck 13211c20d3ffSAlistair Francis /* 13221c20d3ffSAlistair Francis * Only direct boot kernel is currently supported for KVM VM, 13231c20d3ffSAlistair Francis * so the "-bios" parameter is not supported when KVM is enabled. 13241c20d3ffSAlistair Francis */ 13251c20d3ffSAlistair Francis if (kvm_enabled()) { 13261c20d3ffSAlistair Francis if (machine->firmware) { 13271c20d3ffSAlistair Francis if (strcmp(machine->firmware, "none")) { 13281c20d3ffSAlistair Francis error_report("Machine mode firmware is not supported in " 13291c20d3ffSAlistair Francis "combination with KVM."); 13301c20d3ffSAlistair Francis exit(1); 13311c20d3ffSAlistair Francis } 13321c20d3ffSAlistair Francis } else { 13331c20d3ffSAlistair Francis machine->firmware = g_strdup("none"); 13341c20d3ffSAlistair Francis } 13351c20d3ffSAlistair Francis } 13361c20d3ffSAlistair Francis 13379d3f7108SDaniel Henrique Barboza firmware_end_addr = riscv_find_and_load_firmware(machine, firmware_name, 13389d3f7108SDaniel Henrique Barboza start_addr, NULL); 13391c20d3ffSAlistair Francis 134013bdfb8bSSunil V L pflash_blk0 = pflash_cfi01_get_blk(s->flash[0]); 134113bdfb8bSSunil V L if (pflash_blk0) { 13424263e270SSunil V L if (machine->firmware && !strcmp(machine->firmware, "none") && 13434263e270SSunil V L !kvm_enabled()) { 1344a5b0249dSSunil V L /* 13454263e270SSunil V L * Pflash was supplied but bios is none and not KVM guest, 13464263e270SSunil V L * let's overwrite the address we jump to after reset to 13474263e270SSunil V L * the base of the flash. 13484263e270SSunil V L */ 13494263e270SSunil V L start_addr = virt_memmap[VIRT_FLASH].base; 13504263e270SSunil V L } else { 13514263e270SSunil V L /* 13524263e270SSunil V L * Pflash was supplied but either KVM guest or bios is not none. 13534263e270SSunil V L * In this case, base of the flash would contain S-mode payload. 1354a5b0249dSSunil V L */ 1355a5b0249dSSunil V L riscv_setup_firmware_boot(machine); 13564263e270SSunil V L kernel_entry = virt_memmap[VIRT_FLASH].base; 13574263e270SSunil V L } 13584263e270SSunil V L } 13594263e270SSunil V L 13604263e270SSunil V L if (machine->kernel_filename && !kernel_entry) { 13611c20d3ffSAlistair Francis kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0], 13621c20d3ffSAlistair Francis firmware_end_addr); 13631c20d3ffSAlistair Francis 136462c5bc34SDaniel Henrique Barboza kernel_entry = riscv_load_kernel(machine, &s->soc[0], 1365487d73fcSDaniel Henrique Barboza kernel_start_addr, true, NULL); 13661c20d3ffSAlistair Francis } 13671c20d3ffSAlistair Francis 1368bc2c0153SDaniel Henrique Barboza fdt_load_addr = riscv_compute_fdt_addr(memmap[VIRT_DRAM].base, 13694b402886SDaniel Henrique Barboza memmap[VIRT_DRAM].size, 13704b402886SDaniel Henrique Barboza machine); 1371bc2c0153SDaniel Henrique Barboza riscv_load_fdt(fdt_load_addr, machine->fdt); 1372bc2c0153SDaniel Henrique Barboza 13731c20d3ffSAlistair Francis /* load the reset vector */ 13741c20d3ffSAlistair Francis riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr, 13751c20d3ffSAlistair Francis virt_memmap[VIRT_MROM].base, 13761c20d3ffSAlistair Francis virt_memmap[VIRT_MROM].size, kernel_entry, 13776934f15bSDaniel Henrique Barboza fdt_load_addr); 13781c20d3ffSAlistair Francis 13791c20d3ffSAlistair Francis /* 13801c20d3ffSAlistair Francis * Only direct boot kernel is currently supported for KVM VM, 13811c20d3ffSAlistair Francis * So here setup kernel start address and fdt address. 13821c20d3ffSAlistair Francis * TODO:Support firmware loading and integrate to TCG start 13831c20d3ffSAlistair Francis */ 13841c20d3ffSAlistair Francis if (kvm_enabled()) { 13851c20d3ffSAlistair Francis riscv_setup_direct_kernel(kernel_entry, fdt_load_addr); 13861c20d3ffSAlistair Francis } 1387f709360fSSunil V L 1388ecf28647SHeinrich Schuchardt virt_build_smbios(s); 1389ecf28647SHeinrich Schuchardt 1390f709360fSSunil V L if (virt_is_acpi_enabled(s)) { 1391f709360fSSunil V L virt_acpi_setup(s); 1392f709360fSSunil V L } 13931c20d3ffSAlistair Francis } 13941c20d3ffSAlistair Francis 1395b2a3a071SBin Meng static void virt_machine_init(MachineState *machine) 139604331d0bSMichael Clark { 139773261285SBin Meng const MemMapEntry *memmap = virt_memmap; 1398cdfc19e4SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(machine); 139904331d0bSMichael Clark MemoryRegion *system_memory = get_system_memory(); 14005aec3247SMichael Clark MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 1401e6faee65SAnup Patel DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip; 140233fcedfaSPeter Maydell int i, base_hartid, hart_count; 14032967f37dSDaniel Henrique Barboza int socket_count = riscv_socket_count(machine); 140404331d0bSMichael Clark 140518df0b46SAnup Patel /* Check socket count limit */ 14062967f37dSDaniel Henrique Barboza if (VIRT_SOCKETS_MAX < socket_count) { 140718df0b46SAnup Patel error_report("number of sockets/nodes should be less than %d", 140818df0b46SAnup Patel VIRT_SOCKETS_MAX); 140918df0b46SAnup Patel exit(1); 141018df0b46SAnup Patel } 141118df0b46SAnup Patel 1412b274c238SDaniel Henrique Barboza if (!tcg_enabled() && s->have_aclint) { 1413b274c238SDaniel Henrique Barboza error_report("'aclint' is only available with TCG acceleration"); 1414b274c238SDaniel Henrique Barboza exit(1); 1415b274c238SDaniel Henrique Barboza } 1416b274c238SDaniel Henrique Barboza 141718df0b46SAnup Patel /* Initialize sockets */ 1418e6faee65SAnup Patel mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL; 14192967f37dSDaniel Henrique Barboza for (i = 0; i < socket_count; i++) { 1420c70dc31fSDaniel Henrique Barboza g_autofree char *soc_name = g_strdup_printf("soc%d", i); 1421c70dc31fSDaniel Henrique Barboza 142218df0b46SAnup Patel if (!riscv_socket_check_hartids(machine, i)) { 142318df0b46SAnup Patel error_report("discontinuous hartids in socket%d", i); 142418df0b46SAnup Patel exit(1); 142518df0b46SAnup Patel } 142618df0b46SAnup Patel 142718df0b46SAnup Patel base_hartid = riscv_socket_first_hartid(machine, i); 142818df0b46SAnup Patel if (base_hartid < 0) { 142918df0b46SAnup Patel error_report("can't find hartid base for socket%d", i); 143018df0b46SAnup Patel exit(1); 143118df0b46SAnup Patel } 143218df0b46SAnup Patel 143318df0b46SAnup Patel hart_count = riscv_socket_hart_count(machine, i); 143418df0b46SAnup Patel if (hart_count < 0) { 143518df0b46SAnup Patel error_report("can't find hart count for socket%d", i); 143618df0b46SAnup Patel exit(1); 143718df0b46SAnup Patel } 143818df0b46SAnup Patel 143918df0b46SAnup Patel object_initialize_child(OBJECT(machine), soc_name, &s->soc[i], 144075a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 144118df0b46SAnup Patel object_property_set_str(OBJECT(&s->soc[i]), "cpu-type", 144218df0b46SAnup Patel machine->cpu_type, &error_abort); 144318df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "hartid-base", 144418df0b46SAnup Patel base_hartid, &error_abort); 144518df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "num-harts", 144618df0b46SAnup Patel hart_count, &error_abort); 14474bcfc391STsukasa OI sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_fatal); 144818df0b46SAnup Patel 1449c0716c81SPhilippe Mathieu-Daudé if (tcg_enabled()) { 145028d8c281SAnup Patel if (s->have_aclint) { 145128d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 145228d8c281SAnup Patel /* Per-socket ACLINT MTIMER */ 145328d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 145428d8c281SAnup Patel i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 145528d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 145628d8c281SAnup Patel base_hartid, hart_count, 145728d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, 145828d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIME, 145928d8c281SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 146028d8c281SAnup Patel } else { 146128d8c281SAnup Patel /* Per-socket ACLINT MSWI, MTIMER, and SSWI */ 146228d8c281SAnup Patel riscv_aclint_swi_create(memmap[VIRT_CLINT].base + 146328d8c281SAnup Patel i * memmap[VIRT_CLINT].size, 146428d8c281SAnup Patel base_hartid, hart_count, false); 146528d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 146628d8c281SAnup Patel i * memmap[VIRT_CLINT].size + 146728d8c281SAnup Patel RISCV_ACLINT_SWI_SIZE, 146828d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 146928d8c281SAnup Patel base_hartid, hart_count, 147028d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, 147128d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIME, 147228d8c281SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 147328d8c281SAnup Patel riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base + 147428d8c281SAnup Patel i * memmap[VIRT_ACLINT_SSWI].size, 147528d8c281SAnup Patel base_hartid, hart_count, true); 147628d8c281SAnup Patel } 147728d8c281SAnup Patel } else { 147828d8c281SAnup Patel /* Per-socket SiFive CLINT */ 1479b8fb878aSAnup Patel riscv_aclint_swi_create( 148018df0b46SAnup Patel memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size, 1481b8fb878aSAnup Patel base_hartid, hart_count, false); 148228d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 148328d8c281SAnup Patel i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE, 1484b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count, 1485b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME, 1486b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 1487954886eaSAnup Patel } 1488ad40be27SYifei Jiang } 1489954886eaSAnup Patel 1490e6faee65SAnup Patel /* Per-socket interrupt controller */ 1491e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 1492e6faee65SAnup Patel s->irqchip[i] = virt_create_plic(memmap, i, 1493e6faee65SAnup Patel base_hartid, hart_count); 1494e6faee65SAnup Patel } else { 149528d8c281SAnup Patel s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests, 149628d8c281SAnup Patel memmap, i, base_hartid, 149728d8c281SAnup Patel hart_count); 1498e6faee65SAnup Patel } 149918df0b46SAnup Patel 1500e6faee65SAnup Patel /* Try to use different IRQCHIP instance based device type */ 150118df0b46SAnup Patel if (i == 0) { 1502e6faee65SAnup Patel mmio_irqchip = s->irqchip[i]; 1503e6faee65SAnup Patel virtio_irqchip = s->irqchip[i]; 1504e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 150518df0b46SAnup Patel } 150618df0b46SAnup Patel if (i == 1) { 1507e6faee65SAnup Patel virtio_irqchip = s->irqchip[i]; 1508e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 150918df0b46SAnup Patel } 151018df0b46SAnup Patel if (i == 2) { 1511e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 151218df0b46SAnup Patel } 151318df0b46SAnup Patel } 151404331d0bSMichael Clark 1515a51d4610SDaniel Henrique Barboza if (kvm_enabled() && virt_use_kvm_aia(s)) { 151648c2c33cSYong-Xuan Wang kvm_riscv_aia_create(machine, IMSIC_MMIO_GROUP_MIN_SHIFT, 151748c2c33cSYong-Xuan Wang VIRT_IRQCHIP_NUM_SOURCES, VIRT_IRQCHIP_NUM_MSIS, 151848c2c33cSYong-Xuan Wang memmap[VIRT_APLIC_S].base, 151948c2c33cSYong-Xuan Wang memmap[VIRT_IMSIC_S].base, 152048c2c33cSYong-Xuan Wang s->aia_guests); 152148c2c33cSYong-Xuan Wang } 152248c2c33cSYong-Xuan Wang 1523cfeb8a17SBin Meng if (riscv_is_32bit(&s->soc[0])) { 1524cfeb8a17SBin Meng #if HOST_LONG_BITS == 64 1525cfeb8a17SBin Meng /* limit RAM size in a 32-bit system */ 1526cfeb8a17SBin Meng if (machine->ram_size > 10 * GiB) { 1527cfeb8a17SBin Meng machine->ram_size = 10 * GiB; 1528cfeb8a17SBin Meng error_report("Limiting RAM size to 10 GiB"); 1529cfeb8a17SBin Meng } 1530cfeb8a17SBin Meng #endif 153119800265SBin Meng virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE; 153219800265SBin Meng virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE; 153319800265SBin Meng } else { 153419800265SBin Meng virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE; 153519800265SBin Meng virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size; 153619800265SBin Meng virt_high_pcie_memmap.base = 153719800265SBin Meng ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size); 1538cfeb8a17SBin Meng } 1539cfeb8a17SBin Meng 154071302ff3SSunil V L s->memmap = virt_memmap; 154171302ff3SSunil V L 154204331d0bSMichael Clark /* register system main memory (actual RAM) */ 154304331d0bSMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base, 154403fd0c5fSMingwang Li machine->ram); 154504331d0bSMichael Clark 154604331d0bSMichael Clark /* boot rom */ 15475aec3247SMichael Clark memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom", 15485aec3247SMichael Clark memmap[VIRT_MROM].size, &error_fatal); 15495aec3247SMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base, 15505aec3247SMichael Clark mask_rom); 155104331d0bSMichael Clark 1552b748352cSDaniel Henrique Barboza /* 1553b748352cSDaniel Henrique Barboza * Init fw_cfg. Must be done before riscv_load_fdt, otherwise the 1554b748352cSDaniel Henrique Barboza * device tree cannot be altered and we get FDT_ERR_NOSPACE. 1555b748352cSDaniel Henrique Barboza */ 1556b748352cSDaniel Henrique Barboza s->fw_cfg = create_fw_cfg(machine); 1557b748352cSDaniel Henrique Barboza rom_set_fw(s->fw_cfg); 1558b748352cSDaniel Henrique Barboza 155918df0b46SAnup Patel /* SiFive Test MMIO device */ 156004331d0bSMichael Clark sifive_test_create(memmap[VIRT_TEST].base); 156104331d0bSMichael Clark 156218df0b46SAnup Patel /* VirtIO MMIO devices */ 156304331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 156404331d0bSMichael Clark sysbus_create_simple("virtio-mmio", 156504331d0bSMichael Clark memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 15667d5b0d68SPhilippe Mathieu-Daudé qdev_get_gpio_in(virtio_irqchip, VIRTIO_IRQ + i)); 156704331d0bSMichael Clark } 156804331d0bSMichael Clark 1569e86e9527SSunil V L gpex_pcie_init(system_memory, pcie_irqchip, s); 15706d56e396SAlistair Francis 15717d5b0d68SPhilippe Mathieu-Daudé create_platform_bus(s, mmio_irqchip); 15721832b7cbSAlistair Francis 157304331d0bSMichael Clark serial_mm_init(system_memory, memmap[VIRT_UART0].base, 15747d5b0d68SPhilippe Mathieu-Daudé 0, qdev_get_gpio_in(mmio_irqchip, UART0_IRQ), 399193, 15759bca0edbSPeter Maydell serial_hd(0), DEVICE_LITTLE_ENDIAN); 1576b6aa6cedSMichael Clark 157767b5ef30SAnup Patel sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base, 15787d5b0d68SPhilippe Mathieu-Daudé qdev_get_gpio_in(mmio_irqchip, RTC_IRQ)); 157967b5ef30SAnup Patel 158071eb522cSAlistair Francis for (i = 0; i < ARRAY_SIZE(s->flash); i++) { 158171eb522cSAlistair Francis /* Map legacy -drive if=pflash to machine properties */ 158271eb522cSAlistair Francis pflash_cfi01_legacy_drive(s->flash[i], 158371eb522cSAlistair Francis drive_get(IF_PFLASH, 0, i)); 158471eb522cSAlistair Francis } 158571eb522cSAlistair Francis virt_flash_map(s, system_memory); 15861c20d3ffSAlistair Francis 15877a87ba89SDaniel Henrique Barboza /* load/create device tree */ 15887a87ba89SDaniel Henrique Barboza if (machine->dtb) { 15897a87ba89SDaniel Henrique Barboza machine->fdt = load_device_tree(machine->dtb, &s->fdt_size); 15907a87ba89SDaniel Henrique Barboza if (!machine->fdt) { 15917a87ba89SDaniel Henrique Barboza error_report("load_device_tree() failed"); 15927a87ba89SDaniel Henrique Barboza exit(1); 15937a87ba89SDaniel Henrique Barboza } 15947a87ba89SDaniel Henrique Barboza } else { 15957a87ba89SDaniel Henrique Barboza create_fdt(s, memmap); 15967a87ba89SDaniel Henrique Barboza } 15977a87ba89SDaniel Henrique Barboza 15981c20d3ffSAlistair Francis s->machine_done.notify = virt_machine_done; 15991c20d3ffSAlistair Francis qemu_add_machine_init_done_notifier(&s->machine_done); 160004331d0bSMichael Clark } 160104331d0bSMichael Clark 1602b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj) 160304331d0bSMichael Clark { 160490477a65SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 160590477a65SSunil V L 160613bdfb8bSSunil V L virt_flash_create(s); 160713bdfb8bSSunil V L 160890477a65SSunil V L s->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6); 160990477a65SSunil V L s->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8); 1610168b8c29SSunil V L s->acpi = ON_OFF_AUTO_AUTO; 1611cdfc19e4SAlistair Francis } 1612cdfc19e4SAlistair Francis 161328d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp) 161428d8c281SAnup Patel { 161528d8c281SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 161628d8c281SAnup Patel char val[32]; 161728d8c281SAnup Patel 161828d8c281SAnup Patel sprintf(val, "%d", s->aia_guests); 161928d8c281SAnup Patel return g_strdup(val); 162028d8c281SAnup Patel } 162128d8c281SAnup Patel 162228d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp) 162328d8c281SAnup Patel { 162428d8c281SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 162528d8c281SAnup Patel 162628d8c281SAnup Patel s->aia_guests = atoi(val); 162728d8c281SAnup Patel if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) { 162828d8c281SAnup Patel error_setg(errp, "Invalid number of AIA IMSIC guests"); 162928d8c281SAnup Patel error_append_hint(errp, "Valid values be between 0 and %d.\n", 163028d8c281SAnup Patel VIRT_IRQCHIP_MAX_GUESTS); 163128d8c281SAnup Patel } 163228d8c281SAnup Patel } 163328d8c281SAnup Patel 1634e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp) 1635e6faee65SAnup Patel { 1636e6faee65SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1637e6faee65SAnup Patel const char *val; 1638e6faee65SAnup Patel 1639e6faee65SAnup Patel switch (s->aia_type) { 1640e6faee65SAnup Patel case VIRT_AIA_TYPE_APLIC: 1641e6faee65SAnup Patel val = "aplic"; 1642e6faee65SAnup Patel break; 164328d8c281SAnup Patel case VIRT_AIA_TYPE_APLIC_IMSIC: 164428d8c281SAnup Patel val = "aplic-imsic"; 164528d8c281SAnup Patel break; 1646e6faee65SAnup Patel default: 1647e6faee65SAnup Patel val = "none"; 1648e6faee65SAnup Patel break; 1649e6faee65SAnup Patel }; 1650e6faee65SAnup Patel 1651e6faee65SAnup Patel return g_strdup(val); 1652e6faee65SAnup Patel } 1653e6faee65SAnup Patel 1654e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp) 1655e6faee65SAnup Patel { 1656e6faee65SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1657e6faee65SAnup Patel 1658e6faee65SAnup Patel if (!strcmp(val, "none")) { 1659e6faee65SAnup Patel s->aia_type = VIRT_AIA_TYPE_NONE; 1660e6faee65SAnup Patel } else if (!strcmp(val, "aplic")) { 1661e6faee65SAnup Patel s->aia_type = VIRT_AIA_TYPE_APLIC; 166228d8c281SAnup Patel } else if (!strcmp(val, "aplic-imsic")) { 166328d8c281SAnup Patel s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC; 1664e6faee65SAnup Patel } else { 1665e6faee65SAnup Patel error_setg(errp, "Invalid AIA interrupt controller type"); 166628d8c281SAnup Patel error_append_hint(errp, "Valid values are none, aplic, and " 166728d8c281SAnup Patel "aplic-imsic.\n"); 1668e6faee65SAnup Patel } 1669e6faee65SAnup Patel } 1670e6faee65SAnup Patel 1671954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp) 1672954886eaSAnup Patel { 16735474aa4fSBin Meng RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1674954886eaSAnup Patel 1675954886eaSAnup Patel return s->have_aclint; 1676954886eaSAnup Patel } 1677954886eaSAnup Patel 1678954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp) 1679954886eaSAnup Patel { 16805474aa4fSBin Meng RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1681954886eaSAnup Patel 1682954886eaSAnup Patel s->have_aclint = value; 1683954886eaSAnup Patel } 1684954886eaSAnup Patel 1685168b8c29SSunil V L bool virt_is_acpi_enabled(RISCVVirtState *s) 1686168b8c29SSunil V L { 1687168b8c29SSunil V L return s->acpi != ON_OFF_AUTO_OFF; 1688168b8c29SSunil V L } 1689168b8c29SSunil V L 1690168b8c29SSunil V L static void virt_get_acpi(Object *obj, Visitor *v, const char *name, 1691168b8c29SSunil V L void *opaque, Error **errp) 1692168b8c29SSunil V L { 1693168b8c29SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1694168b8c29SSunil V L OnOffAuto acpi = s->acpi; 1695168b8c29SSunil V L 1696168b8c29SSunil V L visit_type_OnOffAuto(v, name, &acpi, errp); 1697168b8c29SSunil V L } 1698168b8c29SSunil V L 1699168b8c29SSunil V L static void virt_set_acpi(Object *obj, Visitor *v, const char *name, 1700168b8c29SSunil V L void *opaque, Error **errp) 1701168b8c29SSunil V L { 1702168b8c29SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1703168b8c29SSunil V L 1704168b8c29SSunil V L visit_type_OnOffAuto(v, name, &s->acpi, errp); 1705168b8c29SSunil V L } 1706168b8c29SSunil V L 170758d5a5a7SAlistair Francis static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine, 170858d5a5a7SAlistair Francis DeviceState *dev) 170958d5a5a7SAlistair Francis { 171058d5a5a7SAlistair Francis MachineClass *mc = MACHINE_GET_CLASS(machine); 171158d5a5a7SAlistair Francis 1712*7778cdddSDaniel Henrique Barboza if (device_is_dynamic_sysbus(mc, dev) || 1713*7778cdddSDaniel Henrique Barboza object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI)) { 171458d5a5a7SAlistair Francis return HOTPLUG_HANDLER(machine); 171558d5a5a7SAlistair Francis } 171658d5a5a7SAlistair Francis return NULL; 171758d5a5a7SAlistair Francis } 171858d5a5a7SAlistair Francis 171958d5a5a7SAlistair Francis static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev, 172058d5a5a7SAlistair Francis DeviceState *dev, Error **errp) 172158d5a5a7SAlistair Francis { 172258d5a5a7SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(hotplug_dev); 172358d5a5a7SAlistair Francis 172458d5a5a7SAlistair Francis if (s->platform_bus_dev) { 172558d5a5a7SAlistair Francis MachineClass *mc = MACHINE_GET_CLASS(s); 172658d5a5a7SAlistair Francis 172758d5a5a7SAlistair Francis if (device_is_dynamic_sysbus(mc, dev)) { 172858d5a5a7SAlistair Francis platform_bus_link_device(PLATFORM_BUS_DEVICE(s->platform_bus_dev), 172958d5a5a7SAlistair Francis SYS_BUS_DEVICE(dev)); 173058d5a5a7SAlistair Francis } 173158d5a5a7SAlistair Francis } 1732*7778cdddSDaniel Henrique Barboza 1733*7778cdddSDaniel Henrique Barboza if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI)) { 1734*7778cdddSDaniel Henrique Barboza create_fdt_virtio_iommu(s, pci_get_bdf(PCI_DEVICE(dev))); 1735*7778cdddSDaniel Henrique Barboza } 173658d5a5a7SAlistair Francis } 173758d5a5a7SAlistair Francis 1738b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data) 1739cdfc19e4SAlistair Francis { 174028d8c281SAnup Patel char str[128]; 1741cdfc19e4SAlistair Francis MachineClass *mc = MACHINE_CLASS(oc); 174258d5a5a7SAlistair Francis HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc); 1743cdfc19e4SAlistair Francis 1744cdfc19e4SAlistair Francis mc->desc = "RISC-V VirtIO board"; 1745b2a3a071SBin Meng mc->init = virt_machine_init; 174618df0b46SAnup Patel mc->max_cpus = VIRT_CPUS_MAX; 174709fe1712SAlistair Francis mc->default_cpu_type = TYPE_RISCV_CPU_BASE; 1748acead54cSBin Meng mc->pci_allow_0_address = true; 174918df0b46SAnup Patel mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids; 175018df0b46SAnup Patel mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props; 175118df0b46SAnup Patel mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id; 175218df0b46SAnup Patel mc->numa_mem_supported = true; 17533d9981cdSGavin Shan /* platform instead of architectural choice */ 17543d9981cdSGavin Shan mc->cpu_cluster_has_numa_boundary = true; 175503fd0c5fSMingwang Li mc->default_ram_id = "riscv_virt_board.ram"; 175658d5a5a7SAlistair Francis assert(!mc->get_hotplug_handler); 175758d5a5a7SAlistair Francis mc->get_hotplug_handler = virt_machine_get_hotplug_handler; 175858d5a5a7SAlistair Francis 175958d5a5a7SAlistair Francis hc->plug = virt_machine_device_plug_cb; 1760c346749eSAsherah Connor 1761c346749eSAsherah Connor machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE); 1762325b7c4eSAlistair Francis #ifdef CONFIG_TPM 1763325b7c4eSAlistair Francis machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS); 1764325b7c4eSAlistair Francis #endif 1765954886eaSAnup Patel 1766b274c238SDaniel Henrique Barboza 1767954886eaSAnup Patel object_class_property_add_bool(oc, "aclint", virt_get_aclint, 1768954886eaSAnup Patel virt_set_aclint); 1769954886eaSAnup Patel object_class_property_set_description(oc, "aclint", 1770b274c238SDaniel Henrique Barboza "(TCG only) Set on/off to " 1771b274c238SDaniel Henrique Barboza "enable/disable emulating " 1772b274c238SDaniel Henrique Barboza "ACLINT devices"); 1773b274c238SDaniel Henrique Barboza 1774e6faee65SAnup Patel object_class_property_add_str(oc, "aia", virt_get_aia, 1775e6faee65SAnup Patel virt_set_aia); 1776e6faee65SAnup Patel object_class_property_set_description(oc, "aia", 1777e6faee65SAnup Patel "Set type of AIA interrupt " 1778c92ac07cSDaniel Henrique Barboza "controller. Valid values are " 177928d8c281SAnup Patel "none, aplic, and aplic-imsic."); 178028d8c281SAnup Patel 178128d8c281SAnup Patel object_class_property_add_str(oc, "aia-guests", 178228d8c281SAnup Patel virt_get_aia_guests, 178328d8c281SAnup Patel virt_set_aia_guests); 178428d8c281SAnup Patel sprintf(str, "Set number of guest MMIO pages for AIA IMSIC. Valid value " 178528d8c281SAnup Patel "should be between 0 and %d.", VIRT_IRQCHIP_MAX_GUESTS); 178628d8c281SAnup Patel object_class_property_set_description(oc, "aia-guests", str); 1787168b8c29SSunil V L object_class_property_add(oc, "acpi", "OnOffAuto", 1788168b8c29SSunil V L virt_get_acpi, virt_set_acpi, 1789168b8c29SSunil V L NULL, NULL); 1790168b8c29SSunil V L object_class_property_set_description(oc, "acpi", 1791168b8c29SSunil V L "Enable ACPI"); 179204331d0bSMichael Clark } 179304331d0bSMichael Clark 1794b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = { 1795cdfc19e4SAlistair Francis .name = MACHINE_TYPE_NAME("virt"), 1796cdfc19e4SAlistair Francis .parent = TYPE_MACHINE, 1797b2a3a071SBin Meng .class_init = virt_machine_class_init, 1798b2a3a071SBin Meng .instance_init = virt_machine_instance_init, 1799cdfc19e4SAlistair Francis .instance_size = sizeof(RISCVVirtState), 180058d5a5a7SAlistair Francis .interfaces = (InterfaceInfo[]) { 180158d5a5a7SAlistair Francis { TYPE_HOTPLUG_HANDLER }, 180258d5a5a7SAlistair Francis { } 180358d5a5a7SAlistair Francis }, 1804cdfc19e4SAlistair Francis }; 1805cdfc19e4SAlistair Francis 1806b2a3a071SBin Meng static void virt_machine_init_register_types(void) 1807cdfc19e4SAlistair Francis { 1808b2a3a071SBin Meng type_register_static(&virt_machine_typeinfo); 1809cdfc19e4SAlistair Francis } 1810cdfc19e4SAlistair Francis 1811b2a3a071SBin Meng type_init(virt_machine_init_register_types) 1812