xref: /qemu/hw/riscv/virt.c (revision 73cdf38a92674768d2351cb4137a5dc9f116132b)
104331d0bSMichael Clark /*
204331d0bSMichael Clark  * QEMU RISC-V VirtIO Board
304331d0bSMichael Clark  *
404331d0bSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
504331d0bSMichael Clark  *
604331d0bSMichael Clark  * RISC-V machine with 16550a UART and VirtIO MMIO
704331d0bSMichael Clark  *
804331d0bSMichael Clark  * This program is free software; you can redistribute it and/or modify it
904331d0bSMichael Clark  * under the terms and conditions of the GNU General Public License,
1004331d0bSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
1104331d0bSMichael Clark  *
1204331d0bSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
1304331d0bSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1404331d0bSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1504331d0bSMichael Clark  * more details.
1604331d0bSMichael Clark  *
1704331d0bSMichael Clark  * You should have received a copy of the GNU General Public License along with
1804331d0bSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
1904331d0bSMichael Clark  */
2004331d0bSMichael Clark 
2104331d0bSMichael Clark #include "qemu/osdep.h"
224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h"
2304331d0bSMichael Clark #include "qemu/error-report.h"
24e4b4f0b7SJason A. Donenfeld #include "qemu/guest-random.h"
2504331d0bSMichael Clark #include "qapi/error.h"
2604331d0bSMichael Clark #include "hw/boards.h"
2704331d0bSMichael Clark #include "hw/loader.h"
2804331d0bSMichael Clark #include "hw/sysbus.h"
2971eb522cSAlistair Francis #include "hw/qdev-properties.h"
3004331d0bSMichael Clark #include "hw/char/serial.h"
3104331d0bSMichael Clark #include "target/riscv/cpu.h"
323029fab6SAlistair Francis #include "hw/core/sysbus-fdt.h"
33abd9a206SAtish Patra #include "target/riscv/pmu.h"
3404331d0bSMichael Clark #include "hw/riscv/riscv_hart.h"
3504331d0bSMichael Clark #include "hw/riscv/virt.h"
360ac24d56SAlistair Francis #include "hw/riscv/boot.h"
3718df0b46SAnup Patel #include "hw/riscv/numa.h"
38fb80f333SDaniel Henrique Barboza #include "kvm/kvm_riscv.h"
39cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h"
40e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h"
4184fcf3c1SBin Meng #include "hw/intc/sifive_plic.h"
42a4b84608SBin Meng #include "hw/misc/sifive_test.h"
431832b7cbSAlistair Francis #include "hw/platform-bus.h"
4404331d0bSMichael Clark #include "chardev/char.h"
4504331d0bSMichael Clark #include "sysemu/device_tree.h"
4646517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
47c0716c81SPhilippe Mathieu-Daudé #include "sysemu/tcg.h"
48ad40be27SYifei Jiang #include "sysemu/kvm.h"
49325b7c4eSAlistair Francis #include "sysemu/tpm.h"
506d56e396SAlistair Francis #include "hw/pci/pci.h"
516d56e396SAlistair Francis #include "hw/pci-host/gpex.h"
52c346749eSAsherah Connor #include "hw/display/ramfb.h"
5390477a65SSunil V L #include "hw/acpi/aml-build.h"
54168b8c29SSunil V L #include "qapi/qapi-visit-common.h"
5504331d0bSMichael Clark 
5648c2c33cSYong-Xuan Wang /* KVM AIA only supports APLIC MSI. APLIC Wired is always emulated by QEMU. */
5748c2c33cSYong-Xuan Wang static bool virt_use_kvm_aia(RISCVVirtState *s)
5848c2c33cSYong-Xuan Wang {
5948c2c33cSYong-Xuan Wang     return kvm_irqchip_in_kernel() && s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC;
6048c2c33cSYong-Xuan Wang }
6148c2c33cSYong-Xuan Wang 
6273261285SBin Meng static const MemMapEntry virt_memmap[] = {
6304331d0bSMichael Clark     [VIRT_DEBUG] =        {        0x0,         0x100 },
649eb8b14aSBin Meng     [VIRT_MROM] =         {     0x1000,        0xf000 },
655aec3247SMichael Clark     [VIRT_TEST] =         {   0x100000,        0x1000 },
6667b5ef30SAnup Patel     [VIRT_RTC] =          {   0x101000,        0x1000 },
6704331d0bSMichael Clark     [VIRT_CLINT] =        {  0x2000000,       0x10000 },
68954886eaSAnup Patel     [VIRT_ACLINT_SSWI] =  {  0x2F00000,        0x4000 },
692c44bbf3SBin Meng     [VIRT_PCIE_PIO] =     {  0x3000000,       0x10000 },
701832b7cbSAlistair Francis     [VIRT_PLATFORM_BUS] = {  0x4000000,     0x2000000 },
7118df0b46SAnup Patel     [VIRT_PLIC] =         {  0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) },
72e6faee65SAnup Patel     [VIRT_APLIC_M] =      {  0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) },
73e6faee65SAnup Patel     [VIRT_APLIC_S] =      {  0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) },
7404331d0bSMichael Clark     [VIRT_UART0] =        { 0x10000000,         0x100 },
7504331d0bSMichael Clark     [VIRT_VIRTIO] =       { 0x10001000,        0x1000 },
760489348dSAsherah Connor     [VIRT_FW_CFG] =       { 0x10100000,          0x18 },
776911fde4SAlistair Francis     [VIRT_FLASH] =        { 0x20000000,     0x4000000 },
7828d8c281SAnup Patel     [VIRT_IMSIC_M] =      { 0x24000000, VIRT_IMSIC_MAX_SIZE },
7928d8c281SAnup Patel     [VIRT_IMSIC_S] =      { 0x28000000, VIRT_IMSIC_MAX_SIZE },
806d56e396SAlistair Francis     [VIRT_PCIE_ECAM] =    { 0x30000000,    0x10000000 },
812c44bbf3SBin Meng     [VIRT_PCIE_MMIO] =    { 0x40000000,    0x40000000 },
822c44bbf3SBin Meng     [VIRT_DRAM] =         { 0x80000000,           0x0 },
8304331d0bSMichael Clark };
8404331d0bSMichael Clark 
8519800265SBin Meng /* PCIe high mmio is fixed for RV32 */
8619800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE  0x300000000ULL
8719800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE  (4 * GiB)
8819800265SBin Meng 
8919800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */
9019800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE  (16 * GiB)
9119800265SBin Meng 
9219800265SBin Meng static MemMapEntry virt_high_pcie_memmap;
9319800265SBin Meng 
9471eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB)
9571eb522cSAlistair Francis 
9671eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s,
9771eb522cSAlistair Francis                                        const char *name,
9871eb522cSAlistair Francis                                        const char *alias_prop_name)
9971eb522cSAlistair Francis {
10071eb522cSAlistair Francis     /*
10171eb522cSAlistair Francis      * Create a single flash device.  We use the same parameters as
10271eb522cSAlistair Francis      * the flash devices on the ARM virt board.
10371eb522cSAlistair Francis      */
104df707969SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
10571eb522cSAlistair Francis 
10671eb522cSAlistair Francis     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
10771eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "width", 4);
10871eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "device-width", 2);
10971eb522cSAlistair Francis     qdev_prop_set_bit(dev, "big-endian", false);
11071eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id0", 0x89);
11171eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id1", 0x18);
11271eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id2", 0x00);
11371eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id3", 0x00);
11471eb522cSAlistair Francis     qdev_prop_set_string(dev, "name", name);
11571eb522cSAlistair Francis 
116d2623129SMarkus Armbruster     object_property_add_child(OBJECT(s), name, OBJECT(dev));
11771eb522cSAlistair Francis     object_property_add_alias(OBJECT(s), alias_prop_name,
118d2623129SMarkus Armbruster                               OBJECT(dev), "drive");
11971eb522cSAlistair Francis 
12071eb522cSAlistair Francis     return PFLASH_CFI01(dev);
12171eb522cSAlistair Francis }
12271eb522cSAlistair Francis 
12371eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s)
12471eb522cSAlistair Francis {
12571eb522cSAlistair Francis     s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0");
12671eb522cSAlistair Francis     s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1");
12771eb522cSAlistair Francis }
12871eb522cSAlistair Francis 
12971eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash,
13071eb522cSAlistair Francis                             hwaddr base, hwaddr size,
13171eb522cSAlistair Francis                             MemoryRegion *sysmem)
13271eb522cSAlistair Francis {
13371eb522cSAlistair Francis     DeviceState *dev = DEVICE(flash);
13471eb522cSAlistair Francis 
1354cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE));
13671eb522cSAlistair Francis     assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
13771eb522cSAlistair Francis     qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE);
1383c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
13971eb522cSAlistair Francis 
14071eb522cSAlistair Francis     memory_region_add_subregion(sysmem, base,
14171eb522cSAlistair Francis                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev),
14271eb522cSAlistair Francis                                                        0));
14371eb522cSAlistair Francis }
14471eb522cSAlistair Francis 
14571eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s,
14671eb522cSAlistair Francis                            MemoryRegion *sysmem)
14771eb522cSAlistair Francis {
14871eb522cSAlistair Francis     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
14971eb522cSAlistair Francis     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
15071eb522cSAlistair Francis 
15171eb522cSAlistair Francis     virt_flash_map1(s->flash[0], flashbase, flashsize,
15271eb522cSAlistair Francis                     sysmem);
15371eb522cSAlistair Francis     virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize,
15471eb522cSAlistair Francis                     sysmem);
15571eb522cSAlistair Francis }
15671eb522cSAlistair Francis 
157e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename,
158e6faee65SAnup Patel                                 uint32_t irqchip_phandle)
1596d56e396SAlistair Francis {
1606d56e396SAlistair Francis     int pin, dev;
161e6faee65SAnup Patel     uint32_t irq_map_stride = 0;
162e6faee65SAnup Patel     uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS *
163e6faee65SAnup Patel                           FDT_MAX_INT_MAP_WIDTH] = {};
1646d56e396SAlistair Francis     uint32_t *irq_map = full_irq_map;
1656d56e396SAlistair Francis 
1666d56e396SAlistair Francis     /* This code creates a standard swizzle of interrupts such that
1676d56e396SAlistair Francis      * each device's first interrupt is based on it's PCI_SLOT number.
1686d56e396SAlistair Francis      * (See pci_swizzle_map_irq_fn())
1696d56e396SAlistair Francis      *
1706d56e396SAlistair Francis      * We only need one entry per interrupt in the table (not one per
1716d56e396SAlistair Francis      * possible slot) seeing the interrupt-map-mask will allow the table
1726d56e396SAlistair Francis      * to wrap to any number of devices.
1736d56e396SAlistair Francis      */
1746d56e396SAlistair Francis     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
1756d56e396SAlistair Francis         int devfn = dev * 0x8;
1766d56e396SAlistair Francis 
1776d56e396SAlistair Francis         for (pin = 0; pin < GPEX_NUM_IRQS; pin++) {
1786d56e396SAlistair Francis             int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
1796d56e396SAlistair Francis             int i = 0;
1806d56e396SAlistair Francis 
181e6faee65SAnup Patel             /* Fill PCI address cells */
1826d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(devfn << 8);
1836d56e396SAlistair Francis             i += FDT_PCI_ADDR_CELLS;
184e6faee65SAnup Patel 
185e6faee65SAnup Patel             /* Fill PCI Interrupt cells */
1866d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(pin + 1);
1876d56e396SAlistair Francis             i += FDT_PCI_INT_CELLS;
1886d56e396SAlistair Francis 
189e6faee65SAnup Patel             /* Fill interrupt controller phandle and cells */
190e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irqchip_phandle);
191e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irq_nr);
192e6faee65SAnup Patel             if (s->aia_type != VIRT_AIA_TYPE_NONE) {
193e6faee65SAnup Patel                 irq_map[i++] = cpu_to_be32(0x4);
194e6faee65SAnup Patel             }
1956d56e396SAlistair Francis 
196e6faee65SAnup Patel             if (!irq_map_stride) {
197e6faee65SAnup Patel                 irq_map_stride = i;
198e6faee65SAnup Patel             }
199e6faee65SAnup Patel             irq_map += irq_map_stride;
2006d56e396SAlistair Francis         }
2016d56e396SAlistair Francis     }
2026d56e396SAlistair Francis 
203e6faee65SAnup Patel     qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map,
204e6faee65SAnup Patel                      GPEX_NUM_IRQS * GPEX_NUM_IRQS *
205e6faee65SAnup Patel                      irq_map_stride * sizeof(uint32_t));
2066d56e396SAlistair Francis 
2076d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask",
2086d56e396SAlistair Francis                            0x1800, 0, 0, 0x7);
2096d56e396SAlistair Francis }
2106d56e396SAlistair Francis 
2110ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket,
2120ffc1a95SAnup Patel                                    char *clust_name, uint32_t *phandle,
213914c97f9SDaniel Henrique Barboza                                    uint32_t *intc_phandles)
21404331d0bSMichael Clark {
2150ffc1a95SAnup Patel     int cpu;
2160ffc1a95SAnup Patel     uint32_t cpu_phandle;
217568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
218914c97f9SDaniel Henrique Barboza     bool is_32_bit = riscv_is_32bit(&s->soc[0]);
219ed9eb206SAlexandre Ghiti     uint8_t satp_mode_max;
22018df0b46SAnup Patel 
22118df0b46SAnup Patel     for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) {
222c95c9d20SDaniel Henrique Barboza         RISCVCPU *cpu_ptr = &s->soc[socket].harts[cpu];
223*73cdf38aSDaniel Henrique Barboza         g_autofree char *name = NULL;
224*73cdf38aSDaniel Henrique Barboza         g_autofree char *cpu_name = NULL;
225*73cdf38aSDaniel Henrique Barboza         g_autofree char *core_name = NULL;
226*73cdf38aSDaniel Henrique Barboza         g_autofree char *intc_name = NULL;
227*73cdf38aSDaniel Henrique Barboza         g_autofree char *sv_name = NULL;
228c95c9d20SDaniel Henrique Barboza 
2290ffc1a95SAnup Patel         cpu_phandle = (*phandle)++;
23018df0b46SAnup Patel 
23118df0b46SAnup Patel         cpu_name = g_strdup_printf("/cpus/cpu@%d",
23218df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
233568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, cpu_name);
234ed9eb206SAlexandre Ghiti 
23543d1de32SDaniel Henrique Barboza         if (cpu_ptr->cfg.satp_mode.supported != 0) {
23643d1de32SDaniel Henrique Barboza             satp_mode_max = satp_mode_max_from_map(cpu_ptr->cfg.satp_mode.map);
237ed9eb206SAlexandre Ghiti             sv_name = g_strdup_printf("riscv,%s",
238ed9eb206SAlexandre Ghiti                                       satp_mode_str(satp_mode_max, is_32_bit));
239ed9eb206SAlexandre Ghiti             qemu_fdt_setprop_string(ms->fdt, cpu_name, "mmu-type", sv_name);
24043d1de32SDaniel Henrique Barboza         }
241ed9eb206SAlexandre Ghiti 
242c95c9d20SDaniel Henrique Barboza         name = riscv_isa_string(cpu_ptr);
243568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "riscv,isa", name);
24400769863SAnup Patel 
245a326a2b0SDaniel Henrique Barboza         if (cpu_ptr->cfg.ext_zicbom) {
24600769863SAnup Patel             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbom-block-size",
24700769863SAnup Patel                                   cpu_ptr->cfg.cbom_blocksize);
24800769863SAnup Patel         }
24900769863SAnup Patel 
250e57039ddSDaniel Henrique Barboza         if (cpu_ptr->cfg.ext_zicboz) {
25100769863SAnup Patel             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cboz-block-size",
25200769863SAnup Patel                                   cpu_ptr->cfg.cboz_blocksize);
25300769863SAnup Patel         }
25400769863SAnup Patel 
255cc2bf69aSDaniel Henrique Barboza         if (cpu_ptr->cfg.ext_zicbop) {
256cc2bf69aSDaniel Henrique Barboza             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbop-block-size",
257cc2bf69aSDaniel Henrique Barboza                                   cpu_ptr->cfg.cbop_blocksize);
258cc2bf69aSDaniel Henrique Barboza         }
259cc2bf69aSDaniel Henrique Barboza 
260568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "compatible", "riscv");
261568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "status", "okay");
262568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, cpu_name, "reg",
26318df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
264568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "device_type", "cpu");
265568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, cpu_name, socket);
266568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, cpu_name, "phandle", cpu_phandle);
2670ffc1a95SAnup Patel 
2680ffc1a95SAnup Patel         intc_phandles[cpu] = (*phandle)++;
26918df0b46SAnup Patel 
27018df0b46SAnup Patel         intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name);
271568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, intc_name);
272568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, intc_name, "phandle",
2730ffc1a95SAnup Patel             intc_phandles[cpu]);
274568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, intc_name, "compatible",
27518df0b46SAnup Patel             "riscv,cpu-intc");
276568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, intc_name, "interrupt-controller", NULL, 0);
277568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, intc_name, "#interrupt-cells", 1);
27818df0b46SAnup Patel 
27918df0b46SAnup Patel         core_name = g_strdup_printf("%s/core%d", clust_name, cpu);
280568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, core_name);
281568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, core_name, "cpu", cpu_phandle);
28228a4df97SAtish Patra     }
2830ffc1a95SAnup Patel }
2840ffc1a95SAnup Patel 
2850ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s,
2860ffc1a95SAnup Patel                                      const MemMapEntry *memmap, int socket)
2870ffc1a95SAnup Patel {
2880ffc1a95SAnup Patel     char *mem_name;
2890ffc1a95SAnup Patel     uint64_t addr, size;
290568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
29128a4df97SAtish Patra 
292568e0614SDaniel Henrique Barboza     addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(ms, socket);
293568e0614SDaniel Henrique Barboza     size = riscv_socket_mem_size(ms, socket);
29418df0b46SAnup Patel     mem_name = g_strdup_printf("/memory@%lx", (long)addr);
295568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, mem_name);
296568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, mem_name, "reg",
29718df0b46SAnup Patel         addr >> 32, addr, size >> 32, size);
298568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, mem_name, "device_type", "memory");
299568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, mem_name, socket);
30018df0b46SAnup Patel     g_free(mem_name);
3010ffc1a95SAnup Patel }
30204331d0bSMichael Clark 
3030ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s,
3040ffc1a95SAnup Patel                                     const MemMapEntry *memmap, int socket,
3050ffc1a95SAnup Patel                                     uint32_t *intc_phandles)
3060ffc1a95SAnup Patel {
3070ffc1a95SAnup Patel     int cpu;
3080ffc1a95SAnup Patel     char *clint_name;
3090ffc1a95SAnup Patel     uint32_t *clint_cells;
3100ffc1a95SAnup Patel     unsigned long clint_addr;
311568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
3120ffc1a95SAnup Patel     static const char * const clint_compat[2] = {
3130ffc1a95SAnup Patel         "sifive,clint0", "riscv,clint0"
3140ffc1a95SAnup Patel     };
3150ffc1a95SAnup Patel 
3160ffc1a95SAnup Patel     clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
3170ffc1a95SAnup Patel 
3180ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
3190ffc1a95SAnup Patel         clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
3200ffc1a95SAnup Patel         clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
3210ffc1a95SAnup Patel         clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
3220ffc1a95SAnup Patel         clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
3230ffc1a95SAnup Patel     }
3240ffc1a95SAnup Patel 
3250ffc1a95SAnup Patel     clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
32618df0b46SAnup Patel     clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr);
327568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, clint_name);
328568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, clint_name, "compatible",
3290ffc1a95SAnup Patel                                   (char **)&clint_compat,
3300ffc1a95SAnup Patel                                   ARRAY_SIZE(clint_compat));
331568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, clint_name, "reg",
33218df0b46SAnup Patel         0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size);
333568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, clint_name, "interrupts-extended",
33418df0b46SAnup Patel         clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
335568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, clint_name, socket);
33618df0b46SAnup Patel     g_free(clint_name);
33718df0b46SAnup Patel 
3380ffc1a95SAnup Patel     g_free(clint_cells);
3390ffc1a95SAnup Patel }
3400ffc1a95SAnup Patel 
341954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s,
342954886eaSAnup Patel                                      const MemMapEntry *memmap, int socket,
343954886eaSAnup Patel                                      uint32_t *intc_phandles)
344954886eaSAnup Patel {
345954886eaSAnup Patel     int cpu;
346954886eaSAnup Patel     char *name;
34728d8c281SAnup Patel     unsigned long addr, size;
348954886eaSAnup Patel     uint32_t aclint_cells_size;
349954886eaSAnup Patel     uint32_t *aclint_mswi_cells;
350954886eaSAnup Patel     uint32_t *aclint_sswi_cells;
351954886eaSAnup Patel     uint32_t *aclint_mtimer_cells;
352568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
353954886eaSAnup Patel 
354954886eaSAnup Patel     aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
355954886eaSAnup Patel     aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
356954886eaSAnup Patel     aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
357954886eaSAnup Patel 
358954886eaSAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
359954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
360954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT);
361954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
362954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER);
363954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
364954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT);
365954886eaSAnup Patel     }
366954886eaSAnup Patel     aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2;
367954886eaSAnup Patel 
36828d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
369954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
370954886eaSAnup Patel         name = g_strdup_printf("/soc/mswi@%lx", addr);
371568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
372568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible",
37328d8c281SAnup Patel             "riscv,aclint-mswi");
374568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
375954886eaSAnup Patel             0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE);
376568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
377954886eaSAnup Patel             aclint_mswi_cells, aclint_cells_size);
378568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0);
379568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0);
380568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, name, socket);
381954886eaSAnup Patel         g_free(name);
38228d8c281SAnup Patel     }
383954886eaSAnup Patel 
38428d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
38528d8c281SAnup Patel         addr = memmap[VIRT_CLINT].base +
38628d8c281SAnup Patel                (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket);
38728d8c281SAnup Patel         size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE;
38828d8c281SAnup Patel     } else {
389954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE +
390954886eaSAnup Patel             (memmap[VIRT_CLINT].size * socket);
39128d8c281SAnup Patel         size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE;
39228d8c281SAnup Patel     }
393954886eaSAnup Patel     name = g_strdup_printf("/soc/mtimer@%lx", addr);
394568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
395568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
396954886eaSAnup Patel         "riscv,aclint-mtimer");
397568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
398954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIME,
39928d8c281SAnup Patel         0x0, size - RISCV_ACLINT_DEFAULT_MTIME,
400954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP,
401954886eaSAnup Patel         0x0, RISCV_ACLINT_DEFAULT_MTIME);
402568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
403954886eaSAnup Patel         aclint_mtimer_cells, aclint_cells_size);
404568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, name, socket);
405954886eaSAnup Patel     g_free(name);
406954886eaSAnup Patel 
40728d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
408954886eaSAnup Patel         addr = memmap[VIRT_ACLINT_SSWI].base +
409954886eaSAnup Patel             (memmap[VIRT_ACLINT_SSWI].size * socket);
410954886eaSAnup Patel         name = g_strdup_printf("/soc/sswi@%lx", addr);
411568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
412568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible",
41328d8c281SAnup Patel             "riscv,aclint-sswi");
414568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
415954886eaSAnup Patel             0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size);
416568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
417954886eaSAnup Patel             aclint_sswi_cells, aclint_cells_size);
418568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0);
419568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0);
420568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, name, socket);
421954886eaSAnup Patel         g_free(name);
42228d8c281SAnup Patel     }
423954886eaSAnup Patel 
424954886eaSAnup Patel     g_free(aclint_mswi_cells);
425954886eaSAnup Patel     g_free(aclint_mtimer_cells);
426954886eaSAnup Patel     g_free(aclint_sswi_cells);
427954886eaSAnup Patel }
428954886eaSAnup Patel 
4290ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s,
4300ffc1a95SAnup Patel                                    const MemMapEntry *memmap, int socket,
4310ffc1a95SAnup Patel                                    uint32_t *phandle, uint32_t *intc_phandles,
4320ffc1a95SAnup Patel                                    uint32_t *plic_phandles)
4330ffc1a95SAnup Patel {
4340ffc1a95SAnup Patel     int cpu;
4350ffc1a95SAnup Patel     char *plic_name;
4360ffc1a95SAnup Patel     uint32_t *plic_cells;
4370ffc1a95SAnup Patel     unsigned long plic_addr;
438568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
4390ffc1a95SAnup Patel     static const char * const plic_compat[2] = {
4400ffc1a95SAnup Patel         "sifive,plic-1.0.0", "riscv,plic0"
4410ffc1a95SAnup Patel     };
4420ffc1a95SAnup Patel 
4430ffc1a95SAnup Patel     plic_phandles[socket] = (*phandle)++;
44418df0b46SAnup Patel     plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket);
44518df0b46SAnup Patel     plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr);
446568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, plic_name);
447568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name,
44818df0b46SAnup Patel         "#interrupt-cells", FDT_PLIC_INT_CELLS);
449568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name,
45095e401d3SConor Dooley         "#address-cells", FDT_PLIC_ADDR_CELLS);
451568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, plic_name, "compatible",
4520ffc1a95SAnup Patel                                   (char **)&plic_compat,
4530ffc1a95SAnup Patel                                   ARRAY_SIZE(plic_compat));
454568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, plic_name, "interrupt-controller", NULL, 0);
455ca334e10SYong-Xuan Wang 
456ca334e10SYong-Xuan Wang     if (kvm_enabled()) {
457ca334e10SYong-Xuan Wang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
458ca334e10SYong-Xuan Wang 
459ca334e10SYong-Xuan Wang         for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
460ca334e10SYong-Xuan Wang             plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
461ca334e10SYong-Xuan Wang             plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
462ca334e10SYong-Xuan Wang         }
463ca334e10SYong-Xuan Wang 
464568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended",
465ca334e10SYong-Xuan Wang                          plic_cells,
466ca334e10SYong-Xuan Wang                          s->soc[socket].num_harts * sizeof(uint32_t) * 2);
467ca334e10SYong-Xuan Wang    } else {
468ca334e10SYong-Xuan Wang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
469ca334e10SYong-Xuan Wang 
470ca334e10SYong-Xuan Wang         for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
471ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
472ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT);
473ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
474ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT);
475ca334e10SYong-Xuan Wang         }
476ca334e10SYong-Xuan Wang 
477ca334e10SYong-Xuan Wang         qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended",
478ca334e10SYong-Xuan Wang                          plic_cells,
479ca334e10SYong-Xuan Wang                          s->soc[socket].num_harts * sizeof(uint32_t) * 4);
480ca334e10SYong-Xuan Wang     }
481ca334e10SYong-Xuan Wang 
482568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, plic_name, "reg",
48318df0b46SAnup Patel         0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size);
484568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name, "riscv,ndev",
48559f74489SBin Meng                           VIRT_IRQCHIP_NUM_SOURCES - 1);
486568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, plic_name, socket);
487568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name, "phandle",
4880ffc1a95SAnup Patel         plic_phandles[socket]);
4893029fab6SAlistair Francis 
490d644e5e4SAnup Patel     if (!socket) {
491568e0614SDaniel Henrique Barboza         platform_bus_add_all_fdt_nodes(ms->fdt, plic_name,
4923029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].base,
4933029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].size,
4943029fab6SAlistair Francis                                        VIRT_PLATFORM_BUS_IRQ);
495d644e5e4SAnup Patel     }
4963029fab6SAlistair Francis 
49718df0b46SAnup Patel     g_free(plic_name);
49818df0b46SAnup Patel 
49918df0b46SAnup Patel     g_free(plic_cells);
5000ffc1a95SAnup Patel }
5010ffc1a95SAnup Patel 
50268c8b403SSunil V L uint32_t imsic_num_bits(uint32_t count)
50328d8c281SAnup Patel {
50428d8c281SAnup Patel     uint32_t ret = 0;
50528d8c281SAnup Patel 
50628d8c281SAnup Patel     while (BIT(ret) < count) {
50728d8c281SAnup Patel         ret++;
50828d8c281SAnup Patel     }
50928d8c281SAnup Patel 
51028d8c281SAnup Patel     return ret;
51128d8c281SAnup Patel }
51228d8c281SAnup Patel 
51359a07d3cSYong-Xuan Wang static void create_fdt_one_imsic(RISCVVirtState *s, hwaddr base_addr,
51459a07d3cSYong-Xuan Wang                                  uint32_t *intc_phandles, uint32_t msi_phandle,
51559a07d3cSYong-Xuan Wang                                  bool m_mode, uint32_t imsic_guest_bits)
51628d8c281SAnup Patel {
51728d8c281SAnup Patel     int cpu, socket;
51828d8c281SAnup Patel     char *imsic_name;
519568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
520568e0614SDaniel Henrique Barboza     int socket_count = riscv_socket_count(ms);
52159a07d3cSYong-Xuan Wang     uint32_t imsic_max_hart_per_socket;
52228d8c281SAnup Patel     uint32_t *imsic_cells, *imsic_regs, imsic_addr, imsic_size;
52328d8c281SAnup Patel 
524568e0614SDaniel Henrique Barboza     imsic_cells = g_new0(uint32_t, ms->smp.cpus * 2);
5252967f37dSDaniel Henrique Barboza     imsic_regs = g_new0(uint32_t, socket_count * 4);
52628d8c281SAnup Patel 
527568e0614SDaniel Henrique Barboza     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
52828d8c281SAnup Patel         imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
52959a07d3cSYong-Xuan Wang         imsic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT);
53028d8c281SAnup Patel     }
53159a07d3cSYong-Xuan Wang 
53228d8c281SAnup Patel     imsic_max_hart_per_socket = 0;
5332967f37dSDaniel Henrique Barboza     for (socket = 0; socket < socket_count; socket++) {
53459a07d3cSYong-Xuan Wang         imsic_addr = base_addr + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
53528d8c281SAnup Patel         imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) *
53628d8c281SAnup Patel                      s->soc[socket].num_harts;
53728d8c281SAnup Patel         imsic_regs[socket * 4 + 0] = 0;
53828d8c281SAnup Patel         imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr);
53928d8c281SAnup Patel         imsic_regs[socket * 4 + 2] = 0;
54028d8c281SAnup Patel         imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size);
54128d8c281SAnup Patel         if (imsic_max_hart_per_socket < s->soc[socket].num_harts) {
54228d8c281SAnup Patel             imsic_max_hart_per_socket = s->soc[socket].num_harts;
54328d8c281SAnup Patel         }
54428d8c281SAnup Patel     }
54559a07d3cSYong-Xuan Wang 
54659a07d3cSYong-Xuan Wang     imsic_name = g_strdup_printf("/soc/imsics@%lx", (unsigned long)base_addr);
547568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, imsic_name);
54859a07d3cSYong-Xuan Wang     qemu_fdt_setprop_string(ms->fdt, imsic_name, "compatible", "riscv,imsics");
549568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "#interrupt-cells",
55028d8c281SAnup Patel                           FDT_IMSIC_INT_CELLS);
55159a07d3cSYong-Xuan Wang     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupt-controller", NULL, 0);
55259a07d3cSYong-Xuan Wang     qemu_fdt_setprop(ms->fdt, imsic_name, "msi-controller", NULL, 0);
553568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupts-extended",
554568e0614SDaniel Henrique Barboza                      imsic_cells, ms->smp.cpus * sizeof(uint32_t) * 2);
555568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "reg", imsic_regs,
5562967f37dSDaniel Henrique Barboza                      socket_count * sizeof(uint32_t) * 4);
557568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,num-ids",
55828d8c281SAnup Patel                      VIRT_IRQCHIP_NUM_MSIS);
55959a07d3cSYong-Xuan Wang 
56028d8c281SAnup Patel     if (imsic_guest_bits) {
561568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,guest-index-bits",
56228d8c281SAnup Patel                               imsic_guest_bits);
56328d8c281SAnup Patel     }
56459a07d3cSYong-Xuan Wang 
5652967f37dSDaniel Henrique Barboza     if (socket_count > 1) {
566568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,hart-index-bits",
56728d8c281SAnup Patel                               imsic_num_bits(imsic_max_hart_per_socket));
568568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-bits",
5692967f37dSDaniel Henrique Barboza                               imsic_num_bits(socket_count));
570568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-shift",
57128d8c281SAnup Patel                               IMSIC_MMIO_GROUP_MIN_SHIFT);
57228d8c281SAnup Patel     }
57359a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "phandle", msi_phandle);
57428d8c281SAnup Patel 
57559a07d3cSYong-Xuan Wang     g_free(imsic_name);
57628d8c281SAnup Patel     g_free(imsic_regs);
57728d8c281SAnup Patel     g_free(imsic_cells);
57828d8c281SAnup Patel }
57928d8c281SAnup Patel 
58059a07d3cSYong-Xuan Wang static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap,
58159a07d3cSYong-Xuan Wang                              uint32_t *phandle, uint32_t *intc_phandles,
58259a07d3cSYong-Xuan Wang                              uint32_t *msi_m_phandle, uint32_t *msi_s_phandle)
58359a07d3cSYong-Xuan Wang {
58459a07d3cSYong-Xuan Wang     *msi_m_phandle = (*phandle)++;
58559a07d3cSYong-Xuan Wang     *msi_s_phandle = (*phandle)++;
58659a07d3cSYong-Xuan Wang 
58759a07d3cSYong-Xuan Wang     if (!kvm_enabled()) {
58859a07d3cSYong-Xuan Wang         /* M-level IMSIC node */
58959a07d3cSYong-Xuan Wang         create_fdt_one_imsic(s, memmap[VIRT_IMSIC_M].base, intc_phandles,
59059a07d3cSYong-Xuan Wang                              *msi_m_phandle, true, 0);
59159a07d3cSYong-Xuan Wang     }
59259a07d3cSYong-Xuan Wang 
59359a07d3cSYong-Xuan Wang     /* S-level IMSIC node */
59459a07d3cSYong-Xuan Wang     create_fdt_one_imsic(s, memmap[VIRT_IMSIC_S].base, intc_phandles,
59559a07d3cSYong-Xuan Wang                          *msi_s_phandle, false,
59659a07d3cSYong-Xuan Wang                          imsic_num_bits(s->aia_guests + 1));
59759a07d3cSYong-Xuan Wang 
59859a07d3cSYong-Xuan Wang }
59959a07d3cSYong-Xuan Wang 
60059a07d3cSYong-Xuan Wang static void create_fdt_one_aplic(RISCVVirtState *s, int socket,
60159a07d3cSYong-Xuan Wang                                  unsigned long aplic_addr, uint32_t aplic_size,
60259a07d3cSYong-Xuan Wang                                  uint32_t msi_phandle,
60359a07d3cSYong-Xuan Wang                                  uint32_t *intc_phandles,
60459a07d3cSYong-Xuan Wang                                  uint32_t aplic_phandle,
60559a07d3cSYong-Xuan Wang                                  uint32_t aplic_child_phandle,
60648c2c33cSYong-Xuan Wang                                  bool m_mode, int num_harts)
60759a07d3cSYong-Xuan Wang {
60859a07d3cSYong-Xuan Wang     int cpu;
60959a07d3cSYong-Xuan Wang     char *aplic_name;
61059a07d3cSYong-Xuan Wang     uint32_t *aplic_cells;
61159a07d3cSYong-Xuan Wang     MachineState *ms = MACHINE(s);
61259a07d3cSYong-Xuan Wang 
61348c2c33cSYong-Xuan Wang     aplic_cells = g_new0(uint32_t, num_harts * 2);
61459a07d3cSYong-Xuan Wang 
61548c2c33cSYong-Xuan Wang     for (cpu = 0; cpu < num_harts; cpu++) {
61659a07d3cSYong-Xuan Wang         aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
61759a07d3cSYong-Xuan Wang         aplic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT);
61859a07d3cSYong-Xuan Wang     }
61959a07d3cSYong-Xuan Wang 
62059a07d3cSYong-Xuan Wang     aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr);
62159a07d3cSYong-Xuan Wang     qemu_fdt_add_subnode(ms->fdt, aplic_name);
62259a07d3cSYong-Xuan Wang     qemu_fdt_setprop_string(ms->fdt, aplic_name, "compatible", "riscv,aplic");
62359a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, aplic_name,
62459a07d3cSYong-Xuan Wang                           "#interrupt-cells", FDT_APLIC_INT_CELLS);
62559a07d3cSYong-Xuan Wang     qemu_fdt_setprop(ms->fdt, aplic_name, "interrupt-controller", NULL, 0);
62659a07d3cSYong-Xuan Wang 
62759a07d3cSYong-Xuan Wang     if (s->aia_type == VIRT_AIA_TYPE_APLIC) {
62859a07d3cSYong-Xuan Wang         qemu_fdt_setprop(ms->fdt, aplic_name, "interrupts-extended",
62948c2c33cSYong-Xuan Wang                          aplic_cells, num_harts * sizeof(uint32_t) * 2);
63059a07d3cSYong-Xuan Wang     } else {
63159a07d3cSYong-Xuan Wang         qemu_fdt_setprop_cell(ms->fdt, aplic_name, "msi-parent", msi_phandle);
63259a07d3cSYong-Xuan Wang     }
63359a07d3cSYong-Xuan Wang 
63459a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cells(ms->fdt, aplic_name, "reg",
63559a07d3cSYong-Xuan Wang                            0x0, aplic_addr, 0x0, aplic_size);
63659a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,num-sources",
63759a07d3cSYong-Xuan Wang                           VIRT_IRQCHIP_NUM_SOURCES);
63859a07d3cSYong-Xuan Wang 
63959a07d3cSYong-Xuan Wang     if (aplic_child_phandle) {
64059a07d3cSYong-Xuan Wang         qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,children",
64159a07d3cSYong-Xuan Wang                               aplic_child_phandle);
64259a07d3cSYong-Xuan Wang         qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegate",
64359a07d3cSYong-Xuan Wang                                aplic_child_phandle, 0x1,
64459a07d3cSYong-Xuan Wang                                VIRT_IRQCHIP_NUM_SOURCES);
64559a07d3cSYong-Xuan Wang     }
64659a07d3cSYong-Xuan Wang 
64759a07d3cSYong-Xuan Wang     riscv_socket_fdt_write_id(ms, aplic_name, socket);
64859a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "phandle", aplic_phandle);
64959a07d3cSYong-Xuan Wang 
65059a07d3cSYong-Xuan Wang     g_free(aplic_name);
65159a07d3cSYong-Xuan Wang     g_free(aplic_cells);
65259a07d3cSYong-Xuan Wang }
65359a07d3cSYong-Xuan Wang 
65428d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s,
65528d8c281SAnup Patel                                     const MemMapEntry *memmap, int socket,
65628d8c281SAnup Patel                                     uint32_t msi_m_phandle,
65728d8c281SAnup Patel                                     uint32_t msi_s_phandle,
65828d8c281SAnup Patel                                     uint32_t *phandle,
65928d8c281SAnup Patel                                     uint32_t *intc_phandles,
66048c2c33cSYong-Xuan Wang                                     uint32_t *aplic_phandles,
66148c2c33cSYong-Xuan Wang                                     int num_harts)
662e6faee65SAnup Patel {
663e6faee65SAnup Patel     char *aplic_name;
664e6faee65SAnup Patel     unsigned long aplic_addr;
665568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
666e6faee65SAnup Patel     uint32_t aplic_m_phandle, aplic_s_phandle;
667e6faee65SAnup Patel 
668e6faee65SAnup Patel     aplic_m_phandle = (*phandle)++;
669e6faee65SAnup Patel     aplic_s_phandle = (*phandle)++;
670e6faee65SAnup Patel 
67159a07d3cSYong-Xuan Wang     if (!kvm_enabled()) {
672e6faee65SAnup Patel         /* M-level APLIC node */
673e6faee65SAnup Patel         aplic_addr = memmap[VIRT_APLIC_M].base +
674e6faee65SAnup Patel                      (memmap[VIRT_APLIC_M].size * socket);
67559a07d3cSYong-Xuan Wang         create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_M].size,
67659a07d3cSYong-Xuan Wang                              msi_m_phandle, intc_phandles,
67759a07d3cSYong-Xuan Wang                              aplic_m_phandle, aplic_s_phandle,
67848c2c33cSYong-Xuan Wang                              true, num_harts);
67928d8c281SAnup Patel     }
680e6faee65SAnup Patel 
681e6faee65SAnup Patel     /* S-level APLIC node */
682e6faee65SAnup Patel     aplic_addr = memmap[VIRT_APLIC_S].base +
683e6faee65SAnup Patel                  (memmap[VIRT_APLIC_S].size * socket);
68459a07d3cSYong-Xuan Wang     create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_S].size,
68559a07d3cSYong-Xuan Wang                          msi_s_phandle, intc_phandles,
68659a07d3cSYong-Xuan Wang                          aplic_s_phandle, 0,
68748c2c33cSYong-Xuan Wang                          false, num_harts);
68859a07d3cSYong-Xuan Wang 
689e6faee65SAnup Patel     aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr);
6903029fab6SAlistair Francis 
691d644e5e4SAnup Patel     if (!socket) {
692568e0614SDaniel Henrique Barboza         platform_bus_add_all_fdt_nodes(ms->fdt, aplic_name,
6933029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].base,
6943029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].size,
6953029fab6SAlistair Francis                                        VIRT_PLATFORM_BUS_IRQ);
696d644e5e4SAnup Patel     }
6973029fab6SAlistair Francis 
698e6faee65SAnup Patel     g_free(aplic_name);
699e6faee65SAnup Patel 
700e6faee65SAnup Patel     aplic_phandles[socket] = aplic_s_phandle;
701e6faee65SAnup Patel }
702e6faee65SAnup Patel 
703abd9a206SAtish Patra static void create_fdt_pmu(RISCVVirtState *s)
704abd9a206SAtish Patra {
705abd9a206SAtish Patra     char *pmu_name;
706568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
707abd9a206SAtish Patra     RISCVCPU hart = s->soc[0].harts[0];
708abd9a206SAtish Patra 
7099ff31406SConor Dooley     pmu_name = g_strdup_printf("/pmu");
710568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, pmu_name);
711568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, pmu_name, "compatible", "riscv,pmu");
7122571a642SRob Bradford     riscv_pmu_generate_fdt_node(ms->fdt, hart.pmu_avail_ctrs, pmu_name);
713abd9a206SAtish Patra 
714abd9a206SAtish Patra     g_free(pmu_name);
715abd9a206SAtish Patra }
716abd9a206SAtish Patra 
7170ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap,
718914c97f9SDaniel Henrique Barboza                                uint32_t *phandle,
7190ffc1a95SAnup Patel                                uint32_t *irq_mmio_phandle,
7200ffc1a95SAnup Patel                                uint32_t *irq_pcie_phandle,
72128d8c281SAnup Patel                                uint32_t *irq_virtio_phandle,
72228d8c281SAnup Patel                                uint32_t *msi_pcie_phandle)
7230ffc1a95SAnup Patel {
7240ffc1a95SAnup Patel     char *clust_name;
72528d8c281SAnup Patel     int socket, phandle_pos;
726568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
72728d8c281SAnup Patel     uint32_t msi_m_phandle = 0, msi_s_phandle = 0;
72828d8c281SAnup Patel     uint32_t *intc_phandles, xplic_phandles[MAX_NODES];
729568e0614SDaniel Henrique Barboza     int socket_count = riscv_socket_count(ms);
7300ffc1a95SAnup Patel 
731568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/cpus");
732568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "timebase-frequency",
7330ffc1a95SAnup Patel                           RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ);
734568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0);
735568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1);
736568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map");
7370ffc1a95SAnup Patel 
738568e0614SDaniel Henrique Barboza     intc_phandles = g_new0(uint32_t, ms->smp.cpus);
73928d8c281SAnup Patel 
740568e0614SDaniel Henrique Barboza     phandle_pos = ms->smp.cpus;
7412967f37dSDaniel Henrique Barboza     for (socket = (socket_count - 1); socket >= 0; socket--) {
74228d8c281SAnup Patel         phandle_pos -= s->soc[socket].num_harts;
74328d8c281SAnup Patel 
7440ffc1a95SAnup Patel         clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket);
745568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, clust_name);
7460ffc1a95SAnup Patel 
7470ffc1a95SAnup Patel         create_fdt_socket_cpus(s, socket, clust_name, phandle,
748914c97f9SDaniel Henrique Barboza                                &intc_phandles[phandle_pos]);
7490ffc1a95SAnup Patel 
7500ffc1a95SAnup Patel         create_fdt_socket_memory(s, memmap, socket);
7510ffc1a95SAnup Patel 
75228d8c281SAnup Patel         g_free(clust_name);
75328d8c281SAnup Patel 
754c0716c81SPhilippe Mathieu-Daudé         if (tcg_enabled()) {
755954886eaSAnup Patel             if (s->have_aclint) {
75628d8c281SAnup Patel                 create_fdt_socket_aclint(s, memmap, socket,
75728d8c281SAnup Patel                     &intc_phandles[phandle_pos]);
758954886eaSAnup Patel             } else {
75928d8c281SAnup Patel                 create_fdt_socket_clint(s, memmap, socket,
76028d8c281SAnup Patel                     &intc_phandles[phandle_pos]);
761954886eaSAnup Patel             }
762ad40be27SYifei Jiang         }
76328d8c281SAnup Patel     }
76428d8c281SAnup Patel 
76528d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
76628d8c281SAnup Patel         create_fdt_imsic(s, memmap, phandle, intc_phandles,
76728d8c281SAnup Patel             &msi_m_phandle, &msi_s_phandle);
76828d8c281SAnup Patel         *msi_pcie_phandle = msi_s_phandle;
76928d8c281SAnup Patel     }
77028d8c281SAnup Patel 
77148c2c33cSYong-Xuan Wang     /* KVM AIA only has one APLIC instance */
772a51d4610SDaniel Henrique Barboza     if (kvm_enabled() && virt_use_kvm_aia(s)) {
77348c2c33cSYong-Xuan Wang         create_fdt_socket_aplic(s, memmap, 0,
77448c2c33cSYong-Xuan Wang                                 msi_m_phandle, msi_s_phandle, phandle,
77548c2c33cSYong-Xuan Wang                                 &intc_phandles[0], xplic_phandles,
77648c2c33cSYong-Xuan Wang                                 ms->smp.cpus);
77748c2c33cSYong-Xuan Wang     } else {
778568e0614SDaniel Henrique Barboza         phandle_pos = ms->smp.cpus;
7792967f37dSDaniel Henrique Barboza         for (socket = (socket_count - 1); socket >= 0; socket--) {
78028d8c281SAnup Patel             phandle_pos -= s->soc[socket].num_harts;
7810ffc1a95SAnup Patel 
782e6faee65SAnup Patel             if (s->aia_type == VIRT_AIA_TYPE_NONE) {
7830ffc1a95SAnup Patel                 create_fdt_socket_plic(s, memmap, socket, phandle,
78448c2c33cSYong-Xuan Wang                                        &intc_phandles[phandle_pos],
78548c2c33cSYong-Xuan Wang                                        xplic_phandles);
786e6faee65SAnup Patel             } else {
78728d8c281SAnup Patel                 create_fdt_socket_aplic(s, memmap, socket,
78828d8c281SAnup Patel                                         msi_m_phandle, msi_s_phandle, phandle,
78948c2c33cSYong-Xuan Wang                                         &intc_phandles[phandle_pos],
79048c2c33cSYong-Xuan Wang                                         xplic_phandles,
79148c2c33cSYong-Xuan Wang                                         s->soc[socket].num_harts);
79248c2c33cSYong-Xuan Wang             }
79328d8c281SAnup Patel         }
794e6faee65SAnup Patel     }
7950ffc1a95SAnup Patel 
7960ffc1a95SAnup Patel     g_free(intc_phandles);
79718df0b46SAnup Patel 
798a51d4610SDaniel Henrique Barboza     if (kvm_enabled() && virt_use_kvm_aia(s)) {
79948c2c33cSYong-Xuan Wang         *irq_mmio_phandle = xplic_phandles[0];
80048c2c33cSYong-Xuan Wang         *irq_virtio_phandle = xplic_phandles[0];
80148c2c33cSYong-Xuan Wang         *irq_pcie_phandle = xplic_phandles[0];
80248c2c33cSYong-Xuan Wang     } else {
8032967f37dSDaniel Henrique Barboza         for (socket = 0; socket < socket_count; socket++) {
80418df0b46SAnup Patel             if (socket == 0) {
8050ffc1a95SAnup Patel                 *irq_mmio_phandle = xplic_phandles[socket];
8060ffc1a95SAnup Patel                 *irq_virtio_phandle = xplic_phandles[socket];
8070ffc1a95SAnup Patel                 *irq_pcie_phandle = xplic_phandles[socket];
80818df0b46SAnup Patel             }
80918df0b46SAnup Patel             if (socket == 1) {
8100ffc1a95SAnup Patel                 *irq_virtio_phandle = xplic_phandles[socket];
8110ffc1a95SAnup Patel                 *irq_pcie_phandle = xplic_phandles[socket];
81218df0b46SAnup Patel             }
81318df0b46SAnup Patel             if (socket == 2) {
8140ffc1a95SAnup Patel                 *irq_pcie_phandle = xplic_phandles[socket];
81518df0b46SAnup Patel             }
81618df0b46SAnup Patel         }
81748c2c33cSYong-Xuan Wang     }
81818df0b46SAnup Patel 
819568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_distance_matrix(ms);
8200ffc1a95SAnup Patel }
8210ffc1a95SAnup Patel 
8220ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap,
8230ffc1a95SAnup Patel                               uint32_t irq_virtio_phandle)
8240ffc1a95SAnup Patel {
8250ffc1a95SAnup Patel     int i;
8260ffc1a95SAnup Patel     char *name;
827568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
82804331d0bSMichael Clark 
82904331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
83018df0b46SAnup Patel         name = g_strdup_printf("/soc/virtio_mmio@%lx",
83104331d0bSMichael Clark             (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size));
832568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
833568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible", "virtio,mmio");
834568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
83504331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
83604331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].size);
837568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent",
8380ffc1a95SAnup Patel             irq_virtio_phandle);
839e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
840568e0614SDaniel Henrique Barboza             qemu_fdt_setprop_cell(ms->fdt, name, "interrupts",
841e6faee65SAnup Patel                                   VIRTIO_IRQ + i);
842e6faee65SAnup Patel         } else {
843568e0614SDaniel Henrique Barboza             qemu_fdt_setprop_cells(ms->fdt, name, "interrupts",
844e6faee65SAnup Patel                                    VIRTIO_IRQ + i, 0x4);
845e6faee65SAnup Patel         }
84618df0b46SAnup Patel         g_free(name);
84704331d0bSMichael Clark     }
8480ffc1a95SAnup Patel }
8490ffc1a95SAnup Patel 
8500ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap,
85128d8c281SAnup Patel                             uint32_t irq_pcie_phandle,
85228d8c281SAnup Patel                             uint32_t msi_pcie_phandle)
8530ffc1a95SAnup Patel {
8540ffc1a95SAnup Patel     char *name;
855568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
85604331d0bSMichael Clark 
85718df0b46SAnup Patel     name = g_strdup_printf("/soc/pci@%lx",
8586d56e396SAlistair Francis         (long) memmap[VIRT_PCIE_ECAM].base);
859568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
860568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#address-cells",
8610ffc1a95SAnup Patel         FDT_PCI_ADDR_CELLS);
862568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells",
8630ffc1a95SAnup Patel         FDT_PCI_INT_CELLS);
864568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#size-cells", 0x2);
865568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
8660ffc1a95SAnup Patel         "pci-host-ecam-generic");
867568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "device_type", "pci");
868568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "linux,pci-domain", 0);
869568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "bus-range", 0,
87018df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1);
871568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, name, "dma-coherent", NULL, 0);
87228d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
873568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "msi-parent", msi_pcie_phandle);
87428d8c281SAnup Patel     }
875568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg", 0,
87618df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size);
877568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, name, "ranges",
8786d56e396SAlistair Francis         1, FDT_PCI_RANGE_IOPORT, 2, 0,
8796d56e396SAlistair Francis         2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size,
8806d56e396SAlistair Francis         1, FDT_PCI_RANGE_MMIO,
8816d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base,
88219800265SBin Meng         2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size,
88319800265SBin Meng         1, FDT_PCI_RANGE_MMIO_64BIT,
88419800265SBin Meng         2, virt_high_pcie_memmap.base,
88519800265SBin Meng         2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size);
88619800265SBin Meng 
887568e0614SDaniel Henrique Barboza     create_pcie_irq_map(s, ms->fdt, name, irq_pcie_phandle);
88818df0b46SAnup Patel     g_free(name);
8890ffc1a95SAnup Patel }
8906d56e396SAlistair Francis 
8910ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap,
8920ffc1a95SAnup Patel                              uint32_t *phandle)
8930ffc1a95SAnup Patel {
8940ffc1a95SAnup Patel     char *name;
8950ffc1a95SAnup Patel     uint32_t test_phandle;
896568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
8970ffc1a95SAnup Patel 
8980ffc1a95SAnup Patel     test_phandle = (*phandle)++;
89918df0b46SAnup Patel     name = g_strdup_printf("/soc/test@%lx",
90004331d0bSMichael Clark         (long)memmap[VIRT_TEST].base);
901568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
9029c0fb20cSPalmer Dabbelt     {
9032cc04550SBin Meng         static const char * const compat[3] = {
9042cc04550SBin Meng             "sifive,test1", "sifive,test0", "syscon"
9052cc04550SBin Meng         };
906568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string_array(ms->fdt, name, "compatible",
9070ffc1a95SAnup Patel                                       (char **)&compat, ARRAY_SIZE(compat));
9089c0fb20cSPalmer Dabbelt     }
909568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
9100ffc1a95SAnup Patel         0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size);
911568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "phandle", test_phandle);
912568e0614SDaniel Henrique Barboza     test_phandle = qemu_fdt_get_phandle(ms->fdt, name);
91318df0b46SAnup Patel     g_free(name);
9140e404da0SAnup Patel 
915ae293799SConor Dooley     name = g_strdup_printf("/reboot");
916568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
917568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-reboot");
918568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle);
919568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0);
920568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_RESET);
92118df0b46SAnup Patel     g_free(name);
9220e404da0SAnup Patel 
923ae293799SConor Dooley     name = g_strdup_printf("/poweroff");
924568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
925568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-poweroff");
926568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle);
927568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0);
928568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_PASS);
92918df0b46SAnup Patel     g_free(name);
9300ffc1a95SAnup Patel }
9310ffc1a95SAnup Patel 
9320ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap,
9330ffc1a95SAnup Patel                             uint32_t irq_mmio_phandle)
9340ffc1a95SAnup Patel {
9350ffc1a95SAnup Patel     char *name;
936568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
93704331d0bSMichael Clark 
93853c38f7aSConor Dooley     name = g_strdup_printf("/soc/serial@%lx", (long)memmap[VIRT_UART0].base);
939568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
940568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "ns16550a");
941568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
94204331d0bSMichael Clark         0x0, memmap[VIRT_UART0].base,
94304331d0bSMichael Clark         0x0, memmap[VIRT_UART0].size);
944568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "clock-frequency", 3686400);
945568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", irq_mmio_phandle);
946e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
947568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", UART0_IRQ);
948e6faee65SAnup Patel     } else {
949568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", UART0_IRQ, 0x4);
950e6faee65SAnup Patel     }
95104331d0bSMichael Clark 
952568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", name);
95318df0b46SAnup Patel     g_free(name);
9540ffc1a95SAnup Patel }
9550ffc1a95SAnup Patel 
9560ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap,
9570ffc1a95SAnup Patel                            uint32_t irq_mmio_phandle)
9580ffc1a95SAnup Patel {
9590ffc1a95SAnup Patel     char *name;
960568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
96171eb522cSAlistair Francis 
96218df0b46SAnup Patel     name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base);
963568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
964568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
9650ffc1a95SAnup Patel         "google,goldfish-rtc");
966568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
9670ffc1a95SAnup Patel         0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size);
968568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent",
9690ffc1a95SAnup Patel         irq_mmio_phandle);
970e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
971568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", RTC_IRQ);
972e6faee65SAnup Patel     } else {
973568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", RTC_IRQ, 0x4);
974e6faee65SAnup Patel     }
97518df0b46SAnup Patel     g_free(name);
9760ffc1a95SAnup Patel }
9770ffc1a95SAnup Patel 
9780ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap)
9790ffc1a95SAnup Patel {
9800ffc1a95SAnup Patel     char *name;
981568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
9820ffc1a95SAnup Patel     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
9830ffc1a95SAnup Patel     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
98467b5ef30SAnup Patel 
98558bde469SBin Meng     name = g_strdup_printf("/flash@%" PRIx64, flashbase);
986568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
987568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "cfi-flash");
988568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, name, "reg",
98971eb522cSAlistair Francis                                  2, flashbase, 2, flashsize,
99071eb522cSAlistair Francis                                  2, flashbase + flashsize, 2, flashsize);
991568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "bank-width", 4);
99218df0b46SAnup Patel     g_free(name);
9930ffc1a95SAnup Patel }
9940ffc1a95SAnup Patel 
995f9a461b2SAtish Patra static void create_fdt_fw_cfg(RISCVVirtState *s, const MemMapEntry *memmap)
996f9a461b2SAtish Patra {
997f9a461b2SAtish Patra     char *nodename;
998568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
999f9a461b2SAtish Patra     hwaddr base = memmap[VIRT_FW_CFG].base;
1000f9a461b2SAtish Patra     hwaddr size = memmap[VIRT_FW_CFG].size;
1001f9a461b2SAtish Patra 
1002f9a461b2SAtish Patra     nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base);
1003568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, nodename);
1004568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, nodename,
1005f9a461b2SAtish Patra                             "compatible", "qemu,fw-cfg-mmio");
1006568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
1007f9a461b2SAtish Patra                                  2, base, 2, size);
1008568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0);
1009f9a461b2SAtish Patra     g_free(nodename);
1010f9a461b2SAtish Patra }
1011f9a461b2SAtish Patra 
10127a87ba89SDaniel Henrique Barboza static void finalize_fdt(RISCVVirtState *s)
10137a87ba89SDaniel Henrique Barboza {
10147a87ba89SDaniel Henrique Barboza     uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1;
10157a87ba89SDaniel Henrique Barboza     uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1;
10167a87ba89SDaniel Henrique Barboza 
10177a87ba89SDaniel Henrique Barboza     create_fdt_sockets(s, virt_memmap, &phandle, &irq_mmio_phandle,
10187a87ba89SDaniel Henrique Barboza                        &irq_pcie_phandle, &irq_virtio_phandle,
10197a87ba89SDaniel Henrique Barboza                        &msi_pcie_phandle);
10207a87ba89SDaniel Henrique Barboza 
10217a87ba89SDaniel Henrique Barboza     create_fdt_virtio(s, virt_memmap, irq_virtio_phandle);
10227a87ba89SDaniel Henrique Barboza 
10237a87ba89SDaniel Henrique Barboza     create_fdt_pcie(s, virt_memmap, irq_pcie_phandle, msi_pcie_phandle);
10247a87ba89SDaniel Henrique Barboza 
10257a87ba89SDaniel Henrique Barboza     create_fdt_reset(s, virt_memmap, &phandle);
10267a87ba89SDaniel Henrique Barboza 
10277a87ba89SDaniel Henrique Barboza     create_fdt_uart(s, virt_memmap, irq_mmio_phandle);
10287a87ba89SDaniel Henrique Barboza 
10297a87ba89SDaniel Henrique Barboza     create_fdt_rtc(s, virt_memmap, irq_mmio_phandle);
10307a87ba89SDaniel Henrique Barboza }
10317a87ba89SDaniel Henrique Barboza 
1032914c97f9SDaniel Henrique Barboza static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap)
10330ffc1a95SAnup Patel {
1034568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
1035e4b4f0b7SJason A. Donenfeld     uint8_t rng_seed[32];
10360ffc1a95SAnup Patel 
1037568e0614SDaniel Henrique Barboza     ms->fdt = create_device_tree(&s->fdt_size);
1038568e0614SDaniel Henrique Barboza     if (!ms->fdt) {
10390ffc1a95SAnup Patel         error_report("create_device_tree() failed");
10400ffc1a95SAnup Patel         exit(1);
10410ffc1a95SAnup Patel     }
10420ffc1a95SAnup Patel 
1043568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/", "model", "riscv-virtio,qemu");
1044568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/", "compatible", "riscv-virtio");
1045568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2);
1046568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2);
10470ffc1a95SAnup Patel 
1048568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/soc");
1049568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, "/soc", "ranges", NULL, 0);
1050568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/soc", "compatible", "simple-bus");
1051568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/soc", "#size-cells", 0x2);
1052568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/soc", "#address-cells", 0x2);
10530ffc1a95SAnup Patel 
10547a87ba89SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/chosen");
10554e1e3003SAnup Patel 
1056e4b4f0b7SJason A. Donenfeld     /* Pass seed to RNG */
1057e4b4f0b7SJason A. Donenfeld     qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed));
1058568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, "/chosen", "rng-seed",
10592967f37dSDaniel Henrique Barboza                      rng_seed, sizeof(rng_seed));
10607a87ba89SDaniel Henrique Barboza 
10617a87ba89SDaniel Henrique Barboza     create_fdt_flash(s, memmap);
10627a87ba89SDaniel Henrique Barboza     create_fdt_fw_cfg(s, memmap);
10637a87ba89SDaniel Henrique Barboza     create_fdt_pmu(s);
106404331d0bSMichael Clark }
106504331d0bSMichael Clark 
10666d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem,
1067e86e9527SSunil V L                                           DeviceState *irqchip,
1068e86e9527SSunil V L                                           RISCVVirtState *s)
10696d56e396SAlistair Francis {
10706d56e396SAlistair Francis     DeviceState *dev;
10716d56e396SAlistair Francis     MemoryRegion *ecam_alias, *ecam_reg;
107219800265SBin Meng     MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg;
1073e86e9527SSunil V L     hwaddr ecam_base = s->memmap[VIRT_PCIE_ECAM].base;
1074e86e9527SSunil V L     hwaddr ecam_size = s->memmap[VIRT_PCIE_ECAM].size;
1075e86e9527SSunil V L     hwaddr mmio_base = s->memmap[VIRT_PCIE_MMIO].base;
1076e86e9527SSunil V L     hwaddr mmio_size = s->memmap[VIRT_PCIE_MMIO].size;
1077e86e9527SSunil V L     hwaddr high_mmio_base = virt_high_pcie_memmap.base;
1078e86e9527SSunil V L     hwaddr high_mmio_size = virt_high_pcie_memmap.size;
1079e86e9527SSunil V L     hwaddr pio_base = s->memmap[VIRT_PCIE_PIO].base;
1080e86e9527SSunil V L     hwaddr pio_size = s->memmap[VIRT_PCIE_PIO].size;
10816d56e396SAlistair Francis     qemu_irq irq;
10826d56e396SAlistair Francis     int i;
10836d56e396SAlistair Francis 
10843e80f690SMarkus Armbruster     dev = qdev_new(TYPE_GPEX_HOST);
10856d56e396SAlistair Francis 
1086e86e9527SSunil V L     /* Set GPEX object properties for the virt machine */
1087e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)), PCI_HOST_ECAM_BASE,
1088e86e9527SSunil V L                             ecam_base, NULL);
1089e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_ECAM_SIZE,
1090e86e9527SSunil V L                             ecam_size, NULL);
1091e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)),
1092e86e9527SSunil V L                              PCI_HOST_BELOW_4G_MMIO_BASE,
1093e86e9527SSunil V L                              mmio_base, NULL);
1094e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_BELOW_4G_MMIO_SIZE,
1095e86e9527SSunil V L                             mmio_size, NULL);
1096e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)),
1097e86e9527SSunil V L                              PCI_HOST_ABOVE_4G_MMIO_BASE,
1098e86e9527SSunil V L                              high_mmio_base, NULL);
1099e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_ABOVE_4G_MMIO_SIZE,
1100e86e9527SSunil V L                             high_mmio_size, NULL);
1101e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)), PCI_HOST_PIO_BASE,
1102e86e9527SSunil V L                             pio_base, NULL);
1103e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_PIO_SIZE,
1104e86e9527SSunil V L                             pio_size, NULL);
1105e86e9527SSunil V L 
11063c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
11076d56e396SAlistair Francis 
11086d56e396SAlistair Francis     ecam_alias = g_new0(MemoryRegion, 1);
11096d56e396SAlistair Francis     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
11106d56e396SAlistair Francis     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
11116d56e396SAlistair Francis                              ecam_reg, 0, ecam_size);
11126d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias);
11136d56e396SAlistair Francis 
11146d56e396SAlistair Francis     mmio_alias = g_new0(MemoryRegion, 1);
11156d56e396SAlistair Francis     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
11166d56e396SAlistair Francis     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
11176d56e396SAlistair Francis                              mmio_reg, mmio_base, mmio_size);
11186d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias);
11196d56e396SAlistair Francis 
112019800265SBin Meng     /* Map high MMIO space */
112119800265SBin Meng     high_mmio_alias = g_new0(MemoryRegion, 1);
112219800265SBin Meng     memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high",
112319800265SBin Meng                              mmio_reg, high_mmio_base, high_mmio_size);
112419800265SBin Meng     memory_region_add_subregion(get_system_memory(), high_mmio_base,
112519800265SBin Meng                                 high_mmio_alias);
112619800265SBin Meng 
11276d56e396SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base);
11286d56e396SAlistair Francis 
11296d56e396SAlistair Francis     for (i = 0; i < GPEX_NUM_IRQS; i++) {
1130e6faee65SAnup Patel         irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i);
11316d56e396SAlistair Francis 
11326d56e396SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq);
11336d56e396SAlistair Francis         gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i);
11346d56e396SAlistair Francis     }
11356d56e396SAlistair Francis 
1136e86e9527SSunil V L     GPEX_HOST(dev)->gpex_cfg.bus = PCI_HOST_BRIDGE(GPEX_HOST(dev))->bus;
11376d56e396SAlistair Francis     return dev;
11386d56e396SAlistair Francis }
11396d56e396SAlistair Francis 
1140568e0614SDaniel Henrique Barboza static FWCfgState *create_fw_cfg(const MachineState *ms)
11410489348dSAsherah Connor {
11420489348dSAsherah Connor     hwaddr base = virt_memmap[VIRT_FW_CFG].base;
11430489348dSAsherah Connor     FWCfgState *fw_cfg;
11440489348dSAsherah Connor 
11450489348dSAsherah Connor     fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16,
11460489348dSAsherah Connor                                   &address_space_memory);
1147568e0614SDaniel Henrique Barboza     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)ms->smp.cpus);
11480489348dSAsherah Connor 
11490489348dSAsherah Connor     return fw_cfg;
11500489348dSAsherah Connor }
11510489348dSAsherah Connor 
1152e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket,
1153e6faee65SAnup Patel                                      int base_hartid, int hart_count)
1154e6faee65SAnup Patel {
1155e6faee65SAnup Patel     DeviceState *ret;
1156e6faee65SAnup Patel     char *plic_hart_config;
1157e6faee65SAnup Patel 
1158e6faee65SAnup Patel     /* Per-socket PLIC hart topology configuration string */
1159e6faee65SAnup Patel     plic_hart_config = riscv_plic_hart_config_string(hart_count);
1160e6faee65SAnup Patel 
1161e6faee65SAnup Patel     /* Per-socket PLIC */
1162e6faee65SAnup Patel     ret = sifive_plic_create(
1163e6faee65SAnup Patel             memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size,
1164e6faee65SAnup Patel             plic_hart_config, hart_count, base_hartid,
1165e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_SOURCES,
1166e6faee65SAnup Patel             ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1),
1167e6faee65SAnup Patel             VIRT_PLIC_PRIORITY_BASE,
1168e6faee65SAnup Patel             VIRT_PLIC_PENDING_BASE,
1169e6faee65SAnup Patel             VIRT_PLIC_ENABLE_BASE,
1170e6faee65SAnup Patel             VIRT_PLIC_ENABLE_STRIDE,
1171e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_BASE,
1172e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_STRIDE,
1173e6faee65SAnup Patel             memmap[VIRT_PLIC].size);
1174e6faee65SAnup Patel 
1175e6faee65SAnup Patel     g_free(plic_hart_config);
1176e6faee65SAnup Patel 
1177e6faee65SAnup Patel     return ret;
1178e6faee65SAnup Patel }
1179e6faee65SAnup Patel 
118028d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests,
1181e6faee65SAnup Patel                                     const MemMapEntry *memmap, int socket,
1182e6faee65SAnup Patel                                     int base_hartid, int hart_count)
1183e6faee65SAnup Patel {
118428d8c281SAnup Patel     int i;
118528d8c281SAnup Patel     hwaddr addr;
118628d8c281SAnup Patel     uint32_t guest_bits;
118759a07d3cSYong-Xuan Wang     DeviceState *aplic_s = NULL;
118859a07d3cSYong-Xuan Wang     DeviceState *aplic_m = NULL;
118959a07d3cSYong-Xuan Wang     bool msimode = aia_type == VIRT_AIA_TYPE_APLIC_IMSIC;
119028d8c281SAnup Patel 
119128d8c281SAnup Patel     if (msimode) {
119259a07d3cSYong-Xuan Wang         if (!kvm_enabled()) {
119328d8c281SAnup Patel             /* Per-socket M-level IMSICs */
119459a07d3cSYong-Xuan Wang             addr = memmap[VIRT_IMSIC_M].base +
119559a07d3cSYong-Xuan Wang                    socket * VIRT_IMSIC_GROUP_MAX_SIZE;
119628d8c281SAnup Patel             for (i = 0; i < hart_count; i++) {
119728d8c281SAnup Patel                 riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0),
119828d8c281SAnup Patel                                    base_hartid + i, true, 1,
119928d8c281SAnup Patel                                    VIRT_IRQCHIP_NUM_MSIS);
120028d8c281SAnup Patel             }
120159a07d3cSYong-Xuan Wang         }
120228d8c281SAnup Patel 
120328d8c281SAnup Patel         /* Per-socket S-level IMSICs */
120428d8c281SAnup Patel         guest_bits = imsic_num_bits(aia_guests + 1);
120528d8c281SAnup Patel         addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
120628d8c281SAnup Patel         for (i = 0; i < hart_count; i++) {
120728d8c281SAnup Patel             riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits),
120828d8c281SAnup Patel                                base_hartid + i, false, 1 + aia_guests,
120928d8c281SAnup Patel                                VIRT_IRQCHIP_NUM_MSIS);
121028d8c281SAnup Patel         }
121128d8c281SAnup Patel     }
1212e6faee65SAnup Patel 
121359a07d3cSYong-Xuan Wang     if (!kvm_enabled()) {
1214e6faee65SAnup Patel         /* Per-socket M-level APLIC */
121559a07d3cSYong-Xuan Wang         aplic_m = riscv_aplic_create(memmap[VIRT_APLIC_M].base +
121659a07d3cSYong-Xuan Wang                                      socket * memmap[VIRT_APLIC_M].size,
1217e6faee65SAnup Patel                                      memmap[VIRT_APLIC_M].size,
121828d8c281SAnup Patel                                      (msimode) ? 0 : base_hartid,
121928d8c281SAnup Patel                                      (msimode) ? 0 : hart_count,
1220e6faee65SAnup Patel                                      VIRT_IRQCHIP_NUM_SOURCES,
1221e6faee65SAnup Patel                                      VIRT_IRQCHIP_NUM_PRIO_BITS,
122228d8c281SAnup Patel                                      msimode, true, NULL);
122359a07d3cSYong-Xuan Wang     }
1224e6faee65SAnup Patel 
1225e6faee65SAnup Patel     /* Per-socket S-level APLIC */
122659a07d3cSYong-Xuan Wang     aplic_s = riscv_aplic_create(memmap[VIRT_APLIC_S].base +
122759a07d3cSYong-Xuan Wang                                  socket * memmap[VIRT_APLIC_S].size,
1228e6faee65SAnup Patel                                  memmap[VIRT_APLIC_S].size,
122928d8c281SAnup Patel                                  (msimode) ? 0 : base_hartid,
123028d8c281SAnup Patel                                  (msimode) ? 0 : hart_count,
1231e6faee65SAnup Patel                                  VIRT_IRQCHIP_NUM_SOURCES,
1232e6faee65SAnup Patel                                  VIRT_IRQCHIP_NUM_PRIO_BITS,
123328d8c281SAnup Patel                                  msimode, false, aplic_m);
1234e6faee65SAnup Patel 
123559a07d3cSYong-Xuan Wang     return kvm_enabled() ? aplic_s : aplic_m;
1236e6faee65SAnup Patel }
1237e6faee65SAnup Patel 
12381832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip)
12391832b7cbSAlistair Francis {
12401832b7cbSAlistair Francis     DeviceState *dev;
12411832b7cbSAlistair Francis     SysBusDevice *sysbus;
12421832b7cbSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
12431832b7cbSAlistair Francis     int i;
12441832b7cbSAlistair Francis     MemoryRegion *sysmem = get_system_memory();
12451832b7cbSAlistair Francis 
12461832b7cbSAlistair Francis     dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
12471832b7cbSAlistair Francis     dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE);
12481832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS);
12491832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "mmio_size", memmap[VIRT_PLATFORM_BUS].size);
12501832b7cbSAlistair Francis     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
12511832b7cbSAlistair Francis     s->platform_bus_dev = dev;
12521832b7cbSAlistair Francis 
12531832b7cbSAlistair Francis     sysbus = SYS_BUS_DEVICE(dev);
12541832b7cbSAlistair Francis     for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) {
12551832b7cbSAlistair Francis         int irq = VIRT_PLATFORM_BUS_IRQ + i;
12561832b7cbSAlistair Francis         sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq));
12571832b7cbSAlistair Francis     }
12581832b7cbSAlistair Francis 
12591832b7cbSAlistair Francis     memory_region_add_subregion(sysmem,
12601832b7cbSAlistair Francis                                 memmap[VIRT_PLATFORM_BUS].base,
12611832b7cbSAlistair Francis                                 sysbus_mmio_get_region(sysbus, 0));
12621832b7cbSAlistair Francis }
12631832b7cbSAlistair Francis 
12641c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data)
12651c20d3ffSAlistair Francis {
12661c20d3ffSAlistair Francis     RISCVVirtState *s = container_of(notifier, RISCVVirtState,
12671c20d3ffSAlistair Francis                                      machine_done);
12681c20d3ffSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
12691c20d3ffSAlistair Francis     MachineState *machine = MACHINE(s);
12701c20d3ffSAlistair Francis     target_ulong start_addr = memmap[VIRT_DRAM].base;
12711c20d3ffSAlistair Francis     target_ulong firmware_end_addr, kernel_start_addr;
12729d3f7108SDaniel Henrique Barboza     const char *firmware_name = riscv_default_firmware_name(&s->soc[0]);
12731ad53688SLakshmi Bai Raja Subramanian     uint64_t fdt_load_addr;
12744263e270SSunil V L     uint64_t kernel_entry = 0;
127513bdfb8bSSunil V L     BlockBackend *pflash_blk0;
12761c20d3ffSAlistair Francis 
12777a87ba89SDaniel Henrique Barboza     /*
12787a87ba89SDaniel Henrique Barboza      * An user provided dtb must include everything, including
12797a87ba89SDaniel Henrique Barboza      * dynamic sysbus devices. Our FDT needs to be finalized.
12807a87ba89SDaniel Henrique Barboza      */
12817a87ba89SDaniel Henrique Barboza     if (machine->dtb == NULL) {
12827a87ba89SDaniel Henrique Barboza         finalize_fdt(s);
128349554856SGuenter Roeck     }
128449554856SGuenter Roeck 
12851c20d3ffSAlistair Francis     /*
12861c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
12871c20d3ffSAlistair Francis      * so the "-bios" parameter is not supported when KVM is enabled.
12881c20d3ffSAlistair Francis      */
12891c20d3ffSAlistair Francis     if (kvm_enabled()) {
12901c20d3ffSAlistair Francis         if (machine->firmware) {
12911c20d3ffSAlistair Francis             if (strcmp(machine->firmware, "none")) {
12921c20d3ffSAlistair Francis                 error_report("Machine mode firmware is not supported in "
12931c20d3ffSAlistair Francis                              "combination with KVM.");
12941c20d3ffSAlistair Francis                 exit(1);
12951c20d3ffSAlistair Francis             }
12961c20d3ffSAlistair Francis         } else {
12971c20d3ffSAlistair Francis             machine->firmware = g_strdup("none");
12981c20d3ffSAlistair Francis         }
12991c20d3ffSAlistair Francis     }
13001c20d3ffSAlistair Francis 
13019d3f7108SDaniel Henrique Barboza     firmware_end_addr = riscv_find_and_load_firmware(machine, firmware_name,
13029d3f7108SDaniel Henrique Barboza                                                      start_addr, NULL);
13031c20d3ffSAlistair Francis 
130413bdfb8bSSunil V L     pflash_blk0 = pflash_cfi01_get_blk(s->flash[0]);
130513bdfb8bSSunil V L     if (pflash_blk0) {
13064263e270SSunil V L         if (machine->firmware && !strcmp(machine->firmware, "none") &&
13074263e270SSunil V L             !kvm_enabled()) {
1308a5b0249dSSunil V L             /*
13094263e270SSunil V L              * Pflash was supplied but bios is none and not KVM guest,
13104263e270SSunil V L              * let's overwrite the address we jump to after reset to
13114263e270SSunil V L              * the base of the flash.
13124263e270SSunil V L              */
13134263e270SSunil V L             start_addr = virt_memmap[VIRT_FLASH].base;
13144263e270SSunil V L         } else {
13154263e270SSunil V L             /*
13164263e270SSunil V L              * Pflash was supplied but either KVM guest or bios is not none.
13174263e270SSunil V L              * In this case, base of the flash would contain S-mode payload.
1318a5b0249dSSunil V L              */
1319a5b0249dSSunil V L             riscv_setup_firmware_boot(machine);
13204263e270SSunil V L             kernel_entry = virt_memmap[VIRT_FLASH].base;
13214263e270SSunil V L         }
13224263e270SSunil V L     }
13234263e270SSunil V L 
13244263e270SSunil V L     if (machine->kernel_filename && !kernel_entry) {
13251c20d3ffSAlistair Francis         kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0],
13261c20d3ffSAlistair Francis                                                          firmware_end_addr);
13271c20d3ffSAlistair Francis 
132862c5bc34SDaniel Henrique Barboza         kernel_entry = riscv_load_kernel(machine, &s->soc[0],
1329487d73fcSDaniel Henrique Barboza                                          kernel_start_addr, true, NULL);
13301c20d3ffSAlistair Francis     }
13311c20d3ffSAlistair Francis 
1332bc2c0153SDaniel Henrique Barboza     fdt_load_addr = riscv_compute_fdt_addr(memmap[VIRT_DRAM].base,
13334b402886SDaniel Henrique Barboza                                            memmap[VIRT_DRAM].size,
13344b402886SDaniel Henrique Barboza                                            machine);
1335bc2c0153SDaniel Henrique Barboza     riscv_load_fdt(fdt_load_addr, machine->fdt);
1336bc2c0153SDaniel Henrique Barboza 
13371c20d3ffSAlistair Francis     /* load the reset vector */
13381c20d3ffSAlistair Francis     riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr,
13391c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].base,
13401c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].size, kernel_entry,
13416934f15bSDaniel Henrique Barboza                               fdt_load_addr);
13421c20d3ffSAlistair Francis 
13431c20d3ffSAlistair Francis     /*
13441c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
13451c20d3ffSAlistair Francis      * So here setup kernel start address and fdt address.
13461c20d3ffSAlistair Francis      * TODO:Support firmware loading and integrate to TCG start
13471c20d3ffSAlistair Francis      */
13481c20d3ffSAlistair Francis     if (kvm_enabled()) {
13491c20d3ffSAlistair Francis         riscv_setup_direct_kernel(kernel_entry, fdt_load_addr);
13501c20d3ffSAlistair Francis     }
1351f709360fSSunil V L 
1352f709360fSSunil V L     if (virt_is_acpi_enabled(s)) {
1353f709360fSSunil V L         virt_acpi_setup(s);
1354f709360fSSunil V L     }
13551c20d3ffSAlistair Francis }
13561c20d3ffSAlistair Francis 
1357b2a3a071SBin Meng static void virt_machine_init(MachineState *machine)
135804331d0bSMichael Clark {
135973261285SBin Meng     const MemMapEntry *memmap = virt_memmap;
1360cdfc19e4SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(machine);
136104331d0bSMichael Clark     MemoryRegion *system_memory = get_system_memory();
13625aec3247SMichael Clark     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
1363e6faee65SAnup Patel     char *soc_name;
1364e6faee65SAnup Patel     DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip;
136533fcedfaSPeter Maydell     int i, base_hartid, hart_count;
13662967f37dSDaniel Henrique Barboza     int socket_count = riscv_socket_count(machine);
136704331d0bSMichael Clark 
136818df0b46SAnup Patel     /* Check socket count limit */
13692967f37dSDaniel Henrique Barboza     if (VIRT_SOCKETS_MAX < socket_count) {
137018df0b46SAnup Patel         error_report("number of sockets/nodes should be less than %d",
137118df0b46SAnup Patel             VIRT_SOCKETS_MAX);
137218df0b46SAnup Patel         exit(1);
137318df0b46SAnup Patel     }
137418df0b46SAnup Patel 
1375b274c238SDaniel Henrique Barboza     if (!tcg_enabled() && s->have_aclint) {
1376b274c238SDaniel Henrique Barboza         error_report("'aclint' is only available with TCG acceleration");
1377b274c238SDaniel Henrique Barboza         exit(1);
1378b274c238SDaniel Henrique Barboza     }
1379b274c238SDaniel Henrique Barboza 
138018df0b46SAnup Patel     /* Initialize sockets */
1381e6faee65SAnup Patel     mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL;
13822967f37dSDaniel Henrique Barboza     for (i = 0; i < socket_count; i++) {
138318df0b46SAnup Patel         if (!riscv_socket_check_hartids(machine, i)) {
138418df0b46SAnup Patel             error_report("discontinuous hartids in socket%d", i);
138518df0b46SAnup Patel             exit(1);
138618df0b46SAnup Patel         }
138718df0b46SAnup Patel 
138818df0b46SAnup Patel         base_hartid = riscv_socket_first_hartid(machine, i);
138918df0b46SAnup Patel         if (base_hartid < 0) {
139018df0b46SAnup Patel             error_report("can't find hartid base for socket%d", i);
139118df0b46SAnup Patel             exit(1);
139218df0b46SAnup Patel         }
139318df0b46SAnup Patel 
139418df0b46SAnup Patel         hart_count = riscv_socket_hart_count(machine, i);
139518df0b46SAnup Patel         if (hart_count < 0) {
139618df0b46SAnup Patel             error_report("can't find hart count for socket%d", i);
139718df0b46SAnup Patel             exit(1);
139818df0b46SAnup Patel         }
139918df0b46SAnup Patel 
140018df0b46SAnup Patel         soc_name = g_strdup_printf("soc%d", i);
140118df0b46SAnup Patel         object_initialize_child(OBJECT(machine), soc_name, &s->soc[i],
140275a6ed87SMarkus Armbruster                                 TYPE_RISCV_HART_ARRAY);
140318df0b46SAnup Patel         g_free(soc_name);
140418df0b46SAnup Patel         object_property_set_str(OBJECT(&s->soc[i]), "cpu-type",
140518df0b46SAnup Patel                                 machine->cpu_type, &error_abort);
140618df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "hartid-base",
140718df0b46SAnup Patel                                 base_hartid, &error_abort);
140818df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "num-harts",
140918df0b46SAnup Patel                                 hart_count, &error_abort);
14104bcfc391STsukasa OI         sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_fatal);
141118df0b46SAnup Patel 
1412c0716c81SPhilippe Mathieu-Daudé         if (tcg_enabled()) {
141328d8c281SAnup Patel             if (s->have_aclint) {
141428d8c281SAnup Patel                 if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
141528d8c281SAnup Patel                     /* Per-socket ACLINT MTIMER */
141628d8c281SAnup Patel                     riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
141728d8c281SAnup Patel                             i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
141828d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
141928d8c281SAnup Patel                         base_hartid, hart_count,
142028d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
142128d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
142228d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
142328d8c281SAnup Patel                 } else {
142428d8c281SAnup Patel                     /* Per-socket ACLINT MSWI, MTIMER, and SSWI */
142528d8c281SAnup Patel                     riscv_aclint_swi_create(memmap[VIRT_CLINT].base +
142628d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size,
142728d8c281SAnup Patel                         base_hartid, hart_count, false);
142828d8c281SAnup Patel                     riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
142928d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size +
143028d8c281SAnup Patel                             RISCV_ACLINT_SWI_SIZE,
143128d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
143228d8c281SAnup Patel                         base_hartid, hart_count,
143328d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
143428d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
143528d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
143628d8c281SAnup Patel                     riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base +
143728d8c281SAnup Patel                             i * memmap[VIRT_ACLINT_SSWI].size,
143828d8c281SAnup Patel                         base_hartid, hart_count, true);
143928d8c281SAnup Patel                 }
144028d8c281SAnup Patel             } else {
144128d8c281SAnup Patel                 /* Per-socket SiFive CLINT */
1442b8fb878aSAnup Patel                 riscv_aclint_swi_create(
144318df0b46SAnup Patel                     memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size,
1444b8fb878aSAnup Patel                     base_hartid, hart_count, false);
144528d8c281SAnup Patel                 riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
144628d8c281SAnup Patel                         i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE,
1447b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count,
1448b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME,
1449b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
1450954886eaSAnup Patel             }
1451ad40be27SYifei Jiang         }
1452954886eaSAnup Patel 
1453e6faee65SAnup Patel         /* Per-socket interrupt controller */
1454e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
1455e6faee65SAnup Patel             s->irqchip[i] = virt_create_plic(memmap, i,
1456e6faee65SAnup Patel                                              base_hartid, hart_count);
1457e6faee65SAnup Patel         } else {
145828d8c281SAnup Patel             s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests,
145928d8c281SAnup Patel                                             memmap, i, base_hartid,
146028d8c281SAnup Patel                                             hart_count);
1461e6faee65SAnup Patel         }
146218df0b46SAnup Patel 
1463e6faee65SAnup Patel         /* Try to use different IRQCHIP instance based device type */
146418df0b46SAnup Patel         if (i == 0) {
1465e6faee65SAnup Patel             mmio_irqchip = s->irqchip[i];
1466e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1467e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
146818df0b46SAnup Patel         }
146918df0b46SAnup Patel         if (i == 1) {
1470e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1471e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
147218df0b46SAnup Patel         }
147318df0b46SAnup Patel         if (i == 2) {
1474e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
147518df0b46SAnup Patel         }
147618df0b46SAnup Patel     }
147704331d0bSMichael Clark 
1478a51d4610SDaniel Henrique Barboza     if (kvm_enabled() && virt_use_kvm_aia(s)) {
147948c2c33cSYong-Xuan Wang         kvm_riscv_aia_create(machine, IMSIC_MMIO_GROUP_MIN_SHIFT,
148048c2c33cSYong-Xuan Wang                              VIRT_IRQCHIP_NUM_SOURCES, VIRT_IRQCHIP_NUM_MSIS,
148148c2c33cSYong-Xuan Wang                              memmap[VIRT_APLIC_S].base,
148248c2c33cSYong-Xuan Wang                              memmap[VIRT_IMSIC_S].base,
148348c2c33cSYong-Xuan Wang                              s->aia_guests);
148448c2c33cSYong-Xuan Wang     }
148548c2c33cSYong-Xuan Wang 
1486cfeb8a17SBin Meng     if (riscv_is_32bit(&s->soc[0])) {
1487cfeb8a17SBin Meng #if HOST_LONG_BITS == 64
1488cfeb8a17SBin Meng         /* limit RAM size in a 32-bit system */
1489cfeb8a17SBin Meng         if (machine->ram_size > 10 * GiB) {
1490cfeb8a17SBin Meng             machine->ram_size = 10 * GiB;
1491cfeb8a17SBin Meng             error_report("Limiting RAM size to 10 GiB");
1492cfeb8a17SBin Meng         }
1493cfeb8a17SBin Meng #endif
149419800265SBin Meng         virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE;
149519800265SBin Meng         virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE;
149619800265SBin Meng     } else {
149719800265SBin Meng         virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE;
149819800265SBin Meng         virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size;
149919800265SBin Meng         virt_high_pcie_memmap.base =
150019800265SBin Meng             ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size);
1501cfeb8a17SBin Meng     }
1502cfeb8a17SBin Meng 
150371302ff3SSunil V L     s->memmap = virt_memmap;
150471302ff3SSunil V L 
150504331d0bSMichael Clark     /* register system main memory (actual RAM) */
150604331d0bSMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base,
150703fd0c5fSMingwang Li         machine->ram);
150804331d0bSMichael Clark 
150904331d0bSMichael Clark     /* boot rom */
15105aec3247SMichael Clark     memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom",
15115aec3247SMichael Clark                            memmap[VIRT_MROM].size, &error_fatal);
15125aec3247SMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base,
15135aec3247SMichael Clark                                 mask_rom);
151404331d0bSMichael Clark 
1515b748352cSDaniel Henrique Barboza     /*
1516b748352cSDaniel Henrique Barboza      * Init fw_cfg. Must be done before riscv_load_fdt, otherwise the
1517b748352cSDaniel Henrique Barboza      * device tree cannot be altered and we get FDT_ERR_NOSPACE.
1518b748352cSDaniel Henrique Barboza      */
1519b748352cSDaniel Henrique Barboza     s->fw_cfg = create_fw_cfg(machine);
1520b748352cSDaniel Henrique Barboza     rom_set_fw(s->fw_cfg);
1521b748352cSDaniel Henrique Barboza 
152218df0b46SAnup Patel     /* SiFive Test MMIO device */
152304331d0bSMichael Clark     sifive_test_create(memmap[VIRT_TEST].base);
152404331d0bSMichael Clark 
152518df0b46SAnup Patel     /* VirtIO MMIO devices */
152604331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
152704331d0bSMichael Clark         sysbus_create_simple("virtio-mmio",
152804331d0bSMichael Clark             memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
15297d5b0d68SPhilippe Mathieu-Daudé             qdev_get_gpio_in(virtio_irqchip, VIRTIO_IRQ + i));
153004331d0bSMichael Clark     }
153104331d0bSMichael Clark 
1532e86e9527SSunil V L     gpex_pcie_init(system_memory, pcie_irqchip, s);
15336d56e396SAlistair Francis 
15347d5b0d68SPhilippe Mathieu-Daudé     create_platform_bus(s, mmio_irqchip);
15351832b7cbSAlistair Francis 
153604331d0bSMichael Clark     serial_mm_init(system_memory, memmap[VIRT_UART0].base,
15377d5b0d68SPhilippe Mathieu-Daudé         0, qdev_get_gpio_in(mmio_irqchip, UART0_IRQ), 399193,
15389bca0edbSPeter Maydell         serial_hd(0), DEVICE_LITTLE_ENDIAN);
1539b6aa6cedSMichael Clark 
154067b5ef30SAnup Patel     sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base,
15417d5b0d68SPhilippe Mathieu-Daudé         qdev_get_gpio_in(mmio_irqchip, RTC_IRQ));
154267b5ef30SAnup Patel 
154371eb522cSAlistair Francis     for (i = 0; i < ARRAY_SIZE(s->flash); i++) {
154471eb522cSAlistair Francis         /* Map legacy -drive if=pflash to machine properties */
154571eb522cSAlistair Francis         pflash_cfi01_legacy_drive(s->flash[i],
154671eb522cSAlistair Francis                                   drive_get(IF_PFLASH, 0, i));
154771eb522cSAlistair Francis     }
154871eb522cSAlistair Francis     virt_flash_map(s, system_memory);
15491c20d3ffSAlistair Francis 
15507a87ba89SDaniel Henrique Barboza     /* load/create device tree */
15517a87ba89SDaniel Henrique Barboza     if (machine->dtb) {
15527a87ba89SDaniel Henrique Barboza         machine->fdt = load_device_tree(machine->dtb, &s->fdt_size);
15537a87ba89SDaniel Henrique Barboza         if (!machine->fdt) {
15547a87ba89SDaniel Henrique Barboza             error_report("load_device_tree() failed");
15557a87ba89SDaniel Henrique Barboza             exit(1);
15567a87ba89SDaniel Henrique Barboza         }
15577a87ba89SDaniel Henrique Barboza     } else {
15587a87ba89SDaniel Henrique Barboza         create_fdt(s, memmap);
15597a87ba89SDaniel Henrique Barboza     }
15607a87ba89SDaniel Henrique Barboza 
15611c20d3ffSAlistair Francis     s->machine_done.notify = virt_machine_done;
15621c20d3ffSAlistair Francis     qemu_add_machine_init_done_notifier(&s->machine_done);
156304331d0bSMichael Clark }
156404331d0bSMichael Clark 
1565b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj)
156604331d0bSMichael Clark {
156790477a65SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
156890477a65SSunil V L 
156913bdfb8bSSunil V L     virt_flash_create(s);
157013bdfb8bSSunil V L 
157190477a65SSunil V L     s->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6);
157290477a65SSunil V L     s->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8);
1573168b8c29SSunil V L     s->acpi = ON_OFF_AUTO_AUTO;
1574cdfc19e4SAlistair Francis }
1575cdfc19e4SAlistair Francis 
157628d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp)
157728d8c281SAnup Patel {
157828d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
157928d8c281SAnup Patel     char val[32];
158028d8c281SAnup Patel 
158128d8c281SAnup Patel     sprintf(val, "%d", s->aia_guests);
158228d8c281SAnup Patel     return g_strdup(val);
158328d8c281SAnup Patel }
158428d8c281SAnup Patel 
158528d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp)
158628d8c281SAnup Patel {
158728d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
158828d8c281SAnup Patel 
158928d8c281SAnup Patel     s->aia_guests = atoi(val);
159028d8c281SAnup Patel     if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) {
159128d8c281SAnup Patel         error_setg(errp, "Invalid number of AIA IMSIC guests");
159228d8c281SAnup Patel         error_append_hint(errp, "Valid values be between 0 and %d.\n",
159328d8c281SAnup Patel                           VIRT_IRQCHIP_MAX_GUESTS);
159428d8c281SAnup Patel     }
159528d8c281SAnup Patel }
159628d8c281SAnup Patel 
1597e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp)
1598e6faee65SAnup Patel {
1599e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1600e6faee65SAnup Patel     const char *val;
1601e6faee65SAnup Patel 
1602e6faee65SAnup Patel     switch (s->aia_type) {
1603e6faee65SAnup Patel     case VIRT_AIA_TYPE_APLIC:
1604e6faee65SAnup Patel         val = "aplic";
1605e6faee65SAnup Patel         break;
160628d8c281SAnup Patel     case VIRT_AIA_TYPE_APLIC_IMSIC:
160728d8c281SAnup Patel         val = "aplic-imsic";
160828d8c281SAnup Patel         break;
1609e6faee65SAnup Patel     default:
1610e6faee65SAnup Patel         val = "none";
1611e6faee65SAnup Patel         break;
1612e6faee65SAnup Patel     };
1613e6faee65SAnup Patel 
1614e6faee65SAnup Patel     return g_strdup(val);
1615e6faee65SAnup Patel }
1616e6faee65SAnup Patel 
1617e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp)
1618e6faee65SAnup Patel {
1619e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1620e6faee65SAnup Patel 
1621e6faee65SAnup Patel     if (!strcmp(val, "none")) {
1622e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_NONE;
1623e6faee65SAnup Patel     } else if (!strcmp(val, "aplic")) {
1624e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC;
162528d8c281SAnup Patel     } else if (!strcmp(val, "aplic-imsic")) {
162628d8c281SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC;
1627e6faee65SAnup Patel     } else {
1628e6faee65SAnup Patel         error_setg(errp, "Invalid AIA interrupt controller type");
162928d8c281SAnup Patel         error_append_hint(errp, "Valid values are none, aplic, and "
163028d8c281SAnup Patel                           "aplic-imsic.\n");
1631e6faee65SAnup Patel     }
1632e6faee65SAnup Patel }
1633e6faee65SAnup Patel 
1634954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp)
1635954886eaSAnup Patel {
16365474aa4fSBin Meng     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1637954886eaSAnup Patel 
1638954886eaSAnup Patel     return s->have_aclint;
1639954886eaSAnup Patel }
1640954886eaSAnup Patel 
1641954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp)
1642954886eaSAnup Patel {
16435474aa4fSBin Meng     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1644954886eaSAnup Patel 
1645954886eaSAnup Patel     s->have_aclint = value;
1646954886eaSAnup Patel }
1647954886eaSAnup Patel 
1648168b8c29SSunil V L bool virt_is_acpi_enabled(RISCVVirtState *s)
1649168b8c29SSunil V L {
1650168b8c29SSunil V L     return s->acpi != ON_OFF_AUTO_OFF;
1651168b8c29SSunil V L }
1652168b8c29SSunil V L 
1653168b8c29SSunil V L static void virt_get_acpi(Object *obj, Visitor *v, const char *name,
1654168b8c29SSunil V L                           void *opaque, Error **errp)
1655168b8c29SSunil V L {
1656168b8c29SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1657168b8c29SSunil V L     OnOffAuto acpi = s->acpi;
1658168b8c29SSunil V L 
1659168b8c29SSunil V L     visit_type_OnOffAuto(v, name, &acpi, errp);
1660168b8c29SSunil V L }
1661168b8c29SSunil V L 
1662168b8c29SSunil V L static void virt_set_acpi(Object *obj, Visitor *v, const char *name,
1663168b8c29SSunil V L                           void *opaque, Error **errp)
1664168b8c29SSunil V L {
1665168b8c29SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1666168b8c29SSunil V L 
1667168b8c29SSunil V L     visit_type_OnOffAuto(v, name, &s->acpi, errp);
1668168b8c29SSunil V L }
1669168b8c29SSunil V L 
167058d5a5a7SAlistair Francis static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine,
167158d5a5a7SAlistair Francis                                                         DeviceState *dev)
167258d5a5a7SAlistair Francis {
167358d5a5a7SAlistair Francis     MachineClass *mc = MACHINE_GET_CLASS(machine);
167458d5a5a7SAlistair Francis 
167558d5a5a7SAlistair Francis     if (device_is_dynamic_sysbus(mc, dev)) {
167658d5a5a7SAlistair Francis         return HOTPLUG_HANDLER(machine);
167758d5a5a7SAlistair Francis     }
167858d5a5a7SAlistair Francis     return NULL;
167958d5a5a7SAlistair Francis }
168058d5a5a7SAlistair Francis 
168158d5a5a7SAlistair Francis static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev,
168258d5a5a7SAlistair Francis                                         DeviceState *dev, Error **errp)
168358d5a5a7SAlistair Francis {
168458d5a5a7SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(hotplug_dev);
168558d5a5a7SAlistair Francis 
168658d5a5a7SAlistair Francis     if (s->platform_bus_dev) {
168758d5a5a7SAlistair Francis         MachineClass *mc = MACHINE_GET_CLASS(s);
168858d5a5a7SAlistair Francis 
168958d5a5a7SAlistair Francis         if (device_is_dynamic_sysbus(mc, dev)) {
169058d5a5a7SAlistair Francis             platform_bus_link_device(PLATFORM_BUS_DEVICE(s->platform_bus_dev),
169158d5a5a7SAlistair Francis                                      SYS_BUS_DEVICE(dev));
169258d5a5a7SAlistair Francis         }
169358d5a5a7SAlistair Francis     }
169458d5a5a7SAlistair Francis }
169558d5a5a7SAlistair Francis 
1696b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data)
1697cdfc19e4SAlistair Francis {
169828d8c281SAnup Patel     char str[128];
1699cdfc19e4SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
170058d5a5a7SAlistair Francis     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1701cdfc19e4SAlistair Francis 
1702cdfc19e4SAlistair Francis     mc->desc = "RISC-V VirtIO board";
1703b2a3a071SBin Meng     mc->init = virt_machine_init;
170418df0b46SAnup Patel     mc->max_cpus = VIRT_CPUS_MAX;
170509fe1712SAlistair Francis     mc->default_cpu_type = TYPE_RISCV_CPU_BASE;
1706acead54cSBin Meng     mc->pci_allow_0_address = true;
170718df0b46SAnup Patel     mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids;
170818df0b46SAnup Patel     mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props;
170918df0b46SAnup Patel     mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id;
171018df0b46SAnup Patel     mc->numa_mem_supported = true;
17113d9981cdSGavin Shan     /* platform instead of architectural choice */
17123d9981cdSGavin Shan     mc->cpu_cluster_has_numa_boundary = true;
171303fd0c5fSMingwang Li     mc->default_ram_id = "riscv_virt_board.ram";
171458d5a5a7SAlistair Francis     assert(!mc->get_hotplug_handler);
171558d5a5a7SAlistair Francis     mc->get_hotplug_handler = virt_machine_get_hotplug_handler;
171658d5a5a7SAlistair Francis 
171758d5a5a7SAlistair Francis     hc->plug = virt_machine_device_plug_cb;
1718c346749eSAsherah Connor 
1719c346749eSAsherah Connor     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
1720325b7c4eSAlistair Francis #ifdef CONFIG_TPM
1721325b7c4eSAlistair Francis     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS);
1722325b7c4eSAlistair Francis #endif
1723954886eaSAnup Patel 
1724b274c238SDaniel Henrique Barboza 
1725954886eaSAnup Patel     object_class_property_add_bool(oc, "aclint", virt_get_aclint,
1726954886eaSAnup Patel                                    virt_set_aclint);
1727954886eaSAnup Patel     object_class_property_set_description(oc, "aclint",
1728b274c238SDaniel Henrique Barboza                                           "(TCG only) Set on/off to "
1729b274c238SDaniel Henrique Barboza                                           "enable/disable emulating "
1730b274c238SDaniel Henrique Barboza                                           "ACLINT devices");
1731b274c238SDaniel Henrique Barboza 
1732e6faee65SAnup Patel     object_class_property_add_str(oc, "aia", virt_get_aia,
1733e6faee65SAnup Patel                                   virt_set_aia);
1734e6faee65SAnup Patel     object_class_property_set_description(oc, "aia",
1735e6faee65SAnup Patel                                           "Set type of AIA interrupt "
1736c92ac07cSDaniel Henrique Barboza                                           "controller. Valid values are "
173728d8c281SAnup Patel                                           "none, aplic, and aplic-imsic.");
173828d8c281SAnup Patel 
173928d8c281SAnup Patel     object_class_property_add_str(oc, "aia-guests",
174028d8c281SAnup Patel                                   virt_get_aia_guests,
174128d8c281SAnup Patel                                   virt_set_aia_guests);
174228d8c281SAnup Patel     sprintf(str, "Set number of guest MMIO pages for AIA IMSIC. Valid value "
174328d8c281SAnup Patel                  "should be between 0 and %d.", VIRT_IRQCHIP_MAX_GUESTS);
174428d8c281SAnup Patel     object_class_property_set_description(oc, "aia-guests", str);
1745168b8c29SSunil V L     object_class_property_add(oc, "acpi", "OnOffAuto",
1746168b8c29SSunil V L                               virt_get_acpi, virt_set_acpi,
1747168b8c29SSunil V L                               NULL, NULL);
1748168b8c29SSunil V L     object_class_property_set_description(oc, "acpi",
1749168b8c29SSunil V L                                           "Enable ACPI");
175004331d0bSMichael Clark }
175104331d0bSMichael Clark 
1752b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = {
1753cdfc19e4SAlistair Francis     .name       = MACHINE_TYPE_NAME("virt"),
1754cdfc19e4SAlistair Francis     .parent     = TYPE_MACHINE,
1755b2a3a071SBin Meng     .class_init = virt_machine_class_init,
1756b2a3a071SBin Meng     .instance_init = virt_machine_instance_init,
1757cdfc19e4SAlistair Francis     .instance_size = sizeof(RISCVVirtState),
175858d5a5a7SAlistair Francis     .interfaces = (InterfaceInfo[]) {
175958d5a5a7SAlistair Francis          { TYPE_HOTPLUG_HANDLER },
176058d5a5a7SAlistair Francis          { }
176158d5a5a7SAlistair Francis     },
1762cdfc19e4SAlistair Francis };
1763cdfc19e4SAlistair Francis 
1764b2a3a071SBin Meng static void virt_machine_init_register_types(void)
1765cdfc19e4SAlistair Francis {
1766b2a3a071SBin Meng     type_register_static(&virt_machine_typeinfo);
1767cdfc19e4SAlistair Francis }
1768cdfc19e4SAlistair Francis 
1769b2a3a071SBin Meng type_init(virt_machine_init_register_types)
1770