104331d0bSMichael Clark /* 204331d0bSMichael Clark * QEMU RISC-V VirtIO Board 304331d0bSMichael Clark * 404331d0bSMichael Clark * Copyright (c) 2017 SiFive, Inc. 504331d0bSMichael Clark * 604331d0bSMichael Clark * RISC-V machine with 16550a UART and VirtIO MMIO 704331d0bSMichael Clark * 804331d0bSMichael Clark * This program is free software; you can redistribute it and/or modify it 904331d0bSMichael Clark * under the terms and conditions of the GNU General Public License, 1004331d0bSMichael Clark * version 2 or later, as published by the Free Software Foundation. 1104331d0bSMichael Clark * 1204331d0bSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 1304331d0bSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1404331d0bSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1504331d0bSMichael Clark * more details. 1604331d0bSMichael Clark * 1704331d0bSMichael Clark * You should have received a copy of the GNU General Public License along with 1804331d0bSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 1904331d0bSMichael Clark */ 2004331d0bSMichael Clark 2104331d0bSMichael Clark #include "qemu/osdep.h" 224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h" 2304331d0bSMichael Clark #include "qemu/log.h" 2404331d0bSMichael Clark #include "qemu/error-report.h" 2504331d0bSMichael Clark #include "qapi/error.h" 2604331d0bSMichael Clark #include "hw/boards.h" 2704331d0bSMichael Clark #include "hw/loader.h" 2804331d0bSMichael Clark #include "hw/sysbus.h" 2971eb522cSAlistair Francis #include "hw/qdev-properties.h" 3004331d0bSMichael Clark #include "hw/char/serial.h" 3104331d0bSMichael Clark #include "target/riscv/cpu.h" 3204331d0bSMichael Clark #include "hw/riscv/riscv_hart.h" 3304331d0bSMichael Clark #include "hw/riscv/virt.h" 340ac24d56SAlistair Francis #include "hw/riscv/boot.h" 3518df0b46SAnup Patel #include "hw/riscv/numa.h" 36406fafd5SBin Meng #include "hw/intc/sifive_clint.h" 3784fcf3c1SBin Meng #include "hw/intc/sifive_plic.h" 38a4b84608SBin Meng #include "hw/misc/sifive_test.h" 3904331d0bSMichael Clark #include "chardev/char.h" 4004331d0bSMichael Clark #include "sysemu/arch_init.h" 4104331d0bSMichael Clark #include "sysemu/device_tree.h" 4246517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 436d56e396SAlistair Francis #include "hw/pci/pci.h" 446d56e396SAlistair Francis #include "hw/pci-host/gpex.h" 4504331d0bSMichael Clark 46*73261285SBin Meng static const MemMapEntry virt_memmap[] = { 4704331d0bSMichael Clark [VIRT_DEBUG] = { 0x0, 0x100 }, 489eb8b14aSBin Meng [VIRT_MROM] = { 0x1000, 0xf000 }, 495aec3247SMichael Clark [VIRT_TEST] = { 0x100000, 0x1000 }, 5067b5ef30SAnup Patel [VIRT_RTC] = { 0x101000, 0x1000 }, 5104331d0bSMichael Clark [VIRT_CLINT] = { 0x2000000, 0x10000 }, 522c44bbf3SBin Meng [VIRT_PCIE_PIO] = { 0x3000000, 0x10000 }, 5318df0b46SAnup Patel [VIRT_PLIC] = { 0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) }, 5404331d0bSMichael Clark [VIRT_UART0] = { 0x10000000, 0x100 }, 5504331d0bSMichael Clark [VIRT_VIRTIO] = { 0x10001000, 0x1000 }, 566911fde4SAlistair Francis [VIRT_FLASH] = { 0x20000000, 0x4000000 }, 576d56e396SAlistair Francis [VIRT_PCIE_ECAM] = { 0x30000000, 0x10000000 }, 582c44bbf3SBin Meng [VIRT_PCIE_MMIO] = { 0x40000000, 0x40000000 }, 592c44bbf3SBin Meng [VIRT_DRAM] = { 0x80000000, 0x0 }, 6004331d0bSMichael Clark }; 6104331d0bSMichael Clark 6271eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB) 6371eb522cSAlistair Francis 6471eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s, 6571eb522cSAlistair Francis const char *name, 6671eb522cSAlistair Francis const char *alias_prop_name) 6771eb522cSAlistair Francis { 6871eb522cSAlistair Francis /* 6971eb522cSAlistair Francis * Create a single flash device. We use the same parameters as 7071eb522cSAlistair Francis * the flash devices on the ARM virt board. 7171eb522cSAlistair Francis */ 72df707969SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 7371eb522cSAlistair Francis 7471eb522cSAlistair Francis qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE); 7571eb522cSAlistair Francis qdev_prop_set_uint8(dev, "width", 4); 7671eb522cSAlistair Francis qdev_prop_set_uint8(dev, "device-width", 2); 7771eb522cSAlistair Francis qdev_prop_set_bit(dev, "big-endian", false); 7871eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id0", 0x89); 7971eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id1", 0x18); 8071eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id2", 0x00); 8171eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id3", 0x00); 8271eb522cSAlistair Francis qdev_prop_set_string(dev, "name", name); 8371eb522cSAlistair Francis 84d2623129SMarkus Armbruster object_property_add_child(OBJECT(s), name, OBJECT(dev)); 8571eb522cSAlistair Francis object_property_add_alias(OBJECT(s), alias_prop_name, 86d2623129SMarkus Armbruster OBJECT(dev), "drive"); 8771eb522cSAlistair Francis 8871eb522cSAlistair Francis return PFLASH_CFI01(dev); 8971eb522cSAlistair Francis } 9071eb522cSAlistair Francis 9171eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s) 9271eb522cSAlistair Francis { 9371eb522cSAlistair Francis s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0"); 9471eb522cSAlistair Francis s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1"); 9571eb522cSAlistair Francis } 9671eb522cSAlistair Francis 9771eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash, 9871eb522cSAlistair Francis hwaddr base, hwaddr size, 9971eb522cSAlistair Francis MemoryRegion *sysmem) 10071eb522cSAlistair Francis { 10171eb522cSAlistair Francis DeviceState *dev = DEVICE(flash); 10271eb522cSAlistair Francis 1034cdd0a77SPhilippe Mathieu-Daudé assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE)); 10471eb522cSAlistair Francis assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX); 10571eb522cSAlistair Francis qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE); 1063c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 10771eb522cSAlistair Francis 10871eb522cSAlistair Francis memory_region_add_subregion(sysmem, base, 10971eb522cSAlistair Francis sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 11071eb522cSAlistair Francis 0)); 11171eb522cSAlistair Francis } 11271eb522cSAlistair Francis 11371eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s, 11471eb522cSAlistair Francis MemoryRegion *sysmem) 11571eb522cSAlistair Francis { 11671eb522cSAlistair Francis hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 11771eb522cSAlistair Francis hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 11871eb522cSAlistair Francis 11971eb522cSAlistair Francis virt_flash_map1(s->flash[0], flashbase, flashsize, 12071eb522cSAlistair Francis sysmem); 12171eb522cSAlistair Francis virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize, 12271eb522cSAlistair Francis sysmem); 12371eb522cSAlistair Francis } 12471eb522cSAlistair Francis 1256d56e396SAlistair Francis static void create_pcie_irq_map(void *fdt, char *nodename, 1266d56e396SAlistair Francis uint32_t plic_phandle) 1276d56e396SAlistair Francis { 1286d56e396SAlistair Francis int pin, dev; 1296d56e396SAlistair Francis uint32_t 1306d56e396SAlistair Francis full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * FDT_INT_MAP_WIDTH] = {}; 1316d56e396SAlistair Francis uint32_t *irq_map = full_irq_map; 1326d56e396SAlistair Francis 1336d56e396SAlistair Francis /* This code creates a standard swizzle of interrupts such that 1346d56e396SAlistair Francis * each device's first interrupt is based on it's PCI_SLOT number. 1356d56e396SAlistair Francis * (See pci_swizzle_map_irq_fn()) 1366d56e396SAlistair Francis * 1376d56e396SAlistair Francis * We only need one entry per interrupt in the table (not one per 1386d56e396SAlistair Francis * possible slot) seeing the interrupt-map-mask will allow the table 1396d56e396SAlistair Francis * to wrap to any number of devices. 1406d56e396SAlistair Francis */ 1416d56e396SAlistair Francis for (dev = 0; dev < GPEX_NUM_IRQS; dev++) { 1426d56e396SAlistair Francis int devfn = dev * 0x8; 1436d56e396SAlistair Francis 1446d56e396SAlistair Francis for (pin = 0; pin < GPEX_NUM_IRQS; pin++) { 1456d56e396SAlistair Francis int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS); 1466d56e396SAlistair Francis int i = 0; 1476d56e396SAlistair Francis 1486d56e396SAlistair Francis irq_map[i] = cpu_to_be32(devfn << 8); 1496d56e396SAlistair Francis 1506d56e396SAlistair Francis i += FDT_PCI_ADDR_CELLS; 1516d56e396SAlistair Francis irq_map[i] = cpu_to_be32(pin + 1); 1526d56e396SAlistair Francis 1536d56e396SAlistair Francis i += FDT_PCI_INT_CELLS; 1546d56e396SAlistair Francis irq_map[i++] = cpu_to_be32(plic_phandle); 1556d56e396SAlistair Francis 1566d56e396SAlistair Francis i += FDT_PLIC_ADDR_CELLS; 1576d56e396SAlistair Francis irq_map[i] = cpu_to_be32(irq_nr); 1586d56e396SAlistair Francis 1596d56e396SAlistair Francis irq_map += FDT_INT_MAP_WIDTH; 1606d56e396SAlistair Francis } 1616d56e396SAlistair Francis } 1626d56e396SAlistair Francis 1636d56e396SAlistair Francis qemu_fdt_setprop(fdt, nodename, "interrupt-map", 1646d56e396SAlistair Francis full_irq_map, sizeof(full_irq_map)); 1656d56e396SAlistair Francis 1666d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask", 1676d56e396SAlistair Francis 0x1800, 0, 0, 0x7); 1686d56e396SAlistair Francis } 1696d56e396SAlistair Francis 170*73261285SBin Meng static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap, 1719d011430SAlistair Francis uint64_t mem_size, const char *cmdline, bool is_32_bit) 17204331d0bSMichael Clark { 17304331d0bSMichael Clark void *fdt; 17418df0b46SAnup Patel int i, cpu, socket; 17518df0b46SAnup Patel MachineState *mc = MACHINE(s); 17618df0b46SAnup Patel uint64_t addr, size; 17718df0b46SAnup Patel uint32_t *clint_cells, *plic_cells; 17818df0b46SAnup Patel unsigned long clint_addr, plic_addr; 17918df0b46SAnup Patel uint32_t plic_phandle[MAX_NODES]; 18018df0b46SAnup Patel uint32_t cpu_phandle, intc_phandle, test_phandle; 18118df0b46SAnup Patel uint32_t phandle = 1, plic_mmio_phandle = 1; 18218df0b46SAnup Patel uint32_t plic_pcie_phandle = 1, plic_virtio_phandle = 1; 18318df0b46SAnup Patel char *mem_name, *cpu_name, *core_name, *intc_name; 18418df0b46SAnup Patel char *name, *clint_name, *plic_name, *clust_name; 18571eb522cSAlistair Francis hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 18671eb522cSAlistair Francis hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 18704331d0bSMichael Clark 188f2ce39b4SPaolo Bonzini if (mc->dtb) { 189f2ce39b4SPaolo Bonzini fdt = s->fdt = load_device_tree(mc->dtb, &s->fdt_size); 1904e1e3003SAnup Patel if (!fdt) { 1914e1e3003SAnup Patel error_report("load_device_tree() failed"); 1924e1e3003SAnup Patel exit(1); 1934e1e3003SAnup Patel } 1944e1e3003SAnup Patel goto update_bootargs; 1954e1e3003SAnup Patel } else { 19604331d0bSMichael Clark fdt = s->fdt = create_device_tree(&s->fdt_size); 19704331d0bSMichael Clark if (!fdt) { 19804331d0bSMichael Clark error_report("create_device_tree() failed"); 19904331d0bSMichael Clark exit(1); 20004331d0bSMichael Clark } 2014e1e3003SAnup Patel } 20204331d0bSMichael Clark 20304331d0bSMichael Clark qemu_fdt_setprop_string(fdt, "/", "model", "riscv-virtio,qemu"); 20404331d0bSMichael Clark qemu_fdt_setprop_string(fdt, "/", "compatible", "riscv-virtio"); 20504331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); 20604331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); 20704331d0bSMichael Clark 20804331d0bSMichael Clark qemu_fdt_add_subnode(fdt, "/soc"); 20904331d0bSMichael Clark qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0); 21053f54508SAlistair Francis qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus"); 21104331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2); 21204331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2); 21304331d0bSMichael Clark 21404331d0bSMichael Clark qemu_fdt_add_subnode(fdt, "/cpus"); 2152a8756edSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency", 2162a8756edSMichael Clark SIFIVE_CLINT_TIMEBASE_FREQ); 21704331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0); 21804331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1); 21928a4df97SAtish Patra qemu_fdt_add_subnode(fdt, "/cpus/cpu-map"); 22018df0b46SAnup Patel 22118df0b46SAnup Patel for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) { 22218df0b46SAnup Patel clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket); 22318df0b46SAnup Patel qemu_fdt_add_subnode(fdt, clust_name); 22418df0b46SAnup Patel 22518df0b46SAnup Patel plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 22618df0b46SAnup Patel clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 22718df0b46SAnup Patel 22818df0b46SAnup Patel for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) { 22918df0b46SAnup Patel cpu_phandle = phandle++; 23018df0b46SAnup Patel 23118df0b46SAnup Patel cpu_name = g_strdup_printf("/cpus/cpu@%d", 23218df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 23318df0b46SAnup Patel qemu_fdt_add_subnode(fdt, cpu_name); 2349d011430SAlistair Francis if (is_32_bit) { 23518df0b46SAnup Patel qemu_fdt_setprop_string(fdt, cpu_name, "mmu-type", "riscv,sv32"); 2369d011430SAlistair Francis } else { 23718df0b46SAnup Patel qemu_fdt_setprop_string(fdt, cpu_name, "mmu-type", "riscv,sv48"); 2389d011430SAlistair Francis } 23918df0b46SAnup Patel name = riscv_isa_string(&s->soc[socket].harts[cpu]); 24018df0b46SAnup Patel qemu_fdt_setprop_string(fdt, cpu_name, "riscv,isa", name); 24118df0b46SAnup Patel g_free(name); 24218df0b46SAnup Patel qemu_fdt_setprop_string(fdt, cpu_name, "compatible", "riscv"); 24318df0b46SAnup Patel qemu_fdt_setprop_string(fdt, cpu_name, "status", "okay"); 24418df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, cpu_name, "reg", 24518df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 24618df0b46SAnup Patel qemu_fdt_setprop_string(fdt, cpu_name, "device_type", "cpu"); 24718df0b46SAnup Patel riscv_socket_fdt_write_id(mc, fdt, cpu_name, socket); 24818df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, cpu_name, "phandle", cpu_phandle); 24918df0b46SAnup Patel 25018df0b46SAnup Patel intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name); 25118df0b46SAnup Patel qemu_fdt_add_subnode(fdt, intc_name); 25218df0b46SAnup Patel intc_phandle = phandle++; 25318df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, intc_name, "phandle", intc_phandle); 25418df0b46SAnup Patel qemu_fdt_setprop_string(fdt, intc_name, "compatible", 25518df0b46SAnup Patel "riscv,cpu-intc"); 25618df0b46SAnup Patel qemu_fdt_setprop(fdt, intc_name, "interrupt-controller", NULL, 0); 25718df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, intc_name, "#interrupt-cells", 1); 25818df0b46SAnup Patel 25918df0b46SAnup Patel clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 26018df0b46SAnup Patel clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 26118df0b46SAnup Patel clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle); 26218df0b46SAnup Patel clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 26318df0b46SAnup Patel 26418df0b46SAnup Patel plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 26518df0b46SAnup Patel plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT); 26618df0b46SAnup Patel plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle); 26718df0b46SAnup Patel plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT); 26818df0b46SAnup Patel 26918df0b46SAnup Patel core_name = g_strdup_printf("%s/core%d", clust_name, cpu); 27018df0b46SAnup Patel qemu_fdt_add_subnode(fdt, core_name); 27118df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, core_name, "cpu", cpu_phandle); 27218df0b46SAnup Patel 27318df0b46SAnup Patel g_free(core_name); 27418df0b46SAnup Patel g_free(intc_name); 27518df0b46SAnup Patel g_free(cpu_name); 27628a4df97SAtish Patra } 27728a4df97SAtish Patra 27818df0b46SAnup Patel addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(mc, socket); 27918df0b46SAnup Patel size = riscv_socket_mem_size(mc, socket); 28018df0b46SAnup Patel mem_name = g_strdup_printf("/memory@%lx", (long)addr); 28118df0b46SAnup Patel qemu_fdt_add_subnode(fdt, mem_name); 28218df0b46SAnup Patel qemu_fdt_setprop_cells(fdt, mem_name, "reg", 28318df0b46SAnup Patel addr >> 32, addr, size >> 32, size); 28418df0b46SAnup Patel qemu_fdt_setprop_string(fdt, mem_name, "device_type", "memory"); 28518df0b46SAnup Patel riscv_socket_fdt_write_id(mc, fdt, mem_name, socket); 28618df0b46SAnup Patel g_free(mem_name); 28704331d0bSMichael Clark 28818df0b46SAnup Patel clint_addr = memmap[VIRT_CLINT].base + 28918df0b46SAnup Patel (memmap[VIRT_CLINT].size * socket); 29018df0b46SAnup Patel clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr); 29118df0b46SAnup Patel qemu_fdt_add_subnode(fdt, clint_name); 29218df0b46SAnup Patel qemu_fdt_setprop_string(fdt, clint_name, "compatible", "riscv,clint0"); 29318df0b46SAnup Patel qemu_fdt_setprop_cells(fdt, clint_name, "reg", 29418df0b46SAnup Patel 0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size); 29518df0b46SAnup Patel qemu_fdt_setprop(fdt, clint_name, "interrupts-extended", 29618df0b46SAnup Patel clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4); 29718df0b46SAnup Patel riscv_socket_fdt_write_id(mc, fdt, clint_name, socket); 29818df0b46SAnup Patel g_free(clint_name); 29918df0b46SAnup Patel 30018df0b46SAnup Patel plic_phandle[socket] = phandle++; 30118df0b46SAnup Patel plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket); 30218df0b46SAnup Patel plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr); 30318df0b46SAnup Patel qemu_fdt_add_subnode(fdt, plic_name); 30418df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, plic_name, 30518df0b46SAnup Patel "#address-cells", FDT_PLIC_ADDR_CELLS); 30618df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, plic_name, 30718df0b46SAnup Patel "#interrupt-cells", FDT_PLIC_INT_CELLS); 30818df0b46SAnup Patel qemu_fdt_setprop_string(fdt, plic_name, "compatible", "riscv,plic0"); 30918df0b46SAnup Patel qemu_fdt_setprop(fdt, plic_name, "interrupt-controller", NULL, 0); 31018df0b46SAnup Patel qemu_fdt_setprop(fdt, plic_name, "interrupts-extended", 31118df0b46SAnup Patel plic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4); 31218df0b46SAnup Patel qemu_fdt_setprop_cells(fdt, plic_name, "reg", 31318df0b46SAnup Patel 0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size); 31418df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, plic_name, "riscv,ndev", VIRTIO_NDEV); 31518df0b46SAnup Patel riscv_socket_fdt_write_id(mc, fdt, plic_name, socket); 31618df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, plic_name, "phandle", plic_phandle[socket]); 31718df0b46SAnup Patel g_free(plic_name); 31818df0b46SAnup Patel 31918df0b46SAnup Patel g_free(clint_cells); 32018df0b46SAnup Patel g_free(plic_cells); 32118df0b46SAnup Patel g_free(clust_name); 32204331d0bSMichael Clark } 32318df0b46SAnup Patel 32418df0b46SAnup Patel for (socket = 0; socket < riscv_socket_count(mc); socket++) { 32518df0b46SAnup Patel if (socket == 0) { 32618df0b46SAnup Patel plic_mmio_phandle = plic_phandle[socket]; 32718df0b46SAnup Patel plic_virtio_phandle = plic_phandle[socket]; 32818df0b46SAnup Patel plic_pcie_phandle = plic_phandle[socket]; 32918df0b46SAnup Patel } 33018df0b46SAnup Patel if (socket == 1) { 33118df0b46SAnup Patel plic_virtio_phandle = plic_phandle[socket]; 33218df0b46SAnup Patel plic_pcie_phandle = plic_phandle[socket]; 33318df0b46SAnup Patel } 33418df0b46SAnup Patel if (socket == 2) { 33518df0b46SAnup Patel plic_pcie_phandle = plic_phandle[socket]; 33618df0b46SAnup Patel } 33718df0b46SAnup Patel } 33818df0b46SAnup Patel 33918df0b46SAnup Patel riscv_socket_fdt_write_distance_matrix(mc, fdt); 34004331d0bSMichael Clark 34104331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 34218df0b46SAnup Patel name = g_strdup_printf("/soc/virtio_mmio@%lx", 34304331d0bSMichael Clark (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size)); 34418df0b46SAnup Patel qemu_fdt_add_subnode(fdt, name); 34518df0b46SAnup Patel qemu_fdt_setprop_string(fdt, name, "compatible", "virtio,mmio"); 34618df0b46SAnup Patel qemu_fdt_setprop_cells(fdt, name, "reg", 34704331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 34804331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].size); 34918df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, name, "interrupt-parent", 35018df0b46SAnup Patel plic_virtio_phandle); 35118df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, name, "interrupts", VIRTIO_IRQ + i); 35218df0b46SAnup Patel g_free(name); 35304331d0bSMichael Clark } 35404331d0bSMichael Clark 35518df0b46SAnup Patel name = g_strdup_printf("/soc/pci@%lx", 3566d56e396SAlistair Francis (long) memmap[VIRT_PCIE_ECAM].base); 35718df0b46SAnup Patel qemu_fdt_add_subnode(fdt, name); 35818df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, name, "#address-cells", FDT_PCI_ADDR_CELLS); 35918df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, name, "#interrupt-cells", FDT_PCI_INT_CELLS); 36018df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, name, "#size-cells", 0x2); 36118df0b46SAnup Patel qemu_fdt_setprop_string(fdt, name, "compatible", "pci-host-ecam-generic"); 36218df0b46SAnup Patel qemu_fdt_setprop_string(fdt, name, "device_type", "pci"); 36318df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, name, "linux,pci-domain", 0); 36418df0b46SAnup Patel qemu_fdt_setprop_cells(fdt, name, "bus-range", 0, 36518df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1); 36618df0b46SAnup Patel qemu_fdt_setprop(fdt, name, "dma-coherent", NULL, 0); 36718df0b46SAnup Patel qemu_fdt_setprop_cells(fdt, name, "reg", 0, 36818df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size); 36918df0b46SAnup Patel qemu_fdt_setprop_sized_cells(fdt, name, "ranges", 3706d56e396SAlistair Francis 1, FDT_PCI_RANGE_IOPORT, 2, 0, 3716d56e396SAlistair Francis 2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size, 3726d56e396SAlistair Francis 1, FDT_PCI_RANGE_MMIO, 3736d56e396SAlistair Francis 2, memmap[VIRT_PCIE_MMIO].base, 3746d56e396SAlistair Francis 2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size); 37518df0b46SAnup Patel create_pcie_irq_map(fdt, name, plic_pcie_phandle); 37618df0b46SAnup Patel g_free(name); 3776d56e396SAlistair Francis 3780e404da0SAnup Patel test_phandle = phandle++; 37918df0b46SAnup Patel name = g_strdup_printf("/soc/test@%lx", 38004331d0bSMichael Clark (long)memmap[VIRT_TEST].base); 38118df0b46SAnup Patel qemu_fdt_add_subnode(fdt, name); 3829c0fb20cSPalmer Dabbelt { 3830e404da0SAnup Patel const char compat[] = "sifive,test1\0sifive,test0\0syscon"; 38418df0b46SAnup Patel qemu_fdt_setprop(fdt, name, "compatible", compat, sizeof(compat)); 3859c0fb20cSPalmer Dabbelt } 38618df0b46SAnup Patel qemu_fdt_setprop_cells(fdt, name, "reg", 38704331d0bSMichael Clark 0x0, memmap[VIRT_TEST].base, 38804331d0bSMichael Clark 0x0, memmap[VIRT_TEST].size); 38918df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, name, "phandle", test_phandle); 39018df0b46SAnup Patel test_phandle = qemu_fdt_get_phandle(fdt, name); 39118df0b46SAnup Patel g_free(name); 3920e404da0SAnup Patel 39318df0b46SAnup Patel name = g_strdup_printf("/soc/reboot"); 39418df0b46SAnup Patel qemu_fdt_add_subnode(fdt, name); 39518df0b46SAnup Patel qemu_fdt_setprop_string(fdt, name, "compatible", "syscon-reboot"); 39618df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, name, "regmap", test_phandle); 39718df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, name, "offset", 0x0); 39818df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, name, "value", FINISHER_RESET); 39918df0b46SAnup Patel g_free(name); 4000e404da0SAnup Patel 40118df0b46SAnup Patel name = g_strdup_printf("/soc/poweroff"); 40218df0b46SAnup Patel qemu_fdt_add_subnode(fdt, name); 40318df0b46SAnup Patel qemu_fdt_setprop_string(fdt, name, "compatible", "syscon-poweroff"); 40418df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, name, "regmap", test_phandle); 40518df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, name, "offset", 0x0); 40618df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, name, "value", FINISHER_PASS); 40718df0b46SAnup Patel g_free(name); 40804331d0bSMichael Clark 40918df0b46SAnup Patel name = g_strdup_printf("/soc/uart@%lx", (long)memmap[VIRT_UART0].base); 41018df0b46SAnup Patel qemu_fdt_add_subnode(fdt, name); 41118df0b46SAnup Patel qemu_fdt_setprop_string(fdt, name, "compatible", "ns16550a"); 41218df0b46SAnup Patel qemu_fdt_setprop_cells(fdt, name, "reg", 41304331d0bSMichael Clark 0x0, memmap[VIRT_UART0].base, 41404331d0bSMichael Clark 0x0, memmap[VIRT_UART0].size); 41518df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, name, "clock-frequency", 3686400); 41618df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, name, "interrupt-parent", plic_mmio_phandle); 41718df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, name, "interrupts", UART0_IRQ); 41804331d0bSMichael Clark 41904331d0bSMichael Clark qemu_fdt_add_subnode(fdt, "/chosen"); 42018df0b46SAnup Patel qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", name); 42118df0b46SAnup Patel g_free(name); 42271eb522cSAlistair Francis 42318df0b46SAnup Patel name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base); 42418df0b46SAnup Patel qemu_fdt_add_subnode(fdt, name); 42518df0b46SAnup Patel qemu_fdt_setprop_string(fdt, name, "compatible", "google,goldfish-rtc"); 42618df0b46SAnup Patel qemu_fdt_setprop_cells(fdt, name, "reg", 42767b5ef30SAnup Patel 0x0, memmap[VIRT_RTC].base, 42867b5ef30SAnup Patel 0x0, memmap[VIRT_RTC].size); 42918df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, name, "interrupt-parent", plic_mmio_phandle); 43018df0b46SAnup Patel qemu_fdt_setprop_cell(fdt, name, "interrupts", RTC_IRQ); 43118df0b46SAnup Patel g_free(name); 43267b5ef30SAnup Patel 43318df0b46SAnup Patel name = g_strdup_printf("/soc/flash@%" PRIx64, flashbase); 43418df0b46SAnup Patel qemu_fdt_add_subnode(s->fdt, name); 43518df0b46SAnup Patel qemu_fdt_setprop_string(s->fdt, name, "compatible", "cfi-flash"); 43618df0b46SAnup Patel qemu_fdt_setprop_sized_cells(s->fdt, name, "reg", 43771eb522cSAlistair Francis 2, flashbase, 2, flashsize, 43871eb522cSAlistair Francis 2, flashbase + flashsize, 2, flashsize); 43918df0b46SAnup Patel qemu_fdt_setprop_cell(s->fdt, name, "bank-width", 4); 44018df0b46SAnup Patel g_free(name); 4414e1e3003SAnup Patel 4424e1e3003SAnup Patel update_bootargs: 4434e1e3003SAnup Patel if (cmdline) { 4444e1e3003SAnup Patel qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline); 4454e1e3003SAnup Patel } 44604331d0bSMichael Clark } 44704331d0bSMichael Clark 4486d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem, 4496d56e396SAlistair Francis hwaddr ecam_base, hwaddr ecam_size, 4506d56e396SAlistair Francis hwaddr mmio_base, hwaddr mmio_size, 4516d56e396SAlistair Francis hwaddr pio_base, 4526d56e396SAlistair Francis DeviceState *plic, bool link_up) 4536d56e396SAlistair Francis { 4546d56e396SAlistair Francis DeviceState *dev; 4556d56e396SAlistair Francis MemoryRegion *ecam_alias, *ecam_reg; 4566d56e396SAlistair Francis MemoryRegion *mmio_alias, *mmio_reg; 4576d56e396SAlistair Francis qemu_irq irq; 4586d56e396SAlistair Francis int i; 4596d56e396SAlistair Francis 4603e80f690SMarkus Armbruster dev = qdev_new(TYPE_GPEX_HOST); 4616d56e396SAlistair Francis 4623c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 4636d56e396SAlistair Francis 4646d56e396SAlistair Francis ecam_alias = g_new0(MemoryRegion, 1); 4656d56e396SAlistair Francis ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 4666d56e396SAlistair Francis memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam", 4676d56e396SAlistair Francis ecam_reg, 0, ecam_size); 4686d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias); 4696d56e396SAlistair Francis 4706d56e396SAlistair Francis mmio_alias = g_new0(MemoryRegion, 1); 4716d56e396SAlistair Francis mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 4726d56e396SAlistair Francis memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio", 4736d56e396SAlistair Francis mmio_reg, mmio_base, mmio_size); 4746d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias); 4756d56e396SAlistair Francis 4766d56e396SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base); 4776d56e396SAlistair Francis 4786d56e396SAlistair Francis for (i = 0; i < GPEX_NUM_IRQS; i++) { 4796d56e396SAlistair Francis irq = qdev_get_gpio_in(plic, PCIE_IRQ + i); 4806d56e396SAlistair Francis 4816d56e396SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq); 4826d56e396SAlistair Francis gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i); 4836d56e396SAlistair Francis } 4846d56e396SAlistair Francis 4856d56e396SAlistair Francis return dev; 4866d56e396SAlistair Francis } 4876d56e396SAlistair Francis 488b2a3a071SBin Meng static void virt_machine_init(MachineState *machine) 48904331d0bSMichael Clark { 490*73261285SBin Meng const MemMapEntry *memmap = virt_memmap; 491cdfc19e4SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(machine); 49204331d0bSMichael Clark MemoryRegion *system_memory = get_system_memory(); 49304331d0bSMichael Clark MemoryRegion *main_mem = g_new(MemoryRegion, 1); 4945aec3247SMichael Clark MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 49518df0b46SAnup Patel char *plic_hart_config, *soc_name; 49604331d0bSMichael Clark size_t plic_hart_config_len; 4972738b3b5SAlistair Francis target_ulong start_addr = memmap[VIRT_DRAM].base; 49838bc4e34SAlistair Francis target_ulong firmware_end_addr, kernel_start_addr; 49966b1205bSAtish Patra uint32_t fdt_load_addr; 500dc144fe1SAtish Patra uint64_t kernel_entry; 50118df0b46SAnup Patel DeviceState *mmio_plic, *virtio_plic, *pcie_plic; 50218df0b46SAnup Patel int i, j, base_hartid, hart_count; 50304331d0bSMichael Clark 50418df0b46SAnup Patel /* Check socket count limit */ 50518df0b46SAnup Patel if (VIRT_SOCKETS_MAX < riscv_socket_count(machine)) { 50618df0b46SAnup Patel error_report("number of sockets/nodes should be less than %d", 50718df0b46SAnup Patel VIRT_SOCKETS_MAX); 50818df0b46SAnup Patel exit(1); 50918df0b46SAnup Patel } 51018df0b46SAnup Patel 51118df0b46SAnup Patel /* Initialize sockets */ 51218df0b46SAnup Patel mmio_plic = virtio_plic = pcie_plic = NULL; 51318df0b46SAnup Patel for (i = 0; i < riscv_socket_count(machine); i++) { 51418df0b46SAnup Patel if (!riscv_socket_check_hartids(machine, i)) { 51518df0b46SAnup Patel error_report("discontinuous hartids in socket%d", i); 51618df0b46SAnup Patel exit(1); 51718df0b46SAnup Patel } 51818df0b46SAnup Patel 51918df0b46SAnup Patel base_hartid = riscv_socket_first_hartid(machine, i); 52018df0b46SAnup Patel if (base_hartid < 0) { 52118df0b46SAnup Patel error_report("can't find hartid base for socket%d", i); 52218df0b46SAnup Patel exit(1); 52318df0b46SAnup Patel } 52418df0b46SAnup Patel 52518df0b46SAnup Patel hart_count = riscv_socket_hart_count(machine, i); 52618df0b46SAnup Patel if (hart_count < 0) { 52718df0b46SAnup Patel error_report("can't find hart count for socket%d", i); 52818df0b46SAnup Patel exit(1); 52918df0b46SAnup Patel } 53018df0b46SAnup Patel 53118df0b46SAnup Patel soc_name = g_strdup_printf("soc%d", i); 53218df0b46SAnup Patel object_initialize_child(OBJECT(machine), soc_name, &s->soc[i], 53375a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 53418df0b46SAnup Patel g_free(soc_name); 53518df0b46SAnup Patel object_property_set_str(OBJECT(&s->soc[i]), "cpu-type", 53618df0b46SAnup Patel machine->cpu_type, &error_abort); 53718df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "hartid-base", 53818df0b46SAnup Patel base_hartid, &error_abort); 53918df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "num-harts", 54018df0b46SAnup Patel hart_count, &error_abort); 54118df0b46SAnup Patel sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_abort); 54218df0b46SAnup Patel 54318df0b46SAnup Patel /* Per-socket CLINT */ 54418df0b46SAnup Patel sifive_clint_create( 54518df0b46SAnup Patel memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size, 54618df0b46SAnup Patel memmap[VIRT_CLINT].size, base_hartid, hart_count, 547a47ef6e9SBin Meng SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE, 548a47ef6e9SBin Meng SIFIVE_CLINT_TIMEBASE_FREQ, true); 54918df0b46SAnup Patel 55018df0b46SAnup Patel /* Per-socket PLIC hart topology configuration string */ 55118df0b46SAnup Patel plic_hart_config_len = 55218df0b46SAnup Patel (strlen(VIRT_PLIC_HART_CONFIG) + 1) * hart_count; 55318df0b46SAnup Patel plic_hart_config = g_malloc0(plic_hart_config_len); 55418df0b46SAnup Patel for (j = 0; j < hart_count; j++) { 55518df0b46SAnup Patel if (j != 0) { 55618df0b46SAnup Patel strncat(plic_hart_config, ",", plic_hart_config_len); 55718df0b46SAnup Patel } 55818df0b46SAnup Patel strncat(plic_hart_config, VIRT_PLIC_HART_CONFIG, 55918df0b46SAnup Patel plic_hart_config_len); 56018df0b46SAnup Patel plic_hart_config_len -= (strlen(VIRT_PLIC_HART_CONFIG) + 1); 56118df0b46SAnup Patel } 56218df0b46SAnup Patel 56318df0b46SAnup Patel /* Per-socket PLIC */ 56418df0b46SAnup Patel s->plic[i] = sifive_plic_create( 56518df0b46SAnup Patel memmap[VIRT_PLIC].base + i * memmap[VIRT_PLIC].size, 56618df0b46SAnup Patel plic_hart_config, base_hartid, 56718df0b46SAnup Patel VIRT_PLIC_NUM_SOURCES, 56818df0b46SAnup Patel VIRT_PLIC_NUM_PRIORITIES, 56918df0b46SAnup Patel VIRT_PLIC_PRIORITY_BASE, 57018df0b46SAnup Patel VIRT_PLIC_PENDING_BASE, 57118df0b46SAnup Patel VIRT_PLIC_ENABLE_BASE, 57218df0b46SAnup Patel VIRT_PLIC_ENABLE_STRIDE, 57318df0b46SAnup Patel VIRT_PLIC_CONTEXT_BASE, 57418df0b46SAnup Patel VIRT_PLIC_CONTEXT_STRIDE, 57518df0b46SAnup Patel memmap[VIRT_PLIC].size); 57618df0b46SAnup Patel g_free(plic_hart_config); 57718df0b46SAnup Patel 57818df0b46SAnup Patel /* Try to use different PLIC instance based device type */ 57918df0b46SAnup Patel if (i == 0) { 58018df0b46SAnup Patel mmio_plic = s->plic[i]; 58118df0b46SAnup Patel virtio_plic = s->plic[i]; 58218df0b46SAnup Patel pcie_plic = s->plic[i]; 58318df0b46SAnup Patel } 58418df0b46SAnup Patel if (i == 1) { 58518df0b46SAnup Patel virtio_plic = s->plic[i]; 58618df0b46SAnup Patel pcie_plic = s->plic[i]; 58718df0b46SAnup Patel } 58818df0b46SAnup Patel if (i == 2) { 58918df0b46SAnup Patel pcie_plic = s->plic[i]; 59018df0b46SAnup Patel } 59118df0b46SAnup Patel } 59204331d0bSMichael Clark 59304331d0bSMichael Clark /* register system main memory (actual RAM) */ 59404331d0bSMichael Clark memory_region_init_ram(main_mem, NULL, "riscv_virt_board.ram", 59504331d0bSMichael Clark machine->ram_size, &error_fatal); 59604331d0bSMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base, 59704331d0bSMichael Clark main_mem); 59804331d0bSMichael Clark 59904331d0bSMichael Clark /* create device tree */ 6009d011430SAlistair Francis create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline, 601a8259b53SAlistair Francis riscv_is_32bit(&s->soc[0])); 60204331d0bSMichael Clark 60304331d0bSMichael Clark /* boot rom */ 6045aec3247SMichael Clark memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom", 6055aec3247SMichael Clark memmap[VIRT_MROM].size, &error_fatal); 6065aec3247SMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base, 6075aec3247SMichael Clark mask_rom); 60804331d0bSMichael Clark 609a8259b53SAlistair Francis if (riscv_is_32bit(&s->soc[0])) { 6109d011430SAlistair Francis firmware_end_addr = riscv_find_and_load_firmware(machine, 6119d011430SAlistair Francis "opensbi-riscv32-generic-fw_dynamic.bin", 61238bc4e34SAlistair Francis start_addr, NULL); 6139d011430SAlistair Francis } else { 6149d011430SAlistair Francis firmware_end_addr = riscv_find_and_load_firmware(machine, 6159d011430SAlistair Francis "opensbi-riscv64-generic-fw_dynamic.bin", 6169d011430SAlistair Francis start_addr, NULL); 6179d011430SAlistair Francis } 618b3042223SAlistair Francis 61904331d0bSMichael Clark if (machine->kernel_filename) { 620a8259b53SAlistair Francis kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0], 62138bc4e34SAlistair Francis firmware_end_addr); 62238bc4e34SAlistair Francis 62338bc4e34SAlistair Francis kernel_entry = riscv_load_kernel(machine->kernel_filename, 62438bc4e34SAlistair Francis kernel_start_addr, NULL); 62504331d0bSMichael Clark 62604331d0bSMichael Clark if (machine->initrd_filename) { 62704331d0bSMichael Clark hwaddr start; 6280ac24d56SAlistair Francis hwaddr end = riscv_load_initrd(machine->initrd_filename, 62904331d0bSMichael Clark machine->ram_size, kernel_entry, 63004331d0bSMichael Clark &start); 6319f79638eSBin Meng qemu_fdt_setprop_cell(s->fdt, "/chosen", 63204331d0bSMichael Clark "linux,initrd-start", start); 6339f79638eSBin Meng qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end", 63404331d0bSMichael Clark end); 63504331d0bSMichael Clark } 636dc144fe1SAtish Patra } else { 637dc144fe1SAtish Patra /* 638dc144fe1SAtish Patra * If dynamic firmware is used, it doesn't know where is the next mode 639dc144fe1SAtish Patra * if kernel argument is not set. 640dc144fe1SAtish Patra */ 641dc144fe1SAtish Patra kernel_entry = 0; 64204331d0bSMichael Clark } 64304331d0bSMichael Clark 6442738b3b5SAlistair Francis if (drive_get(IF_PFLASH, 0, 0)) { 6452738b3b5SAlistair Francis /* 6462738b3b5SAlistair Francis * Pflash was supplied, let's overwrite the address we jump to after 6472738b3b5SAlistair Francis * reset to the base of the flash. 6482738b3b5SAlistair Francis */ 6492738b3b5SAlistair Francis start_addr = virt_memmap[VIRT_FLASH].base; 6502738b3b5SAlistair Francis } 6512738b3b5SAlistair Francis 65266b1205bSAtish Patra /* Compute the fdt load address in dram */ 65366b1205bSAtish Patra fdt_load_addr = riscv_load_fdt(memmap[VIRT_DRAM].base, 65466b1205bSAtish Patra machine->ram_size, s->fdt); 65543cf723aSAtish Patra /* load the reset vector */ 656a8259b53SAlistair Francis riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr, 6573ed2b8acSAlistair Francis virt_memmap[VIRT_MROM].base, 658dc144fe1SAtish Patra virt_memmap[VIRT_MROM].size, kernel_entry, 65966b1205bSAtish Patra fdt_load_addr, s->fdt); 66004331d0bSMichael Clark 66118df0b46SAnup Patel /* SiFive Test MMIO device */ 66204331d0bSMichael Clark sifive_test_create(memmap[VIRT_TEST].base); 66304331d0bSMichael Clark 66418df0b46SAnup Patel /* VirtIO MMIO devices */ 66504331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 66604331d0bSMichael Clark sysbus_create_simple("virtio-mmio", 66704331d0bSMichael Clark memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 66818df0b46SAnup Patel qdev_get_gpio_in(DEVICE(virtio_plic), VIRTIO_IRQ + i)); 66904331d0bSMichael Clark } 67004331d0bSMichael Clark 6716d56e396SAlistair Francis gpex_pcie_init(system_memory, 6726d56e396SAlistair Francis memmap[VIRT_PCIE_ECAM].base, 6736d56e396SAlistair Francis memmap[VIRT_PCIE_ECAM].size, 6746d56e396SAlistair Francis memmap[VIRT_PCIE_MMIO].base, 6756d56e396SAlistair Francis memmap[VIRT_PCIE_MMIO].size, 6766d56e396SAlistair Francis memmap[VIRT_PCIE_PIO].base, 67718df0b46SAnup Patel DEVICE(pcie_plic), true); 6786d56e396SAlistair Francis 67904331d0bSMichael Clark serial_mm_init(system_memory, memmap[VIRT_UART0].base, 68018df0b46SAnup Patel 0, qdev_get_gpio_in(DEVICE(mmio_plic), UART0_IRQ), 399193, 6819bca0edbSPeter Maydell serial_hd(0), DEVICE_LITTLE_ENDIAN); 682b6aa6cedSMichael Clark 68367b5ef30SAnup Patel sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base, 68418df0b46SAnup Patel qdev_get_gpio_in(DEVICE(mmio_plic), RTC_IRQ)); 68567b5ef30SAnup Patel 68671eb522cSAlistair Francis virt_flash_create(s); 68771eb522cSAlistair Francis 68871eb522cSAlistair Francis for (i = 0; i < ARRAY_SIZE(s->flash); i++) { 68971eb522cSAlistair Francis /* Map legacy -drive if=pflash to machine properties */ 69071eb522cSAlistair Francis pflash_cfi01_legacy_drive(s->flash[i], 69171eb522cSAlistair Francis drive_get(IF_PFLASH, 0, i)); 69271eb522cSAlistair Francis } 69371eb522cSAlistair Francis virt_flash_map(s, system_memory); 69404331d0bSMichael Clark } 69504331d0bSMichael Clark 696b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj) 69704331d0bSMichael Clark { 698cdfc19e4SAlistair Francis } 699cdfc19e4SAlistair Francis 700b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data) 701cdfc19e4SAlistair Francis { 702cdfc19e4SAlistair Francis MachineClass *mc = MACHINE_CLASS(oc); 703cdfc19e4SAlistair Francis 704cdfc19e4SAlistair Francis mc->desc = "RISC-V VirtIO board"; 705b2a3a071SBin Meng mc->init = virt_machine_init; 70618df0b46SAnup Patel mc->max_cpus = VIRT_CPUS_MAX; 70709fe1712SAlistair Francis mc->default_cpu_type = TYPE_RISCV_CPU_BASE; 708acead54cSBin Meng mc->pci_allow_0_address = true; 70918df0b46SAnup Patel mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids; 71018df0b46SAnup Patel mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props; 71118df0b46SAnup Patel mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id; 71218df0b46SAnup Patel mc->numa_mem_supported = true; 71304331d0bSMichael Clark } 71404331d0bSMichael Clark 715b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = { 716cdfc19e4SAlistair Francis .name = MACHINE_TYPE_NAME("virt"), 717cdfc19e4SAlistair Francis .parent = TYPE_MACHINE, 718b2a3a071SBin Meng .class_init = virt_machine_class_init, 719b2a3a071SBin Meng .instance_init = virt_machine_instance_init, 720cdfc19e4SAlistair Francis .instance_size = sizeof(RISCVVirtState), 721cdfc19e4SAlistair Francis }; 722cdfc19e4SAlistair Francis 723b2a3a071SBin Meng static void virt_machine_init_register_types(void) 724cdfc19e4SAlistair Francis { 725b2a3a071SBin Meng type_register_static(&virt_machine_typeinfo); 726cdfc19e4SAlistair Francis } 727cdfc19e4SAlistair Francis 728b2a3a071SBin Meng type_init(virt_machine_init_register_types) 729