104331d0bSMichael Clark /* 204331d0bSMichael Clark * QEMU RISC-V VirtIO Board 304331d0bSMichael Clark * 404331d0bSMichael Clark * Copyright (c) 2017 SiFive, Inc. 504331d0bSMichael Clark * 604331d0bSMichael Clark * RISC-V machine with 16550a UART and VirtIO MMIO 704331d0bSMichael Clark * 804331d0bSMichael Clark * This program is free software; you can redistribute it and/or modify it 904331d0bSMichael Clark * under the terms and conditions of the GNU General Public License, 1004331d0bSMichael Clark * version 2 or later, as published by the Free Software Foundation. 1104331d0bSMichael Clark * 1204331d0bSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 1304331d0bSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1404331d0bSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1504331d0bSMichael Clark * more details. 1604331d0bSMichael Clark * 1704331d0bSMichael Clark * You should have received a copy of the GNU General Public License along with 1804331d0bSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 1904331d0bSMichael Clark */ 2004331d0bSMichael Clark 2104331d0bSMichael Clark #include "qemu/osdep.h" 224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h" 2304331d0bSMichael Clark #include "qemu/error-report.h" 24e4b4f0b7SJason A. Donenfeld #include "qemu/guest-random.h" 2504331d0bSMichael Clark #include "qapi/error.h" 2604331d0bSMichael Clark #include "hw/boards.h" 2704331d0bSMichael Clark #include "hw/loader.h" 2804331d0bSMichael Clark #include "hw/sysbus.h" 2971eb522cSAlistair Francis #include "hw/qdev-properties.h" 3004331d0bSMichael Clark #include "hw/char/serial.h" 3104331d0bSMichael Clark #include "target/riscv/cpu.h" 323029fab6SAlistair Francis #include "hw/core/sysbus-fdt.h" 33abd9a206SAtish Patra #include "target/riscv/pmu.h" 3404331d0bSMichael Clark #include "hw/riscv/riscv_hart.h" 3504331d0bSMichael Clark #include "hw/riscv/virt.h" 360ac24d56SAlistair Francis #include "hw/riscv/boot.h" 3718df0b46SAnup Patel #include "hw/riscv/numa.h" 38fb80f333SDaniel Henrique Barboza #include "kvm/kvm_riscv.h" 39ecf28647SHeinrich Schuchardt #include "hw/firmware/smbios.h" 40cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h" 41e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h" 4284fcf3c1SBin Meng #include "hw/intc/sifive_plic.h" 43a4b84608SBin Meng #include "hw/misc/sifive_test.h" 441832b7cbSAlistair Francis #include "hw/platform-bus.h" 4504331d0bSMichael Clark #include "chardev/char.h" 4604331d0bSMichael Clark #include "sysemu/device_tree.h" 4746517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 48c0716c81SPhilippe Mathieu-Daudé #include "sysemu/tcg.h" 49ad40be27SYifei Jiang #include "sysemu/kvm.h" 50325b7c4eSAlistair Francis #include "sysemu/tpm.h" 51f2d44e9cSDaniel Henrique Barboza #include "sysemu/qtest.h" 526d56e396SAlistair Francis #include "hw/pci/pci.h" 536d56e396SAlistair Francis #include "hw/pci-host/gpex.h" 54c346749eSAsherah Connor #include "hw/display/ramfb.h" 5590477a65SSunil V L #include "hw/acpi/aml-build.h" 56168b8c29SSunil V L #include "qapi/qapi-visit-common.h" 577778cdddSDaniel Henrique Barboza #include "hw/virtio/virtio-iommu.h" 5804331d0bSMichael Clark 5948c2c33cSYong-Xuan Wang /* KVM AIA only supports APLIC MSI. APLIC Wired is always emulated by QEMU. */ 6048c2c33cSYong-Xuan Wang static bool virt_use_kvm_aia(RISCVVirtState *s) 6148c2c33cSYong-Xuan Wang { 6248c2c33cSYong-Xuan Wang return kvm_irqchip_in_kernel() && s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC; 6348c2c33cSYong-Xuan Wang } 6448c2c33cSYong-Xuan Wang 65f2d44e9cSDaniel Henrique Barboza static bool virt_aclint_allowed(void) 66f2d44e9cSDaniel Henrique Barboza { 67f2d44e9cSDaniel Henrique Barboza return tcg_enabled() || qtest_enabled(); 68f2d44e9cSDaniel Henrique Barboza } 69f2d44e9cSDaniel Henrique Barboza 7073261285SBin Meng static const MemMapEntry virt_memmap[] = { 7104331d0bSMichael Clark [VIRT_DEBUG] = { 0x0, 0x100 }, 729eb8b14aSBin Meng [VIRT_MROM] = { 0x1000, 0xf000 }, 735aec3247SMichael Clark [VIRT_TEST] = { 0x100000, 0x1000 }, 7467b5ef30SAnup Patel [VIRT_RTC] = { 0x101000, 0x1000 }, 7504331d0bSMichael Clark [VIRT_CLINT] = { 0x2000000, 0x10000 }, 76954886eaSAnup Patel [VIRT_ACLINT_SSWI] = { 0x2F00000, 0x4000 }, 772c44bbf3SBin Meng [VIRT_PCIE_PIO] = { 0x3000000, 0x10000 }, 781832b7cbSAlistair Francis [VIRT_PLATFORM_BUS] = { 0x4000000, 0x2000000 }, 7918df0b46SAnup Patel [VIRT_PLIC] = { 0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) }, 80e6faee65SAnup Patel [VIRT_APLIC_M] = { 0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) }, 81e6faee65SAnup Patel [VIRT_APLIC_S] = { 0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) }, 8204331d0bSMichael Clark [VIRT_UART0] = { 0x10000000, 0x100 }, 8304331d0bSMichael Clark [VIRT_VIRTIO] = { 0x10001000, 0x1000 }, 840489348dSAsherah Connor [VIRT_FW_CFG] = { 0x10100000, 0x18 }, 856911fde4SAlistair Francis [VIRT_FLASH] = { 0x20000000, 0x4000000 }, 8628d8c281SAnup Patel [VIRT_IMSIC_M] = { 0x24000000, VIRT_IMSIC_MAX_SIZE }, 8728d8c281SAnup Patel [VIRT_IMSIC_S] = { 0x28000000, VIRT_IMSIC_MAX_SIZE }, 886d56e396SAlistair Francis [VIRT_PCIE_ECAM] = { 0x30000000, 0x10000000 }, 892c44bbf3SBin Meng [VIRT_PCIE_MMIO] = { 0x40000000, 0x40000000 }, 902c44bbf3SBin Meng [VIRT_DRAM] = { 0x80000000, 0x0 }, 9104331d0bSMichael Clark }; 9204331d0bSMichael Clark 9319800265SBin Meng /* PCIe high mmio is fixed for RV32 */ 9419800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE 0x300000000ULL 9519800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE (4 * GiB) 9619800265SBin Meng 9719800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */ 9819800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE (16 * GiB) 9919800265SBin Meng 10019800265SBin Meng static MemMapEntry virt_high_pcie_memmap; 10119800265SBin Meng 10271eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB) 10371eb522cSAlistair Francis 10471eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s, 10571eb522cSAlistair Francis const char *name, 10671eb522cSAlistair Francis const char *alias_prop_name) 10771eb522cSAlistair Francis { 10871eb522cSAlistair Francis /* 10971eb522cSAlistair Francis * Create a single flash device. We use the same parameters as 11071eb522cSAlistair Francis * the flash devices on the ARM virt board. 11171eb522cSAlistair Francis */ 112df707969SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 11371eb522cSAlistair Francis 11471eb522cSAlistair Francis qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE); 11571eb522cSAlistair Francis qdev_prop_set_uint8(dev, "width", 4); 11671eb522cSAlistair Francis qdev_prop_set_uint8(dev, "device-width", 2); 11771eb522cSAlistair Francis qdev_prop_set_bit(dev, "big-endian", false); 11871eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id0", 0x89); 11971eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id1", 0x18); 12071eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id2", 0x00); 12171eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id3", 0x00); 12271eb522cSAlistair Francis qdev_prop_set_string(dev, "name", name); 12371eb522cSAlistair Francis 124d2623129SMarkus Armbruster object_property_add_child(OBJECT(s), name, OBJECT(dev)); 12571eb522cSAlistair Francis object_property_add_alias(OBJECT(s), alias_prop_name, 126d2623129SMarkus Armbruster OBJECT(dev), "drive"); 12771eb522cSAlistair Francis 12871eb522cSAlistair Francis return PFLASH_CFI01(dev); 12971eb522cSAlistair Francis } 13071eb522cSAlistair Francis 13171eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s) 13271eb522cSAlistair Francis { 13371eb522cSAlistair Francis s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0"); 13471eb522cSAlistair Francis s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1"); 13571eb522cSAlistair Francis } 13671eb522cSAlistair Francis 13771eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash, 13871eb522cSAlistair Francis hwaddr base, hwaddr size, 13971eb522cSAlistair Francis MemoryRegion *sysmem) 14071eb522cSAlistair Francis { 14171eb522cSAlistair Francis DeviceState *dev = DEVICE(flash); 14271eb522cSAlistair Francis 1434cdd0a77SPhilippe Mathieu-Daudé assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE)); 14471eb522cSAlistair Francis assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX); 14571eb522cSAlistair Francis qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE); 1463c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 14771eb522cSAlistair Francis 14871eb522cSAlistair Francis memory_region_add_subregion(sysmem, base, 14971eb522cSAlistair Francis sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 15071eb522cSAlistair Francis 0)); 15171eb522cSAlistair Francis } 15271eb522cSAlistair Francis 15371eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s, 15471eb522cSAlistair Francis MemoryRegion *sysmem) 15571eb522cSAlistair Francis { 15671eb522cSAlistair Francis hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 15771eb522cSAlistair Francis hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 15871eb522cSAlistair Francis 15971eb522cSAlistair Francis virt_flash_map1(s->flash[0], flashbase, flashsize, 16071eb522cSAlistair Francis sysmem); 16171eb522cSAlistair Francis virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize, 16271eb522cSAlistair Francis sysmem); 16371eb522cSAlistair Francis } 16471eb522cSAlistair Francis 165e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename, 166e6faee65SAnup Patel uint32_t irqchip_phandle) 1676d56e396SAlistair Francis { 1686d56e396SAlistair Francis int pin, dev; 169e6faee65SAnup Patel uint32_t irq_map_stride = 0; 170e6faee65SAnup Patel uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * 171e6faee65SAnup Patel FDT_MAX_INT_MAP_WIDTH] = {}; 1726d56e396SAlistair Francis uint32_t *irq_map = full_irq_map; 1736d56e396SAlistair Francis 1746d56e396SAlistair Francis /* This code creates a standard swizzle of interrupts such that 1756d56e396SAlistair Francis * each device's first interrupt is based on it's PCI_SLOT number. 1766d56e396SAlistair Francis * (See pci_swizzle_map_irq_fn()) 1776d56e396SAlistair Francis * 1786d56e396SAlistair Francis * We only need one entry per interrupt in the table (not one per 1796d56e396SAlistair Francis * possible slot) seeing the interrupt-map-mask will allow the table 1806d56e396SAlistair Francis * to wrap to any number of devices. 1816d56e396SAlistair Francis */ 1826d56e396SAlistair Francis for (dev = 0; dev < GPEX_NUM_IRQS; dev++) { 1836d56e396SAlistair Francis int devfn = dev * 0x8; 1846d56e396SAlistair Francis 1856d56e396SAlistair Francis for (pin = 0; pin < GPEX_NUM_IRQS; pin++) { 1866d56e396SAlistair Francis int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS); 1876d56e396SAlistair Francis int i = 0; 1886d56e396SAlistair Francis 189e6faee65SAnup Patel /* Fill PCI address cells */ 1906d56e396SAlistair Francis irq_map[i] = cpu_to_be32(devfn << 8); 1916d56e396SAlistair Francis i += FDT_PCI_ADDR_CELLS; 192e6faee65SAnup Patel 193e6faee65SAnup Patel /* Fill PCI Interrupt cells */ 1946d56e396SAlistair Francis irq_map[i] = cpu_to_be32(pin + 1); 1956d56e396SAlistair Francis i += FDT_PCI_INT_CELLS; 1966d56e396SAlistair Francis 197e6faee65SAnup Patel /* Fill interrupt controller phandle and cells */ 198e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(irqchip_phandle); 199e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(irq_nr); 200e6faee65SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_NONE) { 201e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(0x4); 202e6faee65SAnup Patel } 2036d56e396SAlistair Francis 204e6faee65SAnup Patel if (!irq_map_stride) { 205e6faee65SAnup Patel irq_map_stride = i; 206e6faee65SAnup Patel } 207e6faee65SAnup Patel irq_map += irq_map_stride; 2086d56e396SAlistair Francis } 2096d56e396SAlistair Francis } 2106d56e396SAlistair Francis 211e6faee65SAnup Patel qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map, 212e6faee65SAnup Patel GPEX_NUM_IRQS * GPEX_NUM_IRQS * 213e6faee65SAnup Patel irq_map_stride * sizeof(uint32_t)); 2146d56e396SAlistair Francis 2156d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask", 2166d56e396SAlistair Francis 0x1800, 0, 0, 0x7); 2176d56e396SAlistair Francis } 2186d56e396SAlistair Francis 2190ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket, 2200ffc1a95SAnup Patel char *clust_name, uint32_t *phandle, 221914c97f9SDaniel Henrique Barboza uint32_t *intc_phandles) 22204331d0bSMichael Clark { 2230ffc1a95SAnup Patel int cpu; 2240ffc1a95SAnup Patel uint32_t cpu_phandle; 225568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 226914c97f9SDaniel Henrique Barboza bool is_32_bit = riscv_is_32bit(&s->soc[0]); 227ed9eb206SAlexandre Ghiti uint8_t satp_mode_max; 22818df0b46SAnup Patel 22918df0b46SAnup Patel for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) { 230c95c9d20SDaniel Henrique Barboza RISCVCPU *cpu_ptr = &s->soc[socket].harts[cpu]; 23173cdf38aSDaniel Henrique Barboza g_autofree char *cpu_name = NULL; 23273cdf38aSDaniel Henrique Barboza g_autofree char *core_name = NULL; 23373cdf38aSDaniel Henrique Barboza g_autofree char *intc_name = NULL; 23473cdf38aSDaniel Henrique Barboza g_autofree char *sv_name = NULL; 235c95c9d20SDaniel Henrique Barboza 2360ffc1a95SAnup Patel cpu_phandle = (*phandle)++; 23718df0b46SAnup Patel 23818df0b46SAnup Patel cpu_name = g_strdup_printf("/cpus/cpu@%d", 23918df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 240568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, cpu_name); 241ed9eb206SAlexandre Ghiti 24243d1de32SDaniel Henrique Barboza if (cpu_ptr->cfg.satp_mode.supported != 0) { 24343d1de32SDaniel Henrique Barboza satp_mode_max = satp_mode_max_from_map(cpu_ptr->cfg.satp_mode.map); 244ed9eb206SAlexandre Ghiti sv_name = g_strdup_printf("riscv,%s", 245ed9eb206SAlexandre Ghiti satp_mode_str(satp_mode_max, is_32_bit)); 246ed9eb206SAlexandre Ghiti qemu_fdt_setprop_string(ms->fdt, cpu_name, "mmu-type", sv_name); 24743d1de32SDaniel Henrique Barboza } 248ed9eb206SAlexandre Ghiti 2491c8e491cSConor Dooley riscv_isa_write_fdt(cpu_ptr, ms->fdt, cpu_name); 25000769863SAnup Patel 251a326a2b0SDaniel Henrique Barboza if (cpu_ptr->cfg.ext_zicbom) { 25200769863SAnup Patel qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbom-block-size", 25300769863SAnup Patel cpu_ptr->cfg.cbom_blocksize); 25400769863SAnup Patel } 25500769863SAnup Patel 256e57039ddSDaniel Henrique Barboza if (cpu_ptr->cfg.ext_zicboz) { 25700769863SAnup Patel qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cboz-block-size", 25800769863SAnup Patel cpu_ptr->cfg.cboz_blocksize); 25900769863SAnup Patel } 26000769863SAnup Patel 261cc2bf69aSDaniel Henrique Barboza if (cpu_ptr->cfg.ext_zicbop) { 262cc2bf69aSDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbop-block-size", 263cc2bf69aSDaniel Henrique Barboza cpu_ptr->cfg.cbop_blocksize); 264cc2bf69aSDaniel Henrique Barboza } 265cc2bf69aSDaniel Henrique Barboza 266568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "compatible", "riscv"); 267568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "status", "okay"); 268568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, cpu_name, "reg", 26918df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 270568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "device_type", "cpu"); 271568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, cpu_name, socket); 272568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, cpu_name, "phandle", cpu_phandle); 2730ffc1a95SAnup Patel 2740ffc1a95SAnup Patel intc_phandles[cpu] = (*phandle)++; 27518df0b46SAnup Patel 27618df0b46SAnup Patel intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name); 277568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, intc_name); 278568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, intc_name, "phandle", 2790ffc1a95SAnup Patel intc_phandles[cpu]); 280568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, intc_name, "compatible", 28118df0b46SAnup Patel "riscv,cpu-intc"); 282568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, intc_name, "interrupt-controller", NULL, 0); 283568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, intc_name, "#interrupt-cells", 1); 28418df0b46SAnup Patel 28518df0b46SAnup Patel core_name = g_strdup_printf("%s/core%d", clust_name, cpu); 286568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, core_name); 287568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, core_name, "cpu", cpu_phandle); 28828a4df97SAtish Patra } 2890ffc1a95SAnup Patel } 2900ffc1a95SAnup Patel 2910ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s, 2920ffc1a95SAnup Patel const MemMapEntry *memmap, int socket) 2930ffc1a95SAnup Patel { 2945fb20f76SDaniel Henrique Barboza g_autofree char *mem_name = NULL; 2950ffc1a95SAnup Patel uint64_t addr, size; 296568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 29728a4df97SAtish Patra 298568e0614SDaniel Henrique Barboza addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(ms, socket); 299568e0614SDaniel Henrique Barboza size = riscv_socket_mem_size(ms, socket); 30018df0b46SAnup Patel mem_name = g_strdup_printf("/memory@%lx", (long)addr); 301568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, mem_name); 302568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, mem_name, "reg", 30318df0b46SAnup Patel addr >> 32, addr, size >> 32, size); 304568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, mem_name, "device_type", "memory"); 305568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, mem_name, socket); 3060ffc1a95SAnup Patel } 30704331d0bSMichael Clark 3080ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s, 3090ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 3100ffc1a95SAnup Patel uint32_t *intc_phandles) 3110ffc1a95SAnup Patel { 3120ffc1a95SAnup Patel int cpu; 3135fb20f76SDaniel Henrique Barboza g_autofree char *clint_name = NULL; 3145fb20f76SDaniel Henrique Barboza g_autofree uint32_t *clint_cells = NULL; 3150ffc1a95SAnup Patel unsigned long clint_addr; 316568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 3170ffc1a95SAnup Patel static const char * const clint_compat[2] = { 3180ffc1a95SAnup Patel "sifive,clint0", "riscv,clint0" 3190ffc1a95SAnup Patel }; 3200ffc1a95SAnup Patel 3210ffc1a95SAnup Patel clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 3220ffc1a95SAnup Patel 3230ffc1a95SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 3240ffc1a95SAnup Patel clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 3250ffc1a95SAnup Patel clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 3260ffc1a95SAnup Patel clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 3270ffc1a95SAnup Patel clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 3280ffc1a95SAnup Patel } 3290ffc1a95SAnup Patel 3300ffc1a95SAnup Patel clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 33118df0b46SAnup Patel clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr); 332568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, clint_name); 333568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, clint_name, "compatible", 3340ffc1a95SAnup Patel (char **)&clint_compat, 3350ffc1a95SAnup Patel ARRAY_SIZE(clint_compat)); 336568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, clint_name, "reg", 33718df0b46SAnup Patel 0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size); 338568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, clint_name, "interrupts-extended", 33918df0b46SAnup Patel clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4); 340568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, clint_name, socket); 3410ffc1a95SAnup Patel } 3420ffc1a95SAnup Patel 343954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s, 344954886eaSAnup Patel const MemMapEntry *memmap, int socket, 345954886eaSAnup Patel uint32_t *intc_phandles) 346954886eaSAnup Patel { 347954886eaSAnup Patel int cpu; 348954886eaSAnup Patel char *name; 34928d8c281SAnup Patel unsigned long addr, size; 350954886eaSAnup Patel uint32_t aclint_cells_size; 3515fb20f76SDaniel Henrique Barboza g_autofree uint32_t *aclint_mswi_cells = NULL; 3525fb20f76SDaniel Henrique Barboza g_autofree uint32_t *aclint_sswi_cells = NULL; 3535fb20f76SDaniel Henrique Barboza g_autofree uint32_t *aclint_mtimer_cells = NULL; 354568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 355954886eaSAnup Patel 356954886eaSAnup Patel aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 357954886eaSAnup Patel aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 358954886eaSAnup Patel aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 359954886eaSAnup Patel 360954886eaSAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 361954886eaSAnup Patel aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 362954886eaSAnup Patel aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT); 363954886eaSAnup Patel aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 364954886eaSAnup Patel aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER); 365954886eaSAnup Patel aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 366954886eaSAnup Patel aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT); 367954886eaSAnup Patel } 368954886eaSAnup Patel aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2; 369954886eaSAnup Patel 37028d8c281SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) { 371954886eaSAnup Patel addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 372954886eaSAnup Patel name = g_strdup_printf("/soc/mswi@%lx", addr); 373568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 374568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 37528d8c281SAnup Patel "riscv,aclint-mswi"); 376568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 377954886eaSAnup Patel 0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE); 378568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupts-extended", 379954886eaSAnup Patel aclint_mswi_cells, aclint_cells_size); 380568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0); 381568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0); 382568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, name, socket); 383954886eaSAnup Patel g_free(name); 38428d8c281SAnup Patel } 385954886eaSAnup Patel 38628d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 38728d8c281SAnup Patel addr = memmap[VIRT_CLINT].base + 38828d8c281SAnup Patel (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket); 38928d8c281SAnup Patel size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE; 39028d8c281SAnup Patel } else { 391954886eaSAnup Patel addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE + 392954886eaSAnup Patel (memmap[VIRT_CLINT].size * socket); 39328d8c281SAnup Patel size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE; 39428d8c281SAnup Patel } 395954886eaSAnup Patel name = g_strdup_printf("/soc/mtimer@%lx", addr); 396568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 397568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 398954886eaSAnup Patel "riscv,aclint-mtimer"); 399568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 400954886eaSAnup Patel 0x0, addr + RISCV_ACLINT_DEFAULT_MTIME, 40128d8c281SAnup Patel 0x0, size - RISCV_ACLINT_DEFAULT_MTIME, 402954886eaSAnup Patel 0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP, 403954886eaSAnup Patel 0x0, RISCV_ACLINT_DEFAULT_MTIME); 404568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupts-extended", 405954886eaSAnup Patel aclint_mtimer_cells, aclint_cells_size); 406568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, name, socket); 407954886eaSAnup Patel g_free(name); 408954886eaSAnup Patel 40928d8c281SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) { 410954886eaSAnup Patel addr = memmap[VIRT_ACLINT_SSWI].base + 411954886eaSAnup Patel (memmap[VIRT_ACLINT_SSWI].size * socket); 412954886eaSAnup Patel name = g_strdup_printf("/soc/sswi@%lx", addr); 413568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 414568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 41528d8c281SAnup Patel "riscv,aclint-sswi"); 416568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 417954886eaSAnup Patel 0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size); 418568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupts-extended", 419954886eaSAnup Patel aclint_sswi_cells, aclint_cells_size); 420568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0); 421568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0); 422568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, name, socket); 423954886eaSAnup Patel g_free(name); 42428d8c281SAnup Patel } 425954886eaSAnup Patel } 426954886eaSAnup Patel 4270ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s, 4280ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 4290ffc1a95SAnup Patel uint32_t *phandle, uint32_t *intc_phandles, 4300ffc1a95SAnup Patel uint32_t *plic_phandles) 4310ffc1a95SAnup Patel { 4320ffc1a95SAnup Patel int cpu; 4335fb20f76SDaniel Henrique Barboza g_autofree char *plic_name = NULL; 4345fb20f76SDaniel Henrique Barboza g_autofree uint32_t *plic_cells; 4350ffc1a95SAnup Patel unsigned long plic_addr; 436568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 4370ffc1a95SAnup Patel static const char * const plic_compat[2] = { 4380ffc1a95SAnup Patel "sifive,plic-1.0.0", "riscv,plic0" 4390ffc1a95SAnup Patel }; 4400ffc1a95SAnup Patel 4410ffc1a95SAnup Patel plic_phandles[socket] = (*phandle)++; 44218df0b46SAnup Patel plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket); 44318df0b46SAnup Patel plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr); 444568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, plic_name); 445568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, 44618df0b46SAnup Patel "#interrupt-cells", FDT_PLIC_INT_CELLS); 447568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, 44895e401d3SConor Dooley "#address-cells", FDT_PLIC_ADDR_CELLS); 449568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, plic_name, "compatible", 4500ffc1a95SAnup Patel (char **)&plic_compat, 4510ffc1a95SAnup Patel ARRAY_SIZE(plic_compat)); 452568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, plic_name, "interrupt-controller", NULL, 0); 453ca334e10SYong-Xuan Wang 454ca334e10SYong-Xuan Wang if (kvm_enabled()) { 455ca334e10SYong-Xuan Wang plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 456ca334e10SYong-Xuan Wang 457ca334e10SYong-Xuan Wang for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 458ca334e10SYong-Xuan Wang plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 459ca334e10SYong-Xuan Wang plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT); 460ca334e10SYong-Xuan Wang } 461ca334e10SYong-Xuan Wang 462568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended", 463ca334e10SYong-Xuan Wang plic_cells, 464ca334e10SYong-Xuan Wang s->soc[socket].num_harts * sizeof(uint32_t) * 2); 465ca334e10SYong-Xuan Wang } else { 466ca334e10SYong-Xuan Wang plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 467ca334e10SYong-Xuan Wang 468ca334e10SYong-Xuan Wang for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 469ca334e10SYong-Xuan Wang plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 470ca334e10SYong-Xuan Wang plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT); 471ca334e10SYong-Xuan Wang plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 472ca334e10SYong-Xuan Wang plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT); 473ca334e10SYong-Xuan Wang } 474ca334e10SYong-Xuan Wang 475ca334e10SYong-Xuan Wang qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended", 476ca334e10SYong-Xuan Wang plic_cells, 477ca334e10SYong-Xuan Wang s->soc[socket].num_harts * sizeof(uint32_t) * 4); 478ca334e10SYong-Xuan Wang } 479ca334e10SYong-Xuan Wang 480568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, plic_name, "reg", 48118df0b46SAnup Patel 0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size); 482568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, "riscv,ndev", 48359f74489SBin Meng VIRT_IRQCHIP_NUM_SOURCES - 1); 484568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, plic_name, socket); 485568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, "phandle", 4860ffc1a95SAnup Patel plic_phandles[socket]); 4873029fab6SAlistair Francis 488d644e5e4SAnup Patel if (!socket) { 489568e0614SDaniel Henrique Barboza platform_bus_add_all_fdt_nodes(ms->fdt, plic_name, 4903029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 4913029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].size, 4923029fab6SAlistair Francis VIRT_PLATFORM_BUS_IRQ); 493d644e5e4SAnup Patel } 4940ffc1a95SAnup Patel } 4950ffc1a95SAnup Patel 49668c8b403SSunil V L uint32_t imsic_num_bits(uint32_t count) 49728d8c281SAnup Patel { 49828d8c281SAnup Patel uint32_t ret = 0; 49928d8c281SAnup Patel 50028d8c281SAnup Patel while (BIT(ret) < count) { 50128d8c281SAnup Patel ret++; 50228d8c281SAnup Patel } 50328d8c281SAnup Patel 50428d8c281SAnup Patel return ret; 50528d8c281SAnup Patel } 50628d8c281SAnup Patel 50759a07d3cSYong-Xuan Wang static void create_fdt_one_imsic(RISCVVirtState *s, hwaddr base_addr, 50859a07d3cSYong-Xuan Wang uint32_t *intc_phandles, uint32_t msi_phandle, 50959a07d3cSYong-Xuan Wang bool m_mode, uint32_t imsic_guest_bits) 51028d8c281SAnup Patel { 51128d8c281SAnup Patel int cpu, socket; 5125fb20f76SDaniel Henrique Barboza g_autofree char *imsic_name = NULL; 513568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 514568e0614SDaniel Henrique Barboza int socket_count = riscv_socket_count(ms); 5155fb20f76SDaniel Henrique Barboza uint32_t imsic_max_hart_per_socket, imsic_addr, imsic_size; 5165fb20f76SDaniel Henrique Barboza g_autofree uint32_t *imsic_cells = NULL; 5175fb20f76SDaniel Henrique Barboza g_autofree uint32_t *imsic_regs = NULL; 5188fb0bb5eSDaniel Henrique Barboza static const char * const imsic_compat[2] = { 5198fb0bb5eSDaniel Henrique Barboza "qemu,imsics", "riscv,imsics" 5208fb0bb5eSDaniel Henrique Barboza }; 52128d8c281SAnup Patel 522568e0614SDaniel Henrique Barboza imsic_cells = g_new0(uint32_t, ms->smp.cpus * 2); 5232967f37dSDaniel Henrique Barboza imsic_regs = g_new0(uint32_t, socket_count * 4); 52428d8c281SAnup Patel 525568e0614SDaniel Henrique Barboza for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 52628d8c281SAnup Patel imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 52759a07d3cSYong-Xuan Wang imsic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT); 52828d8c281SAnup Patel } 52959a07d3cSYong-Xuan Wang 53028d8c281SAnup Patel imsic_max_hart_per_socket = 0; 5312967f37dSDaniel Henrique Barboza for (socket = 0; socket < socket_count; socket++) { 53259a07d3cSYong-Xuan Wang imsic_addr = base_addr + socket * VIRT_IMSIC_GROUP_MAX_SIZE; 53328d8c281SAnup Patel imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) * 53428d8c281SAnup Patel s->soc[socket].num_harts; 53528d8c281SAnup Patel imsic_regs[socket * 4 + 0] = 0; 53628d8c281SAnup Patel imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr); 53728d8c281SAnup Patel imsic_regs[socket * 4 + 2] = 0; 53828d8c281SAnup Patel imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size); 53928d8c281SAnup Patel if (imsic_max_hart_per_socket < s->soc[socket].num_harts) { 54028d8c281SAnup Patel imsic_max_hart_per_socket = s->soc[socket].num_harts; 54128d8c281SAnup Patel } 54228d8c281SAnup Patel } 54359a07d3cSYong-Xuan Wang 544e8ad5817SDaniel Henrique Barboza imsic_name = g_strdup_printf("/soc/interrupt-controller@%lx", 545e8ad5817SDaniel Henrique Barboza (unsigned long)base_addr); 546568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, imsic_name); 5478fb0bb5eSDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, imsic_name, "compatible", 5488fb0bb5eSDaniel Henrique Barboza (char **)&imsic_compat, 5498fb0bb5eSDaniel Henrique Barboza ARRAY_SIZE(imsic_compat)); 5508fb0bb5eSDaniel Henrique Barboza 551568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "#interrupt-cells", 55228d8c281SAnup Patel FDT_IMSIC_INT_CELLS); 55359a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, imsic_name, "interrupt-controller", NULL, 0); 55459a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, imsic_name, "msi-controller", NULL, 0); 555568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, imsic_name, "interrupts-extended", 556568e0614SDaniel Henrique Barboza imsic_cells, ms->smp.cpus * sizeof(uint32_t) * 2); 557568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, imsic_name, "reg", imsic_regs, 5582967f37dSDaniel Henrique Barboza socket_count * sizeof(uint32_t) * 4); 559568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,num-ids", 56028d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 56159a07d3cSYong-Xuan Wang 56228d8c281SAnup Patel if (imsic_guest_bits) { 563568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,guest-index-bits", 56428d8c281SAnup Patel imsic_guest_bits); 56528d8c281SAnup Patel } 56659a07d3cSYong-Xuan Wang 5672967f37dSDaniel Henrique Barboza if (socket_count > 1) { 568568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,hart-index-bits", 56928d8c281SAnup Patel imsic_num_bits(imsic_max_hart_per_socket)); 570568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-bits", 5712967f37dSDaniel Henrique Barboza imsic_num_bits(socket_count)); 572568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-shift", 57328d8c281SAnup Patel IMSIC_MMIO_GROUP_MIN_SHIFT); 57428d8c281SAnup Patel } 57559a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, imsic_name, "phandle", msi_phandle); 57628d8c281SAnup Patel } 57728d8c281SAnup Patel 57859a07d3cSYong-Xuan Wang static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap, 57959a07d3cSYong-Xuan Wang uint32_t *phandle, uint32_t *intc_phandles, 58059a07d3cSYong-Xuan Wang uint32_t *msi_m_phandle, uint32_t *msi_s_phandle) 58159a07d3cSYong-Xuan Wang { 58259a07d3cSYong-Xuan Wang *msi_m_phandle = (*phandle)++; 58359a07d3cSYong-Xuan Wang *msi_s_phandle = (*phandle)++; 58459a07d3cSYong-Xuan Wang 58559a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 58659a07d3cSYong-Xuan Wang /* M-level IMSIC node */ 58759a07d3cSYong-Xuan Wang create_fdt_one_imsic(s, memmap[VIRT_IMSIC_M].base, intc_phandles, 58859a07d3cSYong-Xuan Wang *msi_m_phandle, true, 0); 58959a07d3cSYong-Xuan Wang } 59059a07d3cSYong-Xuan Wang 59159a07d3cSYong-Xuan Wang /* S-level IMSIC node */ 59259a07d3cSYong-Xuan Wang create_fdt_one_imsic(s, memmap[VIRT_IMSIC_S].base, intc_phandles, 59359a07d3cSYong-Xuan Wang *msi_s_phandle, false, 59459a07d3cSYong-Xuan Wang imsic_num_bits(s->aia_guests + 1)); 59559a07d3cSYong-Xuan Wang 59659a07d3cSYong-Xuan Wang } 59759a07d3cSYong-Xuan Wang 59802dd57b3SDaniel Henrique Barboza /* Caller must free string after use */ 59902dd57b3SDaniel Henrique Barboza static char *fdt_get_aplic_nodename(unsigned long aplic_addr) 60002dd57b3SDaniel Henrique Barboza { 60129390fdbSDaniel Henrique Barboza return g_strdup_printf("/soc/interrupt-controller@%lx", aplic_addr); 60202dd57b3SDaniel Henrique Barboza } 60302dd57b3SDaniel Henrique Barboza 60459a07d3cSYong-Xuan Wang static void create_fdt_one_aplic(RISCVVirtState *s, int socket, 60559a07d3cSYong-Xuan Wang unsigned long aplic_addr, uint32_t aplic_size, 60659a07d3cSYong-Xuan Wang uint32_t msi_phandle, 60759a07d3cSYong-Xuan Wang uint32_t *intc_phandles, 60859a07d3cSYong-Xuan Wang uint32_t aplic_phandle, 60959a07d3cSYong-Xuan Wang uint32_t aplic_child_phandle, 61048c2c33cSYong-Xuan Wang bool m_mode, int num_harts) 61159a07d3cSYong-Xuan Wang { 61259a07d3cSYong-Xuan Wang int cpu; 61302dd57b3SDaniel Henrique Barboza g_autofree char *aplic_name = fdt_get_aplic_nodename(aplic_addr); 6145fb20f76SDaniel Henrique Barboza g_autofree uint32_t *aplic_cells = g_new0(uint32_t, num_harts * 2); 61559a07d3cSYong-Xuan Wang MachineState *ms = MACHINE(s); 616362b31fcSDaniel Henrique Barboza static const char * const aplic_compat[2] = { 617362b31fcSDaniel Henrique Barboza "qemu,aplic", "riscv,aplic" 618362b31fcSDaniel Henrique Barboza }; 61959a07d3cSYong-Xuan Wang 62048c2c33cSYong-Xuan Wang for (cpu = 0; cpu < num_harts; cpu++) { 62159a07d3cSYong-Xuan Wang aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 62259a07d3cSYong-Xuan Wang aplic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT); 62359a07d3cSYong-Xuan Wang } 62459a07d3cSYong-Xuan Wang 62559a07d3cSYong-Xuan Wang qemu_fdt_add_subnode(ms->fdt, aplic_name); 626362b31fcSDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, aplic_name, "compatible", 627362b31fcSDaniel Henrique Barboza (char **)&aplic_compat, 628362b31fcSDaniel Henrique Barboza ARRAY_SIZE(aplic_compat)); 629190e0ae6SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, aplic_name, "#address-cells", 630190e0ae6SDaniel Henrique Barboza FDT_APLIC_ADDR_CELLS); 63159a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, 63259a07d3cSYong-Xuan Wang "#interrupt-cells", FDT_APLIC_INT_CELLS); 63359a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, aplic_name, "interrupt-controller", NULL, 0); 63459a07d3cSYong-Xuan Wang 63559a07d3cSYong-Xuan Wang if (s->aia_type == VIRT_AIA_TYPE_APLIC) { 63659a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, aplic_name, "interrupts-extended", 63748c2c33cSYong-Xuan Wang aplic_cells, num_harts * sizeof(uint32_t) * 2); 63859a07d3cSYong-Xuan Wang } else { 63959a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "msi-parent", msi_phandle); 64059a07d3cSYong-Xuan Wang } 64159a07d3cSYong-Xuan Wang 64259a07d3cSYong-Xuan Wang qemu_fdt_setprop_cells(ms->fdt, aplic_name, "reg", 64359a07d3cSYong-Xuan Wang 0x0, aplic_addr, 0x0, aplic_size); 64459a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,num-sources", 64559a07d3cSYong-Xuan Wang VIRT_IRQCHIP_NUM_SOURCES); 64659a07d3cSYong-Xuan Wang 64759a07d3cSYong-Xuan Wang if (aplic_child_phandle) { 64859a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,children", 64959a07d3cSYong-Xuan Wang aplic_child_phandle); 650b1f1e9dcSDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegation", 65159a07d3cSYong-Xuan Wang aplic_child_phandle, 0x1, 65259a07d3cSYong-Xuan Wang VIRT_IRQCHIP_NUM_SOURCES); 65338facfa8SDaniel Henrique Barboza /* 65438facfa8SDaniel Henrique Barboza * DEPRECATED_9.1: Compat property kept temporarily 65538facfa8SDaniel Henrique Barboza * to allow old firmwares to work with AIA. Do *not* 65638facfa8SDaniel Henrique Barboza * use 'riscv,delegate' in new code: use 65738facfa8SDaniel Henrique Barboza * 'riscv,delegation' instead. 65838facfa8SDaniel Henrique Barboza */ 65938facfa8SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegate", 66038facfa8SDaniel Henrique Barboza aplic_child_phandle, 0x1, 66138facfa8SDaniel Henrique Barboza VIRT_IRQCHIP_NUM_SOURCES); 66259a07d3cSYong-Xuan Wang } 66359a07d3cSYong-Xuan Wang 66459a07d3cSYong-Xuan Wang riscv_socket_fdt_write_id(ms, aplic_name, socket); 66559a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "phandle", aplic_phandle); 66659a07d3cSYong-Xuan Wang } 66759a07d3cSYong-Xuan Wang 66828d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s, 66928d8c281SAnup Patel const MemMapEntry *memmap, int socket, 67028d8c281SAnup Patel uint32_t msi_m_phandle, 67128d8c281SAnup Patel uint32_t msi_s_phandle, 67228d8c281SAnup Patel uint32_t *phandle, 67328d8c281SAnup Patel uint32_t *intc_phandles, 67448c2c33cSYong-Xuan Wang uint32_t *aplic_phandles, 67548c2c33cSYong-Xuan Wang int num_harts) 676e6faee65SAnup Patel { 677e6faee65SAnup Patel unsigned long aplic_addr; 678568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 679e6faee65SAnup Patel uint32_t aplic_m_phandle, aplic_s_phandle; 680e6faee65SAnup Patel 681e6faee65SAnup Patel aplic_m_phandle = (*phandle)++; 682e6faee65SAnup Patel aplic_s_phandle = (*phandle)++; 683e6faee65SAnup Patel 68459a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 685e6faee65SAnup Patel /* M-level APLIC node */ 686e6faee65SAnup Patel aplic_addr = memmap[VIRT_APLIC_M].base + 687e6faee65SAnup Patel (memmap[VIRT_APLIC_M].size * socket); 68859a07d3cSYong-Xuan Wang create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_M].size, 68959a07d3cSYong-Xuan Wang msi_m_phandle, intc_phandles, 69059a07d3cSYong-Xuan Wang aplic_m_phandle, aplic_s_phandle, 69148c2c33cSYong-Xuan Wang true, num_harts); 69228d8c281SAnup Patel } 693e6faee65SAnup Patel 694e6faee65SAnup Patel /* S-level APLIC node */ 695e6faee65SAnup Patel aplic_addr = memmap[VIRT_APLIC_S].base + 696e6faee65SAnup Patel (memmap[VIRT_APLIC_S].size * socket); 69759a07d3cSYong-Xuan Wang create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_S].size, 69859a07d3cSYong-Xuan Wang msi_s_phandle, intc_phandles, 69959a07d3cSYong-Xuan Wang aplic_s_phandle, 0, 70048c2c33cSYong-Xuan Wang false, num_harts); 70159a07d3cSYong-Xuan Wang 702d644e5e4SAnup Patel if (!socket) { 70302dd57b3SDaniel Henrique Barboza g_autofree char *aplic_name = fdt_get_aplic_nodename(aplic_addr); 704568e0614SDaniel Henrique Barboza platform_bus_add_all_fdt_nodes(ms->fdt, aplic_name, 7053029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 7063029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].size, 7073029fab6SAlistair Francis VIRT_PLATFORM_BUS_IRQ); 708d644e5e4SAnup Patel } 7093029fab6SAlistair Francis 710e6faee65SAnup Patel aplic_phandles[socket] = aplic_s_phandle; 711e6faee65SAnup Patel } 712e6faee65SAnup Patel 713abd9a206SAtish Patra static void create_fdt_pmu(RISCVVirtState *s) 714abd9a206SAtish Patra { 7155fb20f76SDaniel Henrique Barboza g_autofree char *pmu_name = g_strdup_printf("/pmu"); 716568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 717abd9a206SAtish Patra RISCVCPU hart = s->soc[0].harts[0]; 718abd9a206SAtish Patra 719568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, pmu_name); 720568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, pmu_name, "compatible", "riscv,pmu"); 7212571a642SRob Bradford riscv_pmu_generate_fdt_node(ms->fdt, hart.pmu_avail_ctrs, pmu_name); 722abd9a206SAtish Patra } 723abd9a206SAtish Patra 7240ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap, 725914c97f9SDaniel Henrique Barboza uint32_t *phandle, 7260ffc1a95SAnup Patel uint32_t *irq_mmio_phandle, 7270ffc1a95SAnup Patel uint32_t *irq_pcie_phandle, 72828d8c281SAnup Patel uint32_t *irq_virtio_phandle, 72928d8c281SAnup Patel uint32_t *msi_pcie_phandle) 7300ffc1a95SAnup Patel { 73128d8c281SAnup Patel int socket, phandle_pos; 732568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 73328d8c281SAnup Patel uint32_t msi_m_phandle = 0, msi_s_phandle = 0; 7345d0e3bcbSDaniel Henrique Barboza uint32_t xplic_phandles[MAX_NODES]; 7355d0e3bcbSDaniel Henrique Barboza g_autofree uint32_t *intc_phandles = NULL; 736568e0614SDaniel Henrique Barboza int socket_count = riscv_socket_count(ms); 7370ffc1a95SAnup Patel 738568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/cpus"); 739568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/cpus", "timebase-frequency", 740385e575cSYong-Xuan Wang kvm_enabled() ? 741385e575cSYong-Xuan Wang kvm_riscv_get_timebase_frequency(first_cpu) : 7420ffc1a95SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ); 743568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0); 744568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1); 745568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map"); 7460ffc1a95SAnup Patel 747568e0614SDaniel Henrique Barboza intc_phandles = g_new0(uint32_t, ms->smp.cpus); 74828d8c281SAnup Patel 749568e0614SDaniel Henrique Barboza phandle_pos = ms->smp.cpus; 7502967f37dSDaniel Henrique Barboza for (socket = (socket_count - 1); socket >= 0; socket--) { 7515d0e3bcbSDaniel Henrique Barboza g_autofree char *clust_name = NULL; 75228d8c281SAnup Patel phandle_pos -= s->soc[socket].num_harts; 75328d8c281SAnup Patel 7540ffc1a95SAnup Patel clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket); 755568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, clust_name); 7560ffc1a95SAnup Patel 7570ffc1a95SAnup Patel create_fdt_socket_cpus(s, socket, clust_name, phandle, 758914c97f9SDaniel Henrique Barboza &intc_phandles[phandle_pos]); 7590ffc1a95SAnup Patel 7600ffc1a95SAnup Patel create_fdt_socket_memory(s, memmap, socket); 7610ffc1a95SAnup Patel 762f2d44e9cSDaniel Henrique Barboza if (virt_aclint_allowed() && s->have_aclint) { 76328d8c281SAnup Patel create_fdt_socket_aclint(s, memmap, socket, 76428d8c281SAnup Patel &intc_phandles[phandle_pos]); 765f2d44e9cSDaniel Henrique Barboza } else if (tcg_enabled()) { 76628d8c281SAnup Patel create_fdt_socket_clint(s, memmap, socket, 76728d8c281SAnup Patel &intc_phandles[phandle_pos]); 768954886eaSAnup Patel } 769ad40be27SYifei Jiang } 77028d8c281SAnup Patel 77128d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 77228d8c281SAnup Patel create_fdt_imsic(s, memmap, phandle, intc_phandles, 77328d8c281SAnup Patel &msi_m_phandle, &msi_s_phandle); 77428d8c281SAnup Patel *msi_pcie_phandle = msi_s_phandle; 77528d8c281SAnup Patel } 77628d8c281SAnup Patel 77748c2c33cSYong-Xuan Wang /* KVM AIA only has one APLIC instance */ 778a51d4610SDaniel Henrique Barboza if (kvm_enabled() && virt_use_kvm_aia(s)) { 77948c2c33cSYong-Xuan Wang create_fdt_socket_aplic(s, memmap, 0, 78048c2c33cSYong-Xuan Wang msi_m_phandle, msi_s_phandle, phandle, 78148c2c33cSYong-Xuan Wang &intc_phandles[0], xplic_phandles, 78248c2c33cSYong-Xuan Wang ms->smp.cpus); 78348c2c33cSYong-Xuan Wang } else { 784568e0614SDaniel Henrique Barboza phandle_pos = ms->smp.cpus; 7852967f37dSDaniel Henrique Barboza for (socket = (socket_count - 1); socket >= 0; socket--) { 78628d8c281SAnup Patel phandle_pos -= s->soc[socket].num_harts; 7870ffc1a95SAnup Patel 788e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 7890ffc1a95SAnup Patel create_fdt_socket_plic(s, memmap, socket, phandle, 79048c2c33cSYong-Xuan Wang &intc_phandles[phandle_pos], 79148c2c33cSYong-Xuan Wang xplic_phandles); 792e6faee65SAnup Patel } else { 79328d8c281SAnup Patel create_fdt_socket_aplic(s, memmap, socket, 79428d8c281SAnup Patel msi_m_phandle, msi_s_phandle, phandle, 79548c2c33cSYong-Xuan Wang &intc_phandles[phandle_pos], 79648c2c33cSYong-Xuan Wang xplic_phandles, 79748c2c33cSYong-Xuan Wang s->soc[socket].num_harts); 79848c2c33cSYong-Xuan Wang } 79928d8c281SAnup Patel } 800e6faee65SAnup Patel } 8010ffc1a95SAnup Patel 802a51d4610SDaniel Henrique Barboza if (kvm_enabled() && virt_use_kvm_aia(s)) { 80348c2c33cSYong-Xuan Wang *irq_mmio_phandle = xplic_phandles[0]; 80448c2c33cSYong-Xuan Wang *irq_virtio_phandle = xplic_phandles[0]; 80548c2c33cSYong-Xuan Wang *irq_pcie_phandle = xplic_phandles[0]; 80648c2c33cSYong-Xuan Wang } else { 8072967f37dSDaniel Henrique Barboza for (socket = 0; socket < socket_count; socket++) { 80818df0b46SAnup Patel if (socket == 0) { 8090ffc1a95SAnup Patel *irq_mmio_phandle = xplic_phandles[socket]; 8100ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 8110ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 81218df0b46SAnup Patel } 81318df0b46SAnup Patel if (socket == 1) { 8140ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 8150ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 81618df0b46SAnup Patel } 81718df0b46SAnup Patel if (socket == 2) { 8180ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 81918df0b46SAnup Patel } 82018df0b46SAnup Patel } 82148c2c33cSYong-Xuan Wang } 82218df0b46SAnup Patel 823568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_distance_matrix(ms); 8240ffc1a95SAnup Patel } 8250ffc1a95SAnup Patel 8260ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap, 8270ffc1a95SAnup Patel uint32_t irq_virtio_phandle) 8280ffc1a95SAnup Patel { 8290ffc1a95SAnup Patel int i; 830568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 83104331d0bSMichael Clark 83204331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 8331d873c6eSDaniel Henrique Barboza g_autofree char *name = g_strdup_printf("/soc/virtio_mmio@%lx", 83404331d0bSMichael Clark (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size)); 8351d873c6eSDaniel Henrique Barboza 836568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 837568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "virtio,mmio"); 838568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 83904331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 84004331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].size); 841568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", 8420ffc1a95SAnup Patel irq_virtio_phandle); 843e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 844568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", 845e6faee65SAnup Patel VIRTIO_IRQ + i); 846e6faee65SAnup Patel } else { 847568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", 848e6faee65SAnup Patel VIRTIO_IRQ + i, 0x4); 849e6faee65SAnup Patel } 85004331d0bSMichael Clark } 8510ffc1a95SAnup Patel } 8520ffc1a95SAnup Patel 8530ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap, 85428d8c281SAnup Patel uint32_t irq_pcie_phandle, 85528d8c281SAnup Patel uint32_t msi_pcie_phandle) 8560ffc1a95SAnup Patel { 8575fb20f76SDaniel Henrique Barboza g_autofree char *name = NULL; 858568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 85904331d0bSMichael Clark 86018df0b46SAnup Patel name = g_strdup_printf("/soc/pci@%lx", 8616d56e396SAlistair Francis (long) memmap[VIRT_PCIE_ECAM].base); 862568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#address-cells", 8630ffc1a95SAnup Patel FDT_PCI_ADDR_CELLS); 864568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 8650ffc1a95SAnup Patel FDT_PCI_INT_CELLS); 866568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#size-cells", 0x2); 867568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 8680ffc1a95SAnup Patel "pci-host-ecam-generic"); 869568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "device_type", "pci"); 870568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "linux,pci-domain", 0); 871568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "bus-range", 0, 87218df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1); 873568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "dma-coherent", NULL, 0); 87428d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 875568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "msi-parent", msi_pcie_phandle); 87628d8c281SAnup Patel } 877568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 0, 87818df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size); 879568e0614SDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(ms->fdt, name, "ranges", 8806d56e396SAlistair Francis 1, FDT_PCI_RANGE_IOPORT, 2, 0, 8816d56e396SAlistair Francis 2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size, 8826d56e396SAlistair Francis 1, FDT_PCI_RANGE_MMIO, 8836d56e396SAlistair Francis 2, memmap[VIRT_PCIE_MMIO].base, 88419800265SBin Meng 2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size, 88519800265SBin Meng 1, FDT_PCI_RANGE_MMIO_64BIT, 88619800265SBin Meng 2, virt_high_pcie_memmap.base, 88719800265SBin Meng 2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size); 88819800265SBin Meng 889568e0614SDaniel Henrique Barboza create_pcie_irq_map(s, ms->fdt, name, irq_pcie_phandle); 8900ffc1a95SAnup Patel } 8916d56e396SAlistair Francis 8920ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap, 8930ffc1a95SAnup Patel uint32_t *phandle) 8940ffc1a95SAnup Patel { 8950ffc1a95SAnup Patel char *name; 8960ffc1a95SAnup Patel uint32_t test_phandle; 897568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 8980ffc1a95SAnup Patel 8990ffc1a95SAnup Patel test_phandle = (*phandle)++; 90018df0b46SAnup Patel name = g_strdup_printf("/soc/test@%lx", 90104331d0bSMichael Clark (long)memmap[VIRT_TEST].base); 902568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 9039c0fb20cSPalmer Dabbelt { 9042cc04550SBin Meng static const char * const compat[3] = { 9052cc04550SBin Meng "sifive,test1", "sifive,test0", "syscon" 9062cc04550SBin Meng }; 907568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, name, "compatible", 9080ffc1a95SAnup Patel (char **)&compat, ARRAY_SIZE(compat)); 9099c0fb20cSPalmer Dabbelt } 910568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 9110ffc1a95SAnup Patel 0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size); 912568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "phandle", test_phandle); 913568e0614SDaniel Henrique Barboza test_phandle = qemu_fdt_get_phandle(ms->fdt, name); 91418df0b46SAnup Patel g_free(name); 9150e404da0SAnup Patel 916ae293799SConor Dooley name = g_strdup_printf("/reboot"); 917568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 918568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-reboot"); 919568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle); 920568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0); 921568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_RESET); 92218df0b46SAnup Patel g_free(name); 9230e404da0SAnup Patel 924ae293799SConor Dooley name = g_strdup_printf("/poweroff"); 925568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 926568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-poweroff"); 927568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle); 928568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0); 929568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_PASS); 93018df0b46SAnup Patel g_free(name); 9310ffc1a95SAnup Patel } 9320ffc1a95SAnup Patel 9330ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap, 9340ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 9350ffc1a95SAnup Patel { 9365fb20f76SDaniel Henrique Barboza g_autofree char *name = NULL; 937568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 93804331d0bSMichael Clark 93953c38f7aSConor Dooley name = g_strdup_printf("/soc/serial@%lx", (long)memmap[VIRT_UART0].base); 940568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 941568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "ns16550a"); 942568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 94304331d0bSMichael Clark 0x0, memmap[VIRT_UART0].base, 94404331d0bSMichael Clark 0x0, memmap[VIRT_UART0].size); 945568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "clock-frequency", 3686400); 946568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", irq_mmio_phandle); 947e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 948568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", UART0_IRQ); 949e6faee65SAnup Patel } else { 950568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", UART0_IRQ, 0x4); 951e6faee65SAnup Patel } 95204331d0bSMichael Clark 953568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", name); 9540ffc1a95SAnup Patel } 9550ffc1a95SAnup Patel 9560ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap, 9570ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 9580ffc1a95SAnup Patel { 9595fb20f76SDaniel Henrique Barboza g_autofree char *name = NULL; 960568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 96171eb522cSAlistair Francis 96218df0b46SAnup Patel name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base); 963568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 964568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 9650ffc1a95SAnup Patel "google,goldfish-rtc"); 966568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 9670ffc1a95SAnup Patel 0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size); 968568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", 9690ffc1a95SAnup Patel irq_mmio_phandle); 970e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 971568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", RTC_IRQ); 972e6faee65SAnup Patel } else { 973568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", RTC_IRQ, 0x4); 974e6faee65SAnup Patel } 9750ffc1a95SAnup Patel } 9760ffc1a95SAnup Patel 9770ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap) 9780ffc1a95SAnup Patel { 979568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 9800ffc1a95SAnup Patel hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 9810ffc1a95SAnup Patel hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 9825fb20f76SDaniel Henrique Barboza g_autofree char *name = g_strdup_printf("/flash@%" PRIx64, flashbase); 98367b5ef30SAnup Patel 984568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 985568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "cfi-flash"); 986568e0614SDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(ms->fdt, name, "reg", 98771eb522cSAlistair Francis 2, flashbase, 2, flashsize, 98871eb522cSAlistair Francis 2, flashbase + flashsize, 2, flashsize); 989568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "bank-width", 4); 9900ffc1a95SAnup Patel } 9910ffc1a95SAnup Patel 992f9a461b2SAtish Patra static void create_fdt_fw_cfg(RISCVVirtState *s, const MemMapEntry *memmap) 993f9a461b2SAtish Patra { 994568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 995f9a461b2SAtish Patra hwaddr base = memmap[VIRT_FW_CFG].base; 996f9a461b2SAtish Patra hwaddr size = memmap[VIRT_FW_CFG].size; 9975fb20f76SDaniel Henrique Barboza g_autofree char *nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base); 998f9a461b2SAtish Patra 999568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, nodename); 1000568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, nodename, 1001f9a461b2SAtish Patra "compatible", "qemu,fw-cfg-mmio"); 1002568e0614SDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 1003f9a461b2SAtish Patra 2, base, 2, size); 1004568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0); 1005f9a461b2SAtish Patra } 1006f9a461b2SAtish Patra 10077778cdddSDaniel Henrique Barboza static void create_fdt_virtio_iommu(RISCVVirtState *s, uint16_t bdf) 10087778cdddSDaniel Henrique Barboza { 10097778cdddSDaniel Henrique Barboza const char compat[] = "virtio,pci-iommu\0pci1af4,1057"; 10107778cdddSDaniel Henrique Barboza void *fdt = MACHINE(s)->fdt; 10117778cdddSDaniel Henrique Barboza uint32_t iommu_phandle; 10127778cdddSDaniel Henrique Barboza g_autofree char *iommu_node = NULL; 10137778cdddSDaniel Henrique Barboza g_autofree char *pci_node = NULL; 10147778cdddSDaniel Henrique Barboza 10157778cdddSDaniel Henrique Barboza pci_node = g_strdup_printf("/soc/pci@%lx", 10167778cdddSDaniel Henrique Barboza (long) virt_memmap[VIRT_PCIE_ECAM].base); 10177778cdddSDaniel Henrique Barboza iommu_node = g_strdup_printf("%s/virtio_iommu@%x,%x", pci_node, 10187778cdddSDaniel Henrique Barboza PCI_SLOT(bdf), PCI_FUNC(bdf)); 10197778cdddSDaniel Henrique Barboza iommu_phandle = qemu_fdt_alloc_phandle(fdt); 10207778cdddSDaniel Henrique Barboza 10217778cdddSDaniel Henrique Barboza qemu_fdt_add_subnode(fdt, iommu_node); 10227778cdddSDaniel Henrique Barboza 10237778cdddSDaniel Henrique Barboza qemu_fdt_setprop(fdt, iommu_node, "compatible", compat, sizeof(compat)); 10247778cdddSDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(fdt, iommu_node, "reg", 10257778cdddSDaniel Henrique Barboza 1, bdf << 8, 1, 0, 1, 0, 10267778cdddSDaniel Henrique Barboza 1, 0, 1, 0); 10277778cdddSDaniel Henrique Barboza qemu_fdt_setprop_cell(fdt, iommu_node, "#iommu-cells", 1); 10287778cdddSDaniel Henrique Barboza qemu_fdt_setprop_cell(fdt, iommu_node, "phandle", iommu_phandle); 10297778cdddSDaniel Henrique Barboza 10307778cdddSDaniel Henrique Barboza qemu_fdt_setprop_cells(fdt, pci_node, "iommu-map", 10317778cdddSDaniel Henrique Barboza 0, iommu_phandle, 0, bdf, 10327778cdddSDaniel Henrique Barboza bdf + 1, iommu_phandle, bdf + 1, 0xffff - bdf); 10337778cdddSDaniel Henrique Barboza } 10347778cdddSDaniel Henrique Barboza 10357a87ba89SDaniel Henrique Barboza static void finalize_fdt(RISCVVirtState *s) 10367a87ba89SDaniel Henrique Barboza { 10377a87ba89SDaniel Henrique Barboza uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1; 10387a87ba89SDaniel Henrique Barboza uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1; 10397a87ba89SDaniel Henrique Barboza 10407a87ba89SDaniel Henrique Barboza create_fdt_sockets(s, virt_memmap, &phandle, &irq_mmio_phandle, 10417a87ba89SDaniel Henrique Barboza &irq_pcie_phandle, &irq_virtio_phandle, 10427a87ba89SDaniel Henrique Barboza &msi_pcie_phandle); 10437a87ba89SDaniel Henrique Barboza 10447a87ba89SDaniel Henrique Barboza create_fdt_virtio(s, virt_memmap, irq_virtio_phandle); 10457a87ba89SDaniel Henrique Barboza 10467a87ba89SDaniel Henrique Barboza create_fdt_pcie(s, virt_memmap, irq_pcie_phandle, msi_pcie_phandle); 10477a87ba89SDaniel Henrique Barboza 10487a87ba89SDaniel Henrique Barboza create_fdt_reset(s, virt_memmap, &phandle); 10497a87ba89SDaniel Henrique Barboza 10507a87ba89SDaniel Henrique Barboza create_fdt_uart(s, virt_memmap, irq_mmio_phandle); 10517a87ba89SDaniel Henrique Barboza 10527a87ba89SDaniel Henrique Barboza create_fdt_rtc(s, virt_memmap, irq_mmio_phandle); 10537a87ba89SDaniel Henrique Barboza } 10547a87ba89SDaniel Henrique Barboza 1055914c97f9SDaniel Henrique Barboza static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap) 10560ffc1a95SAnup Patel { 1057568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 1058e4b4f0b7SJason A. Donenfeld uint8_t rng_seed[32]; 10593fe88965SDaniel Henrique Barboza g_autofree char *name = NULL; 10600ffc1a95SAnup Patel 1061568e0614SDaniel Henrique Barboza ms->fdt = create_device_tree(&s->fdt_size); 1062568e0614SDaniel Henrique Barboza if (!ms->fdt) { 10630ffc1a95SAnup Patel error_report("create_device_tree() failed"); 10640ffc1a95SAnup Patel exit(1); 10650ffc1a95SAnup Patel } 10660ffc1a95SAnup Patel 1067568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/", "model", "riscv-virtio,qemu"); 1068568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/", "compatible", "riscv-virtio"); 1069568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2); 1070568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2); 10710ffc1a95SAnup Patel 1072568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/soc"); 1073568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, "/soc", "ranges", NULL, 0); 1074568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/soc", "compatible", "simple-bus"); 1075568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/soc", "#size-cells", 0x2); 1076568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/soc", "#address-cells", 0x2); 10770ffc1a95SAnup Patel 10783fe88965SDaniel Henrique Barboza /* 10793fe88965SDaniel Henrique Barboza * The "/soc/pci@..." node is needed for PCIE hotplugs 10803fe88965SDaniel Henrique Barboza * that might happen before finalize_fdt(). 10813fe88965SDaniel Henrique Barboza */ 10823fe88965SDaniel Henrique Barboza name = g_strdup_printf("/soc/pci@%lx", (long) memmap[VIRT_PCIE_ECAM].base); 10833fe88965SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 10843fe88965SDaniel Henrique Barboza 10857a87ba89SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/chosen"); 10864e1e3003SAnup Patel 1087e4b4f0b7SJason A. Donenfeld /* Pass seed to RNG */ 1088e4b4f0b7SJason A. Donenfeld qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed)); 1089568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, "/chosen", "rng-seed", 10902967f37dSDaniel Henrique Barboza rng_seed, sizeof(rng_seed)); 10917a87ba89SDaniel Henrique Barboza 10927a87ba89SDaniel Henrique Barboza create_fdt_flash(s, memmap); 10937a87ba89SDaniel Henrique Barboza create_fdt_fw_cfg(s, memmap); 10947a87ba89SDaniel Henrique Barboza create_fdt_pmu(s); 109504331d0bSMichael Clark } 109604331d0bSMichael Clark 10976d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem, 1098e86e9527SSunil V L DeviceState *irqchip, 1099e86e9527SSunil V L RISCVVirtState *s) 11006d56e396SAlistair Francis { 11016d56e396SAlistair Francis DeviceState *dev; 11026d56e396SAlistair Francis MemoryRegion *ecam_alias, *ecam_reg; 110319800265SBin Meng MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg; 1104e86e9527SSunil V L hwaddr ecam_base = s->memmap[VIRT_PCIE_ECAM].base; 1105e86e9527SSunil V L hwaddr ecam_size = s->memmap[VIRT_PCIE_ECAM].size; 1106e86e9527SSunil V L hwaddr mmio_base = s->memmap[VIRT_PCIE_MMIO].base; 1107e86e9527SSunil V L hwaddr mmio_size = s->memmap[VIRT_PCIE_MMIO].size; 1108e86e9527SSunil V L hwaddr high_mmio_base = virt_high_pcie_memmap.base; 1109e86e9527SSunil V L hwaddr high_mmio_size = virt_high_pcie_memmap.size; 1110e86e9527SSunil V L hwaddr pio_base = s->memmap[VIRT_PCIE_PIO].base; 1111e86e9527SSunil V L hwaddr pio_size = s->memmap[VIRT_PCIE_PIO].size; 11126d56e396SAlistair Francis qemu_irq irq; 11136d56e396SAlistair Francis int i; 11146d56e396SAlistair Francis 11153e80f690SMarkus Armbruster dev = qdev_new(TYPE_GPEX_HOST); 11166d56e396SAlistair Francis 1117e86e9527SSunil V L /* Set GPEX object properties for the virt machine */ 1118e86e9527SSunil V L object_property_set_uint(OBJECT(GPEX_HOST(dev)), PCI_HOST_ECAM_BASE, 1119e86e9527SSunil V L ecam_base, NULL); 1120e86e9527SSunil V L object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_ECAM_SIZE, 1121e86e9527SSunil V L ecam_size, NULL); 1122e86e9527SSunil V L object_property_set_uint(OBJECT(GPEX_HOST(dev)), 1123e86e9527SSunil V L PCI_HOST_BELOW_4G_MMIO_BASE, 1124e86e9527SSunil V L mmio_base, NULL); 1125e86e9527SSunil V L object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_BELOW_4G_MMIO_SIZE, 1126e86e9527SSunil V L mmio_size, NULL); 1127e86e9527SSunil V L object_property_set_uint(OBJECT(GPEX_HOST(dev)), 1128e86e9527SSunil V L PCI_HOST_ABOVE_4G_MMIO_BASE, 1129e86e9527SSunil V L high_mmio_base, NULL); 1130e86e9527SSunil V L object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_ABOVE_4G_MMIO_SIZE, 1131e86e9527SSunil V L high_mmio_size, NULL); 1132e86e9527SSunil V L object_property_set_uint(OBJECT(GPEX_HOST(dev)), PCI_HOST_PIO_BASE, 1133e86e9527SSunil V L pio_base, NULL); 1134e86e9527SSunil V L object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_PIO_SIZE, 1135e86e9527SSunil V L pio_size, NULL); 1136e86e9527SSunil V L 11373c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 11386d56e396SAlistair Francis 11396d56e396SAlistair Francis ecam_alias = g_new0(MemoryRegion, 1); 11406d56e396SAlistair Francis ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 11416d56e396SAlistair Francis memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam", 11426d56e396SAlistair Francis ecam_reg, 0, ecam_size); 11436d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias); 11446d56e396SAlistair Francis 11456d56e396SAlistair Francis mmio_alias = g_new0(MemoryRegion, 1); 11466d56e396SAlistair Francis mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 11476d56e396SAlistair Francis memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio", 11486d56e396SAlistair Francis mmio_reg, mmio_base, mmio_size); 11496d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias); 11506d56e396SAlistair Francis 115119800265SBin Meng /* Map high MMIO space */ 115219800265SBin Meng high_mmio_alias = g_new0(MemoryRegion, 1); 115319800265SBin Meng memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high", 115419800265SBin Meng mmio_reg, high_mmio_base, high_mmio_size); 115519800265SBin Meng memory_region_add_subregion(get_system_memory(), high_mmio_base, 115619800265SBin Meng high_mmio_alias); 115719800265SBin Meng 11586d56e396SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base); 11596d56e396SAlistair Francis 11606d56e396SAlistair Francis for (i = 0; i < GPEX_NUM_IRQS; i++) { 1161e6faee65SAnup Patel irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i); 11626d56e396SAlistair Francis 11636d56e396SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq); 11646d56e396SAlistair Francis gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i); 11656d56e396SAlistair Francis } 11666d56e396SAlistair Francis 1167e86e9527SSunil V L GPEX_HOST(dev)->gpex_cfg.bus = PCI_HOST_BRIDGE(GPEX_HOST(dev))->bus; 11686d56e396SAlistair Francis return dev; 11696d56e396SAlistair Francis } 11706d56e396SAlistair Francis 1171568e0614SDaniel Henrique Barboza static FWCfgState *create_fw_cfg(const MachineState *ms) 11720489348dSAsherah Connor { 11730489348dSAsherah Connor hwaddr base = virt_memmap[VIRT_FW_CFG].base; 11740489348dSAsherah Connor FWCfgState *fw_cfg; 11750489348dSAsherah Connor 11760489348dSAsherah Connor fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16, 11770489348dSAsherah Connor &address_space_memory); 1178568e0614SDaniel Henrique Barboza fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)ms->smp.cpus); 11790489348dSAsherah Connor 11800489348dSAsherah Connor return fw_cfg; 11810489348dSAsherah Connor } 11820489348dSAsherah Connor 1183e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket, 1184e6faee65SAnup Patel int base_hartid, int hart_count) 1185e6faee65SAnup Patel { 1186e6faee65SAnup Patel DeviceState *ret; 11875fb20f76SDaniel Henrique Barboza g_autofree char *plic_hart_config = NULL; 1188e6faee65SAnup Patel 1189e6faee65SAnup Patel /* Per-socket PLIC hart topology configuration string */ 1190e6faee65SAnup Patel plic_hart_config = riscv_plic_hart_config_string(hart_count); 1191e6faee65SAnup Patel 1192e6faee65SAnup Patel /* Per-socket PLIC */ 1193e6faee65SAnup Patel ret = sifive_plic_create( 1194e6faee65SAnup Patel memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size, 1195e6faee65SAnup Patel plic_hart_config, hart_count, base_hartid, 1196e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1197e6faee65SAnup Patel ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1), 1198e6faee65SAnup Patel VIRT_PLIC_PRIORITY_BASE, 1199e6faee65SAnup Patel VIRT_PLIC_PENDING_BASE, 1200e6faee65SAnup Patel VIRT_PLIC_ENABLE_BASE, 1201e6faee65SAnup Patel VIRT_PLIC_ENABLE_STRIDE, 1202e6faee65SAnup Patel VIRT_PLIC_CONTEXT_BASE, 1203e6faee65SAnup Patel VIRT_PLIC_CONTEXT_STRIDE, 1204e6faee65SAnup Patel memmap[VIRT_PLIC].size); 1205e6faee65SAnup Patel 1206e6faee65SAnup Patel return ret; 1207e6faee65SAnup Patel } 1208e6faee65SAnup Patel 120928d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests, 1210e6faee65SAnup Patel const MemMapEntry *memmap, int socket, 1211e6faee65SAnup Patel int base_hartid, int hart_count) 1212e6faee65SAnup Patel { 121328d8c281SAnup Patel int i; 121428d8c281SAnup Patel hwaddr addr; 121528d8c281SAnup Patel uint32_t guest_bits; 121659a07d3cSYong-Xuan Wang DeviceState *aplic_s = NULL; 121759a07d3cSYong-Xuan Wang DeviceState *aplic_m = NULL; 121859a07d3cSYong-Xuan Wang bool msimode = aia_type == VIRT_AIA_TYPE_APLIC_IMSIC; 121928d8c281SAnup Patel 122028d8c281SAnup Patel if (msimode) { 122159a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 122228d8c281SAnup Patel /* Per-socket M-level IMSICs */ 122359a07d3cSYong-Xuan Wang addr = memmap[VIRT_IMSIC_M].base + 122459a07d3cSYong-Xuan Wang socket * VIRT_IMSIC_GROUP_MAX_SIZE; 122528d8c281SAnup Patel for (i = 0; i < hart_count; i++) { 122628d8c281SAnup Patel riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0), 122728d8c281SAnup Patel base_hartid + i, true, 1, 122828d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 122928d8c281SAnup Patel } 123059a07d3cSYong-Xuan Wang } 123128d8c281SAnup Patel 123228d8c281SAnup Patel /* Per-socket S-level IMSICs */ 123328d8c281SAnup Patel guest_bits = imsic_num_bits(aia_guests + 1); 123428d8c281SAnup Patel addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE; 123528d8c281SAnup Patel for (i = 0; i < hart_count; i++) { 123628d8c281SAnup Patel riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits), 123728d8c281SAnup Patel base_hartid + i, false, 1 + aia_guests, 123828d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 123928d8c281SAnup Patel } 124028d8c281SAnup Patel } 1241e6faee65SAnup Patel 124259a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 1243e6faee65SAnup Patel /* Per-socket M-level APLIC */ 124459a07d3cSYong-Xuan Wang aplic_m = riscv_aplic_create(memmap[VIRT_APLIC_M].base + 124559a07d3cSYong-Xuan Wang socket * memmap[VIRT_APLIC_M].size, 1246e6faee65SAnup Patel memmap[VIRT_APLIC_M].size, 124728d8c281SAnup Patel (msimode) ? 0 : base_hartid, 124828d8c281SAnup Patel (msimode) ? 0 : hart_count, 1249e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1250e6faee65SAnup Patel VIRT_IRQCHIP_NUM_PRIO_BITS, 125128d8c281SAnup Patel msimode, true, NULL); 125259a07d3cSYong-Xuan Wang } 1253e6faee65SAnup Patel 1254e6faee65SAnup Patel /* Per-socket S-level APLIC */ 125559a07d3cSYong-Xuan Wang aplic_s = riscv_aplic_create(memmap[VIRT_APLIC_S].base + 125659a07d3cSYong-Xuan Wang socket * memmap[VIRT_APLIC_S].size, 1257e6faee65SAnup Patel memmap[VIRT_APLIC_S].size, 125828d8c281SAnup Patel (msimode) ? 0 : base_hartid, 125928d8c281SAnup Patel (msimode) ? 0 : hart_count, 1260e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1261e6faee65SAnup Patel VIRT_IRQCHIP_NUM_PRIO_BITS, 126228d8c281SAnup Patel msimode, false, aplic_m); 1263e6faee65SAnup Patel 126459a07d3cSYong-Xuan Wang return kvm_enabled() ? aplic_s : aplic_m; 1265e6faee65SAnup Patel } 1266e6faee65SAnup Patel 12671832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip) 12681832b7cbSAlistair Francis { 12691832b7cbSAlistair Francis DeviceState *dev; 12701832b7cbSAlistair Francis SysBusDevice *sysbus; 12711832b7cbSAlistair Francis const MemMapEntry *memmap = virt_memmap; 12721832b7cbSAlistair Francis int i; 12731832b7cbSAlistair Francis MemoryRegion *sysmem = get_system_memory(); 12741832b7cbSAlistair Francis 12751832b7cbSAlistair Francis dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE); 12761832b7cbSAlistair Francis dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE); 12771832b7cbSAlistair Francis qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS); 12781832b7cbSAlistair Francis qdev_prop_set_uint32(dev, "mmio_size", memmap[VIRT_PLATFORM_BUS].size); 12791832b7cbSAlistair Francis sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 12801832b7cbSAlistair Francis s->platform_bus_dev = dev; 12811832b7cbSAlistair Francis 12821832b7cbSAlistair Francis sysbus = SYS_BUS_DEVICE(dev); 12831832b7cbSAlistair Francis for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) { 12841832b7cbSAlistair Francis int irq = VIRT_PLATFORM_BUS_IRQ + i; 12851832b7cbSAlistair Francis sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq)); 12861832b7cbSAlistair Francis } 12871832b7cbSAlistair Francis 12881832b7cbSAlistair Francis memory_region_add_subregion(sysmem, 12891832b7cbSAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 12901832b7cbSAlistair Francis sysbus_mmio_get_region(sysbus, 0)); 12911832b7cbSAlistair Francis } 12921832b7cbSAlistair Francis 1293ecf28647SHeinrich Schuchardt static void virt_build_smbios(RISCVVirtState *s) 1294ecf28647SHeinrich Schuchardt { 1295ecf28647SHeinrich Schuchardt MachineClass *mc = MACHINE_GET_CLASS(s); 1296ecf28647SHeinrich Schuchardt MachineState *ms = MACHINE(s); 1297ecf28647SHeinrich Schuchardt uint8_t *smbios_tables, *smbios_anchor; 1298ecf28647SHeinrich Schuchardt size_t smbios_tables_len, smbios_anchor_len; 1299ecf28647SHeinrich Schuchardt struct smbios_phys_mem_area mem_array; 1300ecf28647SHeinrich Schuchardt const char *product = "QEMU Virtual Machine"; 1301ecf28647SHeinrich Schuchardt 1302ecf28647SHeinrich Schuchardt if (kvm_enabled()) { 1303ecf28647SHeinrich Schuchardt product = "KVM Virtual Machine"; 1304ecf28647SHeinrich Schuchardt } 1305ecf28647SHeinrich Schuchardt 1306c338128eSPhilippe Mathieu-Daudé smbios_set_defaults("QEMU", product, mc->name); 1307ecf28647SHeinrich Schuchardt 1308ecf28647SHeinrich Schuchardt if (riscv_is_32bit(&s->soc[0])) { 1309ecf28647SHeinrich Schuchardt smbios_set_default_processor_family(0x200); 1310ecf28647SHeinrich Schuchardt } else { 1311ecf28647SHeinrich Schuchardt smbios_set_default_processor_family(0x201); 1312ecf28647SHeinrich Schuchardt } 1313ecf28647SHeinrich Schuchardt 1314ecf28647SHeinrich Schuchardt /* build the array of physical mem area from base_memmap */ 1315ecf28647SHeinrich Schuchardt mem_array.address = s->memmap[VIRT_DRAM].base; 1316ecf28647SHeinrich Schuchardt mem_array.length = ms->ram_size; 1317ecf28647SHeinrich Schuchardt 131869ea07a5SIgor Mammedov smbios_get_tables(ms, SMBIOS_ENTRY_POINT_TYPE_64, 131969ea07a5SIgor Mammedov &mem_array, 1, 1320ecf28647SHeinrich Schuchardt &smbios_tables, &smbios_tables_len, 1321ecf28647SHeinrich Schuchardt &smbios_anchor, &smbios_anchor_len, 1322ecf28647SHeinrich Schuchardt &error_fatal); 1323ecf28647SHeinrich Schuchardt 1324ecf28647SHeinrich Schuchardt if (smbios_anchor) { 1325ecf28647SHeinrich Schuchardt fw_cfg_add_file(s->fw_cfg, "etc/smbios/smbios-tables", 1326ecf28647SHeinrich Schuchardt smbios_tables, smbios_tables_len); 1327ecf28647SHeinrich Schuchardt fw_cfg_add_file(s->fw_cfg, "etc/smbios/smbios-anchor", 1328ecf28647SHeinrich Schuchardt smbios_anchor, smbios_anchor_len); 1329ecf28647SHeinrich Schuchardt } 1330ecf28647SHeinrich Schuchardt } 1331ecf28647SHeinrich Schuchardt 13321c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data) 13331c20d3ffSAlistair Francis { 13341c20d3ffSAlistair Francis RISCVVirtState *s = container_of(notifier, RISCVVirtState, 13351c20d3ffSAlistair Francis machine_done); 13361c20d3ffSAlistair Francis const MemMapEntry *memmap = virt_memmap; 13371c20d3ffSAlistair Francis MachineState *machine = MACHINE(s); 1338*55c13659SSamuel Holland hwaddr start_addr = memmap[VIRT_DRAM].base; 13391c20d3ffSAlistair Francis target_ulong firmware_end_addr, kernel_start_addr; 13409d3f7108SDaniel Henrique Barboza const char *firmware_name = riscv_default_firmware_name(&s->soc[0]); 13411ad53688SLakshmi Bai Raja Subramanian uint64_t fdt_load_addr; 13424263e270SSunil V L uint64_t kernel_entry = 0; 134313bdfb8bSSunil V L BlockBackend *pflash_blk0; 13441c20d3ffSAlistair Francis 13457a87ba89SDaniel Henrique Barboza /* 13467a87ba89SDaniel Henrique Barboza * An user provided dtb must include everything, including 13477a87ba89SDaniel Henrique Barboza * dynamic sysbus devices. Our FDT needs to be finalized. 13487a87ba89SDaniel Henrique Barboza */ 13497a87ba89SDaniel Henrique Barboza if (machine->dtb == NULL) { 13507a87ba89SDaniel Henrique Barboza finalize_fdt(s); 135149554856SGuenter Roeck } 135249554856SGuenter Roeck 13531c20d3ffSAlistair Francis /* 13541c20d3ffSAlistair Francis * Only direct boot kernel is currently supported for KVM VM, 13551c20d3ffSAlistair Francis * so the "-bios" parameter is not supported when KVM is enabled. 13561c20d3ffSAlistair Francis */ 13571c20d3ffSAlistair Francis if (kvm_enabled()) { 13581c20d3ffSAlistair Francis if (machine->firmware) { 13591c20d3ffSAlistair Francis if (strcmp(machine->firmware, "none")) { 13601c20d3ffSAlistair Francis error_report("Machine mode firmware is not supported in " 13611c20d3ffSAlistair Francis "combination with KVM."); 13621c20d3ffSAlistair Francis exit(1); 13631c20d3ffSAlistair Francis } 13641c20d3ffSAlistair Francis } else { 13651c20d3ffSAlistair Francis machine->firmware = g_strdup("none"); 13661c20d3ffSAlistair Francis } 13671c20d3ffSAlistair Francis } 13681c20d3ffSAlistair Francis 13699d3f7108SDaniel Henrique Barboza firmware_end_addr = riscv_find_and_load_firmware(machine, firmware_name, 1370*55c13659SSamuel Holland &start_addr, NULL); 13711c20d3ffSAlistair Francis 137213bdfb8bSSunil V L pflash_blk0 = pflash_cfi01_get_blk(s->flash[0]); 137313bdfb8bSSunil V L if (pflash_blk0) { 13744263e270SSunil V L if (machine->firmware && !strcmp(machine->firmware, "none") && 13754263e270SSunil V L !kvm_enabled()) { 1376a5b0249dSSunil V L /* 13774263e270SSunil V L * Pflash was supplied but bios is none and not KVM guest, 13784263e270SSunil V L * let's overwrite the address we jump to after reset to 13794263e270SSunil V L * the base of the flash. 13804263e270SSunil V L */ 13814263e270SSunil V L start_addr = virt_memmap[VIRT_FLASH].base; 13824263e270SSunil V L } else { 13834263e270SSunil V L /* 13844263e270SSunil V L * Pflash was supplied but either KVM guest or bios is not none. 13854263e270SSunil V L * In this case, base of the flash would contain S-mode payload. 1386a5b0249dSSunil V L */ 1387a5b0249dSSunil V L riscv_setup_firmware_boot(machine); 13884263e270SSunil V L kernel_entry = virt_memmap[VIRT_FLASH].base; 13894263e270SSunil V L } 13904263e270SSunil V L } 13914263e270SSunil V L 13924263e270SSunil V L if (machine->kernel_filename && !kernel_entry) { 13931c20d3ffSAlistair Francis kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0], 13941c20d3ffSAlistair Francis firmware_end_addr); 13951c20d3ffSAlistair Francis 139662c5bc34SDaniel Henrique Barboza kernel_entry = riscv_load_kernel(machine, &s->soc[0], 1397487d73fcSDaniel Henrique Barboza kernel_start_addr, true, NULL); 13981c20d3ffSAlistair Francis } 13991c20d3ffSAlistair Francis 1400bc2c0153SDaniel Henrique Barboza fdt_load_addr = riscv_compute_fdt_addr(memmap[VIRT_DRAM].base, 14014b402886SDaniel Henrique Barboza memmap[VIRT_DRAM].size, 14024b402886SDaniel Henrique Barboza machine); 1403bc2c0153SDaniel Henrique Barboza riscv_load_fdt(fdt_load_addr, machine->fdt); 1404bc2c0153SDaniel Henrique Barboza 14051c20d3ffSAlistair Francis /* load the reset vector */ 14061c20d3ffSAlistair Francis riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr, 14071c20d3ffSAlistair Francis virt_memmap[VIRT_MROM].base, 14081c20d3ffSAlistair Francis virt_memmap[VIRT_MROM].size, kernel_entry, 14096934f15bSDaniel Henrique Barboza fdt_load_addr); 14101c20d3ffSAlistair Francis 14111c20d3ffSAlistair Francis /* 14121c20d3ffSAlistair Francis * Only direct boot kernel is currently supported for KVM VM, 14131c20d3ffSAlistair Francis * So here setup kernel start address and fdt address. 14141c20d3ffSAlistair Francis * TODO:Support firmware loading and integrate to TCG start 14151c20d3ffSAlistair Francis */ 14161c20d3ffSAlistair Francis if (kvm_enabled()) { 14171c20d3ffSAlistair Francis riscv_setup_direct_kernel(kernel_entry, fdt_load_addr); 14181c20d3ffSAlistair Francis } 1419f709360fSSunil V L 1420ecf28647SHeinrich Schuchardt virt_build_smbios(s); 1421ecf28647SHeinrich Schuchardt 1422f709360fSSunil V L if (virt_is_acpi_enabled(s)) { 1423f709360fSSunil V L virt_acpi_setup(s); 1424f709360fSSunil V L } 14251c20d3ffSAlistair Francis } 14261c20d3ffSAlistair Francis 1427b2a3a071SBin Meng static void virt_machine_init(MachineState *machine) 142804331d0bSMichael Clark { 142973261285SBin Meng const MemMapEntry *memmap = virt_memmap; 1430cdfc19e4SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(machine); 143104331d0bSMichael Clark MemoryRegion *system_memory = get_system_memory(); 14325aec3247SMichael Clark MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 1433e6faee65SAnup Patel DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip; 143433fcedfaSPeter Maydell int i, base_hartid, hart_count; 14352967f37dSDaniel Henrique Barboza int socket_count = riscv_socket_count(machine); 143604331d0bSMichael Clark 143718df0b46SAnup Patel /* Check socket count limit */ 14382967f37dSDaniel Henrique Barboza if (VIRT_SOCKETS_MAX < socket_count) { 143918df0b46SAnup Patel error_report("number of sockets/nodes should be less than %d", 144018df0b46SAnup Patel VIRT_SOCKETS_MAX); 144118df0b46SAnup Patel exit(1); 144218df0b46SAnup Patel } 144318df0b46SAnup Patel 1444f2d44e9cSDaniel Henrique Barboza if (!virt_aclint_allowed() && s->have_aclint) { 1445b274c238SDaniel Henrique Barboza error_report("'aclint' is only available with TCG acceleration"); 1446b274c238SDaniel Henrique Barboza exit(1); 1447b274c238SDaniel Henrique Barboza } 1448b274c238SDaniel Henrique Barboza 144918df0b46SAnup Patel /* Initialize sockets */ 1450e6faee65SAnup Patel mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL; 14512967f37dSDaniel Henrique Barboza for (i = 0; i < socket_count; i++) { 1452c70dc31fSDaniel Henrique Barboza g_autofree char *soc_name = g_strdup_printf("soc%d", i); 1453c70dc31fSDaniel Henrique Barboza 145418df0b46SAnup Patel if (!riscv_socket_check_hartids(machine, i)) { 145518df0b46SAnup Patel error_report("discontinuous hartids in socket%d", i); 145618df0b46SAnup Patel exit(1); 145718df0b46SAnup Patel } 145818df0b46SAnup Patel 145918df0b46SAnup Patel base_hartid = riscv_socket_first_hartid(machine, i); 146018df0b46SAnup Patel if (base_hartid < 0) { 146118df0b46SAnup Patel error_report("can't find hartid base for socket%d", i); 146218df0b46SAnup Patel exit(1); 146318df0b46SAnup Patel } 146418df0b46SAnup Patel 146518df0b46SAnup Patel hart_count = riscv_socket_hart_count(machine, i); 146618df0b46SAnup Patel if (hart_count < 0) { 146718df0b46SAnup Patel error_report("can't find hart count for socket%d", i); 146818df0b46SAnup Patel exit(1); 146918df0b46SAnup Patel } 147018df0b46SAnup Patel 147118df0b46SAnup Patel object_initialize_child(OBJECT(machine), soc_name, &s->soc[i], 147275a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 147318df0b46SAnup Patel object_property_set_str(OBJECT(&s->soc[i]), "cpu-type", 147418df0b46SAnup Patel machine->cpu_type, &error_abort); 147518df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "hartid-base", 147618df0b46SAnup Patel base_hartid, &error_abort); 147718df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "num-harts", 147818df0b46SAnup Patel hart_count, &error_abort); 14794bcfc391STsukasa OI sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_fatal); 148018df0b46SAnup Patel 1481f2d44e9cSDaniel Henrique Barboza if (virt_aclint_allowed() && s->have_aclint) { 148228d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 148328d8c281SAnup Patel /* Per-socket ACLINT MTIMER */ 148428d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 148528d8c281SAnup Patel i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 148628d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 148728d8c281SAnup Patel base_hartid, hart_count, 148828d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, 148928d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIME, 149028d8c281SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 149128d8c281SAnup Patel } else { 149228d8c281SAnup Patel /* Per-socket ACLINT MSWI, MTIMER, and SSWI */ 149328d8c281SAnup Patel riscv_aclint_swi_create(memmap[VIRT_CLINT].base + 149428d8c281SAnup Patel i * memmap[VIRT_CLINT].size, 149528d8c281SAnup Patel base_hartid, hart_count, false); 149628d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 149728d8c281SAnup Patel i * memmap[VIRT_CLINT].size + 149828d8c281SAnup Patel RISCV_ACLINT_SWI_SIZE, 149928d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 150028d8c281SAnup Patel base_hartid, hart_count, 150128d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, 150228d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIME, 150328d8c281SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 150428d8c281SAnup Patel riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base + 150528d8c281SAnup Patel i * memmap[VIRT_ACLINT_SSWI].size, 150628d8c281SAnup Patel base_hartid, hart_count, true); 150728d8c281SAnup Patel } 1508f2d44e9cSDaniel Henrique Barboza } else if (tcg_enabled()) { 150928d8c281SAnup Patel /* Per-socket SiFive CLINT */ 1510b8fb878aSAnup Patel riscv_aclint_swi_create( 151118df0b46SAnup Patel memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size, 1512b8fb878aSAnup Patel base_hartid, hart_count, false); 151328d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 151428d8c281SAnup Patel i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE, 1515b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count, 1516b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME, 1517b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 1518954886eaSAnup Patel } 1519954886eaSAnup Patel 1520e6faee65SAnup Patel /* Per-socket interrupt controller */ 1521e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 1522e6faee65SAnup Patel s->irqchip[i] = virt_create_plic(memmap, i, 1523e6faee65SAnup Patel base_hartid, hart_count); 1524e6faee65SAnup Patel } else { 152528d8c281SAnup Patel s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests, 152628d8c281SAnup Patel memmap, i, base_hartid, 152728d8c281SAnup Patel hart_count); 1528e6faee65SAnup Patel } 152918df0b46SAnup Patel 1530e6faee65SAnup Patel /* Try to use different IRQCHIP instance based device type */ 153118df0b46SAnup Patel if (i == 0) { 1532e6faee65SAnup Patel mmio_irqchip = s->irqchip[i]; 1533e6faee65SAnup Patel virtio_irqchip = s->irqchip[i]; 1534e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 153518df0b46SAnup Patel } 153618df0b46SAnup Patel if (i == 1) { 1537e6faee65SAnup Patel virtio_irqchip = s->irqchip[i]; 1538e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 153918df0b46SAnup Patel } 154018df0b46SAnup Patel if (i == 2) { 1541e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 154218df0b46SAnup Patel } 154318df0b46SAnup Patel } 154404331d0bSMichael Clark 1545a51d4610SDaniel Henrique Barboza if (kvm_enabled() && virt_use_kvm_aia(s)) { 154648c2c33cSYong-Xuan Wang kvm_riscv_aia_create(machine, IMSIC_MMIO_GROUP_MIN_SHIFT, 154748c2c33cSYong-Xuan Wang VIRT_IRQCHIP_NUM_SOURCES, VIRT_IRQCHIP_NUM_MSIS, 154848c2c33cSYong-Xuan Wang memmap[VIRT_APLIC_S].base, 154948c2c33cSYong-Xuan Wang memmap[VIRT_IMSIC_S].base, 155048c2c33cSYong-Xuan Wang s->aia_guests); 155148c2c33cSYong-Xuan Wang } 155248c2c33cSYong-Xuan Wang 1553cfeb8a17SBin Meng if (riscv_is_32bit(&s->soc[0])) { 1554cfeb8a17SBin Meng #if HOST_LONG_BITS == 64 1555cfeb8a17SBin Meng /* limit RAM size in a 32-bit system */ 1556cfeb8a17SBin Meng if (machine->ram_size > 10 * GiB) { 1557cfeb8a17SBin Meng machine->ram_size = 10 * GiB; 1558cfeb8a17SBin Meng error_report("Limiting RAM size to 10 GiB"); 1559cfeb8a17SBin Meng } 1560cfeb8a17SBin Meng #endif 156119800265SBin Meng virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE; 156219800265SBin Meng virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE; 156319800265SBin Meng } else { 156419800265SBin Meng virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE; 156519800265SBin Meng virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size; 156619800265SBin Meng virt_high_pcie_memmap.base = 156719800265SBin Meng ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size); 1568cfeb8a17SBin Meng } 1569cfeb8a17SBin Meng 157071302ff3SSunil V L s->memmap = virt_memmap; 157171302ff3SSunil V L 157204331d0bSMichael Clark /* register system main memory (actual RAM) */ 157304331d0bSMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base, 157403fd0c5fSMingwang Li machine->ram); 157504331d0bSMichael Clark 157604331d0bSMichael Clark /* boot rom */ 15775aec3247SMichael Clark memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom", 15785aec3247SMichael Clark memmap[VIRT_MROM].size, &error_fatal); 15795aec3247SMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base, 15805aec3247SMichael Clark mask_rom); 158104331d0bSMichael Clark 1582b748352cSDaniel Henrique Barboza /* 1583b748352cSDaniel Henrique Barboza * Init fw_cfg. Must be done before riscv_load_fdt, otherwise the 1584b748352cSDaniel Henrique Barboza * device tree cannot be altered and we get FDT_ERR_NOSPACE. 1585b748352cSDaniel Henrique Barboza */ 1586b748352cSDaniel Henrique Barboza s->fw_cfg = create_fw_cfg(machine); 1587b748352cSDaniel Henrique Barboza rom_set_fw(s->fw_cfg); 1588b748352cSDaniel Henrique Barboza 158918df0b46SAnup Patel /* SiFive Test MMIO device */ 159004331d0bSMichael Clark sifive_test_create(memmap[VIRT_TEST].base); 159104331d0bSMichael Clark 159218df0b46SAnup Patel /* VirtIO MMIO devices */ 159304331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 159404331d0bSMichael Clark sysbus_create_simple("virtio-mmio", 159504331d0bSMichael Clark memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 15967d5b0d68SPhilippe Mathieu-Daudé qdev_get_gpio_in(virtio_irqchip, VIRTIO_IRQ + i)); 159704331d0bSMichael Clark } 159804331d0bSMichael Clark 1599e86e9527SSunil V L gpex_pcie_init(system_memory, pcie_irqchip, s); 16006d56e396SAlistair Francis 16017d5b0d68SPhilippe Mathieu-Daudé create_platform_bus(s, mmio_irqchip); 16021832b7cbSAlistair Francis 160304331d0bSMichael Clark serial_mm_init(system_memory, memmap[VIRT_UART0].base, 16047d5b0d68SPhilippe Mathieu-Daudé 0, qdev_get_gpio_in(mmio_irqchip, UART0_IRQ), 399193, 16059bca0edbSPeter Maydell serial_hd(0), DEVICE_LITTLE_ENDIAN); 1606b6aa6cedSMichael Clark 160767b5ef30SAnup Patel sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base, 16087d5b0d68SPhilippe Mathieu-Daudé qdev_get_gpio_in(mmio_irqchip, RTC_IRQ)); 160967b5ef30SAnup Patel 161071eb522cSAlistair Francis for (i = 0; i < ARRAY_SIZE(s->flash); i++) { 161171eb522cSAlistair Francis /* Map legacy -drive if=pflash to machine properties */ 161271eb522cSAlistair Francis pflash_cfi01_legacy_drive(s->flash[i], 161371eb522cSAlistair Francis drive_get(IF_PFLASH, 0, i)); 161471eb522cSAlistair Francis } 161571eb522cSAlistair Francis virt_flash_map(s, system_memory); 16161c20d3ffSAlistair Francis 16177a87ba89SDaniel Henrique Barboza /* load/create device tree */ 16187a87ba89SDaniel Henrique Barboza if (machine->dtb) { 16197a87ba89SDaniel Henrique Barboza machine->fdt = load_device_tree(machine->dtb, &s->fdt_size); 16207a87ba89SDaniel Henrique Barboza if (!machine->fdt) { 16217a87ba89SDaniel Henrique Barboza error_report("load_device_tree() failed"); 16227a87ba89SDaniel Henrique Barboza exit(1); 16237a87ba89SDaniel Henrique Barboza } 16247a87ba89SDaniel Henrique Barboza } else { 16257a87ba89SDaniel Henrique Barboza create_fdt(s, memmap); 16267a87ba89SDaniel Henrique Barboza } 16277a87ba89SDaniel Henrique Barboza 16281c20d3ffSAlistair Francis s->machine_done.notify = virt_machine_done; 16291c20d3ffSAlistair Francis qemu_add_machine_init_done_notifier(&s->machine_done); 163004331d0bSMichael Clark } 163104331d0bSMichael Clark 1632b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj) 163304331d0bSMichael Clark { 163490477a65SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 163590477a65SSunil V L 163613bdfb8bSSunil V L virt_flash_create(s); 163713bdfb8bSSunil V L 163890477a65SSunil V L s->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6); 163990477a65SSunil V L s->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8); 1640168b8c29SSunil V L s->acpi = ON_OFF_AUTO_AUTO; 1641cdfc19e4SAlistair Francis } 1642cdfc19e4SAlistair Francis 164328d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp) 164428d8c281SAnup Patel { 164528d8c281SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 164628d8c281SAnup Patel 1647b8ff846eSPhilippe Mathieu-Daudé return g_strdup_printf("%d", s->aia_guests); 164828d8c281SAnup Patel } 164928d8c281SAnup Patel 165028d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp) 165128d8c281SAnup Patel { 165228d8c281SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 165328d8c281SAnup Patel 165428d8c281SAnup Patel s->aia_guests = atoi(val); 165528d8c281SAnup Patel if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) { 165628d8c281SAnup Patel error_setg(errp, "Invalid number of AIA IMSIC guests"); 165728d8c281SAnup Patel error_append_hint(errp, "Valid values be between 0 and %d.\n", 165828d8c281SAnup Patel VIRT_IRQCHIP_MAX_GUESTS); 165928d8c281SAnup Patel } 166028d8c281SAnup Patel } 166128d8c281SAnup Patel 1662e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp) 1663e6faee65SAnup Patel { 1664e6faee65SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1665e6faee65SAnup Patel const char *val; 1666e6faee65SAnup Patel 1667e6faee65SAnup Patel switch (s->aia_type) { 1668e6faee65SAnup Patel case VIRT_AIA_TYPE_APLIC: 1669e6faee65SAnup Patel val = "aplic"; 1670e6faee65SAnup Patel break; 167128d8c281SAnup Patel case VIRT_AIA_TYPE_APLIC_IMSIC: 167228d8c281SAnup Patel val = "aplic-imsic"; 167328d8c281SAnup Patel break; 1674e6faee65SAnup Patel default: 1675e6faee65SAnup Patel val = "none"; 1676e6faee65SAnup Patel break; 1677e6faee65SAnup Patel }; 1678e6faee65SAnup Patel 1679e6faee65SAnup Patel return g_strdup(val); 1680e6faee65SAnup Patel } 1681e6faee65SAnup Patel 1682e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp) 1683e6faee65SAnup Patel { 1684e6faee65SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1685e6faee65SAnup Patel 1686e6faee65SAnup Patel if (!strcmp(val, "none")) { 1687e6faee65SAnup Patel s->aia_type = VIRT_AIA_TYPE_NONE; 1688e6faee65SAnup Patel } else if (!strcmp(val, "aplic")) { 1689e6faee65SAnup Patel s->aia_type = VIRT_AIA_TYPE_APLIC; 169028d8c281SAnup Patel } else if (!strcmp(val, "aplic-imsic")) { 169128d8c281SAnup Patel s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC; 1692e6faee65SAnup Patel } else { 1693e6faee65SAnup Patel error_setg(errp, "Invalid AIA interrupt controller type"); 169428d8c281SAnup Patel error_append_hint(errp, "Valid values are none, aplic, and " 169528d8c281SAnup Patel "aplic-imsic.\n"); 1696e6faee65SAnup Patel } 1697e6faee65SAnup Patel } 1698e6faee65SAnup Patel 1699954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp) 1700954886eaSAnup Patel { 17015474aa4fSBin Meng RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1702954886eaSAnup Patel 1703954886eaSAnup Patel return s->have_aclint; 1704954886eaSAnup Patel } 1705954886eaSAnup Patel 1706954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp) 1707954886eaSAnup Patel { 17085474aa4fSBin Meng RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1709954886eaSAnup Patel 1710954886eaSAnup Patel s->have_aclint = value; 1711954886eaSAnup Patel } 1712954886eaSAnup Patel 1713168b8c29SSunil V L bool virt_is_acpi_enabled(RISCVVirtState *s) 1714168b8c29SSunil V L { 1715168b8c29SSunil V L return s->acpi != ON_OFF_AUTO_OFF; 1716168b8c29SSunil V L } 1717168b8c29SSunil V L 1718168b8c29SSunil V L static void virt_get_acpi(Object *obj, Visitor *v, const char *name, 1719168b8c29SSunil V L void *opaque, Error **errp) 1720168b8c29SSunil V L { 1721168b8c29SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1722168b8c29SSunil V L OnOffAuto acpi = s->acpi; 1723168b8c29SSunil V L 1724168b8c29SSunil V L visit_type_OnOffAuto(v, name, &acpi, errp); 1725168b8c29SSunil V L } 1726168b8c29SSunil V L 1727168b8c29SSunil V L static void virt_set_acpi(Object *obj, Visitor *v, const char *name, 1728168b8c29SSunil V L void *opaque, Error **errp) 1729168b8c29SSunil V L { 1730168b8c29SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1731168b8c29SSunil V L 1732168b8c29SSunil V L visit_type_OnOffAuto(v, name, &s->acpi, errp); 1733168b8c29SSunil V L } 1734168b8c29SSunil V L 173558d5a5a7SAlistair Francis static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine, 173658d5a5a7SAlistair Francis DeviceState *dev) 173758d5a5a7SAlistair Francis { 173858d5a5a7SAlistair Francis MachineClass *mc = MACHINE_GET_CLASS(machine); 173958d5a5a7SAlistair Francis 17407778cdddSDaniel Henrique Barboza if (device_is_dynamic_sysbus(mc, dev) || 17417778cdddSDaniel Henrique Barboza object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI)) { 174258d5a5a7SAlistair Francis return HOTPLUG_HANDLER(machine); 174358d5a5a7SAlistair Francis } 174458d5a5a7SAlistair Francis return NULL; 174558d5a5a7SAlistair Francis } 174658d5a5a7SAlistair Francis 174758d5a5a7SAlistair Francis static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev, 174858d5a5a7SAlistair Francis DeviceState *dev, Error **errp) 174958d5a5a7SAlistair Francis { 175058d5a5a7SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(hotplug_dev); 175158d5a5a7SAlistair Francis 175258d5a5a7SAlistair Francis if (s->platform_bus_dev) { 175358d5a5a7SAlistair Francis MachineClass *mc = MACHINE_GET_CLASS(s); 175458d5a5a7SAlistair Francis 175558d5a5a7SAlistair Francis if (device_is_dynamic_sysbus(mc, dev)) { 175658d5a5a7SAlistair Francis platform_bus_link_device(PLATFORM_BUS_DEVICE(s->platform_bus_dev), 175758d5a5a7SAlistair Francis SYS_BUS_DEVICE(dev)); 175858d5a5a7SAlistair Francis } 175958d5a5a7SAlistair Francis } 17607778cdddSDaniel Henrique Barboza 17617778cdddSDaniel Henrique Barboza if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI)) { 17627778cdddSDaniel Henrique Barboza create_fdt_virtio_iommu(s, pci_get_bdf(PCI_DEVICE(dev))); 17637778cdddSDaniel Henrique Barboza } 176458d5a5a7SAlistair Francis } 176558d5a5a7SAlistair Francis 1766b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data) 1767cdfc19e4SAlistair Francis { 1768cdfc19e4SAlistair Francis MachineClass *mc = MACHINE_CLASS(oc); 176958d5a5a7SAlistair Francis HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc); 1770cdfc19e4SAlistair Francis 1771cdfc19e4SAlistair Francis mc->desc = "RISC-V VirtIO board"; 1772b2a3a071SBin Meng mc->init = virt_machine_init; 177318df0b46SAnup Patel mc->max_cpus = VIRT_CPUS_MAX; 177409fe1712SAlistair Francis mc->default_cpu_type = TYPE_RISCV_CPU_BASE; 17754406ba2bSSunil V L mc->block_default_type = IF_VIRTIO; 17764406ba2bSSunil V L mc->no_cdrom = 1; 1777acead54cSBin Meng mc->pci_allow_0_address = true; 177818df0b46SAnup Patel mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids; 177918df0b46SAnup Patel mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props; 178018df0b46SAnup Patel mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id; 178118df0b46SAnup Patel mc->numa_mem_supported = true; 17823d9981cdSGavin Shan /* platform instead of architectural choice */ 17833d9981cdSGavin Shan mc->cpu_cluster_has_numa_boundary = true; 178403fd0c5fSMingwang Li mc->default_ram_id = "riscv_virt_board.ram"; 178558d5a5a7SAlistair Francis assert(!mc->get_hotplug_handler); 178658d5a5a7SAlistair Francis mc->get_hotplug_handler = virt_machine_get_hotplug_handler; 178758d5a5a7SAlistair Francis 178858d5a5a7SAlistair Francis hc->plug = virt_machine_device_plug_cb; 1789c346749eSAsherah Connor 1790c346749eSAsherah Connor machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE); 1791325b7c4eSAlistair Francis #ifdef CONFIG_TPM 1792325b7c4eSAlistair Francis machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS); 1793325b7c4eSAlistair Francis #endif 1794954886eaSAnup Patel 1795954886eaSAnup Patel object_class_property_add_bool(oc, "aclint", virt_get_aclint, 1796954886eaSAnup Patel virt_set_aclint); 1797954886eaSAnup Patel object_class_property_set_description(oc, "aclint", 1798b274c238SDaniel Henrique Barboza "(TCG only) Set on/off to " 1799b274c238SDaniel Henrique Barboza "enable/disable emulating " 1800b274c238SDaniel Henrique Barboza "ACLINT devices"); 1801b274c238SDaniel Henrique Barboza 1802e6faee65SAnup Patel object_class_property_add_str(oc, "aia", virt_get_aia, 1803e6faee65SAnup Patel virt_set_aia); 1804e6faee65SAnup Patel object_class_property_set_description(oc, "aia", 1805e6faee65SAnup Patel "Set type of AIA interrupt " 1806c92ac07cSDaniel Henrique Barboza "controller. Valid values are " 180728d8c281SAnup Patel "none, aplic, and aplic-imsic."); 180828d8c281SAnup Patel 180928d8c281SAnup Patel object_class_property_add_str(oc, "aia-guests", 181028d8c281SAnup Patel virt_get_aia_guests, 181128d8c281SAnup Patel virt_set_aia_guests); 1812b8ff846eSPhilippe Mathieu-Daudé { 1813b8ff846eSPhilippe Mathieu-Daudé g_autofree char *str = 1814b8ff846eSPhilippe Mathieu-Daudé g_strdup_printf("Set number of guest MMIO pages for AIA IMSIC. " 1815b8ff846eSPhilippe Mathieu-Daudé "Valid value should be between 0 and %d.", 1816b8ff846eSPhilippe Mathieu-Daudé VIRT_IRQCHIP_MAX_GUESTS); 181728d8c281SAnup Patel object_class_property_set_description(oc, "aia-guests", str); 1818b8ff846eSPhilippe Mathieu-Daudé } 1819b8ff846eSPhilippe Mathieu-Daudé 1820168b8c29SSunil V L object_class_property_add(oc, "acpi", "OnOffAuto", 1821168b8c29SSunil V L virt_get_acpi, virt_set_acpi, 1822168b8c29SSunil V L NULL, NULL); 1823168b8c29SSunil V L object_class_property_set_description(oc, "acpi", 1824168b8c29SSunil V L "Enable ACPI"); 182504331d0bSMichael Clark } 182604331d0bSMichael Clark 1827b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = { 1828cdfc19e4SAlistair Francis .name = MACHINE_TYPE_NAME("virt"), 1829cdfc19e4SAlistair Francis .parent = TYPE_MACHINE, 1830b2a3a071SBin Meng .class_init = virt_machine_class_init, 1831b2a3a071SBin Meng .instance_init = virt_machine_instance_init, 1832cdfc19e4SAlistair Francis .instance_size = sizeof(RISCVVirtState), 183358d5a5a7SAlistair Francis .interfaces = (InterfaceInfo[]) { 183458d5a5a7SAlistair Francis { TYPE_HOTPLUG_HANDLER }, 183558d5a5a7SAlistair Francis { } 183658d5a5a7SAlistair Francis }, 1837cdfc19e4SAlistair Francis }; 1838cdfc19e4SAlistair Francis 1839b2a3a071SBin Meng static void virt_machine_init_register_types(void) 1840cdfc19e4SAlistair Francis { 1841b2a3a071SBin Meng type_register_static(&virt_machine_typeinfo); 1842cdfc19e4SAlistair Francis } 1843cdfc19e4SAlistair Francis 1844b2a3a071SBin Meng type_init(virt_machine_init_register_types) 1845