xref: /qemu/hw/riscv/virt.c (revision 4406ba2b5efce6af64905f827ca244f699db8170)
104331d0bSMichael Clark /*
204331d0bSMichael Clark  * QEMU RISC-V VirtIO Board
304331d0bSMichael Clark  *
404331d0bSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
504331d0bSMichael Clark  *
604331d0bSMichael Clark  * RISC-V machine with 16550a UART and VirtIO MMIO
704331d0bSMichael Clark  *
804331d0bSMichael Clark  * This program is free software; you can redistribute it and/or modify it
904331d0bSMichael Clark  * under the terms and conditions of the GNU General Public License,
1004331d0bSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
1104331d0bSMichael Clark  *
1204331d0bSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
1304331d0bSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1404331d0bSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1504331d0bSMichael Clark  * more details.
1604331d0bSMichael Clark  *
1704331d0bSMichael Clark  * You should have received a copy of the GNU General Public License along with
1804331d0bSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
1904331d0bSMichael Clark  */
2004331d0bSMichael Clark 
2104331d0bSMichael Clark #include "qemu/osdep.h"
224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h"
2304331d0bSMichael Clark #include "qemu/error-report.h"
24e4b4f0b7SJason A. Donenfeld #include "qemu/guest-random.h"
2504331d0bSMichael Clark #include "qapi/error.h"
2604331d0bSMichael Clark #include "hw/boards.h"
2704331d0bSMichael Clark #include "hw/loader.h"
2804331d0bSMichael Clark #include "hw/sysbus.h"
2971eb522cSAlistair Francis #include "hw/qdev-properties.h"
3004331d0bSMichael Clark #include "hw/char/serial.h"
3104331d0bSMichael Clark #include "target/riscv/cpu.h"
323029fab6SAlistair Francis #include "hw/core/sysbus-fdt.h"
33abd9a206SAtish Patra #include "target/riscv/pmu.h"
3404331d0bSMichael Clark #include "hw/riscv/riscv_hart.h"
3504331d0bSMichael Clark #include "hw/riscv/virt.h"
360ac24d56SAlistair Francis #include "hw/riscv/boot.h"
3718df0b46SAnup Patel #include "hw/riscv/numa.h"
38fb80f333SDaniel Henrique Barboza #include "kvm/kvm_riscv.h"
39ecf28647SHeinrich Schuchardt #include "hw/firmware/smbios.h"
40cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h"
41e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h"
4284fcf3c1SBin Meng #include "hw/intc/sifive_plic.h"
43a4b84608SBin Meng #include "hw/misc/sifive_test.h"
441832b7cbSAlistair Francis #include "hw/platform-bus.h"
4504331d0bSMichael Clark #include "chardev/char.h"
4604331d0bSMichael Clark #include "sysemu/device_tree.h"
4746517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
48c0716c81SPhilippe Mathieu-Daudé #include "sysemu/tcg.h"
49ad40be27SYifei Jiang #include "sysemu/kvm.h"
50325b7c4eSAlistair Francis #include "sysemu/tpm.h"
51f2d44e9cSDaniel Henrique Barboza #include "sysemu/qtest.h"
526d56e396SAlistair Francis #include "hw/pci/pci.h"
536d56e396SAlistair Francis #include "hw/pci-host/gpex.h"
54c346749eSAsherah Connor #include "hw/display/ramfb.h"
5590477a65SSunil V L #include "hw/acpi/aml-build.h"
56168b8c29SSunil V L #include "qapi/qapi-visit-common.h"
577778cdddSDaniel Henrique Barboza #include "hw/virtio/virtio-iommu.h"
5804331d0bSMichael Clark 
5948c2c33cSYong-Xuan Wang /* KVM AIA only supports APLIC MSI. APLIC Wired is always emulated by QEMU. */
6048c2c33cSYong-Xuan Wang static bool virt_use_kvm_aia(RISCVVirtState *s)
6148c2c33cSYong-Xuan Wang {
6248c2c33cSYong-Xuan Wang     return kvm_irqchip_in_kernel() && s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC;
6348c2c33cSYong-Xuan Wang }
6448c2c33cSYong-Xuan Wang 
65f2d44e9cSDaniel Henrique Barboza static bool virt_aclint_allowed(void)
66f2d44e9cSDaniel Henrique Barboza {
67f2d44e9cSDaniel Henrique Barboza     return tcg_enabled() || qtest_enabled();
68f2d44e9cSDaniel Henrique Barboza }
69f2d44e9cSDaniel Henrique Barboza 
7073261285SBin Meng static const MemMapEntry virt_memmap[] = {
7104331d0bSMichael Clark     [VIRT_DEBUG] =        {        0x0,         0x100 },
729eb8b14aSBin Meng     [VIRT_MROM] =         {     0x1000,        0xf000 },
735aec3247SMichael Clark     [VIRT_TEST] =         {   0x100000,        0x1000 },
7467b5ef30SAnup Patel     [VIRT_RTC] =          {   0x101000,        0x1000 },
7504331d0bSMichael Clark     [VIRT_CLINT] =        {  0x2000000,       0x10000 },
76954886eaSAnup Patel     [VIRT_ACLINT_SSWI] =  {  0x2F00000,        0x4000 },
772c44bbf3SBin Meng     [VIRT_PCIE_PIO] =     {  0x3000000,       0x10000 },
781832b7cbSAlistair Francis     [VIRT_PLATFORM_BUS] = {  0x4000000,     0x2000000 },
7918df0b46SAnup Patel     [VIRT_PLIC] =         {  0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) },
80e6faee65SAnup Patel     [VIRT_APLIC_M] =      {  0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) },
81e6faee65SAnup Patel     [VIRT_APLIC_S] =      {  0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) },
8204331d0bSMichael Clark     [VIRT_UART0] =        { 0x10000000,         0x100 },
8304331d0bSMichael Clark     [VIRT_VIRTIO] =       { 0x10001000,        0x1000 },
840489348dSAsherah Connor     [VIRT_FW_CFG] =       { 0x10100000,          0x18 },
856911fde4SAlistair Francis     [VIRT_FLASH] =        { 0x20000000,     0x4000000 },
8628d8c281SAnup Patel     [VIRT_IMSIC_M] =      { 0x24000000, VIRT_IMSIC_MAX_SIZE },
8728d8c281SAnup Patel     [VIRT_IMSIC_S] =      { 0x28000000, VIRT_IMSIC_MAX_SIZE },
886d56e396SAlistair Francis     [VIRT_PCIE_ECAM] =    { 0x30000000,    0x10000000 },
892c44bbf3SBin Meng     [VIRT_PCIE_MMIO] =    { 0x40000000,    0x40000000 },
902c44bbf3SBin Meng     [VIRT_DRAM] =         { 0x80000000,           0x0 },
9104331d0bSMichael Clark };
9204331d0bSMichael Clark 
9319800265SBin Meng /* PCIe high mmio is fixed for RV32 */
9419800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE  0x300000000ULL
9519800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE  (4 * GiB)
9619800265SBin Meng 
9719800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */
9819800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE  (16 * GiB)
9919800265SBin Meng 
10019800265SBin Meng static MemMapEntry virt_high_pcie_memmap;
10119800265SBin Meng 
10271eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB)
10371eb522cSAlistair Francis 
10471eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s,
10571eb522cSAlistair Francis                                        const char *name,
10671eb522cSAlistair Francis                                        const char *alias_prop_name)
10771eb522cSAlistair Francis {
10871eb522cSAlistair Francis     /*
10971eb522cSAlistair Francis      * Create a single flash device.  We use the same parameters as
11071eb522cSAlistair Francis      * the flash devices on the ARM virt board.
11171eb522cSAlistair Francis      */
112df707969SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
11371eb522cSAlistair Francis 
11471eb522cSAlistair Francis     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
11571eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "width", 4);
11671eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "device-width", 2);
11771eb522cSAlistair Francis     qdev_prop_set_bit(dev, "big-endian", false);
11871eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id0", 0x89);
11971eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id1", 0x18);
12071eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id2", 0x00);
12171eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id3", 0x00);
12271eb522cSAlistair Francis     qdev_prop_set_string(dev, "name", name);
12371eb522cSAlistair Francis 
124d2623129SMarkus Armbruster     object_property_add_child(OBJECT(s), name, OBJECT(dev));
12571eb522cSAlistair Francis     object_property_add_alias(OBJECT(s), alias_prop_name,
126d2623129SMarkus Armbruster                               OBJECT(dev), "drive");
12771eb522cSAlistair Francis 
12871eb522cSAlistair Francis     return PFLASH_CFI01(dev);
12971eb522cSAlistair Francis }
13071eb522cSAlistair Francis 
13171eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s)
13271eb522cSAlistair Francis {
13371eb522cSAlistair Francis     s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0");
13471eb522cSAlistair Francis     s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1");
13571eb522cSAlistair Francis }
13671eb522cSAlistair Francis 
13771eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash,
13871eb522cSAlistair Francis                             hwaddr base, hwaddr size,
13971eb522cSAlistair Francis                             MemoryRegion *sysmem)
14071eb522cSAlistair Francis {
14171eb522cSAlistair Francis     DeviceState *dev = DEVICE(flash);
14271eb522cSAlistair Francis 
1434cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE));
14471eb522cSAlistair Francis     assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
14571eb522cSAlistair Francis     qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE);
1463c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
14771eb522cSAlistair Francis 
14871eb522cSAlistair Francis     memory_region_add_subregion(sysmem, base,
14971eb522cSAlistair Francis                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev),
15071eb522cSAlistair Francis                                                        0));
15171eb522cSAlistair Francis }
15271eb522cSAlistair Francis 
15371eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s,
15471eb522cSAlistair Francis                            MemoryRegion *sysmem)
15571eb522cSAlistair Francis {
15671eb522cSAlistair Francis     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
15771eb522cSAlistair Francis     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
15871eb522cSAlistair Francis 
15971eb522cSAlistair Francis     virt_flash_map1(s->flash[0], flashbase, flashsize,
16071eb522cSAlistair Francis                     sysmem);
16171eb522cSAlistair Francis     virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize,
16271eb522cSAlistair Francis                     sysmem);
16371eb522cSAlistair Francis }
16471eb522cSAlistair Francis 
165e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename,
166e6faee65SAnup Patel                                 uint32_t irqchip_phandle)
1676d56e396SAlistair Francis {
1686d56e396SAlistair Francis     int pin, dev;
169e6faee65SAnup Patel     uint32_t irq_map_stride = 0;
170e6faee65SAnup Patel     uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS *
171e6faee65SAnup Patel                           FDT_MAX_INT_MAP_WIDTH] = {};
1726d56e396SAlistair Francis     uint32_t *irq_map = full_irq_map;
1736d56e396SAlistair Francis 
1746d56e396SAlistair Francis     /* This code creates a standard swizzle of interrupts such that
1756d56e396SAlistair Francis      * each device's first interrupt is based on it's PCI_SLOT number.
1766d56e396SAlistair Francis      * (See pci_swizzle_map_irq_fn())
1776d56e396SAlistair Francis      *
1786d56e396SAlistair Francis      * We only need one entry per interrupt in the table (not one per
1796d56e396SAlistair Francis      * possible slot) seeing the interrupt-map-mask will allow the table
1806d56e396SAlistair Francis      * to wrap to any number of devices.
1816d56e396SAlistair Francis      */
1826d56e396SAlistair Francis     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
1836d56e396SAlistair Francis         int devfn = dev * 0x8;
1846d56e396SAlistair Francis 
1856d56e396SAlistair Francis         for (pin = 0; pin < GPEX_NUM_IRQS; pin++) {
1866d56e396SAlistair Francis             int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
1876d56e396SAlistair Francis             int i = 0;
1886d56e396SAlistair Francis 
189e6faee65SAnup Patel             /* Fill PCI address cells */
1906d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(devfn << 8);
1916d56e396SAlistair Francis             i += FDT_PCI_ADDR_CELLS;
192e6faee65SAnup Patel 
193e6faee65SAnup Patel             /* Fill PCI Interrupt cells */
1946d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(pin + 1);
1956d56e396SAlistair Francis             i += FDT_PCI_INT_CELLS;
1966d56e396SAlistair Francis 
197e6faee65SAnup Patel             /* Fill interrupt controller phandle and cells */
198e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irqchip_phandle);
199e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irq_nr);
200e6faee65SAnup Patel             if (s->aia_type != VIRT_AIA_TYPE_NONE) {
201e6faee65SAnup Patel                 irq_map[i++] = cpu_to_be32(0x4);
202e6faee65SAnup Patel             }
2036d56e396SAlistair Francis 
204e6faee65SAnup Patel             if (!irq_map_stride) {
205e6faee65SAnup Patel                 irq_map_stride = i;
206e6faee65SAnup Patel             }
207e6faee65SAnup Patel             irq_map += irq_map_stride;
2086d56e396SAlistair Francis         }
2096d56e396SAlistair Francis     }
2106d56e396SAlistair Francis 
211e6faee65SAnup Patel     qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map,
212e6faee65SAnup Patel                      GPEX_NUM_IRQS * GPEX_NUM_IRQS *
213e6faee65SAnup Patel                      irq_map_stride * sizeof(uint32_t));
2146d56e396SAlistair Francis 
2156d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask",
2166d56e396SAlistair Francis                            0x1800, 0, 0, 0x7);
2176d56e396SAlistair Francis }
2186d56e396SAlistair Francis 
2190ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket,
2200ffc1a95SAnup Patel                                    char *clust_name, uint32_t *phandle,
221914c97f9SDaniel Henrique Barboza                                    uint32_t *intc_phandles)
22204331d0bSMichael Clark {
2230ffc1a95SAnup Patel     int cpu;
2240ffc1a95SAnup Patel     uint32_t cpu_phandle;
225568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
226914c97f9SDaniel Henrique Barboza     bool is_32_bit = riscv_is_32bit(&s->soc[0]);
227ed9eb206SAlexandre Ghiti     uint8_t satp_mode_max;
22818df0b46SAnup Patel 
22918df0b46SAnup Patel     for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) {
230c95c9d20SDaniel Henrique Barboza         RISCVCPU *cpu_ptr = &s->soc[socket].harts[cpu];
23173cdf38aSDaniel Henrique Barboza         g_autofree char *cpu_name = NULL;
23273cdf38aSDaniel Henrique Barboza         g_autofree char *core_name = NULL;
23373cdf38aSDaniel Henrique Barboza         g_autofree char *intc_name = NULL;
23473cdf38aSDaniel Henrique Barboza         g_autofree char *sv_name = NULL;
235c95c9d20SDaniel Henrique Barboza 
2360ffc1a95SAnup Patel         cpu_phandle = (*phandle)++;
23718df0b46SAnup Patel 
23818df0b46SAnup Patel         cpu_name = g_strdup_printf("/cpus/cpu@%d",
23918df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
240568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, cpu_name);
241ed9eb206SAlexandre Ghiti 
24243d1de32SDaniel Henrique Barboza         if (cpu_ptr->cfg.satp_mode.supported != 0) {
24343d1de32SDaniel Henrique Barboza             satp_mode_max = satp_mode_max_from_map(cpu_ptr->cfg.satp_mode.map);
244ed9eb206SAlexandre Ghiti             sv_name = g_strdup_printf("riscv,%s",
245ed9eb206SAlexandre Ghiti                                       satp_mode_str(satp_mode_max, is_32_bit));
246ed9eb206SAlexandre Ghiti             qemu_fdt_setprop_string(ms->fdt, cpu_name, "mmu-type", sv_name);
24743d1de32SDaniel Henrique Barboza         }
248ed9eb206SAlexandre Ghiti 
2491c8e491cSConor Dooley         riscv_isa_write_fdt(cpu_ptr, ms->fdt, cpu_name);
25000769863SAnup Patel 
251a326a2b0SDaniel Henrique Barboza         if (cpu_ptr->cfg.ext_zicbom) {
25200769863SAnup Patel             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbom-block-size",
25300769863SAnup Patel                                   cpu_ptr->cfg.cbom_blocksize);
25400769863SAnup Patel         }
25500769863SAnup Patel 
256e57039ddSDaniel Henrique Barboza         if (cpu_ptr->cfg.ext_zicboz) {
25700769863SAnup Patel             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cboz-block-size",
25800769863SAnup Patel                                   cpu_ptr->cfg.cboz_blocksize);
25900769863SAnup Patel         }
26000769863SAnup Patel 
261cc2bf69aSDaniel Henrique Barboza         if (cpu_ptr->cfg.ext_zicbop) {
262cc2bf69aSDaniel Henrique Barboza             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbop-block-size",
263cc2bf69aSDaniel Henrique Barboza                                   cpu_ptr->cfg.cbop_blocksize);
264cc2bf69aSDaniel Henrique Barboza         }
265cc2bf69aSDaniel Henrique Barboza 
266568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "compatible", "riscv");
267568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "status", "okay");
268568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, cpu_name, "reg",
26918df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
270568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "device_type", "cpu");
271568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, cpu_name, socket);
272568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, cpu_name, "phandle", cpu_phandle);
2730ffc1a95SAnup Patel 
2740ffc1a95SAnup Patel         intc_phandles[cpu] = (*phandle)++;
27518df0b46SAnup Patel 
27618df0b46SAnup Patel         intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name);
277568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, intc_name);
278568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, intc_name, "phandle",
2790ffc1a95SAnup Patel             intc_phandles[cpu]);
280568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, intc_name, "compatible",
28118df0b46SAnup Patel             "riscv,cpu-intc");
282568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, intc_name, "interrupt-controller", NULL, 0);
283568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, intc_name, "#interrupt-cells", 1);
28418df0b46SAnup Patel 
28518df0b46SAnup Patel         core_name = g_strdup_printf("%s/core%d", clust_name, cpu);
286568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, core_name);
287568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, core_name, "cpu", cpu_phandle);
28828a4df97SAtish Patra     }
2890ffc1a95SAnup Patel }
2900ffc1a95SAnup Patel 
2910ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s,
2920ffc1a95SAnup Patel                                      const MemMapEntry *memmap, int socket)
2930ffc1a95SAnup Patel {
2945fb20f76SDaniel Henrique Barboza     g_autofree char *mem_name = NULL;
2950ffc1a95SAnup Patel     uint64_t addr, size;
296568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
29728a4df97SAtish Patra 
298568e0614SDaniel Henrique Barboza     addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(ms, socket);
299568e0614SDaniel Henrique Barboza     size = riscv_socket_mem_size(ms, socket);
30018df0b46SAnup Patel     mem_name = g_strdup_printf("/memory@%lx", (long)addr);
301568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, mem_name);
302568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, mem_name, "reg",
30318df0b46SAnup Patel         addr >> 32, addr, size >> 32, size);
304568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, mem_name, "device_type", "memory");
305568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, mem_name, socket);
3060ffc1a95SAnup Patel }
30704331d0bSMichael Clark 
3080ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s,
3090ffc1a95SAnup Patel                                     const MemMapEntry *memmap, int socket,
3100ffc1a95SAnup Patel                                     uint32_t *intc_phandles)
3110ffc1a95SAnup Patel {
3120ffc1a95SAnup Patel     int cpu;
3135fb20f76SDaniel Henrique Barboza     g_autofree char *clint_name = NULL;
3145fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *clint_cells = NULL;
3150ffc1a95SAnup Patel     unsigned long clint_addr;
316568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
3170ffc1a95SAnup Patel     static const char * const clint_compat[2] = {
3180ffc1a95SAnup Patel         "sifive,clint0", "riscv,clint0"
3190ffc1a95SAnup Patel     };
3200ffc1a95SAnup Patel 
3210ffc1a95SAnup Patel     clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
3220ffc1a95SAnup Patel 
3230ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
3240ffc1a95SAnup Patel         clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
3250ffc1a95SAnup Patel         clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
3260ffc1a95SAnup Patel         clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
3270ffc1a95SAnup Patel         clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
3280ffc1a95SAnup Patel     }
3290ffc1a95SAnup Patel 
3300ffc1a95SAnup Patel     clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
33118df0b46SAnup Patel     clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr);
332568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, clint_name);
333568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, clint_name, "compatible",
3340ffc1a95SAnup Patel                                   (char **)&clint_compat,
3350ffc1a95SAnup Patel                                   ARRAY_SIZE(clint_compat));
336568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, clint_name, "reg",
33718df0b46SAnup Patel         0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size);
338568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, clint_name, "interrupts-extended",
33918df0b46SAnup Patel         clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
340568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, clint_name, socket);
3410ffc1a95SAnup Patel }
3420ffc1a95SAnup Patel 
343954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s,
344954886eaSAnup Patel                                      const MemMapEntry *memmap, int socket,
345954886eaSAnup Patel                                      uint32_t *intc_phandles)
346954886eaSAnup Patel {
347954886eaSAnup Patel     int cpu;
348954886eaSAnup Patel     char *name;
34928d8c281SAnup Patel     unsigned long addr, size;
350954886eaSAnup Patel     uint32_t aclint_cells_size;
3515fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aclint_mswi_cells = NULL;
3525fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aclint_sswi_cells = NULL;
3535fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aclint_mtimer_cells = NULL;
354568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
355954886eaSAnup Patel 
356954886eaSAnup Patel     aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
357954886eaSAnup Patel     aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
358954886eaSAnup Patel     aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
359954886eaSAnup Patel 
360954886eaSAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
361954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
362954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT);
363954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
364954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER);
365954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
366954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT);
367954886eaSAnup Patel     }
368954886eaSAnup Patel     aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2;
369954886eaSAnup Patel 
37028d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
371954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
372954886eaSAnup Patel         name = g_strdup_printf("/soc/mswi@%lx", addr);
373568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
374568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible",
37528d8c281SAnup Patel             "riscv,aclint-mswi");
376568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
377954886eaSAnup Patel             0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE);
378568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
379954886eaSAnup Patel             aclint_mswi_cells, aclint_cells_size);
380568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0);
381568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0);
382568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, name, socket);
383954886eaSAnup Patel         g_free(name);
38428d8c281SAnup Patel     }
385954886eaSAnup Patel 
38628d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
38728d8c281SAnup Patel         addr = memmap[VIRT_CLINT].base +
38828d8c281SAnup Patel                (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket);
38928d8c281SAnup Patel         size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE;
39028d8c281SAnup Patel     } else {
391954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE +
392954886eaSAnup Patel             (memmap[VIRT_CLINT].size * socket);
39328d8c281SAnup Patel         size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE;
39428d8c281SAnup Patel     }
395954886eaSAnup Patel     name = g_strdup_printf("/soc/mtimer@%lx", addr);
396568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
397568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
398954886eaSAnup Patel         "riscv,aclint-mtimer");
399568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
400954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIME,
40128d8c281SAnup Patel         0x0, size - RISCV_ACLINT_DEFAULT_MTIME,
402954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP,
403954886eaSAnup Patel         0x0, RISCV_ACLINT_DEFAULT_MTIME);
404568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
405954886eaSAnup Patel         aclint_mtimer_cells, aclint_cells_size);
406568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, name, socket);
407954886eaSAnup Patel     g_free(name);
408954886eaSAnup Patel 
40928d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
410954886eaSAnup Patel         addr = memmap[VIRT_ACLINT_SSWI].base +
411954886eaSAnup Patel             (memmap[VIRT_ACLINT_SSWI].size * socket);
412954886eaSAnup Patel         name = g_strdup_printf("/soc/sswi@%lx", addr);
413568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
414568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible",
41528d8c281SAnup Patel             "riscv,aclint-sswi");
416568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
417954886eaSAnup Patel             0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size);
418568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
419954886eaSAnup Patel             aclint_sswi_cells, aclint_cells_size);
420568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0);
421568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0);
422568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, name, socket);
423954886eaSAnup Patel         g_free(name);
42428d8c281SAnup Patel     }
425954886eaSAnup Patel }
426954886eaSAnup Patel 
4270ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s,
4280ffc1a95SAnup Patel                                    const MemMapEntry *memmap, int socket,
4290ffc1a95SAnup Patel                                    uint32_t *phandle, uint32_t *intc_phandles,
4300ffc1a95SAnup Patel                                    uint32_t *plic_phandles)
4310ffc1a95SAnup Patel {
4320ffc1a95SAnup Patel     int cpu;
4335fb20f76SDaniel Henrique Barboza     g_autofree char *plic_name = NULL;
4345fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *plic_cells;
4350ffc1a95SAnup Patel     unsigned long plic_addr;
436568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
4370ffc1a95SAnup Patel     static const char * const plic_compat[2] = {
4380ffc1a95SAnup Patel         "sifive,plic-1.0.0", "riscv,plic0"
4390ffc1a95SAnup Patel     };
4400ffc1a95SAnup Patel 
4410ffc1a95SAnup Patel     plic_phandles[socket] = (*phandle)++;
44218df0b46SAnup Patel     plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket);
44318df0b46SAnup Patel     plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr);
444568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, plic_name);
445568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name,
44618df0b46SAnup Patel         "#interrupt-cells", FDT_PLIC_INT_CELLS);
447568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name,
44895e401d3SConor Dooley         "#address-cells", FDT_PLIC_ADDR_CELLS);
449568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, plic_name, "compatible",
4500ffc1a95SAnup Patel                                   (char **)&plic_compat,
4510ffc1a95SAnup Patel                                   ARRAY_SIZE(plic_compat));
452568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, plic_name, "interrupt-controller", NULL, 0);
453ca334e10SYong-Xuan Wang 
454ca334e10SYong-Xuan Wang     if (kvm_enabled()) {
455ca334e10SYong-Xuan Wang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
456ca334e10SYong-Xuan Wang 
457ca334e10SYong-Xuan Wang         for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
458ca334e10SYong-Xuan Wang             plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
459ca334e10SYong-Xuan Wang             plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
460ca334e10SYong-Xuan Wang         }
461ca334e10SYong-Xuan Wang 
462568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended",
463ca334e10SYong-Xuan Wang                          plic_cells,
464ca334e10SYong-Xuan Wang                          s->soc[socket].num_harts * sizeof(uint32_t) * 2);
465ca334e10SYong-Xuan Wang    } else {
466ca334e10SYong-Xuan Wang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
467ca334e10SYong-Xuan Wang 
468ca334e10SYong-Xuan Wang         for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
469ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
470ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT);
471ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
472ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT);
473ca334e10SYong-Xuan Wang         }
474ca334e10SYong-Xuan Wang 
475ca334e10SYong-Xuan Wang         qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended",
476ca334e10SYong-Xuan Wang                          plic_cells,
477ca334e10SYong-Xuan Wang                          s->soc[socket].num_harts * sizeof(uint32_t) * 4);
478ca334e10SYong-Xuan Wang     }
479ca334e10SYong-Xuan Wang 
480568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, plic_name, "reg",
48118df0b46SAnup Patel         0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size);
482568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name, "riscv,ndev",
48359f74489SBin Meng                           VIRT_IRQCHIP_NUM_SOURCES - 1);
484568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, plic_name, socket);
485568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name, "phandle",
4860ffc1a95SAnup Patel         plic_phandles[socket]);
4873029fab6SAlistair Francis 
488d644e5e4SAnup Patel     if (!socket) {
489568e0614SDaniel Henrique Barboza         platform_bus_add_all_fdt_nodes(ms->fdt, plic_name,
4903029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].base,
4913029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].size,
4923029fab6SAlistair Francis                                        VIRT_PLATFORM_BUS_IRQ);
493d644e5e4SAnup Patel     }
4940ffc1a95SAnup Patel }
4950ffc1a95SAnup Patel 
49668c8b403SSunil V L uint32_t imsic_num_bits(uint32_t count)
49728d8c281SAnup Patel {
49828d8c281SAnup Patel     uint32_t ret = 0;
49928d8c281SAnup Patel 
50028d8c281SAnup Patel     while (BIT(ret) < count) {
50128d8c281SAnup Patel         ret++;
50228d8c281SAnup Patel     }
50328d8c281SAnup Patel 
50428d8c281SAnup Patel     return ret;
50528d8c281SAnup Patel }
50628d8c281SAnup Patel 
50759a07d3cSYong-Xuan Wang static void create_fdt_one_imsic(RISCVVirtState *s, hwaddr base_addr,
50859a07d3cSYong-Xuan Wang                                  uint32_t *intc_phandles, uint32_t msi_phandle,
50959a07d3cSYong-Xuan Wang                                  bool m_mode, uint32_t imsic_guest_bits)
51028d8c281SAnup Patel {
51128d8c281SAnup Patel     int cpu, socket;
5125fb20f76SDaniel Henrique Barboza     g_autofree char *imsic_name = NULL;
513568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
514568e0614SDaniel Henrique Barboza     int socket_count = riscv_socket_count(ms);
5155fb20f76SDaniel Henrique Barboza     uint32_t imsic_max_hart_per_socket, imsic_addr, imsic_size;
5165fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *imsic_cells = NULL;
5175fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *imsic_regs = NULL;
5188fb0bb5eSDaniel Henrique Barboza     static const char * const imsic_compat[2] = {
5198fb0bb5eSDaniel Henrique Barboza         "qemu,imsics", "riscv,imsics"
5208fb0bb5eSDaniel Henrique Barboza     };
52128d8c281SAnup Patel 
522568e0614SDaniel Henrique Barboza     imsic_cells = g_new0(uint32_t, ms->smp.cpus * 2);
5232967f37dSDaniel Henrique Barboza     imsic_regs = g_new0(uint32_t, socket_count * 4);
52428d8c281SAnup Patel 
525568e0614SDaniel Henrique Barboza     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
52628d8c281SAnup Patel         imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
52759a07d3cSYong-Xuan Wang         imsic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT);
52828d8c281SAnup Patel     }
52959a07d3cSYong-Xuan Wang 
53028d8c281SAnup Patel     imsic_max_hart_per_socket = 0;
5312967f37dSDaniel Henrique Barboza     for (socket = 0; socket < socket_count; socket++) {
53259a07d3cSYong-Xuan Wang         imsic_addr = base_addr + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
53328d8c281SAnup Patel         imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) *
53428d8c281SAnup Patel                      s->soc[socket].num_harts;
53528d8c281SAnup Patel         imsic_regs[socket * 4 + 0] = 0;
53628d8c281SAnup Patel         imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr);
53728d8c281SAnup Patel         imsic_regs[socket * 4 + 2] = 0;
53828d8c281SAnup Patel         imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size);
53928d8c281SAnup Patel         if (imsic_max_hart_per_socket < s->soc[socket].num_harts) {
54028d8c281SAnup Patel             imsic_max_hart_per_socket = s->soc[socket].num_harts;
54128d8c281SAnup Patel         }
54228d8c281SAnup Patel     }
54359a07d3cSYong-Xuan Wang 
544e8ad5817SDaniel Henrique Barboza     imsic_name = g_strdup_printf("/soc/interrupt-controller@%lx",
545e8ad5817SDaniel Henrique Barboza                                  (unsigned long)base_addr);
546568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, imsic_name);
5478fb0bb5eSDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, imsic_name, "compatible",
5488fb0bb5eSDaniel Henrique Barboza                                   (char **)&imsic_compat,
5498fb0bb5eSDaniel Henrique Barboza                                   ARRAY_SIZE(imsic_compat));
5508fb0bb5eSDaniel Henrique Barboza 
551568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "#interrupt-cells",
55228d8c281SAnup Patel                           FDT_IMSIC_INT_CELLS);
55359a07d3cSYong-Xuan Wang     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupt-controller", NULL, 0);
55459a07d3cSYong-Xuan Wang     qemu_fdt_setprop(ms->fdt, imsic_name, "msi-controller", NULL, 0);
555f42cdf2eSDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "#msi-cells", 0);
556568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupts-extended",
557568e0614SDaniel Henrique Barboza                      imsic_cells, ms->smp.cpus * sizeof(uint32_t) * 2);
558568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "reg", imsic_regs,
5592967f37dSDaniel Henrique Barboza                      socket_count * sizeof(uint32_t) * 4);
560568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,num-ids",
56128d8c281SAnup Patel                      VIRT_IRQCHIP_NUM_MSIS);
56259a07d3cSYong-Xuan Wang 
56328d8c281SAnup Patel     if (imsic_guest_bits) {
564568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,guest-index-bits",
56528d8c281SAnup Patel                               imsic_guest_bits);
56628d8c281SAnup Patel     }
56759a07d3cSYong-Xuan Wang 
5682967f37dSDaniel Henrique Barboza     if (socket_count > 1) {
569568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,hart-index-bits",
57028d8c281SAnup Patel                               imsic_num_bits(imsic_max_hart_per_socket));
571568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-bits",
5722967f37dSDaniel Henrique Barboza                               imsic_num_bits(socket_count));
573568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-shift",
57428d8c281SAnup Patel                               IMSIC_MMIO_GROUP_MIN_SHIFT);
57528d8c281SAnup Patel     }
57659a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "phandle", msi_phandle);
57728d8c281SAnup Patel }
57828d8c281SAnup Patel 
57959a07d3cSYong-Xuan Wang static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap,
58059a07d3cSYong-Xuan Wang                              uint32_t *phandle, uint32_t *intc_phandles,
58159a07d3cSYong-Xuan Wang                              uint32_t *msi_m_phandle, uint32_t *msi_s_phandle)
58259a07d3cSYong-Xuan Wang {
58359a07d3cSYong-Xuan Wang     *msi_m_phandle = (*phandle)++;
58459a07d3cSYong-Xuan Wang     *msi_s_phandle = (*phandle)++;
58559a07d3cSYong-Xuan Wang 
58659a07d3cSYong-Xuan Wang     if (!kvm_enabled()) {
58759a07d3cSYong-Xuan Wang         /* M-level IMSIC node */
58859a07d3cSYong-Xuan Wang         create_fdt_one_imsic(s, memmap[VIRT_IMSIC_M].base, intc_phandles,
58959a07d3cSYong-Xuan Wang                              *msi_m_phandle, true, 0);
59059a07d3cSYong-Xuan Wang     }
59159a07d3cSYong-Xuan Wang 
59259a07d3cSYong-Xuan Wang     /* S-level IMSIC node */
59359a07d3cSYong-Xuan Wang     create_fdt_one_imsic(s, memmap[VIRT_IMSIC_S].base, intc_phandles,
59459a07d3cSYong-Xuan Wang                          *msi_s_phandle, false,
59559a07d3cSYong-Xuan Wang                          imsic_num_bits(s->aia_guests + 1));
59659a07d3cSYong-Xuan Wang 
59759a07d3cSYong-Xuan Wang }
59859a07d3cSYong-Xuan Wang 
59902dd57b3SDaniel Henrique Barboza /* Caller must free string after use */
60002dd57b3SDaniel Henrique Barboza static char *fdt_get_aplic_nodename(unsigned long aplic_addr)
60102dd57b3SDaniel Henrique Barboza {
60229390fdbSDaniel Henrique Barboza     return g_strdup_printf("/soc/interrupt-controller@%lx", aplic_addr);
60302dd57b3SDaniel Henrique Barboza }
60402dd57b3SDaniel Henrique Barboza 
60559a07d3cSYong-Xuan Wang static void create_fdt_one_aplic(RISCVVirtState *s, int socket,
60659a07d3cSYong-Xuan Wang                                  unsigned long aplic_addr, uint32_t aplic_size,
60759a07d3cSYong-Xuan Wang                                  uint32_t msi_phandle,
60859a07d3cSYong-Xuan Wang                                  uint32_t *intc_phandles,
60959a07d3cSYong-Xuan Wang                                  uint32_t aplic_phandle,
61059a07d3cSYong-Xuan Wang                                  uint32_t aplic_child_phandle,
61148c2c33cSYong-Xuan Wang                                  bool m_mode, int num_harts)
61259a07d3cSYong-Xuan Wang {
61359a07d3cSYong-Xuan Wang     int cpu;
61402dd57b3SDaniel Henrique Barboza     g_autofree char *aplic_name = fdt_get_aplic_nodename(aplic_addr);
6155fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aplic_cells = g_new0(uint32_t, num_harts * 2);
61659a07d3cSYong-Xuan Wang     MachineState *ms = MACHINE(s);
617362b31fcSDaniel Henrique Barboza     static const char * const aplic_compat[2] = {
618362b31fcSDaniel Henrique Barboza         "qemu,aplic", "riscv,aplic"
619362b31fcSDaniel Henrique Barboza     };
62059a07d3cSYong-Xuan Wang 
62148c2c33cSYong-Xuan Wang     for (cpu = 0; cpu < num_harts; cpu++) {
62259a07d3cSYong-Xuan Wang         aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
62359a07d3cSYong-Xuan Wang         aplic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT);
62459a07d3cSYong-Xuan Wang     }
62559a07d3cSYong-Xuan Wang 
62659a07d3cSYong-Xuan Wang     qemu_fdt_add_subnode(ms->fdt, aplic_name);
627362b31fcSDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, aplic_name, "compatible",
628362b31fcSDaniel Henrique Barboza                                   (char **)&aplic_compat,
629362b31fcSDaniel Henrique Barboza                                   ARRAY_SIZE(aplic_compat));
630190e0ae6SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "#address-cells",
631190e0ae6SDaniel Henrique Barboza                           FDT_APLIC_ADDR_CELLS);
63259a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, aplic_name,
63359a07d3cSYong-Xuan Wang                           "#interrupt-cells", FDT_APLIC_INT_CELLS);
63459a07d3cSYong-Xuan Wang     qemu_fdt_setprop(ms->fdt, aplic_name, "interrupt-controller", NULL, 0);
63559a07d3cSYong-Xuan Wang 
63659a07d3cSYong-Xuan Wang     if (s->aia_type == VIRT_AIA_TYPE_APLIC) {
63759a07d3cSYong-Xuan Wang         qemu_fdt_setprop(ms->fdt, aplic_name, "interrupts-extended",
63848c2c33cSYong-Xuan Wang                          aplic_cells, num_harts * sizeof(uint32_t) * 2);
63959a07d3cSYong-Xuan Wang     } else {
64059a07d3cSYong-Xuan Wang         qemu_fdt_setprop_cell(ms->fdt, aplic_name, "msi-parent", msi_phandle);
64159a07d3cSYong-Xuan Wang     }
64259a07d3cSYong-Xuan Wang 
64359a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cells(ms->fdt, aplic_name, "reg",
64459a07d3cSYong-Xuan Wang                            0x0, aplic_addr, 0x0, aplic_size);
64559a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,num-sources",
64659a07d3cSYong-Xuan Wang                           VIRT_IRQCHIP_NUM_SOURCES);
64759a07d3cSYong-Xuan Wang 
64859a07d3cSYong-Xuan Wang     if (aplic_child_phandle) {
64959a07d3cSYong-Xuan Wang         qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,children",
65059a07d3cSYong-Xuan Wang                               aplic_child_phandle);
651b1f1e9dcSDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegation",
65259a07d3cSYong-Xuan Wang                                aplic_child_phandle, 0x1,
65359a07d3cSYong-Xuan Wang                                VIRT_IRQCHIP_NUM_SOURCES);
65459a07d3cSYong-Xuan Wang     }
65559a07d3cSYong-Xuan Wang 
65659a07d3cSYong-Xuan Wang     riscv_socket_fdt_write_id(ms, aplic_name, socket);
65759a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "phandle", aplic_phandle);
65859a07d3cSYong-Xuan Wang }
65959a07d3cSYong-Xuan Wang 
66028d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s,
66128d8c281SAnup Patel                                     const MemMapEntry *memmap, int socket,
66228d8c281SAnup Patel                                     uint32_t msi_m_phandle,
66328d8c281SAnup Patel                                     uint32_t msi_s_phandle,
66428d8c281SAnup Patel                                     uint32_t *phandle,
66528d8c281SAnup Patel                                     uint32_t *intc_phandles,
66648c2c33cSYong-Xuan Wang                                     uint32_t *aplic_phandles,
66748c2c33cSYong-Xuan Wang                                     int num_harts)
668e6faee65SAnup Patel {
669e6faee65SAnup Patel     unsigned long aplic_addr;
670568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
671e6faee65SAnup Patel     uint32_t aplic_m_phandle, aplic_s_phandle;
672e6faee65SAnup Patel 
673e6faee65SAnup Patel     aplic_m_phandle = (*phandle)++;
674e6faee65SAnup Patel     aplic_s_phandle = (*phandle)++;
675e6faee65SAnup Patel 
67659a07d3cSYong-Xuan Wang     if (!kvm_enabled()) {
677e6faee65SAnup Patel         /* M-level APLIC node */
678e6faee65SAnup Patel         aplic_addr = memmap[VIRT_APLIC_M].base +
679e6faee65SAnup Patel                      (memmap[VIRT_APLIC_M].size * socket);
68059a07d3cSYong-Xuan Wang         create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_M].size,
68159a07d3cSYong-Xuan Wang                              msi_m_phandle, intc_phandles,
68259a07d3cSYong-Xuan Wang                              aplic_m_phandle, aplic_s_phandle,
68348c2c33cSYong-Xuan Wang                              true, num_harts);
68428d8c281SAnup Patel     }
685e6faee65SAnup Patel 
686e6faee65SAnup Patel     /* S-level APLIC node */
687e6faee65SAnup Patel     aplic_addr = memmap[VIRT_APLIC_S].base +
688e6faee65SAnup Patel                  (memmap[VIRT_APLIC_S].size * socket);
68959a07d3cSYong-Xuan Wang     create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_S].size,
69059a07d3cSYong-Xuan Wang                          msi_s_phandle, intc_phandles,
69159a07d3cSYong-Xuan Wang                          aplic_s_phandle, 0,
69248c2c33cSYong-Xuan Wang                          false, num_harts);
69359a07d3cSYong-Xuan Wang 
694d644e5e4SAnup Patel     if (!socket) {
69502dd57b3SDaniel Henrique Barboza         g_autofree char *aplic_name = fdt_get_aplic_nodename(aplic_addr);
696568e0614SDaniel Henrique Barboza         platform_bus_add_all_fdt_nodes(ms->fdt, aplic_name,
6973029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].base,
6983029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].size,
6993029fab6SAlistair Francis                                        VIRT_PLATFORM_BUS_IRQ);
700d644e5e4SAnup Patel     }
7013029fab6SAlistair Francis 
702e6faee65SAnup Patel     aplic_phandles[socket] = aplic_s_phandle;
703e6faee65SAnup Patel }
704e6faee65SAnup Patel 
705abd9a206SAtish Patra static void create_fdt_pmu(RISCVVirtState *s)
706abd9a206SAtish Patra {
7075fb20f76SDaniel Henrique Barboza     g_autofree char *pmu_name = g_strdup_printf("/pmu");
708568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
709abd9a206SAtish Patra     RISCVCPU hart = s->soc[0].harts[0];
710abd9a206SAtish Patra 
711568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, pmu_name);
712568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, pmu_name, "compatible", "riscv,pmu");
7132571a642SRob Bradford     riscv_pmu_generate_fdt_node(ms->fdt, hart.pmu_avail_ctrs, pmu_name);
714abd9a206SAtish Patra }
715abd9a206SAtish Patra 
7160ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap,
717914c97f9SDaniel Henrique Barboza                                uint32_t *phandle,
7180ffc1a95SAnup Patel                                uint32_t *irq_mmio_phandle,
7190ffc1a95SAnup Patel                                uint32_t *irq_pcie_phandle,
72028d8c281SAnup Patel                                uint32_t *irq_virtio_phandle,
72128d8c281SAnup Patel                                uint32_t *msi_pcie_phandle)
7220ffc1a95SAnup Patel {
72328d8c281SAnup Patel     int socket, phandle_pos;
724568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
72528d8c281SAnup Patel     uint32_t msi_m_phandle = 0, msi_s_phandle = 0;
7265d0e3bcbSDaniel Henrique Barboza     uint32_t xplic_phandles[MAX_NODES];
7275d0e3bcbSDaniel Henrique Barboza     g_autofree uint32_t *intc_phandles = NULL;
728568e0614SDaniel Henrique Barboza     int socket_count = riscv_socket_count(ms);
7290ffc1a95SAnup Patel 
730568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/cpus");
731568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "timebase-frequency",
732385e575cSYong-Xuan Wang                           kvm_enabled() ?
733385e575cSYong-Xuan Wang                           kvm_riscv_get_timebase_frequency(first_cpu) :
7340ffc1a95SAnup Patel                           RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ);
735568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0);
736568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1);
737568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map");
7380ffc1a95SAnup Patel 
739568e0614SDaniel Henrique Barboza     intc_phandles = g_new0(uint32_t, ms->smp.cpus);
74028d8c281SAnup Patel 
741568e0614SDaniel Henrique Barboza     phandle_pos = ms->smp.cpus;
7422967f37dSDaniel Henrique Barboza     for (socket = (socket_count - 1); socket >= 0; socket--) {
7435d0e3bcbSDaniel Henrique Barboza         g_autofree char *clust_name = NULL;
74428d8c281SAnup Patel         phandle_pos -= s->soc[socket].num_harts;
74528d8c281SAnup Patel 
7460ffc1a95SAnup Patel         clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket);
747568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, clust_name);
7480ffc1a95SAnup Patel 
7490ffc1a95SAnup Patel         create_fdt_socket_cpus(s, socket, clust_name, phandle,
750914c97f9SDaniel Henrique Barboza                                &intc_phandles[phandle_pos]);
7510ffc1a95SAnup Patel 
7520ffc1a95SAnup Patel         create_fdt_socket_memory(s, memmap, socket);
7530ffc1a95SAnup Patel 
754f2d44e9cSDaniel Henrique Barboza         if (virt_aclint_allowed() && s->have_aclint) {
75528d8c281SAnup Patel             create_fdt_socket_aclint(s, memmap, socket,
75628d8c281SAnup Patel                                      &intc_phandles[phandle_pos]);
757f2d44e9cSDaniel Henrique Barboza         } else if (tcg_enabled()) {
75828d8c281SAnup Patel             create_fdt_socket_clint(s, memmap, socket,
75928d8c281SAnup Patel                                     &intc_phandles[phandle_pos]);
760954886eaSAnup Patel         }
761ad40be27SYifei Jiang     }
76228d8c281SAnup Patel 
76328d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
76428d8c281SAnup Patel         create_fdt_imsic(s, memmap, phandle, intc_phandles,
76528d8c281SAnup Patel             &msi_m_phandle, &msi_s_phandle);
76628d8c281SAnup Patel         *msi_pcie_phandle = msi_s_phandle;
76728d8c281SAnup Patel     }
76828d8c281SAnup Patel 
76948c2c33cSYong-Xuan Wang     /* KVM AIA only has one APLIC instance */
770a51d4610SDaniel Henrique Barboza     if (kvm_enabled() && virt_use_kvm_aia(s)) {
77148c2c33cSYong-Xuan Wang         create_fdt_socket_aplic(s, memmap, 0,
77248c2c33cSYong-Xuan Wang                                 msi_m_phandle, msi_s_phandle, phandle,
77348c2c33cSYong-Xuan Wang                                 &intc_phandles[0], xplic_phandles,
77448c2c33cSYong-Xuan Wang                                 ms->smp.cpus);
77548c2c33cSYong-Xuan Wang     } else {
776568e0614SDaniel Henrique Barboza         phandle_pos = ms->smp.cpus;
7772967f37dSDaniel Henrique Barboza         for (socket = (socket_count - 1); socket >= 0; socket--) {
77828d8c281SAnup Patel             phandle_pos -= s->soc[socket].num_harts;
7790ffc1a95SAnup Patel 
780e6faee65SAnup Patel             if (s->aia_type == VIRT_AIA_TYPE_NONE) {
7810ffc1a95SAnup Patel                 create_fdt_socket_plic(s, memmap, socket, phandle,
78248c2c33cSYong-Xuan Wang                                        &intc_phandles[phandle_pos],
78348c2c33cSYong-Xuan Wang                                        xplic_phandles);
784e6faee65SAnup Patel             } else {
78528d8c281SAnup Patel                 create_fdt_socket_aplic(s, memmap, socket,
78628d8c281SAnup Patel                                         msi_m_phandle, msi_s_phandle, phandle,
78748c2c33cSYong-Xuan Wang                                         &intc_phandles[phandle_pos],
78848c2c33cSYong-Xuan Wang                                         xplic_phandles,
78948c2c33cSYong-Xuan Wang                                         s->soc[socket].num_harts);
79048c2c33cSYong-Xuan Wang             }
79128d8c281SAnup Patel         }
792e6faee65SAnup Patel     }
7930ffc1a95SAnup Patel 
794a51d4610SDaniel Henrique Barboza     if (kvm_enabled() && virt_use_kvm_aia(s)) {
79548c2c33cSYong-Xuan Wang         *irq_mmio_phandle = xplic_phandles[0];
79648c2c33cSYong-Xuan Wang         *irq_virtio_phandle = xplic_phandles[0];
79748c2c33cSYong-Xuan Wang         *irq_pcie_phandle = xplic_phandles[0];
79848c2c33cSYong-Xuan Wang     } else {
7992967f37dSDaniel Henrique Barboza         for (socket = 0; socket < socket_count; socket++) {
80018df0b46SAnup Patel             if (socket == 0) {
8010ffc1a95SAnup Patel                 *irq_mmio_phandle = xplic_phandles[socket];
8020ffc1a95SAnup Patel                 *irq_virtio_phandle = xplic_phandles[socket];
8030ffc1a95SAnup Patel                 *irq_pcie_phandle = xplic_phandles[socket];
80418df0b46SAnup Patel             }
80518df0b46SAnup Patel             if (socket == 1) {
8060ffc1a95SAnup Patel                 *irq_virtio_phandle = xplic_phandles[socket];
8070ffc1a95SAnup Patel                 *irq_pcie_phandle = xplic_phandles[socket];
80818df0b46SAnup Patel             }
80918df0b46SAnup Patel             if (socket == 2) {
8100ffc1a95SAnup Patel                 *irq_pcie_phandle = xplic_phandles[socket];
81118df0b46SAnup Patel             }
81218df0b46SAnup Patel         }
81348c2c33cSYong-Xuan Wang     }
81418df0b46SAnup Patel 
815568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_distance_matrix(ms);
8160ffc1a95SAnup Patel }
8170ffc1a95SAnup Patel 
8180ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap,
8190ffc1a95SAnup Patel                               uint32_t irq_virtio_phandle)
8200ffc1a95SAnup Patel {
8210ffc1a95SAnup Patel     int i;
822568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
82304331d0bSMichael Clark 
82404331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
8251d873c6eSDaniel Henrique Barboza         g_autofree char *name =  g_strdup_printf("/soc/virtio_mmio@%lx",
82604331d0bSMichael Clark             (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size));
8271d873c6eSDaniel Henrique Barboza 
828568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
829568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible", "virtio,mmio");
830568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
83104331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
83204331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].size);
833568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent",
8340ffc1a95SAnup Patel             irq_virtio_phandle);
835e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
836568e0614SDaniel Henrique Barboza             qemu_fdt_setprop_cell(ms->fdt, name, "interrupts",
837e6faee65SAnup Patel                                   VIRTIO_IRQ + i);
838e6faee65SAnup Patel         } else {
839568e0614SDaniel Henrique Barboza             qemu_fdt_setprop_cells(ms->fdt, name, "interrupts",
840e6faee65SAnup Patel                                    VIRTIO_IRQ + i, 0x4);
841e6faee65SAnup Patel         }
84204331d0bSMichael Clark     }
8430ffc1a95SAnup Patel }
8440ffc1a95SAnup Patel 
8450ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap,
84628d8c281SAnup Patel                             uint32_t irq_pcie_phandle,
84728d8c281SAnup Patel                             uint32_t msi_pcie_phandle)
8480ffc1a95SAnup Patel {
8495fb20f76SDaniel Henrique Barboza     g_autofree char *name = NULL;
850568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
85104331d0bSMichael Clark 
85218df0b46SAnup Patel     name = g_strdup_printf("/soc/pci@%lx",
8536d56e396SAlistair Francis         (long) memmap[VIRT_PCIE_ECAM].base);
854568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#address-cells",
8550ffc1a95SAnup Patel         FDT_PCI_ADDR_CELLS);
856568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells",
8570ffc1a95SAnup Patel         FDT_PCI_INT_CELLS);
858568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#size-cells", 0x2);
859568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
8600ffc1a95SAnup Patel         "pci-host-ecam-generic");
861568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "device_type", "pci");
862568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "linux,pci-domain", 0);
863568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "bus-range", 0,
86418df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1);
865568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, name, "dma-coherent", NULL, 0);
86628d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
867568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "msi-parent", msi_pcie_phandle);
86828d8c281SAnup Patel     }
869568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg", 0,
87018df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size);
871568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, name, "ranges",
8726d56e396SAlistair Francis         1, FDT_PCI_RANGE_IOPORT, 2, 0,
8736d56e396SAlistair Francis         2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size,
8746d56e396SAlistair Francis         1, FDT_PCI_RANGE_MMIO,
8756d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base,
87619800265SBin Meng         2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size,
87719800265SBin Meng         1, FDT_PCI_RANGE_MMIO_64BIT,
87819800265SBin Meng         2, virt_high_pcie_memmap.base,
87919800265SBin Meng         2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size);
88019800265SBin Meng 
881568e0614SDaniel Henrique Barboza     create_pcie_irq_map(s, ms->fdt, name, irq_pcie_phandle);
8820ffc1a95SAnup Patel }
8836d56e396SAlistair Francis 
8840ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap,
8850ffc1a95SAnup Patel                              uint32_t *phandle)
8860ffc1a95SAnup Patel {
8870ffc1a95SAnup Patel     char *name;
8880ffc1a95SAnup Patel     uint32_t test_phandle;
889568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
8900ffc1a95SAnup Patel 
8910ffc1a95SAnup Patel     test_phandle = (*phandle)++;
89218df0b46SAnup Patel     name = g_strdup_printf("/soc/test@%lx",
89304331d0bSMichael Clark         (long)memmap[VIRT_TEST].base);
894568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
8959c0fb20cSPalmer Dabbelt     {
8962cc04550SBin Meng         static const char * const compat[3] = {
8972cc04550SBin Meng             "sifive,test1", "sifive,test0", "syscon"
8982cc04550SBin Meng         };
899568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string_array(ms->fdt, name, "compatible",
9000ffc1a95SAnup Patel                                       (char **)&compat, ARRAY_SIZE(compat));
9019c0fb20cSPalmer Dabbelt     }
902568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
9030ffc1a95SAnup Patel         0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size);
904568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "phandle", test_phandle);
905568e0614SDaniel Henrique Barboza     test_phandle = qemu_fdt_get_phandle(ms->fdt, name);
90618df0b46SAnup Patel     g_free(name);
9070e404da0SAnup Patel 
908ae293799SConor Dooley     name = g_strdup_printf("/reboot");
909568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
910568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-reboot");
911568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle);
912568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0);
913568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_RESET);
91418df0b46SAnup Patel     g_free(name);
9150e404da0SAnup Patel 
916ae293799SConor Dooley     name = g_strdup_printf("/poweroff");
917568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
918568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-poweroff");
919568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle);
920568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0);
921568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_PASS);
92218df0b46SAnup Patel     g_free(name);
9230ffc1a95SAnup Patel }
9240ffc1a95SAnup Patel 
9250ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap,
9260ffc1a95SAnup Patel                             uint32_t irq_mmio_phandle)
9270ffc1a95SAnup Patel {
9285fb20f76SDaniel Henrique Barboza     g_autofree char *name = NULL;
929568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
93004331d0bSMichael Clark 
93153c38f7aSConor Dooley     name = g_strdup_printf("/soc/serial@%lx", (long)memmap[VIRT_UART0].base);
932568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
933568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "ns16550a");
934568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
93504331d0bSMichael Clark         0x0, memmap[VIRT_UART0].base,
93604331d0bSMichael Clark         0x0, memmap[VIRT_UART0].size);
937568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "clock-frequency", 3686400);
938568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", irq_mmio_phandle);
939e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
940568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", UART0_IRQ);
941e6faee65SAnup Patel     } else {
942568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", UART0_IRQ, 0x4);
943e6faee65SAnup Patel     }
94404331d0bSMichael Clark 
945568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", name);
9460ffc1a95SAnup Patel }
9470ffc1a95SAnup Patel 
9480ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap,
9490ffc1a95SAnup Patel                            uint32_t irq_mmio_phandle)
9500ffc1a95SAnup Patel {
9515fb20f76SDaniel Henrique Barboza     g_autofree char *name = NULL;
952568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
95371eb522cSAlistair Francis 
95418df0b46SAnup Patel     name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base);
955568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
956568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
9570ffc1a95SAnup Patel         "google,goldfish-rtc");
958568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
9590ffc1a95SAnup Patel         0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size);
960568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent",
9610ffc1a95SAnup Patel         irq_mmio_phandle);
962e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
963568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", RTC_IRQ);
964e6faee65SAnup Patel     } else {
965568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", RTC_IRQ, 0x4);
966e6faee65SAnup Patel     }
9670ffc1a95SAnup Patel }
9680ffc1a95SAnup Patel 
9690ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap)
9700ffc1a95SAnup Patel {
971568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
9720ffc1a95SAnup Patel     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
9730ffc1a95SAnup Patel     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
9745fb20f76SDaniel Henrique Barboza     g_autofree char *name = g_strdup_printf("/flash@%" PRIx64, flashbase);
97567b5ef30SAnup Patel 
976568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
977568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "cfi-flash");
978568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, name, "reg",
97971eb522cSAlistair Francis                                  2, flashbase, 2, flashsize,
98071eb522cSAlistair Francis                                  2, flashbase + flashsize, 2, flashsize);
981568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "bank-width", 4);
9820ffc1a95SAnup Patel }
9830ffc1a95SAnup Patel 
984f9a461b2SAtish Patra static void create_fdt_fw_cfg(RISCVVirtState *s, const MemMapEntry *memmap)
985f9a461b2SAtish Patra {
986568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
987f9a461b2SAtish Patra     hwaddr base = memmap[VIRT_FW_CFG].base;
988f9a461b2SAtish Patra     hwaddr size = memmap[VIRT_FW_CFG].size;
9895fb20f76SDaniel Henrique Barboza     g_autofree char *nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base);
990f9a461b2SAtish Patra 
991568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, nodename);
992568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, nodename,
993f9a461b2SAtish Patra                             "compatible", "qemu,fw-cfg-mmio");
994568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
995f9a461b2SAtish Patra                                  2, base, 2, size);
996568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0);
997f9a461b2SAtish Patra }
998f9a461b2SAtish Patra 
9997778cdddSDaniel Henrique Barboza static void create_fdt_virtio_iommu(RISCVVirtState *s, uint16_t bdf)
10007778cdddSDaniel Henrique Barboza {
10017778cdddSDaniel Henrique Barboza     const char compat[] = "virtio,pci-iommu\0pci1af4,1057";
10027778cdddSDaniel Henrique Barboza     void *fdt = MACHINE(s)->fdt;
10037778cdddSDaniel Henrique Barboza     uint32_t iommu_phandle;
10047778cdddSDaniel Henrique Barboza     g_autofree char *iommu_node = NULL;
10057778cdddSDaniel Henrique Barboza     g_autofree char *pci_node = NULL;
10067778cdddSDaniel Henrique Barboza 
10077778cdddSDaniel Henrique Barboza     pci_node = g_strdup_printf("/soc/pci@%lx",
10087778cdddSDaniel Henrique Barboza                                (long) virt_memmap[VIRT_PCIE_ECAM].base);
10097778cdddSDaniel Henrique Barboza     iommu_node = g_strdup_printf("%s/virtio_iommu@%x,%x", pci_node,
10107778cdddSDaniel Henrique Barboza                                  PCI_SLOT(bdf), PCI_FUNC(bdf));
10117778cdddSDaniel Henrique Barboza     iommu_phandle = qemu_fdt_alloc_phandle(fdt);
10127778cdddSDaniel Henrique Barboza 
10137778cdddSDaniel Henrique Barboza     qemu_fdt_add_subnode(fdt, iommu_node);
10147778cdddSDaniel Henrique Barboza 
10157778cdddSDaniel Henrique Barboza     qemu_fdt_setprop(fdt, iommu_node, "compatible", compat, sizeof(compat));
10167778cdddSDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(fdt, iommu_node, "reg",
10177778cdddSDaniel Henrique Barboza                                  1, bdf << 8, 1, 0, 1, 0,
10187778cdddSDaniel Henrique Barboza                                  1, 0, 1, 0);
10197778cdddSDaniel Henrique Barboza     qemu_fdt_setprop_cell(fdt, iommu_node, "#iommu-cells", 1);
10207778cdddSDaniel Henrique Barboza     qemu_fdt_setprop_cell(fdt, iommu_node, "phandle", iommu_phandle);
10217778cdddSDaniel Henrique Barboza 
10227778cdddSDaniel Henrique Barboza     qemu_fdt_setprop_cells(fdt, pci_node, "iommu-map",
10237778cdddSDaniel Henrique Barboza                            0, iommu_phandle, 0, bdf,
10247778cdddSDaniel Henrique Barboza                            bdf + 1, iommu_phandle, bdf + 1, 0xffff - bdf);
10257778cdddSDaniel Henrique Barboza }
10267778cdddSDaniel Henrique Barboza 
10277a87ba89SDaniel Henrique Barboza static void finalize_fdt(RISCVVirtState *s)
10287a87ba89SDaniel Henrique Barboza {
10297a87ba89SDaniel Henrique Barboza     uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1;
10307a87ba89SDaniel Henrique Barboza     uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1;
10317a87ba89SDaniel Henrique Barboza 
10327a87ba89SDaniel Henrique Barboza     create_fdt_sockets(s, virt_memmap, &phandle, &irq_mmio_phandle,
10337a87ba89SDaniel Henrique Barboza                        &irq_pcie_phandle, &irq_virtio_phandle,
10347a87ba89SDaniel Henrique Barboza                        &msi_pcie_phandle);
10357a87ba89SDaniel Henrique Barboza 
10367a87ba89SDaniel Henrique Barboza     create_fdt_virtio(s, virt_memmap, irq_virtio_phandle);
10377a87ba89SDaniel Henrique Barboza 
10387a87ba89SDaniel Henrique Barboza     create_fdt_pcie(s, virt_memmap, irq_pcie_phandle, msi_pcie_phandle);
10397a87ba89SDaniel Henrique Barboza 
10407a87ba89SDaniel Henrique Barboza     create_fdt_reset(s, virt_memmap, &phandle);
10417a87ba89SDaniel Henrique Barboza 
10427a87ba89SDaniel Henrique Barboza     create_fdt_uart(s, virt_memmap, irq_mmio_phandle);
10437a87ba89SDaniel Henrique Barboza 
10447a87ba89SDaniel Henrique Barboza     create_fdt_rtc(s, virt_memmap, irq_mmio_phandle);
10457a87ba89SDaniel Henrique Barboza }
10467a87ba89SDaniel Henrique Barboza 
1047914c97f9SDaniel Henrique Barboza static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap)
10480ffc1a95SAnup Patel {
1049568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
1050e4b4f0b7SJason A. Donenfeld     uint8_t rng_seed[32];
10513fe88965SDaniel Henrique Barboza     g_autofree char *name = NULL;
10520ffc1a95SAnup Patel 
1053568e0614SDaniel Henrique Barboza     ms->fdt = create_device_tree(&s->fdt_size);
1054568e0614SDaniel Henrique Barboza     if (!ms->fdt) {
10550ffc1a95SAnup Patel         error_report("create_device_tree() failed");
10560ffc1a95SAnup Patel         exit(1);
10570ffc1a95SAnup Patel     }
10580ffc1a95SAnup Patel 
1059568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/", "model", "riscv-virtio,qemu");
1060568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/", "compatible", "riscv-virtio");
1061568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2);
1062568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2);
10630ffc1a95SAnup Patel 
1064568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/soc");
1065568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, "/soc", "ranges", NULL, 0);
1066568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/soc", "compatible", "simple-bus");
1067568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/soc", "#size-cells", 0x2);
1068568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/soc", "#address-cells", 0x2);
10690ffc1a95SAnup Patel 
10703fe88965SDaniel Henrique Barboza     /*
10713fe88965SDaniel Henrique Barboza      * The "/soc/pci@..." node is needed for PCIE hotplugs
10723fe88965SDaniel Henrique Barboza      * that might happen before finalize_fdt().
10733fe88965SDaniel Henrique Barboza      */
10743fe88965SDaniel Henrique Barboza     name = g_strdup_printf("/soc/pci@%lx", (long) memmap[VIRT_PCIE_ECAM].base);
10753fe88965SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
10763fe88965SDaniel Henrique Barboza 
10777a87ba89SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/chosen");
10784e1e3003SAnup Patel 
1079e4b4f0b7SJason A. Donenfeld     /* Pass seed to RNG */
1080e4b4f0b7SJason A. Donenfeld     qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed));
1081568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, "/chosen", "rng-seed",
10822967f37dSDaniel Henrique Barboza                      rng_seed, sizeof(rng_seed));
10837a87ba89SDaniel Henrique Barboza 
10847a87ba89SDaniel Henrique Barboza     create_fdt_flash(s, memmap);
10857a87ba89SDaniel Henrique Barboza     create_fdt_fw_cfg(s, memmap);
10867a87ba89SDaniel Henrique Barboza     create_fdt_pmu(s);
108704331d0bSMichael Clark }
108804331d0bSMichael Clark 
10896d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem,
1090e86e9527SSunil V L                                           DeviceState *irqchip,
1091e86e9527SSunil V L                                           RISCVVirtState *s)
10926d56e396SAlistair Francis {
10936d56e396SAlistair Francis     DeviceState *dev;
10946d56e396SAlistair Francis     MemoryRegion *ecam_alias, *ecam_reg;
109519800265SBin Meng     MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg;
1096e86e9527SSunil V L     hwaddr ecam_base = s->memmap[VIRT_PCIE_ECAM].base;
1097e86e9527SSunil V L     hwaddr ecam_size = s->memmap[VIRT_PCIE_ECAM].size;
1098e86e9527SSunil V L     hwaddr mmio_base = s->memmap[VIRT_PCIE_MMIO].base;
1099e86e9527SSunil V L     hwaddr mmio_size = s->memmap[VIRT_PCIE_MMIO].size;
1100e86e9527SSunil V L     hwaddr high_mmio_base = virt_high_pcie_memmap.base;
1101e86e9527SSunil V L     hwaddr high_mmio_size = virt_high_pcie_memmap.size;
1102e86e9527SSunil V L     hwaddr pio_base = s->memmap[VIRT_PCIE_PIO].base;
1103e86e9527SSunil V L     hwaddr pio_size = s->memmap[VIRT_PCIE_PIO].size;
11046d56e396SAlistair Francis     qemu_irq irq;
11056d56e396SAlistair Francis     int i;
11066d56e396SAlistair Francis 
11073e80f690SMarkus Armbruster     dev = qdev_new(TYPE_GPEX_HOST);
11086d56e396SAlistair Francis 
1109e86e9527SSunil V L     /* Set GPEX object properties for the virt machine */
1110e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)), PCI_HOST_ECAM_BASE,
1111e86e9527SSunil V L                             ecam_base, NULL);
1112e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_ECAM_SIZE,
1113e86e9527SSunil V L                             ecam_size, NULL);
1114e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)),
1115e86e9527SSunil V L                              PCI_HOST_BELOW_4G_MMIO_BASE,
1116e86e9527SSunil V L                              mmio_base, NULL);
1117e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_BELOW_4G_MMIO_SIZE,
1118e86e9527SSunil V L                             mmio_size, NULL);
1119e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)),
1120e86e9527SSunil V L                              PCI_HOST_ABOVE_4G_MMIO_BASE,
1121e86e9527SSunil V L                              high_mmio_base, NULL);
1122e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_ABOVE_4G_MMIO_SIZE,
1123e86e9527SSunil V L                             high_mmio_size, NULL);
1124e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)), PCI_HOST_PIO_BASE,
1125e86e9527SSunil V L                             pio_base, NULL);
1126e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_PIO_SIZE,
1127e86e9527SSunil V L                             pio_size, NULL);
1128e86e9527SSunil V L 
11293c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
11306d56e396SAlistair Francis 
11316d56e396SAlistair Francis     ecam_alias = g_new0(MemoryRegion, 1);
11326d56e396SAlistair Francis     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
11336d56e396SAlistair Francis     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
11346d56e396SAlistair Francis                              ecam_reg, 0, ecam_size);
11356d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias);
11366d56e396SAlistair Francis 
11376d56e396SAlistair Francis     mmio_alias = g_new0(MemoryRegion, 1);
11386d56e396SAlistair Francis     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
11396d56e396SAlistair Francis     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
11406d56e396SAlistair Francis                              mmio_reg, mmio_base, mmio_size);
11416d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias);
11426d56e396SAlistair Francis 
114319800265SBin Meng     /* Map high MMIO space */
114419800265SBin Meng     high_mmio_alias = g_new0(MemoryRegion, 1);
114519800265SBin Meng     memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high",
114619800265SBin Meng                              mmio_reg, high_mmio_base, high_mmio_size);
114719800265SBin Meng     memory_region_add_subregion(get_system_memory(), high_mmio_base,
114819800265SBin Meng                                 high_mmio_alias);
114919800265SBin Meng 
11506d56e396SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base);
11516d56e396SAlistair Francis 
11526d56e396SAlistair Francis     for (i = 0; i < GPEX_NUM_IRQS; i++) {
1153e6faee65SAnup Patel         irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i);
11546d56e396SAlistair Francis 
11556d56e396SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq);
11566d56e396SAlistair Francis         gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i);
11576d56e396SAlistair Francis     }
11586d56e396SAlistair Francis 
1159e86e9527SSunil V L     GPEX_HOST(dev)->gpex_cfg.bus = PCI_HOST_BRIDGE(GPEX_HOST(dev))->bus;
11606d56e396SAlistair Francis     return dev;
11616d56e396SAlistair Francis }
11626d56e396SAlistair Francis 
1163568e0614SDaniel Henrique Barboza static FWCfgState *create_fw_cfg(const MachineState *ms)
11640489348dSAsherah Connor {
11650489348dSAsherah Connor     hwaddr base = virt_memmap[VIRT_FW_CFG].base;
11660489348dSAsherah Connor     FWCfgState *fw_cfg;
11670489348dSAsherah Connor 
11680489348dSAsherah Connor     fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16,
11690489348dSAsherah Connor                                   &address_space_memory);
1170568e0614SDaniel Henrique Barboza     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)ms->smp.cpus);
11710489348dSAsherah Connor 
11720489348dSAsherah Connor     return fw_cfg;
11730489348dSAsherah Connor }
11740489348dSAsherah Connor 
1175e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket,
1176e6faee65SAnup Patel                                      int base_hartid, int hart_count)
1177e6faee65SAnup Patel {
1178e6faee65SAnup Patel     DeviceState *ret;
11795fb20f76SDaniel Henrique Barboza     g_autofree char *plic_hart_config = NULL;
1180e6faee65SAnup Patel 
1181e6faee65SAnup Patel     /* Per-socket PLIC hart topology configuration string */
1182e6faee65SAnup Patel     plic_hart_config = riscv_plic_hart_config_string(hart_count);
1183e6faee65SAnup Patel 
1184e6faee65SAnup Patel     /* Per-socket PLIC */
1185e6faee65SAnup Patel     ret = sifive_plic_create(
1186e6faee65SAnup Patel             memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size,
1187e6faee65SAnup Patel             plic_hart_config, hart_count, base_hartid,
1188e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_SOURCES,
1189e6faee65SAnup Patel             ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1),
1190e6faee65SAnup Patel             VIRT_PLIC_PRIORITY_BASE,
1191e6faee65SAnup Patel             VIRT_PLIC_PENDING_BASE,
1192e6faee65SAnup Patel             VIRT_PLIC_ENABLE_BASE,
1193e6faee65SAnup Patel             VIRT_PLIC_ENABLE_STRIDE,
1194e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_BASE,
1195e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_STRIDE,
1196e6faee65SAnup Patel             memmap[VIRT_PLIC].size);
1197e6faee65SAnup Patel 
1198e6faee65SAnup Patel     return ret;
1199e6faee65SAnup Patel }
1200e6faee65SAnup Patel 
120128d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests,
1202e6faee65SAnup Patel                                     const MemMapEntry *memmap, int socket,
1203e6faee65SAnup Patel                                     int base_hartid, int hart_count)
1204e6faee65SAnup Patel {
120528d8c281SAnup Patel     int i;
120628d8c281SAnup Patel     hwaddr addr;
120728d8c281SAnup Patel     uint32_t guest_bits;
120859a07d3cSYong-Xuan Wang     DeviceState *aplic_s = NULL;
120959a07d3cSYong-Xuan Wang     DeviceState *aplic_m = NULL;
121059a07d3cSYong-Xuan Wang     bool msimode = aia_type == VIRT_AIA_TYPE_APLIC_IMSIC;
121128d8c281SAnup Patel 
121228d8c281SAnup Patel     if (msimode) {
121359a07d3cSYong-Xuan Wang         if (!kvm_enabled()) {
121428d8c281SAnup Patel             /* Per-socket M-level IMSICs */
121559a07d3cSYong-Xuan Wang             addr = memmap[VIRT_IMSIC_M].base +
121659a07d3cSYong-Xuan Wang                    socket * VIRT_IMSIC_GROUP_MAX_SIZE;
121728d8c281SAnup Patel             for (i = 0; i < hart_count; i++) {
121828d8c281SAnup Patel                 riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0),
121928d8c281SAnup Patel                                    base_hartid + i, true, 1,
122028d8c281SAnup Patel                                    VIRT_IRQCHIP_NUM_MSIS);
122128d8c281SAnup Patel             }
122259a07d3cSYong-Xuan Wang         }
122328d8c281SAnup Patel 
122428d8c281SAnup Patel         /* Per-socket S-level IMSICs */
122528d8c281SAnup Patel         guest_bits = imsic_num_bits(aia_guests + 1);
122628d8c281SAnup Patel         addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
122728d8c281SAnup Patel         for (i = 0; i < hart_count; i++) {
122828d8c281SAnup Patel             riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits),
122928d8c281SAnup Patel                                base_hartid + i, false, 1 + aia_guests,
123028d8c281SAnup Patel                                VIRT_IRQCHIP_NUM_MSIS);
123128d8c281SAnup Patel         }
123228d8c281SAnup Patel     }
1233e6faee65SAnup Patel 
123459a07d3cSYong-Xuan Wang     if (!kvm_enabled()) {
1235e6faee65SAnup Patel         /* Per-socket M-level APLIC */
123659a07d3cSYong-Xuan Wang         aplic_m = riscv_aplic_create(memmap[VIRT_APLIC_M].base +
123759a07d3cSYong-Xuan Wang                                      socket * memmap[VIRT_APLIC_M].size,
1238e6faee65SAnup Patel                                      memmap[VIRT_APLIC_M].size,
123928d8c281SAnup Patel                                      (msimode) ? 0 : base_hartid,
124028d8c281SAnup Patel                                      (msimode) ? 0 : hart_count,
1241e6faee65SAnup Patel                                      VIRT_IRQCHIP_NUM_SOURCES,
1242e6faee65SAnup Patel                                      VIRT_IRQCHIP_NUM_PRIO_BITS,
124328d8c281SAnup Patel                                      msimode, true, NULL);
124459a07d3cSYong-Xuan Wang     }
1245e6faee65SAnup Patel 
1246e6faee65SAnup Patel     /* Per-socket S-level APLIC */
124759a07d3cSYong-Xuan Wang     aplic_s = riscv_aplic_create(memmap[VIRT_APLIC_S].base +
124859a07d3cSYong-Xuan Wang                                  socket * memmap[VIRT_APLIC_S].size,
1249e6faee65SAnup Patel                                  memmap[VIRT_APLIC_S].size,
125028d8c281SAnup Patel                                  (msimode) ? 0 : base_hartid,
125128d8c281SAnup Patel                                  (msimode) ? 0 : hart_count,
1252e6faee65SAnup Patel                                  VIRT_IRQCHIP_NUM_SOURCES,
1253e6faee65SAnup Patel                                  VIRT_IRQCHIP_NUM_PRIO_BITS,
125428d8c281SAnup Patel                                  msimode, false, aplic_m);
1255e6faee65SAnup Patel 
125659a07d3cSYong-Xuan Wang     return kvm_enabled() ? aplic_s : aplic_m;
1257e6faee65SAnup Patel }
1258e6faee65SAnup Patel 
12591832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip)
12601832b7cbSAlistair Francis {
12611832b7cbSAlistair Francis     DeviceState *dev;
12621832b7cbSAlistair Francis     SysBusDevice *sysbus;
12631832b7cbSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
12641832b7cbSAlistair Francis     int i;
12651832b7cbSAlistair Francis     MemoryRegion *sysmem = get_system_memory();
12661832b7cbSAlistair Francis 
12671832b7cbSAlistair Francis     dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
12681832b7cbSAlistair Francis     dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE);
12691832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS);
12701832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "mmio_size", memmap[VIRT_PLATFORM_BUS].size);
12711832b7cbSAlistair Francis     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
12721832b7cbSAlistair Francis     s->platform_bus_dev = dev;
12731832b7cbSAlistair Francis 
12741832b7cbSAlistair Francis     sysbus = SYS_BUS_DEVICE(dev);
12751832b7cbSAlistair Francis     for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) {
12761832b7cbSAlistair Francis         int irq = VIRT_PLATFORM_BUS_IRQ + i;
12771832b7cbSAlistair Francis         sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq));
12781832b7cbSAlistair Francis     }
12791832b7cbSAlistair Francis 
12801832b7cbSAlistair Francis     memory_region_add_subregion(sysmem,
12811832b7cbSAlistair Francis                                 memmap[VIRT_PLATFORM_BUS].base,
12821832b7cbSAlistair Francis                                 sysbus_mmio_get_region(sysbus, 0));
12831832b7cbSAlistair Francis }
12841832b7cbSAlistair Francis 
1285ecf28647SHeinrich Schuchardt static void virt_build_smbios(RISCVVirtState *s)
1286ecf28647SHeinrich Schuchardt {
1287ecf28647SHeinrich Schuchardt     MachineClass *mc = MACHINE_GET_CLASS(s);
1288ecf28647SHeinrich Schuchardt     MachineState *ms = MACHINE(s);
1289ecf28647SHeinrich Schuchardt     uint8_t *smbios_tables, *smbios_anchor;
1290ecf28647SHeinrich Schuchardt     size_t smbios_tables_len, smbios_anchor_len;
1291ecf28647SHeinrich Schuchardt     struct smbios_phys_mem_area mem_array;
1292ecf28647SHeinrich Schuchardt     const char *product = "QEMU Virtual Machine";
1293ecf28647SHeinrich Schuchardt 
1294ecf28647SHeinrich Schuchardt     if (kvm_enabled()) {
1295ecf28647SHeinrich Schuchardt         product = "KVM Virtual Machine";
1296ecf28647SHeinrich Schuchardt     }
1297ecf28647SHeinrich Schuchardt 
1298c338128eSPhilippe Mathieu-Daudé     smbios_set_defaults("QEMU", product, mc->name);
1299ecf28647SHeinrich Schuchardt 
1300ecf28647SHeinrich Schuchardt     if (riscv_is_32bit(&s->soc[0])) {
1301ecf28647SHeinrich Schuchardt         smbios_set_default_processor_family(0x200);
1302ecf28647SHeinrich Schuchardt     } else {
1303ecf28647SHeinrich Schuchardt         smbios_set_default_processor_family(0x201);
1304ecf28647SHeinrich Schuchardt     }
1305ecf28647SHeinrich Schuchardt 
1306ecf28647SHeinrich Schuchardt     /* build the array of physical mem area from base_memmap */
1307ecf28647SHeinrich Schuchardt     mem_array.address = s->memmap[VIRT_DRAM].base;
1308ecf28647SHeinrich Schuchardt     mem_array.length = ms->ram_size;
1309ecf28647SHeinrich Schuchardt 
131069ea07a5SIgor Mammedov     smbios_get_tables(ms, SMBIOS_ENTRY_POINT_TYPE_64,
131169ea07a5SIgor Mammedov                       &mem_array, 1,
1312ecf28647SHeinrich Schuchardt                       &smbios_tables, &smbios_tables_len,
1313ecf28647SHeinrich Schuchardt                       &smbios_anchor, &smbios_anchor_len,
1314ecf28647SHeinrich Schuchardt                       &error_fatal);
1315ecf28647SHeinrich Schuchardt 
1316ecf28647SHeinrich Schuchardt     if (smbios_anchor) {
1317ecf28647SHeinrich Schuchardt         fw_cfg_add_file(s->fw_cfg, "etc/smbios/smbios-tables",
1318ecf28647SHeinrich Schuchardt                         smbios_tables, smbios_tables_len);
1319ecf28647SHeinrich Schuchardt         fw_cfg_add_file(s->fw_cfg, "etc/smbios/smbios-anchor",
1320ecf28647SHeinrich Schuchardt                         smbios_anchor, smbios_anchor_len);
1321ecf28647SHeinrich Schuchardt     }
1322ecf28647SHeinrich Schuchardt }
1323ecf28647SHeinrich Schuchardt 
13241c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data)
13251c20d3ffSAlistair Francis {
13261c20d3ffSAlistair Francis     RISCVVirtState *s = container_of(notifier, RISCVVirtState,
13271c20d3ffSAlistair Francis                                      machine_done);
13281c20d3ffSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
13291c20d3ffSAlistair Francis     MachineState *machine = MACHINE(s);
13301c20d3ffSAlistair Francis     target_ulong start_addr = memmap[VIRT_DRAM].base;
13311c20d3ffSAlistair Francis     target_ulong firmware_end_addr, kernel_start_addr;
13329d3f7108SDaniel Henrique Barboza     const char *firmware_name = riscv_default_firmware_name(&s->soc[0]);
13331ad53688SLakshmi Bai Raja Subramanian     uint64_t fdt_load_addr;
13344263e270SSunil V L     uint64_t kernel_entry = 0;
133513bdfb8bSSunil V L     BlockBackend *pflash_blk0;
13361c20d3ffSAlistair Francis 
13377a87ba89SDaniel Henrique Barboza     /*
13387a87ba89SDaniel Henrique Barboza      * An user provided dtb must include everything, including
13397a87ba89SDaniel Henrique Barboza      * dynamic sysbus devices. Our FDT needs to be finalized.
13407a87ba89SDaniel Henrique Barboza      */
13417a87ba89SDaniel Henrique Barboza     if (machine->dtb == NULL) {
13427a87ba89SDaniel Henrique Barboza         finalize_fdt(s);
134349554856SGuenter Roeck     }
134449554856SGuenter Roeck 
13451c20d3ffSAlistair Francis     /*
13461c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
13471c20d3ffSAlistair Francis      * so the "-bios" parameter is not supported when KVM is enabled.
13481c20d3ffSAlistair Francis      */
13491c20d3ffSAlistair Francis     if (kvm_enabled()) {
13501c20d3ffSAlistair Francis         if (machine->firmware) {
13511c20d3ffSAlistair Francis             if (strcmp(machine->firmware, "none")) {
13521c20d3ffSAlistair Francis                 error_report("Machine mode firmware is not supported in "
13531c20d3ffSAlistair Francis                              "combination with KVM.");
13541c20d3ffSAlistair Francis                 exit(1);
13551c20d3ffSAlistair Francis             }
13561c20d3ffSAlistair Francis         } else {
13571c20d3ffSAlistair Francis             machine->firmware = g_strdup("none");
13581c20d3ffSAlistair Francis         }
13591c20d3ffSAlistair Francis     }
13601c20d3ffSAlistair Francis 
13619d3f7108SDaniel Henrique Barboza     firmware_end_addr = riscv_find_and_load_firmware(machine, firmware_name,
13629d3f7108SDaniel Henrique Barboza                                                      start_addr, NULL);
13631c20d3ffSAlistair Francis 
136413bdfb8bSSunil V L     pflash_blk0 = pflash_cfi01_get_blk(s->flash[0]);
136513bdfb8bSSunil V L     if (pflash_blk0) {
13664263e270SSunil V L         if (machine->firmware && !strcmp(machine->firmware, "none") &&
13674263e270SSunil V L             !kvm_enabled()) {
1368a5b0249dSSunil V L             /*
13694263e270SSunil V L              * Pflash was supplied but bios is none and not KVM guest,
13704263e270SSunil V L              * let's overwrite the address we jump to after reset to
13714263e270SSunil V L              * the base of the flash.
13724263e270SSunil V L              */
13734263e270SSunil V L             start_addr = virt_memmap[VIRT_FLASH].base;
13744263e270SSunil V L         } else {
13754263e270SSunil V L             /*
13764263e270SSunil V L              * Pflash was supplied but either KVM guest or bios is not none.
13774263e270SSunil V L              * In this case, base of the flash would contain S-mode payload.
1378a5b0249dSSunil V L              */
1379a5b0249dSSunil V L             riscv_setup_firmware_boot(machine);
13804263e270SSunil V L             kernel_entry = virt_memmap[VIRT_FLASH].base;
13814263e270SSunil V L         }
13824263e270SSunil V L     }
13834263e270SSunil V L 
13844263e270SSunil V L     if (machine->kernel_filename && !kernel_entry) {
13851c20d3ffSAlistair Francis         kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0],
13861c20d3ffSAlistair Francis                                                          firmware_end_addr);
13871c20d3ffSAlistair Francis 
138862c5bc34SDaniel Henrique Barboza         kernel_entry = riscv_load_kernel(machine, &s->soc[0],
1389487d73fcSDaniel Henrique Barboza                                          kernel_start_addr, true, NULL);
13901c20d3ffSAlistair Francis     }
13911c20d3ffSAlistair Francis 
1392bc2c0153SDaniel Henrique Barboza     fdt_load_addr = riscv_compute_fdt_addr(memmap[VIRT_DRAM].base,
13934b402886SDaniel Henrique Barboza                                            memmap[VIRT_DRAM].size,
13944b402886SDaniel Henrique Barboza                                            machine);
1395bc2c0153SDaniel Henrique Barboza     riscv_load_fdt(fdt_load_addr, machine->fdt);
1396bc2c0153SDaniel Henrique Barboza 
13971c20d3ffSAlistair Francis     /* load the reset vector */
13981c20d3ffSAlistair Francis     riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr,
13991c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].base,
14001c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].size, kernel_entry,
14016934f15bSDaniel Henrique Barboza                               fdt_load_addr);
14021c20d3ffSAlistair Francis 
14031c20d3ffSAlistair Francis     /*
14041c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
14051c20d3ffSAlistair Francis      * So here setup kernel start address and fdt address.
14061c20d3ffSAlistair Francis      * TODO:Support firmware loading and integrate to TCG start
14071c20d3ffSAlistair Francis      */
14081c20d3ffSAlistair Francis     if (kvm_enabled()) {
14091c20d3ffSAlistair Francis         riscv_setup_direct_kernel(kernel_entry, fdt_load_addr);
14101c20d3ffSAlistair Francis     }
1411f709360fSSunil V L 
1412ecf28647SHeinrich Schuchardt     virt_build_smbios(s);
1413ecf28647SHeinrich Schuchardt 
1414f709360fSSunil V L     if (virt_is_acpi_enabled(s)) {
1415f709360fSSunil V L         virt_acpi_setup(s);
1416f709360fSSunil V L     }
14171c20d3ffSAlistair Francis }
14181c20d3ffSAlistair Francis 
1419b2a3a071SBin Meng static void virt_machine_init(MachineState *machine)
142004331d0bSMichael Clark {
142173261285SBin Meng     const MemMapEntry *memmap = virt_memmap;
1422cdfc19e4SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(machine);
142304331d0bSMichael Clark     MemoryRegion *system_memory = get_system_memory();
14245aec3247SMichael Clark     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
1425e6faee65SAnup Patel     DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip;
142633fcedfaSPeter Maydell     int i, base_hartid, hart_count;
14272967f37dSDaniel Henrique Barboza     int socket_count = riscv_socket_count(machine);
142804331d0bSMichael Clark 
142918df0b46SAnup Patel     /* Check socket count limit */
14302967f37dSDaniel Henrique Barboza     if (VIRT_SOCKETS_MAX < socket_count) {
143118df0b46SAnup Patel         error_report("number of sockets/nodes should be less than %d",
143218df0b46SAnup Patel             VIRT_SOCKETS_MAX);
143318df0b46SAnup Patel         exit(1);
143418df0b46SAnup Patel     }
143518df0b46SAnup Patel 
1436f2d44e9cSDaniel Henrique Barboza     if (!virt_aclint_allowed() && s->have_aclint) {
1437b274c238SDaniel Henrique Barboza         error_report("'aclint' is only available with TCG acceleration");
1438b274c238SDaniel Henrique Barboza         exit(1);
1439b274c238SDaniel Henrique Barboza     }
1440b274c238SDaniel Henrique Barboza 
144118df0b46SAnup Patel     /* Initialize sockets */
1442e6faee65SAnup Patel     mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL;
14432967f37dSDaniel Henrique Barboza     for (i = 0; i < socket_count; i++) {
1444c70dc31fSDaniel Henrique Barboza         g_autofree char *soc_name = g_strdup_printf("soc%d", i);
1445c70dc31fSDaniel Henrique Barboza 
144618df0b46SAnup Patel         if (!riscv_socket_check_hartids(machine, i)) {
144718df0b46SAnup Patel             error_report("discontinuous hartids in socket%d", i);
144818df0b46SAnup Patel             exit(1);
144918df0b46SAnup Patel         }
145018df0b46SAnup Patel 
145118df0b46SAnup Patel         base_hartid = riscv_socket_first_hartid(machine, i);
145218df0b46SAnup Patel         if (base_hartid < 0) {
145318df0b46SAnup Patel             error_report("can't find hartid base for socket%d", i);
145418df0b46SAnup Patel             exit(1);
145518df0b46SAnup Patel         }
145618df0b46SAnup Patel 
145718df0b46SAnup Patel         hart_count = riscv_socket_hart_count(machine, i);
145818df0b46SAnup Patel         if (hart_count < 0) {
145918df0b46SAnup Patel             error_report("can't find hart count for socket%d", i);
146018df0b46SAnup Patel             exit(1);
146118df0b46SAnup Patel         }
146218df0b46SAnup Patel 
146318df0b46SAnup Patel         object_initialize_child(OBJECT(machine), soc_name, &s->soc[i],
146475a6ed87SMarkus Armbruster                                 TYPE_RISCV_HART_ARRAY);
146518df0b46SAnup Patel         object_property_set_str(OBJECT(&s->soc[i]), "cpu-type",
146618df0b46SAnup Patel                                 machine->cpu_type, &error_abort);
146718df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "hartid-base",
146818df0b46SAnup Patel                                 base_hartid, &error_abort);
146918df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "num-harts",
147018df0b46SAnup Patel                                 hart_count, &error_abort);
14714bcfc391STsukasa OI         sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_fatal);
147218df0b46SAnup Patel 
1473f2d44e9cSDaniel Henrique Barboza         if (virt_aclint_allowed() && s->have_aclint) {
147428d8c281SAnup Patel             if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
147528d8c281SAnup Patel                 /* Per-socket ACLINT MTIMER */
147628d8c281SAnup Patel                 riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
147728d8c281SAnup Patel                             i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
147828d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
147928d8c281SAnup Patel                         base_hartid, hart_count,
148028d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
148128d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
148228d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
148328d8c281SAnup Patel             } else {
148428d8c281SAnup Patel                 /* Per-socket ACLINT MSWI, MTIMER, and SSWI */
148528d8c281SAnup Patel                 riscv_aclint_swi_create(memmap[VIRT_CLINT].base +
148628d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size,
148728d8c281SAnup Patel                         base_hartid, hart_count, false);
148828d8c281SAnup Patel                 riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
148928d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size +
149028d8c281SAnup Patel                             RISCV_ACLINT_SWI_SIZE,
149128d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
149228d8c281SAnup Patel                         base_hartid, hart_count,
149328d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
149428d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
149528d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
149628d8c281SAnup Patel                 riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base +
149728d8c281SAnup Patel                             i * memmap[VIRT_ACLINT_SSWI].size,
149828d8c281SAnup Patel                         base_hartid, hart_count, true);
149928d8c281SAnup Patel             }
1500f2d44e9cSDaniel Henrique Barboza         } else if (tcg_enabled()) {
150128d8c281SAnup Patel             /* Per-socket SiFive CLINT */
1502b8fb878aSAnup Patel             riscv_aclint_swi_create(
150318df0b46SAnup Patel                     memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size,
1504b8fb878aSAnup Patel                     base_hartid, hart_count, false);
150528d8c281SAnup Patel             riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
150628d8c281SAnup Patel                         i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE,
1507b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count,
1508b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME,
1509b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
1510954886eaSAnup Patel         }
1511954886eaSAnup Patel 
1512e6faee65SAnup Patel         /* Per-socket interrupt controller */
1513e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
1514e6faee65SAnup Patel             s->irqchip[i] = virt_create_plic(memmap, i,
1515e6faee65SAnup Patel                                              base_hartid, hart_count);
1516e6faee65SAnup Patel         } else {
151728d8c281SAnup Patel             s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests,
151828d8c281SAnup Patel                                             memmap, i, base_hartid,
151928d8c281SAnup Patel                                             hart_count);
1520e6faee65SAnup Patel         }
152118df0b46SAnup Patel 
1522e6faee65SAnup Patel         /* Try to use different IRQCHIP instance based device type */
152318df0b46SAnup Patel         if (i == 0) {
1524e6faee65SAnup Patel             mmio_irqchip = s->irqchip[i];
1525e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1526e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
152718df0b46SAnup Patel         }
152818df0b46SAnup Patel         if (i == 1) {
1529e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1530e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
153118df0b46SAnup Patel         }
153218df0b46SAnup Patel         if (i == 2) {
1533e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
153418df0b46SAnup Patel         }
153518df0b46SAnup Patel     }
153604331d0bSMichael Clark 
1537a51d4610SDaniel Henrique Barboza     if (kvm_enabled() && virt_use_kvm_aia(s)) {
153848c2c33cSYong-Xuan Wang         kvm_riscv_aia_create(machine, IMSIC_MMIO_GROUP_MIN_SHIFT,
153948c2c33cSYong-Xuan Wang                              VIRT_IRQCHIP_NUM_SOURCES, VIRT_IRQCHIP_NUM_MSIS,
154048c2c33cSYong-Xuan Wang                              memmap[VIRT_APLIC_S].base,
154148c2c33cSYong-Xuan Wang                              memmap[VIRT_IMSIC_S].base,
154248c2c33cSYong-Xuan Wang                              s->aia_guests);
154348c2c33cSYong-Xuan Wang     }
154448c2c33cSYong-Xuan Wang 
1545cfeb8a17SBin Meng     if (riscv_is_32bit(&s->soc[0])) {
1546cfeb8a17SBin Meng #if HOST_LONG_BITS == 64
1547cfeb8a17SBin Meng         /* limit RAM size in a 32-bit system */
1548cfeb8a17SBin Meng         if (machine->ram_size > 10 * GiB) {
1549cfeb8a17SBin Meng             machine->ram_size = 10 * GiB;
1550cfeb8a17SBin Meng             error_report("Limiting RAM size to 10 GiB");
1551cfeb8a17SBin Meng         }
1552cfeb8a17SBin Meng #endif
155319800265SBin Meng         virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE;
155419800265SBin Meng         virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE;
155519800265SBin Meng     } else {
155619800265SBin Meng         virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE;
155719800265SBin Meng         virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size;
155819800265SBin Meng         virt_high_pcie_memmap.base =
155919800265SBin Meng             ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size);
1560cfeb8a17SBin Meng     }
1561cfeb8a17SBin Meng 
156271302ff3SSunil V L     s->memmap = virt_memmap;
156371302ff3SSunil V L 
156404331d0bSMichael Clark     /* register system main memory (actual RAM) */
156504331d0bSMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base,
156603fd0c5fSMingwang Li         machine->ram);
156704331d0bSMichael Clark 
156804331d0bSMichael Clark     /* boot rom */
15695aec3247SMichael Clark     memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom",
15705aec3247SMichael Clark                            memmap[VIRT_MROM].size, &error_fatal);
15715aec3247SMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base,
15725aec3247SMichael Clark                                 mask_rom);
157304331d0bSMichael Clark 
1574b748352cSDaniel Henrique Barboza     /*
1575b748352cSDaniel Henrique Barboza      * Init fw_cfg. Must be done before riscv_load_fdt, otherwise the
1576b748352cSDaniel Henrique Barboza      * device tree cannot be altered and we get FDT_ERR_NOSPACE.
1577b748352cSDaniel Henrique Barboza      */
1578b748352cSDaniel Henrique Barboza     s->fw_cfg = create_fw_cfg(machine);
1579b748352cSDaniel Henrique Barboza     rom_set_fw(s->fw_cfg);
1580b748352cSDaniel Henrique Barboza 
158118df0b46SAnup Patel     /* SiFive Test MMIO device */
158204331d0bSMichael Clark     sifive_test_create(memmap[VIRT_TEST].base);
158304331d0bSMichael Clark 
158418df0b46SAnup Patel     /* VirtIO MMIO devices */
158504331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
158604331d0bSMichael Clark         sysbus_create_simple("virtio-mmio",
158704331d0bSMichael Clark             memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
15887d5b0d68SPhilippe Mathieu-Daudé             qdev_get_gpio_in(virtio_irqchip, VIRTIO_IRQ + i));
158904331d0bSMichael Clark     }
159004331d0bSMichael Clark 
1591e86e9527SSunil V L     gpex_pcie_init(system_memory, pcie_irqchip, s);
15926d56e396SAlistair Francis 
15937d5b0d68SPhilippe Mathieu-Daudé     create_platform_bus(s, mmio_irqchip);
15941832b7cbSAlistair Francis 
159504331d0bSMichael Clark     serial_mm_init(system_memory, memmap[VIRT_UART0].base,
15967d5b0d68SPhilippe Mathieu-Daudé         0, qdev_get_gpio_in(mmio_irqchip, UART0_IRQ), 399193,
15979bca0edbSPeter Maydell         serial_hd(0), DEVICE_LITTLE_ENDIAN);
1598b6aa6cedSMichael Clark 
159967b5ef30SAnup Patel     sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base,
16007d5b0d68SPhilippe Mathieu-Daudé         qdev_get_gpio_in(mmio_irqchip, RTC_IRQ));
160167b5ef30SAnup Patel 
160271eb522cSAlistair Francis     for (i = 0; i < ARRAY_SIZE(s->flash); i++) {
160371eb522cSAlistair Francis         /* Map legacy -drive if=pflash to machine properties */
160471eb522cSAlistair Francis         pflash_cfi01_legacy_drive(s->flash[i],
160571eb522cSAlistair Francis                                   drive_get(IF_PFLASH, 0, i));
160671eb522cSAlistair Francis     }
160771eb522cSAlistair Francis     virt_flash_map(s, system_memory);
16081c20d3ffSAlistair Francis 
16097a87ba89SDaniel Henrique Barboza     /* load/create device tree */
16107a87ba89SDaniel Henrique Barboza     if (machine->dtb) {
16117a87ba89SDaniel Henrique Barboza         machine->fdt = load_device_tree(machine->dtb, &s->fdt_size);
16127a87ba89SDaniel Henrique Barboza         if (!machine->fdt) {
16137a87ba89SDaniel Henrique Barboza             error_report("load_device_tree() failed");
16147a87ba89SDaniel Henrique Barboza             exit(1);
16157a87ba89SDaniel Henrique Barboza         }
16167a87ba89SDaniel Henrique Barboza     } else {
16177a87ba89SDaniel Henrique Barboza         create_fdt(s, memmap);
16187a87ba89SDaniel Henrique Barboza     }
16197a87ba89SDaniel Henrique Barboza 
16201c20d3ffSAlistair Francis     s->machine_done.notify = virt_machine_done;
16211c20d3ffSAlistair Francis     qemu_add_machine_init_done_notifier(&s->machine_done);
162204331d0bSMichael Clark }
162304331d0bSMichael Clark 
1624b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj)
162504331d0bSMichael Clark {
162690477a65SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
162790477a65SSunil V L 
162813bdfb8bSSunil V L     virt_flash_create(s);
162913bdfb8bSSunil V L 
163090477a65SSunil V L     s->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6);
163190477a65SSunil V L     s->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8);
1632168b8c29SSunil V L     s->acpi = ON_OFF_AUTO_AUTO;
1633cdfc19e4SAlistair Francis }
1634cdfc19e4SAlistair Francis 
163528d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp)
163628d8c281SAnup Patel {
163728d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
163828d8c281SAnup Patel 
1639b8ff846eSPhilippe Mathieu-Daudé     return g_strdup_printf("%d", s->aia_guests);
164028d8c281SAnup Patel }
164128d8c281SAnup Patel 
164228d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp)
164328d8c281SAnup Patel {
164428d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
164528d8c281SAnup Patel 
164628d8c281SAnup Patel     s->aia_guests = atoi(val);
164728d8c281SAnup Patel     if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) {
164828d8c281SAnup Patel         error_setg(errp, "Invalid number of AIA IMSIC guests");
164928d8c281SAnup Patel         error_append_hint(errp, "Valid values be between 0 and %d.\n",
165028d8c281SAnup Patel                           VIRT_IRQCHIP_MAX_GUESTS);
165128d8c281SAnup Patel     }
165228d8c281SAnup Patel }
165328d8c281SAnup Patel 
1654e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp)
1655e6faee65SAnup Patel {
1656e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1657e6faee65SAnup Patel     const char *val;
1658e6faee65SAnup Patel 
1659e6faee65SAnup Patel     switch (s->aia_type) {
1660e6faee65SAnup Patel     case VIRT_AIA_TYPE_APLIC:
1661e6faee65SAnup Patel         val = "aplic";
1662e6faee65SAnup Patel         break;
166328d8c281SAnup Patel     case VIRT_AIA_TYPE_APLIC_IMSIC:
166428d8c281SAnup Patel         val = "aplic-imsic";
166528d8c281SAnup Patel         break;
1666e6faee65SAnup Patel     default:
1667e6faee65SAnup Patel         val = "none";
1668e6faee65SAnup Patel         break;
1669e6faee65SAnup Patel     };
1670e6faee65SAnup Patel 
1671e6faee65SAnup Patel     return g_strdup(val);
1672e6faee65SAnup Patel }
1673e6faee65SAnup Patel 
1674e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp)
1675e6faee65SAnup Patel {
1676e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1677e6faee65SAnup Patel 
1678e6faee65SAnup Patel     if (!strcmp(val, "none")) {
1679e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_NONE;
1680e6faee65SAnup Patel     } else if (!strcmp(val, "aplic")) {
1681e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC;
168228d8c281SAnup Patel     } else if (!strcmp(val, "aplic-imsic")) {
168328d8c281SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC;
1684e6faee65SAnup Patel     } else {
1685e6faee65SAnup Patel         error_setg(errp, "Invalid AIA interrupt controller type");
168628d8c281SAnup Patel         error_append_hint(errp, "Valid values are none, aplic, and "
168728d8c281SAnup Patel                           "aplic-imsic.\n");
1688e6faee65SAnup Patel     }
1689e6faee65SAnup Patel }
1690e6faee65SAnup Patel 
1691954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp)
1692954886eaSAnup Patel {
16935474aa4fSBin Meng     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1694954886eaSAnup Patel 
1695954886eaSAnup Patel     return s->have_aclint;
1696954886eaSAnup Patel }
1697954886eaSAnup Patel 
1698954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp)
1699954886eaSAnup Patel {
17005474aa4fSBin Meng     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1701954886eaSAnup Patel 
1702954886eaSAnup Patel     s->have_aclint = value;
1703954886eaSAnup Patel }
1704954886eaSAnup Patel 
1705168b8c29SSunil V L bool virt_is_acpi_enabled(RISCVVirtState *s)
1706168b8c29SSunil V L {
1707168b8c29SSunil V L     return s->acpi != ON_OFF_AUTO_OFF;
1708168b8c29SSunil V L }
1709168b8c29SSunil V L 
1710168b8c29SSunil V L static void virt_get_acpi(Object *obj, Visitor *v, const char *name,
1711168b8c29SSunil V L                           void *opaque, Error **errp)
1712168b8c29SSunil V L {
1713168b8c29SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1714168b8c29SSunil V L     OnOffAuto acpi = s->acpi;
1715168b8c29SSunil V L 
1716168b8c29SSunil V L     visit_type_OnOffAuto(v, name, &acpi, errp);
1717168b8c29SSunil V L }
1718168b8c29SSunil V L 
1719168b8c29SSunil V L static void virt_set_acpi(Object *obj, Visitor *v, const char *name,
1720168b8c29SSunil V L                           void *opaque, Error **errp)
1721168b8c29SSunil V L {
1722168b8c29SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1723168b8c29SSunil V L 
1724168b8c29SSunil V L     visit_type_OnOffAuto(v, name, &s->acpi, errp);
1725168b8c29SSunil V L }
1726168b8c29SSunil V L 
172758d5a5a7SAlistair Francis static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine,
172858d5a5a7SAlistair Francis                                                         DeviceState *dev)
172958d5a5a7SAlistair Francis {
173058d5a5a7SAlistair Francis     MachineClass *mc = MACHINE_GET_CLASS(machine);
173158d5a5a7SAlistair Francis 
17327778cdddSDaniel Henrique Barboza     if (device_is_dynamic_sysbus(mc, dev) ||
17337778cdddSDaniel Henrique Barboza         object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI)) {
173458d5a5a7SAlistair Francis         return HOTPLUG_HANDLER(machine);
173558d5a5a7SAlistair Francis     }
173658d5a5a7SAlistair Francis     return NULL;
173758d5a5a7SAlistair Francis }
173858d5a5a7SAlistair Francis 
173958d5a5a7SAlistair Francis static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev,
174058d5a5a7SAlistair Francis                                         DeviceState *dev, Error **errp)
174158d5a5a7SAlistair Francis {
174258d5a5a7SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(hotplug_dev);
174358d5a5a7SAlistair Francis 
174458d5a5a7SAlistair Francis     if (s->platform_bus_dev) {
174558d5a5a7SAlistair Francis         MachineClass *mc = MACHINE_GET_CLASS(s);
174658d5a5a7SAlistair Francis 
174758d5a5a7SAlistair Francis         if (device_is_dynamic_sysbus(mc, dev)) {
174858d5a5a7SAlistair Francis             platform_bus_link_device(PLATFORM_BUS_DEVICE(s->platform_bus_dev),
174958d5a5a7SAlistair Francis                                      SYS_BUS_DEVICE(dev));
175058d5a5a7SAlistair Francis         }
175158d5a5a7SAlistair Francis     }
17527778cdddSDaniel Henrique Barboza 
17537778cdddSDaniel Henrique Barboza     if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI)) {
17547778cdddSDaniel Henrique Barboza         create_fdt_virtio_iommu(s, pci_get_bdf(PCI_DEVICE(dev)));
17557778cdddSDaniel Henrique Barboza     }
175658d5a5a7SAlistair Francis }
175758d5a5a7SAlistair Francis 
1758b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data)
1759cdfc19e4SAlistair Francis {
1760cdfc19e4SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
176158d5a5a7SAlistair Francis     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1762cdfc19e4SAlistair Francis 
1763cdfc19e4SAlistair Francis     mc->desc = "RISC-V VirtIO board";
1764b2a3a071SBin Meng     mc->init = virt_machine_init;
176518df0b46SAnup Patel     mc->max_cpus = VIRT_CPUS_MAX;
176609fe1712SAlistair Francis     mc->default_cpu_type = TYPE_RISCV_CPU_BASE;
1767*4406ba2bSSunil V L     mc->block_default_type = IF_VIRTIO;
1768*4406ba2bSSunil V L     mc->no_cdrom = 1;
1769acead54cSBin Meng     mc->pci_allow_0_address = true;
177018df0b46SAnup Patel     mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids;
177118df0b46SAnup Patel     mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props;
177218df0b46SAnup Patel     mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id;
177318df0b46SAnup Patel     mc->numa_mem_supported = true;
17743d9981cdSGavin Shan     /* platform instead of architectural choice */
17753d9981cdSGavin Shan     mc->cpu_cluster_has_numa_boundary = true;
177603fd0c5fSMingwang Li     mc->default_ram_id = "riscv_virt_board.ram";
177758d5a5a7SAlistair Francis     assert(!mc->get_hotplug_handler);
177858d5a5a7SAlistair Francis     mc->get_hotplug_handler = virt_machine_get_hotplug_handler;
177958d5a5a7SAlistair Francis 
178058d5a5a7SAlistair Francis     hc->plug = virt_machine_device_plug_cb;
1781c346749eSAsherah Connor 
1782c346749eSAsherah Connor     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
1783325b7c4eSAlistair Francis #ifdef CONFIG_TPM
1784325b7c4eSAlistair Francis     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS);
1785325b7c4eSAlistair Francis #endif
1786954886eaSAnup Patel 
1787954886eaSAnup Patel     object_class_property_add_bool(oc, "aclint", virt_get_aclint,
1788954886eaSAnup Patel                                    virt_set_aclint);
1789954886eaSAnup Patel     object_class_property_set_description(oc, "aclint",
1790b274c238SDaniel Henrique Barboza                                           "(TCG only) Set on/off to "
1791b274c238SDaniel Henrique Barboza                                           "enable/disable emulating "
1792b274c238SDaniel Henrique Barboza                                           "ACLINT devices");
1793b274c238SDaniel Henrique Barboza 
1794e6faee65SAnup Patel     object_class_property_add_str(oc, "aia", virt_get_aia,
1795e6faee65SAnup Patel                                   virt_set_aia);
1796e6faee65SAnup Patel     object_class_property_set_description(oc, "aia",
1797e6faee65SAnup Patel                                           "Set type of AIA interrupt "
1798c92ac07cSDaniel Henrique Barboza                                           "controller. Valid values are "
179928d8c281SAnup Patel                                           "none, aplic, and aplic-imsic.");
180028d8c281SAnup Patel 
180128d8c281SAnup Patel     object_class_property_add_str(oc, "aia-guests",
180228d8c281SAnup Patel                                   virt_get_aia_guests,
180328d8c281SAnup Patel                                   virt_set_aia_guests);
1804b8ff846eSPhilippe Mathieu-Daudé     {
1805b8ff846eSPhilippe Mathieu-Daudé         g_autofree char *str =
1806b8ff846eSPhilippe Mathieu-Daudé             g_strdup_printf("Set number of guest MMIO pages for AIA IMSIC. "
1807b8ff846eSPhilippe Mathieu-Daudé                             "Valid value should be between 0 and %d.",
1808b8ff846eSPhilippe Mathieu-Daudé                             VIRT_IRQCHIP_MAX_GUESTS);
180928d8c281SAnup Patel         object_class_property_set_description(oc, "aia-guests", str);
1810b8ff846eSPhilippe Mathieu-Daudé     }
1811b8ff846eSPhilippe Mathieu-Daudé 
1812168b8c29SSunil V L     object_class_property_add(oc, "acpi", "OnOffAuto",
1813168b8c29SSunil V L                               virt_get_acpi, virt_set_acpi,
1814168b8c29SSunil V L                               NULL, NULL);
1815168b8c29SSunil V L     object_class_property_set_description(oc, "acpi",
1816168b8c29SSunil V L                                           "Enable ACPI");
181704331d0bSMichael Clark }
181804331d0bSMichael Clark 
1819b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = {
1820cdfc19e4SAlistair Francis     .name       = MACHINE_TYPE_NAME("virt"),
1821cdfc19e4SAlistair Francis     .parent     = TYPE_MACHINE,
1822b2a3a071SBin Meng     .class_init = virt_machine_class_init,
1823b2a3a071SBin Meng     .instance_init = virt_machine_instance_init,
1824cdfc19e4SAlistair Francis     .instance_size = sizeof(RISCVVirtState),
182558d5a5a7SAlistair Francis     .interfaces = (InterfaceInfo[]) {
182658d5a5a7SAlistair Francis          { TYPE_HOTPLUG_HANDLER },
182758d5a5a7SAlistair Francis          { }
182858d5a5a7SAlistair Francis     },
1829cdfc19e4SAlistair Francis };
1830cdfc19e4SAlistair Francis 
1831b2a3a071SBin Meng static void virt_machine_init_register_types(void)
1832cdfc19e4SAlistair Francis {
1833b2a3a071SBin Meng     type_register_static(&virt_machine_typeinfo);
1834cdfc19e4SAlistair Francis }
1835cdfc19e4SAlistair Francis 
1836b2a3a071SBin Meng type_init(virt_machine_init_register_types)
1837