xref: /qemu/hw/riscv/virt.c (revision 40e46e516d90c2dfe8e8de3741c1c65f1b526502)
104331d0bSMichael Clark /*
204331d0bSMichael Clark  * QEMU RISC-V VirtIO Board
304331d0bSMichael Clark  *
404331d0bSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
504331d0bSMichael Clark  *
604331d0bSMichael Clark  * RISC-V machine with 16550a UART and VirtIO MMIO
704331d0bSMichael Clark  *
804331d0bSMichael Clark  * This program is free software; you can redistribute it and/or modify it
904331d0bSMichael Clark  * under the terms and conditions of the GNU General Public License,
1004331d0bSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
1104331d0bSMichael Clark  *
1204331d0bSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
1304331d0bSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1404331d0bSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1504331d0bSMichael Clark  * more details.
1604331d0bSMichael Clark  *
1704331d0bSMichael Clark  * You should have received a copy of the GNU General Public License along with
1804331d0bSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
1904331d0bSMichael Clark  */
2004331d0bSMichael Clark 
2104331d0bSMichael Clark #include "qemu/osdep.h"
224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h"
2304331d0bSMichael Clark #include "qemu/log.h"
2404331d0bSMichael Clark #include "qemu/error-report.h"
2504331d0bSMichael Clark #include "qapi/error.h"
2604331d0bSMichael Clark #include "hw/hw.h"
2704331d0bSMichael Clark #include "hw/boards.h"
2804331d0bSMichael Clark #include "hw/loader.h"
2904331d0bSMichael Clark #include "hw/sysbus.h"
3004331d0bSMichael Clark #include "hw/char/serial.h"
3104331d0bSMichael Clark #include "target/riscv/cpu.h"
3204331d0bSMichael Clark #include "hw/riscv/riscv_htif.h"
3304331d0bSMichael Clark #include "hw/riscv/riscv_hart.h"
3404331d0bSMichael Clark #include "hw/riscv/sifive_plic.h"
3504331d0bSMichael Clark #include "hw/riscv/sifive_clint.h"
3604331d0bSMichael Clark #include "hw/riscv/sifive_test.h"
3704331d0bSMichael Clark #include "hw/riscv/virt.h"
3804331d0bSMichael Clark #include "chardev/char.h"
3904331d0bSMichael Clark #include "sysemu/arch_init.h"
4004331d0bSMichael Clark #include "sysemu/device_tree.h"
4104331d0bSMichael Clark #include "exec/address-spaces.h"
426d56e396SAlistair Francis #include "hw/pci/pci.h"
436d56e396SAlistair Francis #include "hw/pci-host/gpex.h"
4404331d0bSMichael Clark #include "elf.h"
4504331d0bSMichael Clark 
465aec3247SMichael Clark #include <libfdt.h>
475aec3247SMichael Clark 
4804331d0bSMichael Clark static const struct MemmapEntry {
4904331d0bSMichael Clark     hwaddr base;
5004331d0bSMichael Clark     hwaddr size;
5104331d0bSMichael Clark } virt_memmap[] = {
5204331d0bSMichael Clark     [VIRT_DEBUG] =       {        0x0,         0x100 },
535aec3247SMichael Clark     [VIRT_MROM] =        {     0x1000,       0x11000 },
545aec3247SMichael Clark     [VIRT_TEST] =        {   0x100000,        0x1000 },
5504331d0bSMichael Clark     [VIRT_CLINT] =       {  0x2000000,       0x10000 },
5604331d0bSMichael Clark     [VIRT_PLIC] =        {  0xc000000,     0x4000000 },
5704331d0bSMichael Clark     [VIRT_UART0] =       { 0x10000000,         0x100 },
5804331d0bSMichael Clark     [VIRT_VIRTIO] =      { 0x10001000,        0x1000 },
5904331d0bSMichael Clark     [VIRT_DRAM] =        { 0x80000000,           0x0 },
606d56e396SAlistair Francis     [VIRT_PCIE_MMIO] =   { 0x40000000,    0x40000000 },
616d56e396SAlistair Francis     [VIRT_PCIE_PIO] =    { 0x03000000,    0x00010000 },
626d56e396SAlistair Francis     [VIRT_PCIE_ECAM] =   { 0x30000000,    0x10000000 },
6304331d0bSMichael Clark };
6404331d0bSMichael Clark 
65*40e46e51SAlistair Francis static target_ulong load_kernel(const char *kernel_filename)
6604331d0bSMichael Clark {
6704331d0bSMichael Clark     uint64_t kernel_entry, kernel_high;
6804331d0bSMichael Clark 
694366e1dbSLiam Merwick     if (load_elf(kernel_filename, NULL, NULL, NULL,
7004331d0bSMichael Clark                  &kernel_entry, NULL, &kernel_high,
7189854803SMichael Clark                  0, EM_RISCV, 1, 0) < 0) {
72371b74e2SMao Zhongyi         error_report("could not load kernel '%s'", kernel_filename);
7304331d0bSMichael Clark         exit(1);
7404331d0bSMichael Clark     }
7504331d0bSMichael Clark     return kernel_entry;
7604331d0bSMichael Clark }
7704331d0bSMichael Clark 
7804331d0bSMichael Clark static hwaddr load_initrd(const char *filename, uint64_t mem_size,
7904331d0bSMichael Clark                           uint64_t kernel_entry, hwaddr *start)
8004331d0bSMichael Clark {
8104331d0bSMichael Clark     int size;
8204331d0bSMichael Clark 
8304331d0bSMichael Clark     /* We want to put the initrd far enough into RAM that when the
8404331d0bSMichael Clark      * kernel is uncompressed it will not clobber the initrd. However
8504331d0bSMichael Clark      * on boards without much RAM we must ensure that we still leave
8604331d0bSMichael Clark      * enough room for a decent sized initrd, and on boards with large
8704331d0bSMichael Clark      * amounts of RAM we must avoid the initrd being so far up in RAM
8804331d0bSMichael Clark      * that it is outside lowmem and inaccessible to the kernel.
8904331d0bSMichael Clark      * So for boards with less  than 256MB of RAM we put the initrd
9004331d0bSMichael Clark      * halfway into RAM, and for boards with 256MB of RAM or more we put
9104331d0bSMichael Clark      * the initrd at 128MB.
9204331d0bSMichael Clark      */
934bf46af7SPhilippe Mathieu-Daudé     *start = kernel_entry + MIN(mem_size / 2, 128 * MiB);
9404331d0bSMichael Clark 
9504331d0bSMichael Clark     size = load_ramdisk(filename, *start, mem_size - *start);
9604331d0bSMichael Clark     if (size == -1) {
9704331d0bSMichael Clark         size = load_image_targphys(filename, *start, mem_size - *start);
9804331d0bSMichael Clark         if (size == -1) {
99371b74e2SMao Zhongyi             error_report("could not load ramdisk '%s'", filename);
10004331d0bSMichael Clark             exit(1);
10104331d0bSMichael Clark         }
10204331d0bSMichael Clark     }
10304331d0bSMichael Clark     return *start + size;
10404331d0bSMichael Clark }
10504331d0bSMichael Clark 
1066d56e396SAlistair Francis static void create_pcie_irq_map(void *fdt, char *nodename,
1076d56e396SAlistair Francis                                 uint32_t plic_phandle)
1086d56e396SAlistair Francis {
1096d56e396SAlistair Francis     int pin, dev;
1106d56e396SAlistair Francis     uint32_t
1116d56e396SAlistair Francis         full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * FDT_INT_MAP_WIDTH] = {};
1126d56e396SAlistair Francis     uint32_t *irq_map = full_irq_map;
1136d56e396SAlistair Francis 
1146d56e396SAlistair Francis     /* This code creates a standard swizzle of interrupts such that
1156d56e396SAlistair Francis      * each device's first interrupt is based on it's PCI_SLOT number.
1166d56e396SAlistair Francis      * (See pci_swizzle_map_irq_fn())
1176d56e396SAlistair Francis      *
1186d56e396SAlistair Francis      * We only need one entry per interrupt in the table (not one per
1196d56e396SAlistair Francis      * possible slot) seeing the interrupt-map-mask will allow the table
1206d56e396SAlistair Francis      * to wrap to any number of devices.
1216d56e396SAlistair Francis      */
1226d56e396SAlistair Francis     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
1236d56e396SAlistair Francis         int devfn = dev * 0x8;
1246d56e396SAlistair Francis 
1256d56e396SAlistair Francis         for (pin = 0; pin < GPEX_NUM_IRQS; pin++) {
1266d56e396SAlistair Francis             int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
1276d56e396SAlistair Francis             int i = 0;
1286d56e396SAlistair Francis 
1296d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(devfn << 8);
1306d56e396SAlistair Francis 
1316d56e396SAlistair Francis             i += FDT_PCI_ADDR_CELLS;
1326d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(pin + 1);
1336d56e396SAlistair Francis 
1346d56e396SAlistair Francis             i += FDT_PCI_INT_CELLS;
1356d56e396SAlistair Francis             irq_map[i++] = cpu_to_be32(plic_phandle);
1366d56e396SAlistair Francis 
1376d56e396SAlistair Francis             i += FDT_PLIC_ADDR_CELLS;
1386d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(irq_nr);
1396d56e396SAlistair Francis 
1406d56e396SAlistair Francis             irq_map += FDT_INT_MAP_WIDTH;
1416d56e396SAlistair Francis         }
1426d56e396SAlistair Francis     }
1436d56e396SAlistair Francis 
1446d56e396SAlistair Francis     qemu_fdt_setprop(fdt, nodename, "interrupt-map",
1456d56e396SAlistair Francis                      full_irq_map, sizeof(full_irq_map));
1466d56e396SAlistair Francis 
1476d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask",
1486d56e396SAlistair Francis                            0x1800, 0, 0, 0x7);
1496d56e396SAlistair Francis }
1506d56e396SAlistair Francis 
15104331d0bSMichael Clark static void *create_fdt(RISCVVirtState *s, const struct MemmapEntry *memmap,
15204331d0bSMichael Clark     uint64_t mem_size, const char *cmdline)
15304331d0bSMichael Clark {
15404331d0bSMichael Clark     void *fdt;
15504331d0bSMichael Clark     int cpu;
15604331d0bSMichael Clark     uint32_t *cells;
15704331d0bSMichael Clark     char *nodename;
15804331d0bSMichael Clark     uint32_t plic_phandle, phandle = 1;
15904331d0bSMichael Clark     int i;
16004331d0bSMichael Clark 
16104331d0bSMichael Clark     fdt = s->fdt = create_device_tree(&s->fdt_size);
16204331d0bSMichael Clark     if (!fdt) {
16304331d0bSMichael Clark         error_report("create_device_tree() failed");
16404331d0bSMichael Clark         exit(1);
16504331d0bSMichael Clark     }
16604331d0bSMichael Clark 
16704331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, "/", "model", "riscv-virtio,qemu");
16804331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, "/", "compatible", "riscv-virtio");
16904331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2);
17004331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2);
17104331d0bSMichael Clark 
17204331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, "/soc");
17304331d0bSMichael Clark     qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0);
17453f54508SAlistair Francis     qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus");
17504331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2);
17604331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2);
17704331d0bSMichael Clark 
17804331d0bSMichael Clark     nodename = g_strdup_printf("/memory@%lx",
17904331d0bSMichael Clark         (long)memmap[VIRT_DRAM].base);
18004331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
18104331d0bSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
18204331d0bSMichael Clark         memmap[VIRT_DRAM].base >> 32, memmap[VIRT_DRAM].base,
18304331d0bSMichael Clark         mem_size >> 32, mem_size);
18404331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory");
18504331d0bSMichael Clark     g_free(nodename);
18604331d0bSMichael Clark 
18704331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, "/cpus");
1882a8756edSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency",
1892a8756edSMichael Clark                           SIFIVE_CLINT_TIMEBASE_FREQ);
19004331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
19104331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
19204331d0bSMichael Clark 
19304331d0bSMichael Clark     for (cpu = s->soc.num_harts - 1; cpu >= 0; cpu--) {
19404331d0bSMichael Clark         int cpu_phandle = phandle++;
19504331d0bSMichael Clark         nodename = g_strdup_printf("/cpus/cpu@%d", cpu);
19604331d0bSMichael Clark         char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
19704331d0bSMichael Clark         char *isa = riscv_isa_string(&s->soc.harts[cpu]);
19804331d0bSMichael Clark         qemu_fdt_add_subnode(fdt, nodename);
1992a8756edSMichael Clark         qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency",
2002a8756edSMichael Clark                               VIRT_CLOCK_FREQ);
20104331d0bSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48");
20204331d0bSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa);
20304331d0bSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv");
20404331d0bSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "status", "okay");
20504331d0bSMichael Clark         qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu);
20604331d0bSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu");
20704331d0bSMichael Clark         qemu_fdt_add_subnode(fdt, intc);
20804331d0bSMichael Clark         qemu_fdt_setprop_cell(fdt, intc, "phandle", cpu_phandle);
20904331d0bSMichael Clark         qemu_fdt_setprop_cell(fdt, intc, "linux,phandle", cpu_phandle);
21004331d0bSMichael Clark         qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc");
21104331d0bSMichael Clark         qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0);
21204331d0bSMichael Clark         qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1);
21304331d0bSMichael Clark         g_free(isa);
21404331d0bSMichael Clark         g_free(intc);
21504331d0bSMichael Clark         g_free(nodename);
21604331d0bSMichael Clark     }
21704331d0bSMichael Clark 
21804331d0bSMichael Clark     cells =  g_new0(uint32_t, s->soc.num_harts * 4);
21904331d0bSMichael Clark     for (cpu = 0; cpu < s->soc.num_harts; cpu++) {
22004331d0bSMichael Clark         nodename =
22104331d0bSMichael Clark             g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
22204331d0bSMichael Clark         uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename);
22304331d0bSMichael Clark         cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
22404331d0bSMichael Clark         cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
22504331d0bSMichael Clark         cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
22604331d0bSMichael Clark         cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
22704331d0bSMichael Clark         g_free(nodename);
22804331d0bSMichael Clark     }
22904331d0bSMichael Clark     nodename = g_strdup_printf("/soc/clint@%lx",
23004331d0bSMichael Clark         (long)memmap[VIRT_CLINT].base);
23104331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
23204331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,clint0");
23304331d0bSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
23404331d0bSMichael Clark         0x0, memmap[VIRT_CLINT].base,
23504331d0bSMichael Clark         0x0, memmap[VIRT_CLINT].size);
23604331d0bSMichael Clark     qemu_fdt_setprop(fdt, nodename, "interrupts-extended",
23704331d0bSMichael Clark         cells, s->soc.num_harts * sizeof(uint32_t) * 4);
23804331d0bSMichael Clark     g_free(cells);
23904331d0bSMichael Clark     g_free(nodename);
24004331d0bSMichael Clark 
24104331d0bSMichael Clark     plic_phandle = phandle++;
24204331d0bSMichael Clark     cells =  g_new0(uint32_t, s->soc.num_harts * 4);
24304331d0bSMichael Clark     for (cpu = 0; cpu < s->soc.num_harts; cpu++) {
24404331d0bSMichael Clark         nodename =
24504331d0bSMichael Clark             g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
24604331d0bSMichael Clark         uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename);
24704331d0bSMichael Clark         cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
24804331d0bSMichael Clark         cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT);
24904331d0bSMichael Clark         cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
25004331d0bSMichael Clark         cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT);
25104331d0bSMichael Clark         g_free(nodename);
25204331d0bSMichael Clark     }
25304331d0bSMichael Clark     nodename = g_strdup_printf("/soc/interrupt-controller@%lx",
25404331d0bSMichael Clark         (long)memmap[VIRT_PLIC].base);
25504331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
2566d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "#address-cells",
2576d56e396SAlistair Francis                            FDT_PLIC_ADDR_CELLS);
2586d56e396SAlistair Francis     qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells",
2596d56e396SAlistair Francis                           FDT_PLIC_INT_CELLS);
26004331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,plic0");
26104331d0bSMichael Clark     qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0);
26204331d0bSMichael Clark     qemu_fdt_setprop(fdt, nodename, "interrupts-extended",
26304331d0bSMichael Clark         cells, s->soc.num_harts * sizeof(uint32_t) * 4);
26404331d0bSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
26504331d0bSMichael Clark         0x0, memmap[VIRT_PLIC].base,
26604331d0bSMichael Clark         0x0, memmap[VIRT_PLIC].size);
26704331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "reg-names", "control");
26804331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, nodename, "riscv,max-priority", 7);
26904331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, nodename, "riscv,ndev", VIRTIO_NDEV);
27004331d0bSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "phandle", plic_phandle);
27104331d0bSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "linux,phandle", plic_phandle);
27204331d0bSMichael Clark     plic_phandle = qemu_fdt_get_phandle(fdt, nodename);
27304331d0bSMichael Clark     g_free(cells);
27404331d0bSMichael Clark     g_free(nodename);
27504331d0bSMichael Clark 
27604331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
27704331d0bSMichael Clark         nodename = g_strdup_printf("/virtio_mmio@%lx",
27804331d0bSMichael Clark             (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size));
27904331d0bSMichael Clark         qemu_fdt_add_subnode(fdt, nodename);
28004331d0bSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "compatible", "virtio,mmio");
28104331d0bSMichael Clark         qemu_fdt_setprop_cells(fdt, nodename, "reg",
28204331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
28304331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].size);
28404331d0bSMichael Clark         qemu_fdt_setprop_cells(fdt, nodename, "interrupt-parent", plic_phandle);
28504331d0bSMichael Clark         qemu_fdt_setprop_cells(fdt, nodename, "interrupts", VIRTIO_IRQ + i);
28604331d0bSMichael Clark         g_free(nodename);
28704331d0bSMichael Clark     }
28804331d0bSMichael Clark 
2896d56e396SAlistair Francis     nodename = g_strdup_printf("/soc/pci@%lx",
2906d56e396SAlistair Francis         (long) memmap[VIRT_PCIE_ECAM].base);
2916d56e396SAlistair Francis     qemu_fdt_add_subnode(fdt, nodename);
2926d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "#address-cells",
2936d56e396SAlistair Francis                            FDT_PCI_ADDR_CELLS);
2946d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "#interrupt-cells",
2956d56e396SAlistair Francis                            FDT_PCI_INT_CELLS);
2966d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "#size-cells", 0x2);
2976d56e396SAlistair Francis     qemu_fdt_setprop_string(fdt, nodename, "compatible",
2986d56e396SAlistair Francis                             "pci-host-ecam-generic");
2996d56e396SAlistair Francis     qemu_fdt_setprop_string(fdt, nodename, "device_type", "pci");
3006d56e396SAlistair Francis     qemu_fdt_setprop_cell(fdt, nodename, "linux,pci-domain", 0);
3016d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "bus-range", 0,
3026d56e396SAlistair Francis                            memmap[VIRT_PCIE_ECAM].base /
3036d56e396SAlistair Francis                                PCIE_MMCFG_SIZE_MIN - 1);
3046d56e396SAlistair Francis     qemu_fdt_setprop(fdt, nodename, "dma-coherent", NULL, 0);
3056d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "reg", 0, memmap[VIRT_PCIE_ECAM].base,
3066d56e396SAlistair Francis                            0, memmap[VIRT_PCIE_ECAM].size);
3076d56e396SAlistair Francis     qemu_fdt_setprop_sized_cells(fdt, nodename, "ranges",
3086d56e396SAlistair Francis         1, FDT_PCI_RANGE_IOPORT, 2, 0,
3096d56e396SAlistair Francis         2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size,
3106d56e396SAlistair Francis         1, FDT_PCI_RANGE_MMIO,
3116d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base,
3126d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size);
3136d56e396SAlistair Francis     create_pcie_irq_map(fdt, nodename, plic_phandle);
3146d56e396SAlistair Francis     g_free(nodename);
3156d56e396SAlistair Francis 
31604331d0bSMichael Clark     nodename = g_strdup_printf("/test@%lx",
31704331d0bSMichael Clark         (long)memmap[VIRT_TEST].base);
31804331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
31904331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,test0");
32004331d0bSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
32104331d0bSMichael Clark         0x0, memmap[VIRT_TEST].base,
32204331d0bSMichael Clark         0x0, memmap[VIRT_TEST].size);
323632fb279SAlistair Francis     g_free(nodename);
32404331d0bSMichael Clark 
32504331d0bSMichael Clark     nodename = g_strdup_printf("/uart@%lx",
32604331d0bSMichael Clark         (long)memmap[VIRT_UART0].base);
32704331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
32804331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "compatible", "ns16550a");
32904331d0bSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
33004331d0bSMichael Clark         0x0, memmap[VIRT_UART0].base,
33104331d0bSMichael Clark         0x0, memmap[VIRT_UART0].size);
33204331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 3686400);
33304331d0bSMichael Clark         qemu_fdt_setprop_cells(fdt, nodename, "interrupt-parent", plic_phandle);
33404331d0bSMichael Clark         qemu_fdt_setprop_cells(fdt, nodename, "interrupts", UART0_IRQ);
33504331d0bSMichael Clark 
33604331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, "/chosen");
33704331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename);
3387c28f4daSMichael Clark     if (cmdline) {
33904331d0bSMichael Clark         qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline);
3407c28f4daSMichael Clark     }
34104331d0bSMichael Clark     g_free(nodename);
34204331d0bSMichael Clark 
34304331d0bSMichael Clark     return fdt;
34404331d0bSMichael Clark }
34504331d0bSMichael Clark 
3466d56e396SAlistair Francis 
3476d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem,
3486d56e396SAlistair Francis                                           hwaddr ecam_base, hwaddr ecam_size,
3496d56e396SAlistair Francis                                           hwaddr mmio_base, hwaddr mmio_size,
3506d56e396SAlistair Francis                                           hwaddr pio_base,
3516d56e396SAlistair Francis                                           DeviceState *plic, bool link_up)
3526d56e396SAlistair Francis {
3536d56e396SAlistair Francis     DeviceState *dev;
3546d56e396SAlistair Francis     MemoryRegion *ecam_alias, *ecam_reg;
3556d56e396SAlistair Francis     MemoryRegion *mmio_alias, *mmio_reg;
3566d56e396SAlistair Francis     qemu_irq irq;
3576d56e396SAlistair Francis     int i;
3586d56e396SAlistair Francis 
3596d56e396SAlistair Francis     dev = qdev_create(NULL, TYPE_GPEX_HOST);
3606d56e396SAlistair Francis 
3616d56e396SAlistair Francis     qdev_init_nofail(dev);
3626d56e396SAlistair Francis 
3636d56e396SAlistair Francis     ecam_alias = g_new0(MemoryRegion, 1);
3646d56e396SAlistair Francis     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
3656d56e396SAlistair Francis     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
3666d56e396SAlistair Francis                              ecam_reg, 0, ecam_size);
3676d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias);
3686d56e396SAlistair Francis 
3696d56e396SAlistair Francis     mmio_alias = g_new0(MemoryRegion, 1);
3706d56e396SAlistair Francis     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
3716d56e396SAlistair Francis     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
3726d56e396SAlistair Francis                              mmio_reg, mmio_base, mmio_size);
3736d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias);
3746d56e396SAlistair Francis 
3756d56e396SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base);
3766d56e396SAlistair Francis 
3776d56e396SAlistair Francis     for (i = 0; i < GPEX_NUM_IRQS; i++) {
3786d56e396SAlistair Francis         irq = qdev_get_gpio_in(plic, PCIE_IRQ + i);
3796d56e396SAlistair Francis 
3806d56e396SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq);
3816d56e396SAlistair Francis         gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i);
3826d56e396SAlistair Francis     }
3836d56e396SAlistair Francis 
3846d56e396SAlistair Francis     return dev;
3856d56e396SAlistair Francis }
3866d56e396SAlistair Francis 
38704331d0bSMichael Clark static void riscv_virt_board_init(MachineState *machine)
38804331d0bSMichael Clark {
38904331d0bSMichael Clark     const struct MemmapEntry *memmap = virt_memmap;
39004331d0bSMichael Clark 
39104331d0bSMichael Clark     RISCVVirtState *s = g_new0(RISCVVirtState, 1);
39204331d0bSMichael Clark     MemoryRegion *system_memory = get_system_memory();
39304331d0bSMichael Clark     MemoryRegion *main_mem = g_new(MemoryRegion, 1);
3945aec3247SMichael Clark     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
39504331d0bSMichael Clark     char *plic_hart_config;
39604331d0bSMichael Clark     size_t plic_hart_config_len;
39704331d0bSMichael Clark     int i;
39804331d0bSMichael Clark     void *fdt;
39904331d0bSMichael Clark 
40004331d0bSMichael Clark     /* Initialize SOC */
401a993cb15SAlistair Francis     object_initialize_child(OBJECT(machine), "soc", &s->soc, sizeof(s->soc),
402a993cb15SAlistair Francis                             TYPE_RISCV_HART_ARRAY, &error_abort, NULL);
40304331d0bSMichael Clark     object_property_set_str(OBJECT(&s->soc), VIRT_CPU, "cpu-type",
40404331d0bSMichael Clark                             &error_abort);
40504331d0bSMichael Clark     object_property_set_int(OBJECT(&s->soc), smp_cpus, "num-harts",
40604331d0bSMichael Clark                             &error_abort);
40704331d0bSMichael Clark     object_property_set_bool(OBJECT(&s->soc), true, "realized",
40804331d0bSMichael Clark                             &error_abort);
40904331d0bSMichael Clark 
41004331d0bSMichael Clark     /* register system main memory (actual RAM) */
41104331d0bSMichael Clark     memory_region_init_ram(main_mem, NULL, "riscv_virt_board.ram",
41204331d0bSMichael Clark                            machine->ram_size, &error_fatal);
41304331d0bSMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base,
41404331d0bSMichael Clark         main_mem);
41504331d0bSMichael Clark 
41604331d0bSMichael Clark     /* create device tree */
41704331d0bSMichael Clark     fdt = create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline);
41804331d0bSMichael Clark 
41904331d0bSMichael Clark     /* boot rom */
4205aec3247SMichael Clark     memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom",
4215aec3247SMichael Clark                            memmap[VIRT_MROM].size, &error_fatal);
4225aec3247SMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base,
4235aec3247SMichael Clark                                 mask_rom);
42404331d0bSMichael Clark 
42504331d0bSMichael Clark     if (machine->kernel_filename) {
42604331d0bSMichael Clark         uint64_t kernel_entry = load_kernel(machine->kernel_filename);
42704331d0bSMichael Clark 
42804331d0bSMichael Clark         if (machine->initrd_filename) {
42904331d0bSMichael Clark             hwaddr start;
43004331d0bSMichael Clark             hwaddr end = load_initrd(machine->initrd_filename,
43104331d0bSMichael Clark                                      machine->ram_size, kernel_entry,
43204331d0bSMichael Clark                                      &start);
43304331d0bSMichael Clark             qemu_fdt_setprop_cell(fdt, "/chosen",
43404331d0bSMichael Clark                                   "linux,initrd-start", start);
43504331d0bSMichael Clark             qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end",
43604331d0bSMichael Clark                                   end);
43704331d0bSMichael Clark         }
43804331d0bSMichael Clark     }
43904331d0bSMichael Clark 
44004331d0bSMichael Clark     /* reset vector */
44104331d0bSMichael Clark     uint32_t reset_vec[8] = {
44204331d0bSMichael Clark         0x00000297,                  /* 1:  auipc  t0, %pcrel_hi(dtb) */
44304331d0bSMichael Clark         0x02028593,                  /*     addi   a1, t0, %pcrel_lo(1b) */
44404331d0bSMichael Clark         0xf1402573,                  /*     csrr   a0, mhartid  */
44504331d0bSMichael Clark #if defined(TARGET_RISCV32)
44604331d0bSMichael Clark         0x0182a283,                  /*     lw     t0, 24(t0) */
44704331d0bSMichael Clark #elif defined(TARGET_RISCV64)
44804331d0bSMichael Clark         0x0182b283,                  /*     ld     t0, 24(t0) */
44904331d0bSMichael Clark #endif
45004331d0bSMichael Clark         0x00028067,                  /*     jr     t0 */
45104331d0bSMichael Clark         0x00000000,
45204331d0bSMichael Clark         memmap[VIRT_DRAM].base,      /* start: .dword memmap[VIRT_DRAM].base */
45304331d0bSMichael Clark         0x00000000,
45404331d0bSMichael Clark                                      /* dtb: */
45504331d0bSMichael Clark     };
45604331d0bSMichael Clark 
4575aec3247SMichael Clark     /* copy in the reset vector in little_endian byte order */
4585aec3247SMichael Clark     for (i = 0; i < sizeof(reset_vec) >> 2; i++) {
4595aec3247SMichael Clark         reset_vec[i] = cpu_to_le32(reset_vec[i]);
4605aec3247SMichael Clark     }
4615aec3247SMichael Clark     rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec),
4625aec3247SMichael Clark                           memmap[VIRT_MROM].base, &address_space_memory);
46304331d0bSMichael Clark 
46404331d0bSMichael Clark     /* copy in the device tree */
4655aec3247SMichael Clark     if (fdt_pack(s->fdt) || fdt_totalsize(s->fdt) >
4665aec3247SMichael Clark             memmap[VIRT_MROM].size - sizeof(reset_vec)) {
4675aec3247SMichael Clark         error_report("not enough space to store device-tree");
4685aec3247SMichael Clark         exit(1);
4695aec3247SMichael Clark     }
4705aec3247SMichael Clark     qemu_fdt_dumpdtb(s->fdt, fdt_totalsize(s->fdt));
4715aec3247SMichael Clark     rom_add_blob_fixed_as("mrom.fdt", s->fdt, fdt_totalsize(s->fdt),
4725aec3247SMichael Clark                           memmap[VIRT_MROM].base + sizeof(reset_vec),
4735aec3247SMichael Clark                           &address_space_memory);
47404331d0bSMichael Clark 
47504331d0bSMichael Clark     /* create PLIC hart topology configuration string */
47604331d0bSMichael Clark     plic_hart_config_len = (strlen(VIRT_PLIC_HART_CONFIG) + 1) * smp_cpus;
47704331d0bSMichael Clark     plic_hart_config = g_malloc0(plic_hart_config_len);
47804331d0bSMichael Clark     for (i = 0; i < smp_cpus; i++) {
47904331d0bSMichael Clark         if (i != 0) {
48004331d0bSMichael Clark             strncat(plic_hart_config, ",", plic_hart_config_len);
48104331d0bSMichael Clark         }
48204331d0bSMichael Clark         strncat(plic_hart_config, VIRT_PLIC_HART_CONFIG, plic_hart_config_len);
48304331d0bSMichael Clark         plic_hart_config_len -= (strlen(VIRT_PLIC_HART_CONFIG) + 1);
48404331d0bSMichael Clark     }
48504331d0bSMichael Clark 
48604331d0bSMichael Clark     /* MMIO */
48704331d0bSMichael Clark     s->plic = sifive_plic_create(memmap[VIRT_PLIC].base,
48804331d0bSMichael Clark         plic_hart_config,
48904331d0bSMichael Clark         VIRT_PLIC_NUM_SOURCES,
49004331d0bSMichael Clark         VIRT_PLIC_NUM_PRIORITIES,
49104331d0bSMichael Clark         VIRT_PLIC_PRIORITY_BASE,
49204331d0bSMichael Clark         VIRT_PLIC_PENDING_BASE,
49304331d0bSMichael Clark         VIRT_PLIC_ENABLE_BASE,
49404331d0bSMichael Clark         VIRT_PLIC_ENABLE_STRIDE,
49504331d0bSMichael Clark         VIRT_PLIC_CONTEXT_BASE,
49604331d0bSMichael Clark         VIRT_PLIC_CONTEXT_STRIDE,
49704331d0bSMichael Clark         memmap[VIRT_PLIC].size);
49804331d0bSMichael Clark     sifive_clint_create(memmap[VIRT_CLINT].base,
49904331d0bSMichael Clark         memmap[VIRT_CLINT].size, smp_cpus,
50004331d0bSMichael Clark         SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE);
50104331d0bSMichael Clark     sifive_test_create(memmap[VIRT_TEST].base);
50204331d0bSMichael Clark 
50304331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
50404331d0bSMichael Clark         sysbus_create_simple("virtio-mmio",
50504331d0bSMichael Clark             memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
506647a70a1SAlistair Francis             qdev_get_gpio_in(DEVICE(s->plic), VIRTIO_IRQ + i));
50704331d0bSMichael Clark     }
50804331d0bSMichael Clark 
5096d56e396SAlistair Francis     gpex_pcie_init(system_memory,
5106d56e396SAlistair Francis                          memmap[VIRT_PCIE_ECAM].base,
5116d56e396SAlistair Francis                          memmap[VIRT_PCIE_ECAM].size,
5126d56e396SAlistair Francis                          memmap[VIRT_PCIE_MMIO].base,
5136d56e396SAlistair Francis                          memmap[VIRT_PCIE_MMIO].size,
5146d56e396SAlistair Francis                          memmap[VIRT_PCIE_PIO].base,
5156d56e396SAlistair Francis                          DEVICE(s->plic), true);
5166d56e396SAlistair Francis 
51704331d0bSMichael Clark     serial_mm_init(system_memory, memmap[VIRT_UART0].base,
518647a70a1SAlistair Francis         0, qdev_get_gpio_in(DEVICE(s->plic), UART0_IRQ), 399193,
5199bca0edbSPeter Maydell         serial_hd(0), DEVICE_LITTLE_ENDIAN);
520b6aa6cedSMichael Clark 
521b6aa6cedSMichael Clark     g_free(plic_hart_config);
52204331d0bSMichael Clark }
52304331d0bSMichael Clark 
52404331d0bSMichael Clark static void riscv_virt_board_machine_init(MachineClass *mc)
52504331d0bSMichael Clark {
52677ff5bbaSMichael Clark     mc->desc = "RISC-V VirtIO Board (Privileged ISA v1.10)";
52704331d0bSMichael Clark     mc->init = riscv_virt_board_init;
52804331d0bSMichael Clark     mc->max_cpus = 8; /* hardcoded limit in BBL */
52904331d0bSMichael Clark }
53004331d0bSMichael Clark 
53104331d0bSMichael Clark DEFINE_MACHINE("virt", riscv_virt_board_machine_init)
532