xref: /qemu/hw/riscv/virt.c (revision 3fe8896536d39824272c61c5708ef547faa2e87a)
104331d0bSMichael Clark /*
204331d0bSMichael Clark  * QEMU RISC-V VirtIO Board
304331d0bSMichael Clark  *
404331d0bSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
504331d0bSMichael Clark  *
604331d0bSMichael Clark  * RISC-V machine with 16550a UART and VirtIO MMIO
704331d0bSMichael Clark  *
804331d0bSMichael Clark  * This program is free software; you can redistribute it and/or modify it
904331d0bSMichael Clark  * under the terms and conditions of the GNU General Public License,
1004331d0bSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
1104331d0bSMichael Clark  *
1204331d0bSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
1304331d0bSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1404331d0bSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1504331d0bSMichael Clark  * more details.
1604331d0bSMichael Clark  *
1704331d0bSMichael Clark  * You should have received a copy of the GNU General Public License along with
1804331d0bSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
1904331d0bSMichael Clark  */
2004331d0bSMichael Clark 
2104331d0bSMichael Clark #include "qemu/osdep.h"
224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h"
2304331d0bSMichael Clark #include "qemu/error-report.h"
24e4b4f0b7SJason A. Donenfeld #include "qemu/guest-random.h"
2504331d0bSMichael Clark #include "qapi/error.h"
2604331d0bSMichael Clark #include "hw/boards.h"
2704331d0bSMichael Clark #include "hw/loader.h"
2804331d0bSMichael Clark #include "hw/sysbus.h"
2971eb522cSAlistair Francis #include "hw/qdev-properties.h"
3004331d0bSMichael Clark #include "hw/char/serial.h"
3104331d0bSMichael Clark #include "target/riscv/cpu.h"
323029fab6SAlistair Francis #include "hw/core/sysbus-fdt.h"
33abd9a206SAtish Patra #include "target/riscv/pmu.h"
3404331d0bSMichael Clark #include "hw/riscv/riscv_hart.h"
3504331d0bSMichael Clark #include "hw/riscv/virt.h"
360ac24d56SAlistair Francis #include "hw/riscv/boot.h"
3718df0b46SAnup Patel #include "hw/riscv/numa.h"
38fb80f333SDaniel Henrique Barboza #include "kvm/kvm_riscv.h"
39ecf28647SHeinrich Schuchardt #include "hw/firmware/smbios.h"
40cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h"
41e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h"
4284fcf3c1SBin Meng #include "hw/intc/sifive_plic.h"
43a4b84608SBin Meng #include "hw/misc/sifive_test.h"
441832b7cbSAlistair Francis #include "hw/platform-bus.h"
4504331d0bSMichael Clark #include "chardev/char.h"
4604331d0bSMichael Clark #include "sysemu/device_tree.h"
4746517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
48c0716c81SPhilippe Mathieu-Daudé #include "sysemu/tcg.h"
49ad40be27SYifei Jiang #include "sysemu/kvm.h"
50325b7c4eSAlistair Francis #include "sysemu/tpm.h"
516d56e396SAlistair Francis #include "hw/pci/pci.h"
526d56e396SAlistair Francis #include "hw/pci-host/gpex.h"
53c346749eSAsherah Connor #include "hw/display/ramfb.h"
5490477a65SSunil V L #include "hw/acpi/aml-build.h"
55168b8c29SSunil V L #include "qapi/qapi-visit-common.h"
5604331d0bSMichael Clark 
5748c2c33cSYong-Xuan Wang /* KVM AIA only supports APLIC MSI. APLIC Wired is always emulated by QEMU. */
5848c2c33cSYong-Xuan Wang static bool virt_use_kvm_aia(RISCVVirtState *s)
5948c2c33cSYong-Xuan Wang {
6048c2c33cSYong-Xuan Wang     return kvm_irqchip_in_kernel() && s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC;
6148c2c33cSYong-Xuan Wang }
6248c2c33cSYong-Xuan Wang 
6373261285SBin Meng static const MemMapEntry virt_memmap[] = {
6404331d0bSMichael Clark     [VIRT_DEBUG] =        {        0x0,         0x100 },
659eb8b14aSBin Meng     [VIRT_MROM] =         {     0x1000,        0xf000 },
665aec3247SMichael Clark     [VIRT_TEST] =         {   0x100000,        0x1000 },
6767b5ef30SAnup Patel     [VIRT_RTC] =          {   0x101000,        0x1000 },
6804331d0bSMichael Clark     [VIRT_CLINT] =        {  0x2000000,       0x10000 },
69954886eaSAnup Patel     [VIRT_ACLINT_SSWI] =  {  0x2F00000,        0x4000 },
702c44bbf3SBin Meng     [VIRT_PCIE_PIO] =     {  0x3000000,       0x10000 },
711832b7cbSAlistair Francis     [VIRT_PLATFORM_BUS] = {  0x4000000,     0x2000000 },
7218df0b46SAnup Patel     [VIRT_PLIC] =         {  0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) },
73e6faee65SAnup Patel     [VIRT_APLIC_M] =      {  0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) },
74e6faee65SAnup Patel     [VIRT_APLIC_S] =      {  0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) },
7504331d0bSMichael Clark     [VIRT_UART0] =        { 0x10000000,         0x100 },
7604331d0bSMichael Clark     [VIRT_VIRTIO] =       { 0x10001000,        0x1000 },
770489348dSAsherah Connor     [VIRT_FW_CFG] =       { 0x10100000,          0x18 },
786911fde4SAlistair Francis     [VIRT_FLASH] =        { 0x20000000,     0x4000000 },
7928d8c281SAnup Patel     [VIRT_IMSIC_M] =      { 0x24000000, VIRT_IMSIC_MAX_SIZE },
8028d8c281SAnup Patel     [VIRT_IMSIC_S] =      { 0x28000000, VIRT_IMSIC_MAX_SIZE },
816d56e396SAlistair Francis     [VIRT_PCIE_ECAM] =    { 0x30000000,    0x10000000 },
822c44bbf3SBin Meng     [VIRT_PCIE_MMIO] =    { 0x40000000,    0x40000000 },
832c44bbf3SBin Meng     [VIRT_DRAM] =         { 0x80000000,           0x0 },
8404331d0bSMichael Clark };
8504331d0bSMichael Clark 
8619800265SBin Meng /* PCIe high mmio is fixed for RV32 */
8719800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE  0x300000000ULL
8819800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE  (4 * GiB)
8919800265SBin Meng 
9019800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */
9119800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE  (16 * GiB)
9219800265SBin Meng 
9319800265SBin Meng static MemMapEntry virt_high_pcie_memmap;
9419800265SBin Meng 
9571eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB)
9671eb522cSAlistair Francis 
9771eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s,
9871eb522cSAlistair Francis                                        const char *name,
9971eb522cSAlistair Francis                                        const char *alias_prop_name)
10071eb522cSAlistair Francis {
10171eb522cSAlistair Francis     /*
10271eb522cSAlistair Francis      * Create a single flash device.  We use the same parameters as
10371eb522cSAlistair Francis      * the flash devices on the ARM virt board.
10471eb522cSAlistair Francis      */
105df707969SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
10671eb522cSAlistair Francis 
10771eb522cSAlistair Francis     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
10871eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "width", 4);
10971eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "device-width", 2);
11071eb522cSAlistair Francis     qdev_prop_set_bit(dev, "big-endian", false);
11171eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id0", 0x89);
11271eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id1", 0x18);
11371eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id2", 0x00);
11471eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id3", 0x00);
11571eb522cSAlistair Francis     qdev_prop_set_string(dev, "name", name);
11671eb522cSAlistair Francis 
117d2623129SMarkus Armbruster     object_property_add_child(OBJECT(s), name, OBJECT(dev));
11871eb522cSAlistair Francis     object_property_add_alias(OBJECT(s), alias_prop_name,
119d2623129SMarkus Armbruster                               OBJECT(dev), "drive");
12071eb522cSAlistair Francis 
12171eb522cSAlistair Francis     return PFLASH_CFI01(dev);
12271eb522cSAlistair Francis }
12371eb522cSAlistair Francis 
12471eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s)
12571eb522cSAlistair Francis {
12671eb522cSAlistair Francis     s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0");
12771eb522cSAlistair Francis     s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1");
12871eb522cSAlistair Francis }
12971eb522cSAlistair Francis 
13071eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash,
13171eb522cSAlistair Francis                             hwaddr base, hwaddr size,
13271eb522cSAlistair Francis                             MemoryRegion *sysmem)
13371eb522cSAlistair Francis {
13471eb522cSAlistair Francis     DeviceState *dev = DEVICE(flash);
13571eb522cSAlistair Francis 
1364cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE));
13771eb522cSAlistair Francis     assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
13871eb522cSAlistair Francis     qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE);
1393c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
14071eb522cSAlistair Francis 
14171eb522cSAlistair Francis     memory_region_add_subregion(sysmem, base,
14271eb522cSAlistair Francis                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev),
14371eb522cSAlistair Francis                                                        0));
14471eb522cSAlistair Francis }
14571eb522cSAlistair Francis 
14671eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s,
14771eb522cSAlistair Francis                            MemoryRegion *sysmem)
14871eb522cSAlistair Francis {
14971eb522cSAlistair Francis     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
15071eb522cSAlistair Francis     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
15171eb522cSAlistair Francis 
15271eb522cSAlistair Francis     virt_flash_map1(s->flash[0], flashbase, flashsize,
15371eb522cSAlistair Francis                     sysmem);
15471eb522cSAlistair Francis     virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize,
15571eb522cSAlistair Francis                     sysmem);
15671eb522cSAlistair Francis }
15771eb522cSAlistair Francis 
158e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename,
159e6faee65SAnup Patel                                 uint32_t irqchip_phandle)
1606d56e396SAlistair Francis {
1616d56e396SAlistair Francis     int pin, dev;
162e6faee65SAnup Patel     uint32_t irq_map_stride = 0;
163e6faee65SAnup Patel     uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS *
164e6faee65SAnup Patel                           FDT_MAX_INT_MAP_WIDTH] = {};
1656d56e396SAlistair Francis     uint32_t *irq_map = full_irq_map;
1666d56e396SAlistair Francis 
1676d56e396SAlistair Francis     /* This code creates a standard swizzle of interrupts such that
1686d56e396SAlistair Francis      * each device's first interrupt is based on it's PCI_SLOT number.
1696d56e396SAlistair Francis      * (See pci_swizzle_map_irq_fn())
1706d56e396SAlistair Francis      *
1716d56e396SAlistair Francis      * We only need one entry per interrupt in the table (not one per
1726d56e396SAlistair Francis      * possible slot) seeing the interrupt-map-mask will allow the table
1736d56e396SAlistair Francis      * to wrap to any number of devices.
1746d56e396SAlistair Francis      */
1756d56e396SAlistair Francis     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
1766d56e396SAlistair Francis         int devfn = dev * 0x8;
1776d56e396SAlistair Francis 
1786d56e396SAlistair Francis         for (pin = 0; pin < GPEX_NUM_IRQS; pin++) {
1796d56e396SAlistair Francis             int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
1806d56e396SAlistair Francis             int i = 0;
1816d56e396SAlistair Francis 
182e6faee65SAnup Patel             /* Fill PCI address cells */
1836d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(devfn << 8);
1846d56e396SAlistair Francis             i += FDT_PCI_ADDR_CELLS;
185e6faee65SAnup Patel 
186e6faee65SAnup Patel             /* Fill PCI Interrupt cells */
1876d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(pin + 1);
1886d56e396SAlistair Francis             i += FDT_PCI_INT_CELLS;
1896d56e396SAlistair Francis 
190e6faee65SAnup Patel             /* Fill interrupt controller phandle and cells */
191e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irqchip_phandle);
192e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irq_nr);
193e6faee65SAnup Patel             if (s->aia_type != VIRT_AIA_TYPE_NONE) {
194e6faee65SAnup Patel                 irq_map[i++] = cpu_to_be32(0x4);
195e6faee65SAnup Patel             }
1966d56e396SAlistair Francis 
197e6faee65SAnup Patel             if (!irq_map_stride) {
198e6faee65SAnup Patel                 irq_map_stride = i;
199e6faee65SAnup Patel             }
200e6faee65SAnup Patel             irq_map += irq_map_stride;
2016d56e396SAlistair Francis         }
2026d56e396SAlistair Francis     }
2036d56e396SAlistair Francis 
204e6faee65SAnup Patel     qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map,
205e6faee65SAnup Patel                      GPEX_NUM_IRQS * GPEX_NUM_IRQS *
206e6faee65SAnup Patel                      irq_map_stride * sizeof(uint32_t));
2076d56e396SAlistair Francis 
2086d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask",
2096d56e396SAlistair Francis                            0x1800, 0, 0, 0x7);
2106d56e396SAlistair Francis }
2116d56e396SAlistair Francis 
2120ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket,
2130ffc1a95SAnup Patel                                    char *clust_name, uint32_t *phandle,
214914c97f9SDaniel Henrique Barboza                                    uint32_t *intc_phandles)
21504331d0bSMichael Clark {
2160ffc1a95SAnup Patel     int cpu;
2170ffc1a95SAnup Patel     uint32_t cpu_phandle;
218568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
219914c97f9SDaniel Henrique Barboza     bool is_32_bit = riscv_is_32bit(&s->soc[0]);
220ed9eb206SAlexandre Ghiti     uint8_t satp_mode_max;
22118df0b46SAnup Patel 
22218df0b46SAnup Patel     for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) {
223c95c9d20SDaniel Henrique Barboza         RISCVCPU *cpu_ptr = &s->soc[socket].harts[cpu];
22473cdf38aSDaniel Henrique Barboza         g_autofree char *cpu_name = NULL;
22573cdf38aSDaniel Henrique Barboza         g_autofree char *core_name = NULL;
22673cdf38aSDaniel Henrique Barboza         g_autofree char *intc_name = NULL;
22773cdf38aSDaniel Henrique Barboza         g_autofree char *sv_name = NULL;
228c95c9d20SDaniel Henrique Barboza 
2290ffc1a95SAnup Patel         cpu_phandle = (*phandle)++;
23018df0b46SAnup Patel 
23118df0b46SAnup Patel         cpu_name = g_strdup_printf("/cpus/cpu@%d",
23218df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
233568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, cpu_name);
234ed9eb206SAlexandre Ghiti 
23543d1de32SDaniel Henrique Barboza         if (cpu_ptr->cfg.satp_mode.supported != 0) {
23643d1de32SDaniel Henrique Barboza             satp_mode_max = satp_mode_max_from_map(cpu_ptr->cfg.satp_mode.map);
237ed9eb206SAlexandre Ghiti             sv_name = g_strdup_printf("riscv,%s",
238ed9eb206SAlexandre Ghiti                                       satp_mode_str(satp_mode_max, is_32_bit));
239ed9eb206SAlexandre Ghiti             qemu_fdt_setprop_string(ms->fdt, cpu_name, "mmu-type", sv_name);
24043d1de32SDaniel Henrique Barboza         }
241ed9eb206SAlexandre Ghiti 
2421c8e491cSConor Dooley         riscv_isa_write_fdt(cpu_ptr, ms->fdt, cpu_name);
24300769863SAnup Patel 
244a326a2b0SDaniel Henrique Barboza         if (cpu_ptr->cfg.ext_zicbom) {
24500769863SAnup Patel             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbom-block-size",
24600769863SAnup Patel                                   cpu_ptr->cfg.cbom_blocksize);
24700769863SAnup Patel         }
24800769863SAnup Patel 
249e57039ddSDaniel Henrique Barboza         if (cpu_ptr->cfg.ext_zicboz) {
25000769863SAnup Patel             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cboz-block-size",
25100769863SAnup Patel                                   cpu_ptr->cfg.cboz_blocksize);
25200769863SAnup Patel         }
25300769863SAnup Patel 
254cc2bf69aSDaniel Henrique Barboza         if (cpu_ptr->cfg.ext_zicbop) {
255cc2bf69aSDaniel Henrique Barboza             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbop-block-size",
256cc2bf69aSDaniel Henrique Barboza                                   cpu_ptr->cfg.cbop_blocksize);
257cc2bf69aSDaniel Henrique Barboza         }
258cc2bf69aSDaniel Henrique Barboza 
259568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "compatible", "riscv");
260568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "status", "okay");
261568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, cpu_name, "reg",
26218df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
263568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "device_type", "cpu");
264568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, cpu_name, socket);
265568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, cpu_name, "phandle", cpu_phandle);
2660ffc1a95SAnup Patel 
2670ffc1a95SAnup Patel         intc_phandles[cpu] = (*phandle)++;
26818df0b46SAnup Patel 
26918df0b46SAnup Patel         intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name);
270568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, intc_name);
271568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, intc_name, "phandle",
2720ffc1a95SAnup Patel             intc_phandles[cpu]);
273568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, intc_name, "compatible",
27418df0b46SAnup Patel             "riscv,cpu-intc");
275568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, intc_name, "interrupt-controller", NULL, 0);
276568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, intc_name, "#interrupt-cells", 1);
27718df0b46SAnup Patel 
27818df0b46SAnup Patel         core_name = g_strdup_printf("%s/core%d", clust_name, cpu);
279568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, core_name);
280568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, core_name, "cpu", cpu_phandle);
28128a4df97SAtish Patra     }
2820ffc1a95SAnup Patel }
2830ffc1a95SAnup Patel 
2840ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s,
2850ffc1a95SAnup Patel                                      const MemMapEntry *memmap, int socket)
2860ffc1a95SAnup Patel {
2875fb20f76SDaniel Henrique Barboza     g_autofree char *mem_name = NULL;
2880ffc1a95SAnup Patel     uint64_t addr, size;
289568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
29028a4df97SAtish Patra 
291568e0614SDaniel Henrique Barboza     addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(ms, socket);
292568e0614SDaniel Henrique Barboza     size = riscv_socket_mem_size(ms, socket);
29318df0b46SAnup Patel     mem_name = g_strdup_printf("/memory@%lx", (long)addr);
294568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, mem_name);
295568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, mem_name, "reg",
29618df0b46SAnup Patel         addr >> 32, addr, size >> 32, size);
297568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, mem_name, "device_type", "memory");
298568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, mem_name, socket);
2990ffc1a95SAnup Patel }
30004331d0bSMichael Clark 
3010ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s,
3020ffc1a95SAnup Patel                                     const MemMapEntry *memmap, int socket,
3030ffc1a95SAnup Patel                                     uint32_t *intc_phandles)
3040ffc1a95SAnup Patel {
3050ffc1a95SAnup Patel     int cpu;
3065fb20f76SDaniel Henrique Barboza     g_autofree char *clint_name = NULL;
3075fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *clint_cells = NULL;
3080ffc1a95SAnup Patel     unsigned long clint_addr;
309568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
3100ffc1a95SAnup Patel     static const char * const clint_compat[2] = {
3110ffc1a95SAnup Patel         "sifive,clint0", "riscv,clint0"
3120ffc1a95SAnup Patel     };
3130ffc1a95SAnup Patel 
3140ffc1a95SAnup Patel     clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
3150ffc1a95SAnup Patel 
3160ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
3170ffc1a95SAnup Patel         clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
3180ffc1a95SAnup Patel         clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
3190ffc1a95SAnup Patel         clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
3200ffc1a95SAnup Patel         clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
3210ffc1a95SAnup Patel     }
3220ffc1a95SAnup Patel 
3230ffc1a95SAnup Patel     clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
32418df0b46SAnup Patel     clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr);
325568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, clint_name);
326568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, clint_name, "compatible",
3270ffc1a95SAnup Patel                                   (char **)&clint_compat,
3280ffc1a95SAnup Patel                                   ARRAY_SIZE(clint_compat));
329568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, clint_name, "reg",
33018df0b46SAnup Patel         0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size);
331568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, clint_name, "interrupts-extended",
33218df0b46SAnup Patel         clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
333568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, clint_name, socket);
3340ffc1a95SAnup Patel }
3350ffc1a95SAnup Patel 
336954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s,
337954886eaSAnup Patel                                      const MemMapEntry *memmap, int socket,
338954886eaSAnup Patel                                      uint32_t *intc_phandles)
339954886eaSAnup Patel {
340954886eaSAnup Patel     int cpu;
341954886eaSAnup Patel     char *name;
34228d8c281SAnup Patel     unsigned long addr, size;
343954886eaSAnup Patel     uint32_t aclint_cells_size;
3445fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aclint_mswi_cells = NULL;
3455fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aclint_sswi_cells = NULL;
3465fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aclint_mtimer_cells = NULL;
347568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
348954886eaSAnup Patel 
349954886eaSAnup Patel     aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
350954886eaSAnup Patel     aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
351954886eaSAnup Patel     aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
352954886eaSAnup Patel 
353954886eaSAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
354954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
355954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT);
356954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
357954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER);
358954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
359954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT);
360954886eaSAnup Patel     }
361954886eaSAnup Patel     aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2;
362954886eaSAnup Patel 
36328d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
364954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
365954886eaSAnup Patel         name = g_strdup_printf("/soc/mswi@%lx", addr);
366568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
367568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible",
36828d8c281SAnup Patel             "riscv,aclint-mswi");
369568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
370954886eaSAnup Patel             0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE);
371568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
372954886eaSAnup Patel             aclint_mswi_cells, aclint_cells_size);
373568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0);
374568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0);
375568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, name, socket);
376954886eaSAnup Patel         g_free(name);
37728d8c281SAnup Patel     }
378954886eaSAnup Patel 
37928d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
38028d8c281SAnup Patel         addr = memmap[VIRT_CLINT].base +
38128d8c281SAnup Patel                (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket);
38228d8c281SAnup Patel         size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE;
38328d8c281SAnup Patel     } else {
384954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE +
385954886eaSAnup Patel             (memmap[VIRT_CLINT].size * socket);
38628d8c281SAnup Patel         size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE;
38728d8c281SAnup Patel     }
388954886eaSAnup Patel     name = g_strdup_printf("/soc/mtimer@%lx", addr);
389568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
390568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
391954886eaSAnup Patel         "riscv,aclint-mtimer");
392568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
393954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIME,
39428d8c281SAnup Patel         0x0, size - RISCV_ACLINT_DEFAULT_MTIME,
395954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP,
396954886eaSAnup Patel         0x0, RISCV_ACLINT_DEFAULT_MTIME);
397568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
398954886eaSAnup Patel         aclint_mtimer_cells, aclint_cells_size);
399568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, name, socket);
400954886eaSAnup Patel     g_free(name);
401954886eaSAnup Patel 
40228d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
403954886eaSAnup Patel         addr = memmap[VIRT_ACLINT_SSWI].base +
404954886eaSAnup Patel             (memmap[VIRT_ACLINT_SSWI].size * socket);
405954886eaSAnup Patel         name = g_strdup_printf("/soc/sswi@%lx", addr);
406568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
407568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible",
40828d8c281SAnup Patel             "riscv,aclint-sswi");
409568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
410954886eaSAnup Patel             0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size);
411568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
412954886eaSAnup Patel             aclint_sswi_cells, aclint_cells_size);
413568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0);
414568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0);
415568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, name, socket);
416954886eaSAnup Patel         g_free(name);
41728d8c281SAnup Patel     }
418954886eaSAnup Patel }
419954886eaSAnup Patel 
4200ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s,
4210ffc1a95SAnup Patel                                    const MemMapEntry *memmap, int socket,
4220ffc1a95SAnup Patel                                    uint32_t *phandle, uint32_t *intc_phandles,
4230ffc1a95SAnup Patel                                    uint32_t *plic_phandles)
4240ffc1a95SAnup Patel {
4250ffc1a95SAnup Patel     int cpu;
4265fb20f76SDaniel Henrique Barboza     g_autofree char *plic_name = NULL;
4275fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *plic_cells;
4280ffc1a95SAnup Patel     unsigned long plic_addr;
429568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
4300ffc1a95SAnup Patel     static const char * const plic_compat[2] = {
4310ffc1a95SAnup Patel         "sifive,plic-1.0.0", "riscv,plic0"
4320ffc1a95SAnup Patel     };
4330ffc1a95SAnup Patel 
4340ffc1a95SAnup Patel     plic_phandles[socket] = (*phandle)++;
43518df0b46SAnup Patel     plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket);
43618df0b46SAnup Patel     plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr);
437568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, plic_name);
438568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name,
43918df0b46SAnup Patel         "#interrupt-cells", FDT_PLIC_INT_CELLS);
440568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name,
44195e401d3SConor Dooley         "#address-cells", FDT_PLIC_ADDR_CELLS);
442568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, plic_name, "compatible",
4430ffc1a95SAnup Patel                                   (char **)&plic_compat,
4440ffc1a95SAnup Patel                                   ARRAY_SIZE(plic_compat));
445568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, plic_name, "interrupt-controller", NULL, 0);
446ca334e10SYong-Xuan Wang 
447ca334e10SYong-Xuan Wang     if (kvm_enabled()) {
448ca334e10SYong-Xuan Wang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
449ca334e10SYong-Xuan Wang 
450ca334e10SYong-Xuan Wang         for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
451ca334e10SYong-Xuan Wang             plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
452ca334e10SYong-Xuan Wang             plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
453ca334e10SYong-Xuan Wang         }
454ca334e10SYong-Xuan Wang 
455568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended",
456ca334e10SYong-Xuan Wang                          plic_cells,
457ca334e10SYong-Xuan Wang                          s->soc[socket].num_harts * sizeof(uint32_t) * 2);
458ca334e10SYong-Xuan Wang    } else {
459ca334e10SYong-Xuan Wang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
460ca334e10SYong-Xuan Wang 
461ca334e10SYong-Xuan Wang         for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
462ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
463ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT);
464ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
465ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT);
466ca334e10SYong-Xuan Wang         }
467ca334e10SYong-Xuan Wang 
468ca334e10SYong-Xuan Wang         qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended",
469ca334e10SYong-Xuan Wang                          plic_cells,
470ca334e10SYong-Xuan Wang                          s->soc[socket].num_harts * sizeof(uint32_t) * 4);
471ca334e10SYong-Xuan Wang     }
472ca334e10SYong-Xuan Wang 
473568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, plic_name, "reg",
47418df0b46SAnup Patel         0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size);
475568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name, "riscv,ndev",
47659f74489SBin Meng                           VIRT_IRQCHIP_NUM_SOURCES - 1);
477568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, plic_name, socket);
478568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name, "phandle",
4790ffc1a95SAnup Patel         plic_phandles[socket]);
4803029fab6SAlistair Francis 
481d644e5e4SAnup Patel     if (!socket) {
482568e0614SDaniel Henrique Barboza         platform_bus_add_all_fdt_nodes(ms->fdt, plic_name,
4833029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].base,
4843029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].size,
4853029fab6SAlistair Francis                                        VIRT_PLATFORM_BUS_IRQ);
486d644e5e4SAnup Patel     }
4870ffc1a95SAnup Patel }
4880ffc1a95SAnup Patel 
48968c8b403SSunil V L uint32_t imsic_num_bits(uint32_t count)
49028d8c281SAnup Patel {
49128d8c281SAnup Patel     uint32_t ret = 0;
49228d8c281SAnup Patel 
49328d8c281SAnup Patel     while (BIT(ret) < count) {
49428d8c281SAnup Patel         ret++;
49528d8c281SAnup Patel     }
49628d8c281SAnup Patel 
49728d8c281SAnup Patel     return ret;
49828d8c281SAnup Patel }
49928d8c281SAnup Patel 
50059a07d3cSYong-Xuan Wang static void create_fdt_one_imsic(RISCVVirtState *s, hwaddr base_addr,
50159a07d3cSYong-Xuan Wang                                  uint32_t *intc_phandles, uint32_t msi_phandle,
50259a07d3cSYong-Xuan Wang                                  bool m_mode, uint32_t imsic_guest_bits)
50328d8c281SAnup Patel {
50428d8c281SAnup Patel     int cpu, socket;
5055fb20f76SDaniel Henrique Barboza     g_autofree char *imsic_name = NULL;
506568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
507568e0614SDaniel Henrique Barboza     int socket_count = riscv_socket_count(ms);
5085fb20f76SDaniel Henrique Barboza     uint32_t imsic_max_hart_per_socket, imsic_addr, imsic_size;
5095fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *imsic_cells = NULL;
5105fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *imsic_regs = NULL;
51128d8c281SAnup Patel 
512568e0614SDaniel Henrique Barboza     imsic_cells = g_new0(uint32_t, ms->smp.cpus * 2);
5132967f37dSDaniel Henrique Barboza     imsic_regs = g_new0(uint32_t, socket_count * 4);
51428d8c281SAnup Patel 
515568e0614SDaniel Henrique Barboza     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
51628d8c281SAnup Patel         imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
51759a07d3cSYong-Xuan Wang         imsic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT);
51828d8c281SAnup Patel     }
51959a07d3cSYong-Xuan Wang 
52028d8c281SAnup Patel     imsic_max_hart_per_socket = 0;
5212967f37dSDaniel Henrique Barboza     for (socket = 0; socket < socket_count; socket++) {
52259a07d3cSYong-Xuan Wang         imsic_addr = base_addr + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
52328d8c281SAnup Patel         imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) *
52428d8c281SAnup Patel                      s->soc[socket].num_harts;
52528d8c281SAnup Patel         imsic_regs[socket * 4 + 0] = 0;
52628d8c281SAnup Patel         imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr);
52728d8c281SAnup Patel         imsic_regs[socket * 4 + 2] = 0;
52828d8c281SAnup Patel         imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size);
52928d8c281SAnup Patel         if (imsic_max_hart_per_socket < s->soc[socket].num_harts) {
53028d8c281SAnup Patel             imsic_max_hart_per_socket = s->soc[socket].num_harts;
53128d8c281SAnup Patel         }
53228d8c281SAnup Patel     }
53359a07d3cSYong-Xuan Wang 
53459a07d3cSYong-Xuan Wang     imsic_name = g_strdup_printf("/soc/imsics@%lx", (unsigned long)base_addr);
535568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, imsic_name);
53659a07d3cSYong-Xuan Wang     qemu_fdt_setprop_string(ms->fdt, imsic_name, "compatible", "riscv,imsics");
537568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "#interrupt-cells",
53828d8c281SAnup Patel                           FDT_IMSIC_INT_CELLS);
53959a07d3cSYong-Xuan Wang     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupt-controller", NULL, 0);
54059a07d3cSYong-Xuan Wang     qemu_fdt_setprop(ms->fdt, imsic_name, "msi-controller", NULL, 0);
541568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupts-extended",
542568e0614SDaniel Henrique Barboza                      imsic_cells, ms->smp.cpus * sizeof(uint32_t) * 2);
543568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "reg", imsic_regs,
5442967f37dSDaniel Henrique Barboza                      socket_count * sizeof(uint32_t) * 4);
545568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,num-ids",
54628d8c281SAnup Patel                      VIRT_IRQCHIP_NUM_MSIS);
54759a07d3cSYong-Xuan Wang 
54828d8c281SAnup Patel     if (imsic_guest_bits) {
549568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,guest-index-bits",
55028d8c281SAnup Patel                               imsic_guest_bits);
55128d8c281SAnup Patel     }
55259a07d3cSYong-Xuan Wang 
5532967f37dSDaniel Henrique Barboza     if (socket_count > 1) {
554568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,hart-index-bits",
55528d8c281SAnup Patel                               imsic_num_bits(imsic_max_hart_per_socket));
556568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-bits",
5572967f37dSDaniel Henrique Barboza                               imsic_num_bits(socket_count));
558568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-shift",
55928d8c281SAnup Patel                               IMSIC_MMIO_GROUP_MIN_SHIFT);
56028d8c281SAnup Patel     }
56159a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "phandle", msi_phandle);
56228d8c281SAnup Patel }
56328d8c281SAnup Patel 
56459a07d3cSYong-Xuan Wang static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap,
56559a07d3cSYong-Xuan Wang                              uint32_t *phandle, uint32_t *intc_phandles,
56659a07d3cSYong-Xuan Wang                              uint32_t *msi_m_phandle, uint32_t *msi_s_phandle)
56759a07d3cSYong-Xuan Wang {
56859a07d3cSYong-Xuan Wang     *msi_m_phandle = (*phandle)++;
56959a07d3cSYong-Xuan Wang     *msi_s_phandle = (*phandle)++;
57059a07d3cSYong-Xuan Wang 
57159a07d3cSYong-Xuan Wang     if (!kvm_enabled()) {
57259a07d3cSYong-Xuan Wang         /* M-level IMSIC node */
57359a07d3cSYong-Xuan Wang         create_fdt_one_imsic(s, memmap[VIRT_IMSIC_M].base, intc_phandles,
57459a07d3cSYong-Xuan Wang                              *msi_m_phandle, true, 0);
57559a07d3cSYong-Xuan Wang     }
57659a07d3cSYong-Xuan Wang 
57759a07d3cSYong-Xuan Wang     /* S-level IMSIC node */
57859a07d3cSYong-Xuan Wang     create_fdt_one_imsic(s, memmap[VIRT_IMSIC_S].base, intc_phandles,
57959a07d3cSYong-Xuan Wang                          *msi_s_phandle, false,
58059a07d3cSYong-Xuan Wang                          imsic_num_bits(s->aia_guests + 1));
58159a07d3cSYong-Xuan Wang 
58259a07d3cSYong-Xuan Wang }
58359a07d3cSYong-Xuan Wang 
58459a07d3cSYong-Xuan Wang static void create_fdt_one_aplic(RISCVVirtState *s, int socket,
58559a07d3cSYong-Xuan Wang                                  unsigned long aplic_addr, uint32_t aplic_size,
58659a07d3cSYong-Xuan Wang                                  uint32_t msi_phandle,
58759a07d3cSYong-Xuan Wang                                  uint32_t *intc_phandles,
58859a07d3cSYong-Xuan Wang                                  uint32_t aplic_phandle,
58959a07d3cSYong-Xuan Wang                                  uint32_t aplic_child_phandle,
59048c2c33cSYong-Xuan Wang                                  bool m_mode, int num_harts)
59159a07d3cSYong-Xuan Wang {
59259a07d3cSYong-Xuan Wang     int cpu;
5935fb20f76SDaniel Henrique Barboza     g_autofree char *aplic_name = NULL;
5945fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aplic_cells = g_new0(uint32_t, num_harts * 2);
59559a07d3cSYong-Xuan Wang     MachineState *ms = MACHINE(s);
59659a07d3cSYong-Xuan Wang 
59748c2c33cSYong-Xuan Wang     for (cpu = 0; cpu < num_harts; cpu++) {
59859a07d3cSYong-Xuan Wang         aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
59959a07d3cSYong-Xuan Wang         aplic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT);
60059a07d3cSYong-Xuan Wang     }
60159a07d3cSYong-Xuan Wang 
60259a07d3cSYong-Xuan Wang     aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr);
60359a07d3cSYong-Xuan Wang     qemu_fdt_add_subnode(ms->fdt, aplic_name);
60459a07d3cSYong-Xuan Wang     qemu_fdt_setprop_string(ms->fdt, aplic_name, "compatible", "riscv,aplic");
60559a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, aplic_name,
60659a07d3cSYong-Xuan Wang                           "#interrupt-cells", FDT_APLIC_INT_CELLS);
60759a07d3cSYong-Xuan Wang     qemu_fdt_setprop(ms->fdt, aplic_name, "interrupt-controller", NULL, 0);
60859a07d3cSYong-Xuan Wang 
60959a07d3cSYong-Xuan Wang     if (s->aia_type == VIRT_AIA_TYPE_APLIC) {
61059a07d3cSYong-Xuan Wang         qemu_fdt_setprop(ms->fdt, aplic_name, "interrupts-extended",
61148c2c33cSYong-Xuan Wang                          aplic_cells, num_harts * sizeof(uint32_t) * 2);
61259a07d3cSYong-Xuan Wang     } else {
61359a07d3cSYong-Xuan Wang         qemu_fdt_setprop_cell(ms->fdt, aplic_name, "msi-parent", msi_phandle);
61459a07d3cSYong-Xuan Wang     }
61559a07d3cSYong-Xuan Wang 
61659a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cells(ms->fdt, aplic_name, "reg",
61759a07d3cSYong-Xuan Wang                            0x0, aplic_addr, 0x0, aplic_size);
61859a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,num-sources",
61959a07d3cSYong-Xuan Wang                           VIRT_IRQCHIP_NUM_SOURCES);
62059a07d3cSYong-Xuan Wang 
62159a07d3cSYong-Xuan Wang     if (aplic_child_phandle) {
62259a07d3cSYong-Xuan Wang         qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,children",
62359a07d3cSYong-Xuan Wang                               aplic_child_phandle);
62459a07d3cSYong-Xuan Wang         qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegate",
62559a07d3cSYong-Xuan Wang                                aplic_child_phandle, 0x1,
62659a07d3cSYong-Xuan Wang                                VIRT_IRQCHIP_NUM_SOURCES);
62759a07d3cSYong-Xuan Wang     }
62859a07d3cSYong-Xuan Wang 
62959a07d3cSYong-Xuan Wang     riscv_socket_fdt_write_id(ms, aplic_name, socket);
63059a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "phandle", aplic_phandle);
63159a07d3cSYong-Xuan Wang }
63259a07d3cSYong-Xuan Wang 
63328d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s,
63428d8c281SAnup Patel                                     const MemMapEntry *memmap, int socket,
63528d8c281SAnup Patel                                     uint32_t msi_m_phandle,
63628d8c281SAnup Patel                                     uint32_t msi_s_phandle,
63728d8c281SAnup Patel                                     uint32_t *phandle,
63828d8c281SAnup Patel                                     uint32_t *intc_phandles,
63948c2c33cSYong-Xuan Wang                                     uint32_t *aplic_phandles,
64048c2c33cSYong-Xuan Wang                                     int num_harts)
641e6faee65SAnup Patel {
6425fb20f76SDaniel Henrique Barboza     g_autofree char *aplic_name = NULL;
643e6faee65SAnup Patel     unsigned long aplic_addr;
644568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
645e6faee65SAnup Patel     uint32_t aplic_m_phandle, aplic_s_phandle;
646e6faee65SAnup Patel 
647e6faee65SAnup Patel     aplic_m_phandle = (*phandle)++;
648e6faee65SAnup Patel     aplic_s_phandle = (*phandle)++;
649e6faee65SAnup Patel 
65059a07d3cSYong-Xuan Wang     if (!kvm_enabled()) {
651e6faee65SAnup Patel         /* M-level APLIC node */
652e6faee65SAnup Patel         aplic_addr = memmap[VIRT_APLIC_M].base +
653e6faee65SAnup Patel                      (memmap[VIRT_APLIC_M].size * socket);
65459a07d3cSYong-Xuan Wang         create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_M].size,
65559a07d3cSYong-Xuan Wang                              msi_m_phandle, intc_phandles,
65659a07d3cSYong-Xuan Wang                              aplic_m_phandle, aplic_s_phandle,
65748c2c33cSYong-Xuan Wang                              true, num_harts);
65828d8c281SAnup Patel     }
659e6faee65SAnup Patel 
660e6faee65SAnup Patel     /* S-level APLIC node */
661e6faee65SAnup Patel     aplic_addr = memmap[VIRT_APLIC_S].base +
662e6faee65SAnup Patel                  (memmap[VIRT_APLIC_S].size * socket);
66359a07d3cSYong-Xuan Wang     create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_S].size,
66459a07d3cSYong-Xuan Wang                          msi_s_phandle, intc_phandles,
66559a07d3cSYong-Xuan Wang                          aplic_s_phandle, 0,
66648c2c33cSYong-Xuan Wang                          false, num_harts);
66759a07d3cSYong-Xuan Wang 
668e6faee65SAnup Patel     aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr);
6693029fab6SAlistair Francis 
670d644e5e4SAnup Patel     if (!socket) {
671568e0614SDaniel Henrique Barboza         platform_bus_add_all_fdt_nodes(ms->fdt, aplic_name,
6723029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].base,
6733029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].size,
6743029fab6SAlistair Francis                                        VIRT_PLATFORM_BUS_IRQ);
675d644e5e4SAnup Patel     }
6763029fab6SAlistair Francis 
677e6faee65SAnup Patel     aplic_phandles[socket] = aplic_s_phandle;
678e6faee65SAnup Patel }
679e6faee65SAnup Patel 
680abd9a206SAtish Patra static void create_fdt_pmu(RISCVVirtState *s)
681abd9a206SAtish Patra {
6825fb20f76SDaniel Henrique Barboza     g_autofree char *pmu_name = g_strdup_printf("/pmu");
683568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
684abd9a206SAtish Patra     RISCVCPU hart = s->soc[0].harts[0];
685abd9a206SAtish Patra 
686568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, pmu_name);
687568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, pmu_name, "compatible", "riscv,pmu");
6882571a642SRob Bradford     riscv_pmu_generate_fdt_node(ms->fdt, hart.pmu_avail_ctrs, pmu_name);
689abd9a206SAtish Patra }
690abd9a206SAtish Patra 
6910ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap,
692914c97f9SDaniel Henrique Barboza                                uint32_t *phandle,
6930ffc1a95SAnup Patel                                uint32_t *irq_mmio_phandle,
6940ffc1a95SAnup Patel                                uint32_t *irq_pcie_phandle,
69528d8c281SAnup Patel                                uint32_t *irq_virtio_phandle,
69628d8c281SAnup Patel                                uint32_t *msi_pcie_phandle)
6970ffc1a95SAnup Patel {
69828d8c281SAnup Patel     int socket, phandle_pos;
699568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
70028d8c281SAnup Patel     uint32_t msi_m_phandle = 0, msi_s_phandle = 0;
7015d0e3bcbSDaniel Henrique Barboza     uint32_t xplic_phandles[MAX_NODES];
7025d0e3bcbSDaniel Henrique Barboza     g_autofree uint32_t *intc_phandles = NULL;
703568e0614SDaniel Henrique Barboza     int socket_count = riscv_socket_count(ms);
7040ffc1a95SAnup Patel 
705568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/cpus");
706568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "timebase-frequency",
7070ffc1a95SAnup Patel                           RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ);
708568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0);
709568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1);
710568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map");
7110ffc1a95SAnup Patel 
712568e0614SDaniel Henrique Barboza     intc_phandles = g_new0(uint32_t, ms->smp.cpus);
71328d8c281SAnup Patel 
714568e0614SDaniel Henrique Barboza     phandle_pos = ms->smp.cpus;
7152967f37dSDaniel Henrique Barboza     for (socket = (socket_count - 1); socket >= 0; socket--) {
7165d0e3bcbSDaniel Henrique Barboza         g_autofree char *clust_name = NULL;
71728d8c281SAnup Patel         phandle_pos -= s->soc[socket].num_harts;
71828d8c281SAnup Patel 
7190ffc1a95SAnup Patel         clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket);
720568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, clust_name);
7210ffc1a95SAnup Patel 
7220ffc1a95SAnup Patel         create_fdt_socket_cpus(s, socket, clust_name, phandle,
723914c97f9SDaniel Henrique Barboza                                &intc_phandles[phandle_pos]);
7240ffc1a95SAnup Patel 
7250ffc1a95SAnup Patel         create_fdt_socket_memory(s, memmap, socket);
7260ffc1a95SAnup Patel 
727c0716c81SPhilippe Mathieu-Daudé         if (tcg_enabled()) {
728954886eaSAnup Patel             if (s->have_aclint) {
72928d8c281SAnup Patel                 create_fdt_socket_aclint(s, memmap, socket,
73028d8c281SAnup Patel                     &intc_phandles[phandle_pos]);
731954886eaSAnup Patel             } else {
73228d8c281SAnup Patel                 create_fdt_socket_clint(s, memmap, socket,
73328d8c281SAnup Patel                     &intc_phandles[phandle_pos]);
734954886eaSAnup Patel             }
735ad40be27SYifei Jiang         }
73628d8c281SAnup Patel     }
73728d8c281SAnup Patel 
73828d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
73928d8c281SAnup Patel         create_fdt_imsic(s, memmap, phandle, intc_phandles,
74028d8c281SAnup Patel             &msi_m_phandle, &msi_s_phandle);
74128d8c281SAnup Patel         *msi_pcie_phandle = msi_s_phandle;
74228d8c281SAnup Patel     }
74328d8c281SAnup Patel 
74448c2c33cSYong-Xuan Wang     /* KVM AIA only has one APLIC instance */
745a51d4610SDaniel Henrique Barboza     if (kvm_enabled() && virt_use_kvm_aia(s)) {
74648c2c33cSYong-Xuan Wang         create_fdt_socket_aplic(s, memmap, 0,
74748c2c33cSYong-Xuan Wang                                 msi_m_phandle, msi_s_phandle, phandle,
74848c2c33cSYong-Xuan Wang                                 &intc_phandles[0], xplic_phandles,
74948c2c33cSYong-Xuan Wang                                 ms->smp.cpus);
75048c2c33cSYong-Xuan Wang     } else {
751568e0614SDaniel Henrique Barboza         phandle_pos = ms->smp.cpus;
7522967f37dSDaniel Henrique Barboza         for (socket = (socket_count - 1); socket >= 0; socket--) {
75328d8c281SAnup Patel             phandle_pos -= s->soc[socket].num_harts;
7540ffc1a95SAnup Patel 
755e6faee65SAnup Patel             if (s->aia_type == VIRT_AIA_TYPE_NONE) {
7560ffc1a95SAnup Patel                 create_fdt_socket_plic(s, memmap, socket, phandle,
75748c2c33cSYong-Xuan Wang                                        &intc_phandles[phandle_pos],
75848c2c33cSYong-Xuan Wang                                        xplic_phandles);
759e6faee65SAnup Patel             } else {
76028d8c281SAnup Patel                 create_fdt_socket_aplic(s, memmap, socket,
76128d8c281SAnup Patel                                         msi_m_phandle, msi_s_phandle, phandle,
76248c2c33cSYong-Xuan Wang                                         &intc_phandles[phandle_pos],
76348c2c33cSYong-Xuan Wang                                         xplic_phandles,
76448c2c33cSYong-Xuan Wang                                         s->soc[socket].num_harts);
76548c2c33cSYong-Xuan Wang             }
76628d8c281SAnup Patel         }
767e6faee65SAnup Patel     }
7680ffc1a95SAnup Patel 
769a51d4610SDaniel Henrique Barboza     if (kvm_enabled() && virt_use_kvm_aia(s)) {
77048c2c33cSYong-Xuan Wang         *irq_mmio_phandle = xplic_phandles[0];
77148c2c33cSYong-Xuan Wang         *irq_virtio_phandle = xplic_phandles[0];
77248c2c33cSYong-Xuan Wang         *irq_pcie_phandle = xplic_phandles[0];
77348c2c33cSYong-Xuan Wang     } else {
7742967f37dSDaniel Henrique Barboza         for (socket = 0; socket < socket_count; socket++) {
77518df0b46SAnup Patel             if (socket == 0) {
7760ffc1a95SAnup Patel                 *irq_mmio_phandle = xplic_phandles[socket];
7770ffc1a95SAnup Patel                 *irq_virtio_phandle = xplic_phandles[socket];
7780ffc1a95SAnup Patel                 *irq_pcie_phandle = xplic_phandles[socket];
77918df0b46SAnup Patel             }
78018df0b46SAnup Patel             if (socket == 1) {
7810ffc1a95SAnup Patel                 *irq_virtio_phandle = xplic_phandles[socket];
7820ffc1a95SAnup Patel                 *irq_pcie_phandle = xplic_phandles[socket];
78318df0b46SAnup Patel             }
78418df0b46SAnup Patel             if (socket == 2) {
7850ffc1a95SAnup Patel                 *irq_pcie_phandle = xplic_phandles[socket];
78618df0b46SAnup Patel             }
78718df0b46SAnup Patel         }
78848c2c33cSYong-Xuan Wang     }
78918df0b46SAnup Patel 
790568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_distance_matrix(ms);
7910ffc1a95SAnup Patel }
7920ffc1a95SAnup Patel 
7930ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap,
7940ffc1a95SAnup Patel                               uint32_t irq_virtio_phandle)
7950ffc1a95SAnup Patel {
7960ffc1a95SAnup Patel     int i;
797568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
79804331d0bSMichael Clark 
79904331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
8001d873c6eSDaniel Henrique Barboza         g_autofree char *name =  g_strdup_printf("/soc/virtio_mmio@%lx",
80104331d0bSMichael Clark             (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size));
8021d873c6eSDaniel Henrique Barboza 
803568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
804568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible", "virtio,mmio");
805568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
80604331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
80704331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].size);
808568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent",
8090ffc1a95SAnup Patel             irq_virtio_phandle);
810e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
811568e0614SDaniel Henrique Barboza             qemu_fdt_setprop_cell(ms->fdt, name, "interrupts",
812e6faee65SAnup Patel                                   VIRTIO_IRQ + i);
813e6faee65SAnup Patel         } else {
814568e0614SDaniel Henrique Barboza             qemu_fdt_setprop_cells(ms->fdt, name, "interrupts",
815e6faee65SAnup Patel                                    VIRTIO_IRQ + i, 0x4);
816e6faee65SAnup Patel         }
81704331d0bSMichael Clark     }
8180ffc1a95SAnup Patel }
8190ffc1a95SAnup Patel 
8200ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap,
82128d8c281SAnup Patel                             uint32_t irq_pcie_phandle,
82228d8c281SAnup Patel                             uint32_t msi_pcie_phandle)
8230ffc1a95SAnup Patel {
8245fb20f76SDaniel Henrique Barboza     g_autofree char *name = NULL;
825568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
82604331d0bSMichael Clark 
82718df0b46SAnup Patel     name = g_strdup_printf("/soc/pci@%lx",
8286d56e396SAlistair Francis         (long) memmap[VIRT_PCIE_ECAM].base);
829568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#address-cells",
8300ffc1a95SAnup Patel         FDT_PCI_ADDR_CELLS);
831568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells",
8320ffc1a95SAnup Patel         FDT_PCI_INT_CELLS);
833568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#size-cells", 0x2);
834568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
8350ffc1a95SAnup Patel         "pci-host-ecam-generic");
836568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "device_type", "pci");
837568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "linux,pci-domain", 0);
838568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "bus-range", 0,
83918df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1);
840568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, name, "dma-coherent", NULL, 0);
84128d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
842568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "msi-parent", msi_pcie_phandle);
84328d8c281SAnup Patel     }
844568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg", 0,
84518df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size);
846568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, name, "ranges",
8476d56e396SAlistair Francis         1, FDT_PCI_RANGE_IOPORT, 2, 0,
8486d56e396SAlistair Francis         2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size,
8496d56e396SAlistair Francis         1, FDT_PCI_RANGE_MMIO,
8506d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base,
85119800265SBin Meng         2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size,
85219800265SBin Meng         1, FDT_PCI_RANGE_MMIO_64BIT,
85319800265SBin Meng         2, virt_high_pcie_memmap.base,
85419800265SBin Meng         2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size);
85519800265SBin Meng 
856568e0614SDaniel Henrique Barboza     create_pcie_irq_map(s, ms->fdt, name, irq_pcie_phandle);
8570ffc1a95SAnup Patel }
8586d56e396SAlistair Francis 
8590ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap,
8600ffc1a95SAnup Patel                              uint32_t *phandle)
8610ffc1a95SAnup Patel {
8620ffc1a95SAnup Patel     char *name;
8630ffc1a95SAnup Patel     uint32_t test_phandle;
864568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
8650ffc1a95SAnup Patel 
8660ffc1a95SAnup Patel     test_phandle = (*phandle)++;
86718df0b46SAnup Patel     name = g_strdup_printf("/soc/test@%lx",
86804331d0bSMichael Clark         (long)memmap[VIRT_TEST].base);
869568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
8709c0fb20cSPalmer Dabbelt     {
8712cc04550SBin Meng         static const char * const compat[3] = {
8722cc04550SBin Meng             "sifive,test1", "sifive,test0", "syscon"
8732cc04550SBin Meng         };
874568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string_array(ms->fdt, name, "compatible",
8750ffc1a95SAnup Patel                                       (char **)&compat, ARRAY_SIZE(compat));
8769c0fb20cSPalmer Dabbelt     }
877568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
8780ffc1a95SAnup Patel         0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size);
879568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "phandle", test_phandle);
880568e0614SDaniel Henrique Barboza     test_phandle = qemu_fdt_get_phandle(ms->fdt, name);
88118df0b46SAnup Patel     g_free(name);
8820e404da0SAnup Patel 
883ae293799SConor Dooley     name = g_strdup_printf("/reboot");
884568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
885568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-reboot");
886568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle);
887568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0);
888568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_RESET);
88918df0b46SAnup Patel     g_free(name);
8900e404da0SAnup Patel 
891ae293799SConor Dooley     name = g_strdup_printf("/poweroff");
892568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
893568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-poweroff");
894568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle);
895568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0);
896568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_PASS);
89718df0b46SAnup Patel     g_free(name);
8980ffc1a95SAnup Patel }
8990ffc1a95SAnup Patel 
9000ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap,
9010ffc1a95SAnup Patel                             uint32_t irq_mmio_phandle)
9020ffc1a95SAnup Patel {
9035fb20f76SDaniel Henrique Barboza     g_autofree char *name = NULL;
904568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
90504331d0bSMichael Clark 
90653c38f7aSConor Dooley     name = g_strdup_printf("/soc/serial@%lx", (long)memmap[VIRT_UART0].base);
907568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
908568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "ns16550a");
909568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
91004331d0bSMichael Clark         0x0, memmap[VIRT_UART0].base,
91104331d0bSMichael Clark         0x0, memmap[VIRT_UART0].size);
912568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "clock-frequency", 3686400);
913568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", irq_mmio_phandle);
914e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
915568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", UART0_IRQ);
916e6faee65SAnup Patel     } else {
917568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", UART0_IRQ, 0x4);
918e6faee65SAnup Patel     }
91904331d0bSMichael Clark 
920568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", name);
9210ffc1a95SAnup Patel }
9220ffc1a95SAnup Patel 
9230ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap,
9240ffc1a95SAnup Patel                            uint32_t irq_mmio_phandle)
9250ffc1a95SAnup Patel {
9265fb20f76SDaniel Henrique Barboza     g_autofree char *name = NULL;
927568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
92871eb522cSAlistair Francis 
92918df0b46SAnup Patel     name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base);
930568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
931568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
9320ffc1a95SAnup Patel         "google,goldfish-rtc");
933568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
9340ffc1a95SAnup Patel         0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size);
935568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent",
9360ffc1a95SAnup Patel         irq_mmio_phandle);
937e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
938568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", RTC_IRQ);
939e6faee65SAnup Patel     } else {
940568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", RTC_IRQ, 0x4);
941e6faee65SAnup Patel     }
9420ffc1a95SAnup Patel }
9430ffc1a95SAnup Patel 
9440ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap)
9450ffc1a95SAnup Patel {
946568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
9470ffc1a95SAnup Patel     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
9480ffc1a95SAnup Patel     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
9495fb20f76SDaniel Henrique Barboza     g_autofree char *name = g_strdup_printf("/flash@%" PRIx64, flashbase);
95067b5ef30SAnup Patel 
951568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
952568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "cfi-flash");
953568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, name, "reg",
95471eb522cSAlistair Francis                                  2, flashbase, 2, flashsize,
95571eb522cSAlistair Francis                                  2, flashbase + flashsize, 2, flashsize);
956568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "bank-width", 4);
9570ffc1a95SAnup Patel }
9580ffc1a95SAnup Patel 
959f9a461b2SAtish Patra static void create_fdt_fw_cfg(RISCVVirtState *s, const MemMapEntry *memmap)
960f9a461b2SAtish Patra {
961568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
962f9a461b2SAtish Patra     hwaddr base = memmap[VIRT_FW_CFG].base;
963f9a461b2SAtish Patra     hwaddr size = memmap[VIRT_FW_CFG].size;
9645fb20f76SDaniel Henrique Barboza     g_autofree char *nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base);
965f9a461b2SAtish Patra 
966568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, nodename);
967568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, nodename,
968f9a461b2SAtish Patra                             "compatible", "qemu,fw-cfg-mmio");
969568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
970f9a461b2SAtish Patra                                  2, base, 2, size);
971568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0);
972f9a461b2SAtish Patra }
973f9a461b2SAtish Patra 
9747a87ba89SDaniel Henrique Barboza static void finalize_fdt(RISCVVirtState *s)
9757a87ba89SDaniel Henrique Barboza {
9767a87ba89SDaniel Henrique Barboza     uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1;
9777a87ba89SDaniel Henrique Barboza     uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1;
9787a87ba89SDaniel Henrique Barboza 
9797a87ba89SDaniel Henrique Barboza     create_fdt_sockets(s, virt_memmap, &phandle, &irq_mmio_phandle,
9807a87ba89SDaniel Henrique Barboza                        &irq_pcie_phandle, &irq_virtio_phandle,
9817a87ba89SDaniel Henrique Barboza                        &msi_pcie_phandle);
9827a87ba89SDaniel Henrique Barboza 
9837a87ba89SDaniel Henrique Barboza     create_fdt_virtio(s, virt_memmap, irq_virtio_phandle);
9847a87ba89SDaniel Henrique Barboza 
9857a87ba89SDaniel Henrique Barboza     create_fdt_pcie(s, virt_memmap, irq_pcie_phandle, msi_pcie_phandle);
9867a87ba89SDaniel Henrique Barboza 
9877a87ba89SDaniel Henrique Barboza     create_fdt_reset(s, virt_memmap, &phandle);
9887a87ba89SDaniel Henrique Barboza 
9897a87ba89SDaniel Henrique Barboza     create_fdt_uart(s, virt_memmap, irq_mmio_phandle);
9907a87ba89SDaniel Henrique Barboza 
9917a87ba89SDaniel Henrique Barboza     create_fdt_rtc(s, virt_memmap, irq_mmio_phandle);
9927a87ba89SDaniel Henrique Barboza }
9937a87ba89SDaniel Henrique Barboza 
994914c97f9SDaniel Henrique Barboza static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap)
9950ffc1a95SAnup Patel {
996568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
997e4b4f0b7SJason A. Donenfeld     uint8_t rng_seed[32];
998*3fe88965SDaniel Henrique Barboza     g_autofree char *name = NULL;
9990ffc1a95SAnup Patel 
1000568e0614SDaniel Henrique Barboza     ms->fdt = create_device_tree(&s->fdt_size);
1001568e0614SDaniel Henrique Barboza     if (!ms->fdt) {
10020ffc1a95SAnup Patel         error_report("create_device_tree() failed");
10030ffc1a95SAnup Patel         exit(1);
10040ffc1a95SAnup Patel     }
10050ffc1a95SAnup Patel 
1006568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/", "model", "riscv-virtio,qemu");
1007568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/", "compatible", "riscv-virtio");
1008568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2);
1009568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2);
10100ffc1a95SAnup Patel 
1011568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/soc");
1012568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, "/soc", "ranges", NULL, 0);
1013568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/soc", "compatible", "simple-bus");
1014568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/soc", "#size-cells", 0x2);
1015568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/soc", "#address-cells", 0x2);
10160ffc1a95SAnup Patel 
1017*3fe88965SDaniel Henrique Barboza     /*
1018*3fe88965SDaniel Henrique Barboza      * The "/soc/pci@..." node is needed for PCIE hotplugs
1019*3fe88965SDaniel Henrique Barboza      * that might happen before finalize_fdt().
1020*3fe88965SDaniel Henrique Barboza      */
1021*3fe88965SDaniel Henrique Barboza     name = g_strdup_printf("/soc/pci@%lx", (long) memmap[VIRT_PCIE_ECAM].base);
1022*3fe88965SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
1023*3fe88965SDaniel Henrique Barboza 
10247a87ba89SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/chosen");
10254e1e3003SAnup Patel 
1026e4b4f0b7SJason A. Donenfeld     /* Pass seed to RNG */
1027e4b4f0b7SJason A. Donenfeld     qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed));
1028568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, "/chosen", "rng-seed",
10292967f37dSDaniel Henrique Barboza                      rng_seed, sizeof(rng_seed));
10307a87ba89SDaniel Henrique Barboza 
10317a87ba89SDaniel Henrique Barboza     create_fdt_flash(s, memmap);
10327a87ba89SDaniel Henrique Barboza     create_fdt_fw_cfg(s, memmap);
10337a87ba89SDaniel Henrique Barboza     create_fdt_pmu(s);
103404331d0bSMichael Clark }
103504331d0bSMichael Clark 
10366d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem,
1037e86e9527SSunil V L                                           DeviceState *irqchip,
1038e86e9527SSunil V L                                           RISCVVirtState *s)
10396d56e396SAlistair Francis {
10406d56e396SAlistair Francis     DeviceState *dev;
10416d56e396SAlistair Francis     MemoryRegion *ecam_alias, *ecam_reg;
104219800265SBin Meng     MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg;
1043e86e9527SSunil V L     hwaddr ecam_base = s->memmap[VIRT_PCIE_ECAM].base;
1044e86e9527SSunil V L     hwaddr ecam_size = s->memmap[VIRT_PCIE_ECAM].size;
1045e86e9527SSunil V L     hwaddr mmio_base = s->memmap[VIRT_PCIE_MMIO].base;
1046e86e9527SSunil V L     hwaddr mmio_size = s->memmap[VIRT_PCIE_MMIO].size;
1047e86e9527SSunil V L     hwaddr high_mmio_base = virt_high_pcie_memmap.base;
1048e86e9527SSunil V L     hwaddr high_mmio_size = virt_high_pcie_memmap.size;
1049e86e9527SSunil V L     hwaddr pio_base = s->memmap[VIRT_PCIE_PIO].base;
1050e86e9527SSunil V L     hwaddr pio_size = s->memmap[VIRT_PCIE_PIO].size;
10516d56e396SAlistair Francis     qemu_irq irq;
10526d56e396SAlistair Francis     int i;
10536d56e396SAlistair Francis 
10543e80f690SMarkus Armbruster     dev = qdev_new(TYPE_GPEX_HOST);
10556d56e396SAlistair Francis 
1056e86e9527SSunil V L     /* Set GPEX object properties for the virt machine */
1057e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)), PCI_HOST_ECAM_BASE,
1058e86e9527SSunil V L                             ecam_base, NULL);
1059e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_ECAM_SIZE,
1060e86e9527SSunil V L                             ecam_size, NULL);
1061e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)),
1062e86e9527SSunil V L                              PCI_HOST_BELOW_4G_MMIO_BASE,
1063e86e9527SSunil V L                              mmio_base, NULL);
1064e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_BELOW_4G_MMIO_SIZE,
1065e86e9527SSunil V L                             mmio_size, NULL);
1066e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)),
1067e86e9527SSunil V L                              PCI_HOST_ABOVE_4G_MMIO_BASE,
1068e86e9527SSunil V L                              high_mmio_base, NULL);
1069e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_ABOVE_4G_MMIO_SIZE,
1070e86e9527SSunil V L                             high_mmio_size, NULL);
1071e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)), PCI_HOST_PIO_BASE,
1072e86e9527SSunil V L                             pio_base, NULL);
1073e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_PIO_SIZE,
1074e86e9527SSunil V L                             pio_size, NULL);
1075e86e9527SSunil V L 
10763c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
10776d56e396SAlistair Francis 
10786d56e396SAlistair Francis     ecam_alias = g_new0(MemoryRegion, 1);
10796d56e396SAlistair Francis     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
10806d56e396SAlistair Francis     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
10816d56e396SAlistair Francis                              ecam_reg, 0, ecam_size);
10826d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias);
10836d56e396SAlistair Francis 
10846d56e396SAlistair Francis     mmio_alias = g_new0(MemoryRegion, 1);
10856d56e396SAlistair Francis     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
10866d56e396SAlistair Francis     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
10876d56e396SAlistair Francis                              mmio_reg, mmio_base, mmio_size);
10886d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias);
10896d56e396SAlistair Francis 
109019800265SBin Meng     /* Map high MMIO space */
109119800265SBin Meng     high_mmio_alias = g_new0(MemoryRegion, 1);
109219800265SBin Meng     memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high",
109319800265SBin Meng                              mmio_reg, high_mmio_base, high_mmio_size);
109419800265SBin Meng     memory_region_add_subregion(get_system_memory(), high_mmio_base,
109519800265SBin Meng                                 high_mmio_alias);
109619800265SBin Meng 
10976d56e396SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base);
10986d56e396SAlistair Francis 
10996d56e396SAlistair Francis     for (i = 0; i < GPEX_NUM_IRQS; i++) {
1100e6faee65SAnup Patel         irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i);
11016d56e396SAlistair Francis 
11026d56e396SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq);
11036d56e396SAlistair Francis         gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i);
11046d56e396SAlistair Francis     }
11056d56e396SAlistair Francis 
1106e86e9527SSunil V L     GPEX_HOST(dev)->gpex_cfg.bus = PCI_HOST_BRIDGE(GPEX_HOST(dev))->bus;
11076d56e396SAlistair Francis     return dev;
11086d56e396SAlistair Francis }
11096d56e396SAlistair Francis 
1110568e0614SDaniel Henrique Barboza static FWCfgState *create_fw_cfg(const MachineState *ms)
11110489348dSAsherah Connor {
11120489348dSAsherah Connor     hwaddr base = virt_memmap[VIRT_FW_CFG].base;
11130489348dSAsherah Connor     FWCfgState *fw_cfg;
11140489348dSAsherah Connor 
11150489348dSAsherah Connor     fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16,
11160489348dSAsherah Connor                                   &address_space_memory);
1117568e0614SDaniel Henrique Barboza     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)ms->smp.cpus);
11180489348dSAsherah Connor 
11190489348dSAsherah Connor     return fw_cfg;
11200489348dSAsherah Connor }
11210489348dSAsherah Connor 
1122e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket,
1123e6faee65SAnup Patel                                      int base_hartid, int hart_count)
1124e6faee65SAnup Patel {
1125e6faee65SAnup Patel     DeviceState *ret;
11265fb20f76SDaniel Henrique Barboza     g_autofree char *plic_hart_config = NULL;
1127e6faee65SAnup Patel 
1128e6faee65SAnup Patel     /* Per-socket PLIC hart topology configuration string */
1129e6faee65SAnup Patel     plic_hart_config = riscv_plic_hart_config_string(hart_count);
1130e6faee65SAnup Patel 
1131e6faee65SAnup Patel     /* Per-socket PLIC */
1132e6faee65SAnup Patel     ret = sifive_plic_create(
1133e6faee65SAnup Patel             memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size,
1134e6faee65SAnup Patel             plic_hart_config, hart_count, base_hartid,
1135e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_SOURCES,
1136e6faee65SAnup Patel             ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1),
1137e6faee65SAnup Patel             VIRT_PLIC_PRIORITY_BASE,
1138e6faee65SAnup Patel             VIRT_PLIC_PENDING_BASE,
1139e6faee65SAnup Patel             VIRT_PLIC_ENABLE_BASE,
1140e6faee65SAnup Patel             VIRT_PLIC_ENABLE_STRIDE,
1141e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_BASE,
1142e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_STRIDE,
1143e6faee65SAnup Patel             memmap[VIRT_PLIC].size);
1144e6faee65SAnup Patel 
1145e6faee65SAnup Patel     return ret;
1146e6faee65SAnup Patel }
1147e6faee65SAnup Patel 
114828d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests,
1149e6faee65SAnup Patel                                     const MemMapEntry *memmap, int socket,
1150e6faee65SAnup Patel                                     int base_hartid, int hart_count)
1151e6faee65SAnup Patel {
115228d8c281SAnup Patel     int i;
115328d8c281SAnup Patel     hwaddr addr;
115428d8c281SAnup Patel     uint32_t guest_bits;
115559a07d3cSYong-Xuan Wang     DeviceState *aplic_s = NULL;
115659a07d3cSYong-Xuan Wang     DeviceState *aplic_m = NULL;
115759a07d3cSYong-Xuan Wang     bool msimode = aia_type == VIRT_AIA_TYPE_APLIC_IMSIC;
115828d8c281SAnup Patel 
115928d8c281SAnup Patel     if (msimode) {
116059a07d3cSYong-Xuan Wang         if (!kvm_enabled()) {
116128d8c281SAnup Patel             /* Per-socket M-level IMSICs */
116259a07d3cSYong-Xuan Wang             addr = memmap[VIRT_IMSIC_M].base +
116359a07d3cSYong-Xuan Wang                    socket * VIRT_IMSIC_GROUP_MAX_SIZE;
116428d8c281SAnup Patel             for (i = 0; i < hart_count; i++) {
116528d8c281SAnup Patel                 riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0),
116628d8c281SAnup Patel                                    base_hartid + i, true, 1,
116728d8c281SAnup Patel                                    VIRT_IRQCHIP_NUM_MSIS);
116828d8c281SAnup Patel             }
116959a07d3cSYong-Xuan Wang         }
117028d8c281SAnup Patel 
117128d8c281SAnup Patel         /* Per-socket S-level IMSICs */
117228d8c281SAnup Patel         guest_bits = imsic_num_bits(aia_guests + 1);
117328d8c281SAnup Patel         addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
117428d8c281SAnup Patel         for (i = 0; i < hart_count; i++) {
117528d8c281SAnup Patel             riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits),
117628d8c281SAnup Patel                                base_hartid + i, false, 1 + aia_guests,
117728d8c281SAnup Patel                                VIRT_IRQCHIP_NUM_MSIS);
117828d8c281SAnup Patel         }
117928d8c281SAnup Patel     }
1180e6faee65SAnup Patel 
118159a07d3cSYong-Xuan Wang     if (!kvm_enabled()) {
1182e6faee65SAnup Patel         /* Per-socket M-level APLIC */
118359a07d3cSYong-Xuan Wang         aplic_m = riscv_aplic_create(memmap[VIRT_APLIC_M].base +
118459a07d3cSYong-Xuan Wang                                      socket * memmap[VIRT_APLIC_M].size,
1185e6faee65SAnup Patel                                      memmap[VIRT_APLIC_M].size,
118628d8c281SAnup Patel                                      (msimode) ? 0 : base_hartid,
118728d8c281SAnup Patel                                      (msimode) ? 0 : hart_count,
1188e6faee65SAnup Patel                                      VIRT_IRQCHIP_NUM_SOURCES,
1189e6faee65SAnup Patel                                      VIRT_IRQCHIP_NUM_PRIO_BITS,
119028d8c281SAnup Patel                                      msimode, true, NULL);
119159a07d3cSYong-Xuan Wang     }
1192e6faee65SAnup Patel 
1193e6faee65SAnup Patel     /* Per-socket S-level APLIC */
119459a07d3cSYong-Xuan Wang     aplic_s = riscv_aplic_create(memmap[VIRT_APLIC_S].base +
119559a07d3cSYong-Xuan Wang                                  socket * memmap[VIRT_APLIC_S].size,
1196e6faee65SAnup Patel                                  memmap[VIRT_APLIC_S].size,
119728d8c281SAnup Patel                                  (msimode) ? 0 : base_hartid,
119828d8c281SAnup Patel                                  (msimode) ? 0 : hart_count,
1199e6faee65SAnup Patel                                  VIRT_IRQCHIP_NUM_SOURCES,
1200e6faee65SAnup Patel                                  VIRT_IRQCHIP_NUM_PRIO_BITS,
120128d8c281SAnup Patel                                  msimode, false, aplic_m);
1202e6faee65SAnup Patel 
120359a07d3cSYong-Xuan Wang     return kvm_enabled() ? aplic_s : aplic_m;
1204e6faee65SAnup Patel }
1205e6faee65SAnup Patel 
12061832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip)
12071832b7cbSAlistair Francis {
12081832b7cbSAlistair Francis     DeviceState *dev;
12091832b7cbSAlistair Francis     SysBusDevice *sysbus;
12101832b7cbSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
12111832b7cbSAlistair Francis     int i;
12121832b7cbSAlistair Francis     MemoryRegion *sysmem = get_system_memory();
12131832b7cbSAlistair Francis 
12141832b7cbSAlistair Francis     dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
12151832b7cbSAlistair Francis     dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE);
12161832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS);
12171832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "mmio_size", memmap[VIRT_PLATFORM_BUS].size);
12181832b7cbSAlistair Francis     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
12191832b7cbSAlistair Francis     s->platform_bus_dev = dev;
12201832b7cbSAlistair Francis 
12211832b7cbSAlistair Francis     sysbus = SYS_BUS_DEVICE(dev);
12221832b7cbSAlistair Francis     for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) {
12231832b7cbSAlistair Francis         int irq = VIRT_PLATFORM_BUS_IRQ + i;
12241832b7cbSAlistair Francis         sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq));
12251832b7cbSAlistair Francis     }
12261832b7cbSAlistair Francis 
12271832b7cbSAlistair Francis     memory_region_add_subregion(sysmem,
12281832b7cbSAlistair Francis                                 memmap[VIRT_PLATFORM_BUS].base,
12291832b7cbSAlistair Francis                                 sysbus_mmio_get_region(sysbus, 0));
12301832b7cbSAlistair Francis }
12311832b7cbSAlistair Francis 
1232ecf28647SHeinrich Schuchardt static void virt_build_smbios(RISCVVirtState *s)
1233ecf28647SHeinrich Schuchardt {
1234ecf28647SHeinrich Schuchardt     MachineClass *mc = MACHINE_GET_CLASS(s);
1235ecf28647SHeinrich Schuchardt     MachineState *ms = MACHINE(s);
1236ecf28647SHeinrich Schuchardt     uint8_t *smbios_tables, *smbios_anchor;
1237ecf28647SHeinrich Schuchardt     size_t smbios_tables_len, smbios_anchor_len;
1238ecf28647SHeinrich Schuchardt     struct smbios_phys_mem_area mem_array;
1239ecf28647SHeinrich Schuchardt     const char *product = "QEMU Virtual Machine";
1240ecf28647SHeinrich Schuchardt 
1241ecf28647SHeinrich Schuchardt     if (kvm_enabled()) {
1242ecf28647SHeinrich Schuchardt         product = "KVM Virtual Machine";
1243ecf28647SHeinrich Schuchardt     }
1244ecf28647SHeinrich Schuchardt 
1245ecf28647SHeinrich Schuchardt     smbios_set_defaults("QEMU", product, mc->name, false,
1246ecf28647SHeinrich Schuchardt                         true, SMBIOS_ENTRY_POINT_TYPE_64);
1247ecf28647SHeinrich Schuchardt 
1248ecf28647SHeinrich Schuchardt     if (riscv_is_32bit(&s->soc[0])) {
1249ecf28647SHeinrich Schuchardt         smbios_set_default_processor_family(0x200);
1250ecf28647SHeinrich Schuchardt     } else {
1251ecf28647SHeinrich Schuchardt         smbios_set_default_processor_family(0x201);
1252ecf28647SHeinrich Schuchardt     }
1253ecf28647SHeinrich Schuchardt 
1254ecf28647SHeinrich Schuchardt     /* build the array of physical mem area from base_memmap */
1255ecf28647SHeinrich Schuchardt     mem_array.address = s->memmap[VIRT_DRAM].base;
1256ecf28647SHeinrich Schuchardt     mem_array.length = ms->ram_size;
1257ecf28647SHeinrich Schuchardt 
1258ecf28647SHeinrich Schuchardt     smbios_get_tables(ms, &mem_array, 1,
1259ecf28647SHeinrich Schuchardt                       &smbios_tables, &smbios_tables_len,
1260ecf28647SHeinrich Schuchardt                       &smbios_anchor, &smbios_anchor_len,
1261ecf28647SHeinrich Schuchardt                       &error_fatal);
1262ecf28647SHeinrich Schuchardt 
1263ecf28647SHeinrich Schuchardt     if (smbios_anchor) {
1264ecf28647SHeinrich Schuchardt         fw_cfg_add_file(s->fw_cfg, "etc/smbios/smbios-tables",
1265ecf28647SHeinrich Schuchardt                         smbios_tables, smbios_tables_len);
1266ecf28647SHeinrich Schuchardt         fw_cfg_add_file(s->fw_cfg, "etc/smbios/smbios-anchor",
1267ecf28647SHeinrich Schuchardt                         smbios_anchor, smbios_anchor_len);
1268ecf28647SHeinrich Schuchardt     }
1269ecf28647SHeinrich Schuchardt }
1270ecf28647SHeinrich Schuchardt 
12711c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data)
12721c20d3ffSAlistair Francis {
12731c20d3ffSAlistair Francis     RISCVVirtState *s = container_of(notifier, RISCVVirtState,
12741c20d3ffSAlistair Francis                                      machine_done);
12751c20d3ffSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
12761c20d3ffSAlistair Francis     MachineState *machine = MACHINE(s);
12771c20d3ffSAlistair Francis     target_ulong start_addr = memmap[VIRT_DRAM].base;
12781c20d3ffSAlistair Francis     target_ulong firmware_end_addr, kernel_start_addr;
12799d3f7108SDaniel Henrique Barboza     const char *firmware_name = riscv_default_firmware_name(&s->soc[0]);
12801ad53688SLakshmi Bai Raja Subramanian     uint64_t fdt_load_addr;
12814263e270SSunil V L     uint64_t kernel_entry = 0;
128213bdfb8bSSunil V L     BlockBackend *pflash_blk0;
12831c20d3ffSAlistair Francis 
12847a87ba89SDaniel Henrique Barboza     /*
12857a87ba89SDaniel Henrique Barboza      * An user provided dtb must include everything, including
12867a87ba89SDaniel Henrique Barboza      * dynamic sysbus devices. Our FDT needs to be finalized.
12877a87ba89SDaniel Henrique Barboza      */
12887a87ba89SDaniel Henrique Barboza     if (machine->dtb == NULL) {
12897a87ba89SDaniel Henrique Barboza         finalize_fdt(s);
129049554856SGuenter Roeck     }
129149554856SGuenter Roeck 
12921c20d3ffSAlistair Francis     /*
12931c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
12941c20d3ffSAlistair Francis      * so the "-bios" parameter is not supported when KVM is enabled.
12951c20d3ffSAlistair Francis      */
12961c20d3ffSAlistair Francis     if (kvm_enabled()) {
12971c20d3ffSAlistair Francis         if (machine->firmware) {
12981c20d3ffSAlistair Francis             if (strcmp(machine->firmware, "none")) {
12991c20d3ffSAlistair Francis                 error_report("Machine mode firmware is not supported in "
13001c20d3ffSAlistair Francis                              "combination with KVM.");
13011c20d3ffSAlistair Francis                 exit(1);
13021c20d3ffSAlistair Francis             }
13031c20d3ffSAlistair Francis         } else {
13041c20d3ffSAlistair Francis             machine->firmware = g_strdup("none");
13051c20d3ffSAlistair Francis         }
13061c20d3ffSAlistair Francis     }
13071c20d3ffSAlistair Francis 
13089d3f7108SDaniel Henrique Barboza     firmware_end_addr = riscv_find_and_load_firmware(machine, firmware_name,
13099d3f7108SDaniel Henrique Barboza                                                      start_addr, NULL);
13101c20d3ffSAlistair Francis 
131113bdfb8bSSunil V L     pflash_blk0 = pflash_cfi01_get_blk(s->flash[0]);
131213bdfb8bSSunil V L     if (pflash_blk0) {
13134263e270SSunil V L         if (machine->firmware && !strcmp(machine->firmware, "none") &&
13144263e270SSunil V L             !kvm_enabled()) {
1315a5b0249dSSunil V L             /*
13164263e270SSunil V L              * Pflash was supplied but bios is none and not KVM guest,
13174263e270SSunil V L              * let's overwrite the address we jump to after reset to
13184263e270SSunil V L              * the base of the flash.
13194263e270SSunil V L              */
13204263e270SSunil V L             start_addr = virt_memmap[VIRT_FLASH].base;
13214263e270SSunil V L         } else {
13224263e270SSunil V L             /*
13234263e270SSunil V L              * Pflash was supplied but either KVM guest or bios is not none.
13244263e270SSunil V L              * In this case, base of the flash would contain S-mode payload.
1325a5b0249dSSunil V L              */
1326a5b0249dSSunil V L             riscv_setup_firmware_boot(machine);
13274263e270SSunil V L             kernel_entry = virt_memmap[VIRT_FLASH].base;
13284263e270SSunil V L         }
13294263e270SSunil V L     }
13304263e270SSunil V L 
13314263e270SSunil V L     if (machine->kernel_filename && !kernel_entry) {
13321c20d3ffSAlistair Francis         kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0],
13331c20d3ffSAlistair Francis                                                          firmware_end_addr);
13341c20d3ffSAlistair Francis 
133562c5bc34SDaniel Henrique Barboza         kernel_entry = riscv_load_kernel(machine, &s->soc[0],
1336487d73fcSDaniel Henrique Barboza                                          kernel_start_addr, true, NULL);
13371c20d3ffSAlistair Francis     }
13381c20d3ffSAlistair Francis 
1339bc2c0153SDaniel Henrique Barboza     fdt_load_addr = riscv_compute_fdt_addr(memmap[VIRT_DRAM].base,
13404b402886SDaniel Henrique Barboza                                            memmap[VIRT_DRAM].size,
13414b402886SDaniel Henrique Barboza                                            machine);
1342bc2c0153SDaniel Henrique Barboza     riscv_load_fdt(fdt_load_addr, machine->fdt);
1343bc2c0153SDaniel Henrique Barboza 
13441c20d3ffSAlistair Francis     /* load the reset vector */
13451c20d3ffSAlistair Francis     riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr,
13461c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].base,
13471c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].size, kernel_entry,
13486934f15bSDaniel Henrique Barboza                               fdt_load_addr);
13491c20d3ffSAlistair Francis 
13501c20d3ffSAlistair Francis     /*
13511c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
13521c20d3ffSAlistair Francis      * So here setup kernel start address and fdt address.
13531c20d3ffSAlistair Francis      * TODO:Support firmware loading and integrate to TCG start
13541c20d3ffSAlistair Francis      */
13551c20d3ffSAlistair Francis     if (kvm_enabled()) {
13561c20d3ffSAlistair Francis         riscv_setup_direct_kernel(kernel_entry, fdt_load_addr);
13571c20d3ffSAlistair Francis     }
1358f709360fSSunil V L 
1359ecf28647SHeinrich Schuchardt     virt_build_smbios(s);
1360ecf28647SHeinrich Schuchardt 
1361f709360fSSunil V L     if (virt_is_acpi_enabled(s)) {
1362f709360fSSunil V L         virt_acpi_setup(s);
1363f709360fSSunil V L     }
13641c20d3ffSAlistair Francis }
13651c20d3ffSAlistair Francis 
1366b2a3a071SBin Meng static void virt_machine_init(MachineState *machine)
136704331d0bSMichael Clark {
136873261285SBin Meng     const MemMapEntry *memmap = virt_memmap;
1369cdfc19e4SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(machine);
137004331d0bSMichael Clark     MemoryRegion *system_memory = get_system_memory();
13715aec3247SMichael Clark     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
1372e6faee65SAnup Patel     DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip;
137333fcedfaSPeter Maydell     int i, base_hartid, hart_count;
13742967f37dSDaniel Henrique Barboza     int socket_count = riscv_socket_count(machine);
137504331d0bSMichael Clark 
137618df0b46SAnup Patel     /* Check socket count limit */
13772967f37dSDaniel Henrique Barboza     if (VIRT_SOCKETS_MAX < socket_count) {
137818df0b46SAnup Patel         error_report("number of sockets/nodes should be less than %d",
137918df0b46SAnup Patel             VIRT_SOCKETS_MAX);
138018df0b46SAnup Patel         exit(1);
138118df0b46SAnup Patel     }
138218df0b46SAnup Patel 
1383b274c238SDaniel Henrique Barboza     if (!tcg_enabled() && s->have_aclint) {
1384b274c238SDaniel Henrique Barboza         error_report("'aclint' is only available with TCG acceleration");
1385b274c238SDaniel Henrique Barboza         exit(1);
1386b274c238SDaniel Henrique Barboza     }
1387b274c238SDaniel Henrique Barboza 
138818df0b46SAnup Patel     /* Initialize sockets */
1389e6faee65SAnup Patel     mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL;
13902967f37dSDaniel Henrique Barboza     for (i = 0; i < socket_count; i++) {
1391c70dc31fSDaniel Henrique Barboza         g_autofree char *soc_name = g_strdup_printf("soc%d", i);
1392c70dc31fSDaniel Henrique Barboza 
139318df0b46SAnup Patel         if (!riscv_socket_check_hartids(machine, i)) {
139418df0b46SAnup Patel             error_report("discontinuous hartids in socket%d", i);
139518df0b46SAnup Patel             exit(1);
139618df0b46SAnup Patel         }
139718df0b46SAnup Patel 
139818df0b46SAnup Patel         base_hartid = riscv_socket_first_hartid(machine, i);
139918df0b46SAnup Patel         if (base_hartid < 0) {
140018df0b46SAnup Patel             error_report("can't find hartid base for socket%d", i);
140118df0b46SAnup Patel             exit(1);
140218df0b46SAnup Patel         }
140318df0b46SAnup Patel 
140418df0b46SAnup Patel         hart_count = riscv_socket_hart_count(machine, i);
140518df0b46SAnup Patel         if (hart_count < 0) {
140618df0b46SAnup Patel             error_report("can't find hart count for socket%d", i);
140718df0b46SAnup Patel             exit(1);
140818df0b46SAnup Patel         }
140918df0b46SAnup Patel 
141018df0b46SAnup Patel         object_initialize_child(OBJECT(machine), soc_name, &s->soc[i],
141175a6ed87SMarkus Armbruster                                 TYPE_RISCV_HART_ARRAY);
141218df0b46SAnup Patel         object_property_set_str(OBJECT(&s->soc[i]), "cpu-type",
141318df0b46SAnup Patel                                 machine->cpu_type, &error_abort);
141418df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "hartid-base",
141518df0b46SAnup Patel                                 base_hartid, &error_abort);
141618df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "num-harts",
141718df0b46SAnup Patel                                 hart_count, &error_abort);
14184bcfc391STsukasa OI         sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_fatal);
141918df0b46SAnup Patel 
1420c0716c81SPhilippe Mathieu-Daudé         if (tcg_enabled()) {
142128d8c281SAnup Patel             if (s->have_aclint) {
142228d8c281SAnup Patel                 if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
142328d8c281SAnup Patel                     /* Per-socket ACLINT MTIMER */
142428d8c281SAnup Patel                     riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
142528d8c281SAnup Patel                             i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
142628d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
142728d8c281SAnup Patel                         base_hartid, hart_count,
142828d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
142928d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
143028d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
143128d8c281SAnup Patel                 } else {
143228d8c281SAnup Patel                     /* Per-socket ACLINT MSWI, MTIMER, and SSWI */
143328d8c281SAnup Patel                     riscv_aclint_swi_create(memmap[VIRT_CLINT].base +
143428d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size,
143528d8c281SAnup Patel                         base_hartid, hart_count, false);
143628d8c281SAnup Patel                     riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
143728d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size +
143828d8c281SAnup Patel                             RISCV_ACLINT_SWI_SIZE,
143928d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
144028d8c281SAnup Patel                         base_hartid, hart_count,
144128d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
144228d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
144328d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
144428d8c281SAnup Patel                     riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base +
144528d8c281SAnup Patel                             i * memmap[VIRT_ACLINT_SSWI].size,
144628d8c281SAnup Patel                         base_hartid, hart_count, true);
144728d8c281SAnup Patel                 }
144828d8c281SAnup Patel             } else {
144928d8c281SAnup Patel                 /* Per-socket SiFive CLINT */
1450b8fb878aSAnup Patel                 riscv_aclint_swi_create(
145118df0b46SAnup Patel                     memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size,
1452b8fb878aSAnup Patel                     base_hartid, hart_count, false);
145328d8c281SAnup Patel                 riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
145428d8c281SAnup Patel                         i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE,
1455b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count,
1456b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME,
1457b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
1458954886eaSAnup Patel             }
1459ad40be27SYifei Jiang         }
1460954886eaSAnup Patel 
1461e6faee65SAnup Patel         /* Per-socket interrupt controller */
1462e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
1463e6faee65SAnup Patel             s->irqchip[i] = virt_create_plic(memmap, i,
1464e6faee65SAnup Patel                                              base_hartid, hart_count);
1465e6faee65SAnup Patel         } else {
146628d8c281SAnup Patel             s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests,
146728d8c281SAnup Patel                                             memmap, i, base_hartid,
146828d8c281SAnup Patel                                             hart_count);
1469e6faee65SAnup Patel         }
147018df0b46SAnup Patel 
1471e6faee65SAnup Patel         /* Try to use different IRQCHIP instance based device type */
147218df0b46SAnup Patel         if (i == 0) {
1473e6faee65SAnup Patel             mmio_irqchip = s->irqchip[i];
1474e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1475e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
147618df0b46SAnup Patel         }
147718df0b46SAnup Patel         if (i == 1) {
1478e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1479e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
148018df0b46SAnup Patel         }
148118df0b46SAnup Patel         if (i == 2) {
1482e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
148318df0b46SAnup Patel         }
148418df0b46SAnup Patel     }
148504331d0bSMichael Clark 
1486a51d4610SDaniel Henrique Barboza     if (kvm_enabled() && virt_use_kvm_aia(s)) {
148748c2c33cSYong-Xuan Wang         kvm_riscv_aia_create(machine, IMSIC_MMIO_GROUP_MIN_SHIFT,
148848c2c33cSYong-Xuan Wang                              VIRT_IRQCHIP_NUM_SOURCES, VIRT_IRQCHIP_NUM_MSIS,
148948c2c33cSYong-Xuan Wang                              memmap[VIRT_APLIC_S].base,
149048c2c33cSYong-Xuan Wang                              memmap[VIRT_IMSIC_S].base,
149148c2c33cSYong-Xuan Wang                              s->aia_guests);
149248c2c33cSYong-Xuan Wang     }
149348c2c33cSYong-Xuan Wang 
1494cfeb8a17SBin Meng     if (riscv_is_32bit(&s->soc[0])) {
1495cfeb8a17SBin Meng #if HOST_LONG_BITS == 64
1496cfeb8a17SBin Meng         /* limit RAM size in a 32-bit system */
1497cfeb8a17SBin Meng         if (machine->ram_size > 10 * GiB) {
1498cfeb8a17SBin Meng             machine->ram_size = 10 * GiB;
1499cfeb8a17SBin Meng             error_report("Limiting RAM size to 10 GiB");
1500cfeb8a17SBin Meng         }
1501cfeb8a17SBin Meng #endif
150219800265SBin Meng         virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE;
150319800265SBin Meng         virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE;
150419800265SBin Meng     } else {
150519800265SBin Meng         virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE;
150619800265SBin Meng         virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size;
150719800265SBin Meng         virt_high_pcie_memmap.base =
150819800265SBin Meng             ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size);
1509cfeb8a17SBin Meng     }
1510cfeb8a17SBin Meng 
151171302ff3SSunil V L     s->memmap = virt_memmap;
151271302ff3SSunil V L 
151304331d0bSMichael Clark     /* register system main memory (actual RAM) */
151404331d0bSMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base,
151503fd0c5fSMingwang Li         machine->ram);
151604331d0bSMichael Clark 
151704331d0bSMichael Clark     /* boot rom */
15185aec3247SMichael Clark     memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom",
15195aec3247SMichael Clark                            memmap[VIRT_MROM].size, &error_fatal);
15205aec3247SMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base,
15215aec3247SMichael Clark                                 mask_rom);
152204331d0bSMichael Clark 
1523b748352cSDaniel Henrique Barboza     /*
1524b748352cSDaniel Henrique Barboza      * Init fw_cfg. Must be done before riscv_load_fdt, otherwise the
1525b748352cSDaniel Henrique Barboza      * device tree cannot be altered and we get FDT_ERR_NOSPACE.
1526b748352cSDaniel Henrique Barboza      */
1527b748352cSDaniel Henrique Barboza     s->fw_cfg = create_fw_cfg(machine);
1528b748352cSDaniel Henrique Barboza     rom_set_fw(s->fw_cfg);
1529b748352cSDaniel Henrique Barboza 
153018df0b46SAnup Patel     /* SiFive Test MMIO device */
153104331d0bSMichael Clark     sifive_test_create(memmap[VIRT_TEST].base);
153204331d0bSMichael Clark 
153318df0b46SAnup Patel     /* VirtIO MMIO devices */
153404331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
153504331d0bSMichael Clark         sysbus_create_simple("virtio-mmio",
153604331d0bSMichael Clark             memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
15377d5b0d68SPhilippe Mathieu-Daudé             qdev_get_gpio_in(virtio_irqchip, VIRTIO_IRQ + i));
153804331d0bSMichael Clark     }
153904331d0bSMichael Clark 
1540e86e9527SSunil V L     gpex_pcie_init(system_memory, pcie_irqchip, s);
15416d56e396SAlistair Francis 
15427d5b0d68SPhilippe Mathieu-Daudé     create_platform_bus(s, mmio_irqchip);
15431832b7cbSAlistair Francis 
154404331d0bSMichael Clark     serial_mm_init(system_memory, memmap[VIRT_UART0].base,
15457d5b0d68SPhilippe Mathieu-Daudé         0, qdev_get_gpio_in(mmio_irqchip, UART0_IRQ), 399193,
15469bca0edbSPeter Maydell         serial_hd(0), DEVICE_LITTLE_ENDIAN);
1547b6aa6cedSMichael Clark 
154867b5ef30SAnup Patel     sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base,
15497d5b0d68SPhilippe Mathieu-Daudé         qdev_get_gpio_in(mmio_irqchip, RTC_IRQ));
155067b5ef30SAnup Patel 
155171eb522cSAlistair Francis     for (i = 0; i < ARRAY_SIZE(s->flash); i++) {
155271eb522cSAlistair Francis         /* Map legacy -drive if=pflash to machine properties */
155371eb522cSAlistair Francis         pflash_cfi01_legacy_drive(s->flash[i],
155471eb522cSAlistair Francis                                   drive_get(IF_PFLASH, 0, i));
155571eb522cSAlistair Francis     }
155671eb522cSAlistair Francis     virt_flash_map(s, system_memory);
15571c20d3ffSAlistair Francis 
15587a87ba89SDaniel Henrique Barboza     /* load/create device tree */
15597a87ba89SDaniel Henrique Barboza     if (machine->dtb) {
15607a87ba89SDaniel Henrique Barboza         machine->fdt = load_device_tree(machine->dtb, &s->fdt_size);
15617a87ba89SDaniel Henrique Barboza         if (!machine->fdt) {
15627a87ba89SDaniel Henrique Barboza             error_report("load_device_tree() failed");
15637a87ba89SDaniel Henrique Barboza             exit(1);
15647a87ba89SDaniel Henrique Barboza         }
15657a87ba89SDaniel Henrique Barboza     } else {
15667a87ba89SDaniel Henrique Barboza         create_fdt(s, memmap);
15677a87ba89SDaniel Henrique Barboza     }
15687a87ba89SDaniel Henrique Barboza 
15691c20d3ffSAlistair Francis     s->machine_done.notify = virt_machine_done;
15701c20d3ffSAlistair Francis     qemu_add_machine_init_done_notifier(&s->machine_done);
157104331d0bSMichael Clark }
157204331d0bSMichael Clark 
1573b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj)
157404331d0bSMichael Clark {
157590477a65SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
157690477a65SSunil V L 
157713bdfb8bSSunil V L     virt_flash_create(s);
157813bdfb8bSSunil V L 
157990477a65SSunil V L     s->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6);
158090477a65SSunil V L     s->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8);
1581168b8c29SSunil V L     s->acpi = ON_OFF_AUTO_AUTO;
1582cdfc19e4SAlistair Francis }
1583cdfc19e4SAlistair Francis 
158428d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp)
158528d8c281SAnup Patel {
158628d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
158728d8c281SAnup Patel     char val[32];
158828d8c281SAnup Patel 
158928d8c281SAnup Patel     sprintf(val, "%d", s->aia_guests);
159028d8c281SAnup Patel     return g_strdup(val);
159128d8c281SAnup Patel }
159228d8c281SAnup Patel 
159328d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp)
159428d8c281SAnup Patel {
159528d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
159628d8c281SAnup Patel 
159728d8c281SAnup Patel     s->aia_guests = atoi(val);
159828d8c281SAnup Patel     if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) {
159928d8c281SAnup Patel         error_setg(errp, "Invalid number of AIA IMSIC guests");
160028d8c281SAnup Patel         error_append_hint(errp, "Valid values be between 0 and %d.\n",
160128d8c281SAnup Patel                           VIRT_IRQCHIP_MAX_GUESTS);
160228d8c281SAnup Patel     }
160328d8c281SAnup Patel }
160428d8c281SAnup Patel 
1605e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp)
1606e6faee65SAnup Patel {
1607e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1608e6faee65SAnup Patel     const char *val;
1609e6faee65SAnup Patel 
1610e6faee65SAnup Patel     switch (s->aia_type) {
1611e6faee65SAnup Patel     case VIRT_AIA_TYPE_APLIC:
1612e6faee65SAnup Patel         val = "aplic";
1613e6faee65SAnup Patel         break;
161428d8c281SAnup Patel     case VIRT_AIA_TYPE_APLIC_IMSIC:
161528d8c281SAnup Patel         val = "aplic-imsic";
161628d8c281SAnup Patel         break;
1617e6faee65SAnup Patel     default:
1618e6faee65SAnup Patel         val = "none";
1619e6faee65SAnup Patel         break;
1620e6faee65SAnup Patel     };
1621e6faee65SAnup Patel 
1622e6faee65SAnup Patel     return g_strdup(val);
1623e6faee65SAnup Patel }
1624e6faee65SAnup Patel 
1625e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp)
1626e6faee65SAnup Patel {
1627e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1628e6faee65SAnup Patel 
1629e6faee65SAnup Patel     if (!strcmp(val, "none")) {
1630e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_NONE;
1631e6faee65SAnup Patel     } else if (!strcmp(val, "aplic")) {
1632e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC;
163328d8c281SAnup Patel     } else if (!strcmp(val, "aplic-imsic")) {
163428d8c281SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC;
1635e6faee65SAnup Patel     } else {
1636e6faee65SAnup Patel         error_setg(errp, "Invalid AIA interrupt controller type");
163728d8c281SAnup Patel         error_append_hint(errp, "Valid values are none, aplic, and "
163828d8c281SAnup Patel                           "aplic-imsic.\n");
1639e6faee65SAnup Patel     }
1640e6faee65SAnup Patel }
1641e6faee65SAnup Patel 
1642954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp)
1643954886eaSAnup Patel {
16445474aa4fSBin Meng     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1645954886eaSAnup Patel 
1646954886eaSAnup Patel     return s->have_aclint;
1647954886eaSAnup Patel }
1648954886eaSAnup Patel 
1649954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp)
1650954886eaSAnup Patel {
16515474aa4fSBin Meng     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1652954886eaSAnup Patel 
1653954886eaSAnup Patel     s->have_aclint = value;
1654954886eaSAnup Patel }
1655954886eaSAnup Patel 
1656168b8c29SSunil V L bool virt_is_acpi_enabled(RISCVVirtState *s)
1657168b8c29SSunil V L {
1658168b8c29SSunil V L     return s->acpi != ON_OFF_AUTO_OFF;
1659168b8c29SSunil V L }
1660168b8c29SSunil V L 
1661168b8c29SSunil V L static void virt_get_acpi(Object *obj, Visitor *v, const char *name,
1662168b8c29SSunil V L                           void *opaque, Error **errp)
1663168b8c29SSunil V L {
1664168b8c29SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1665168b8c29SSunil V L     OnOffAuto acpi = s->acpi;
1666168b8c29SSunil V L 
1667168b8c29SSunil V L     visit_type_OnOffAuto(v, name, &acpi, errp);
1668168b8c29SSunil V L }
1669168b8c29SSunil V L 
1670168b8c29SSunil V L static void virt_set_acpi(Object *obj, Visitor *v, const char *name,
1671168b8c29SSunil V L                           void *opaque, Error **errp)
1672168b8c29SSunil V L {
1673168b8c29SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1674168b8c29SSunil V L 
1675168b8c29SSunil V L     visit_type_OnOffAuto(v, name, &s->acpi, errp);
1676168b8c29SSunil V L }
1677168b8c29SSunil V L 
167858d5a5a7SAlistair Francis static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine,
167958d5a5a7SAlistair Francis                                                         DeviceState *dev)
168058d5a5a7SAlistair Francis {
168158d5a5a7SAlistair Francis     MachineClass *mc = MACHINE_GET_CLASS(machine);
168258d5a5a7SAlistair Francis 
168358d5a5a7SAlistair Francis     if (device_is_dynamic_sysbus(mc, dev)) {
168458d5a5a7SAlistair Francis         return HOTPLUG_HANDLER(machine);
168558d5a5a7SAlistair Francis     }
168658d5a5a7SAlistair Francis     return NULL;
168758d5a5a7SAlistair Francis }
168858d5a5a7SAlistair Francis 
168958d5a5a7SAlistair Francis static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev,
169058d5a5a7SAlistair Francis                                         DeviceState *dev, Error **errp)
169158d5a5a7SAlistair Francis {
169258d5a5a7SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(hotplug_dev);
169358d5a5a7SAlistair Francis 
169458d5a5a7SAlistair Francis     if (s->platform_bus_dev) {
169558d5a5a7SAlistair Francis         MachineClass *mc = MACHINE_GET_CLASS(s);
169658d5a5a7SAlistair Francis 
169758d5a5a7SAlistair Francis         if (device_is_dynamic_sysbus(mc, dev)) {
169858d5a5a7SAlistair Francis             platform_bus_link_device(PLATFORM_BUS_DEVICE(s->platform_bus_dev),
169958d5a5a7SAlistair Francis                                      SYS_BUS_DEVICE(dev));
170058d5a5a7SAlistair Francis         }
170158d5a5a7SAlistair Francis     }
170258d5a5a7SAlistair Francis }
170358d5a5a7SAlistair Francis 
1704b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data)
1705cdfc19e4SAlistair Francis {
170628d8c281SAnup Patel     char str[128];
1707cdfc19e4SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
170858d5a5a7SAlistair Francis     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1709cdfc19e4SAlistair Francis 
1710cdfc19e4SAlistair Francis     mc->desc = "RISC-V VirtIO board";
1711b2a3a071SBin Meng     mc->init = virt_machine_init;
171218df0b46SAnup Patel     mc->max_cpus = VIRT_CPUS_MAX;
171309fe1712SAlistair Francis     mc->default_cpu_type = TYPE_RISCV_CPU_BASE;
1714acead54cSBin Meng     mc->pci_allow_0_address = true;
171518df0b46SAnup Patel     mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids;
171618df0b46SAnup Patel     mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props;
171718df0b46SAnup Patel     mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id;
171818df0b46SAnup Patel     mc->numa_mem_supported = true;
17193d9981cdSGavin Shan     /* platform instead of architectural choice */
17203d9981cdSGavin Shan     mc->cpu_cluster_has_numa_boundary = true;
172103fd0c5fSMingwang Li     mc->default_ram_id = "riscv_virt_board.ram";
172258d5a5a7SAlistair Francis     assert(!mc->get_hotplug_handler);
172358d5a5a7SAlistair Francis     mc->get_hotplug_handler = virt_machine_get_hotplug_handler;
172458d5a5a7SAlistair Francis 
172558d5a5a7SAlistair Francis     hc->plug = virt_machine_device_plug_cb;
1726c346749eSAsherah Connor 
1727c346749eSAsherah Connor     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
1728325b7c4eSAlistair Francis #ifdef CONFIG_TPM
1729325b7c4eSAlistair Francis     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS);
1730325b7c4eSAlistair Francis #endif
1731954886eaSAnup Patel 
1732b274c238SDaniel Henrique Barboza 
1733954886eaSAnup Patel     object_class_property_add_bool(oc, "aclint", virt_get_aclint,
1734954886eaSAnup Patel                                    virt_set_aclint);
1735954886eaSAnup Patel     object_class_property_set_description(oc, "aclint",
1736b274c238SDaniel Henrique Barboza                                           "(TCG only) Set on/off to "
1737b274c238SDaniel Henrique Barboza                                           "enable/disable emulating "
1738b274c238SDaniel Henrique Barboza                                           "ACLINT devices");
1739b274c238SDaniel Henrique Barboza 
1740e6faee65SAnup Patel     object_class_property_add_str(oc, "aia", virt_get_aia,
1741e6faee65SAnup Patel                                   virt_set_aia);
1742e6faee65SAnup Patel     object_class_property_set_description(oc, "aia",
1743e6faee65SAnup Patel                                           "Set type of AIA interrupt "
1744c92ac07cSDaniel Henrique Barboza                                           "controller. Valid values are "
174528d8c281SAnup Patel                                           "none, aplic, and aplic-imsic.");
174628d8c281SAnup Patel 
174728d8c281SAnup Patel     object_class_property_add_str(oc, "aia-guests",
174828d8c281SAnup Patel                                   virt_get_aia_guests,
174928d8c281SAnup Patel                                   virt_set_aia_guests);
175028d8c281SAnup Patel     sprintf(str, "Set number of guest MMIO pages for AIA IMSIC. Valid value "
175128d8c281SAnup Patel                  "should be between 0 and %d.", VIRT_IRQCHIP_MAX_GUESTS);
175228d8c281SAnup Patel     object_class_property_set_description(oc, "aia-guests", str);
1753168b8c29SSunil V L     object_class_property_add(oc, "acpi", "OnOffAuto",
1754168b8c29SSunil V L                               virt_get_acpi, virt_set_acpi,
1755168b8c29SSunil V L                               NULL, NULL);
1756168b8c29SSunil V L     object_class_property_set_description(oc, "acpi",
1757168b8c29SSunil V L                                           "Enable ACPI");
175804331d0bSMichael Clark }
175904331d0bSMichael Clark 
1760b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = {
1761cdfc19e4SAlistair Francis     .name       = MACHINE_TYPE_NAME("virt"),
1762cdfc19e4SAlistair Francis     .parent     = TYPE_MACHINE,
1763b2a3a071SBin Meng     .class_init = virt_machine_class_init,
1764b2a3a071SBin Meng     .instance_init = virt_machine_instance_init,
1765cdfc19e4SAlistair Francis     .instance_size = sizeof(RISCVVirtState),
176658d5a5a7SAlistair Francis     .interfaces = (InterfaceInfo[]) {
176758d5a5a7SAlistair Francis          { TYPE_HOTPLUG_HANDLER },
176858d5a5a7SAlistair Francis          { }
176958d5a5a7SAlistair Francis     },
1770cdfc19e4SAlistair Francis };
1771cdfc19e4SAlistair Francis 
1772b2a3a071SBin Meng static void virt_machine_init_register_types(void)
1773cdfc19e4SAlistair Francis {
1774b2a3a071SBin Meng     type_register_static(&virt_machine_typeinfo);
1775cdfc19e4SAlistair Francis }
1776cdfc19e4SAlistair Francis 
1777b2a3a071SBin Meng type_init(virt_machine_init_register_types)
1778