xref: /qemu/hw/riscv/virt.c (revision 3e80f6902c13f6edb6675c0f33edcbbf0163ec32)
104331d0bSMichael Clark /*
204331d0bSMichael Clark  * QEMU RISC-V VirtIO Board
304331d0bSMichael Clark  *
404331d0bSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
504331d0bSMichael Clark  *
604331d0bSMichael Clark  * RISC-V machine with 16550a UART and VirtIO MMIO
704331d0bSMichael Clark  *
804331d0bSMichael Clark  * This program is free software; you can redistribute it and/or modify it
904331d0bSMichael Clark  * under the terms and conditions of the GNU General Public License,
1004331d0bSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
1104331d0bSMichael Clark  *
1204331d0bSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
1304331d0bSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1404331d0bSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1504331d0bSMichael Clark  * more details.
1604331d0bSMichael Clark  *
1704331d0bSMichael Clark  * You should have received a copy of the GNU General Public License along with
1804331d0bSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
1904331d0bSMichael Clark  */
2004331d0bSMichael Clark 
2104331d0bSMichael Clark #include "qemu/osdep.h"
224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h"
2304331d0bSMichael Clark #include "qemu/log.h"
2404331d0bSMichael Clark #include "qemu/error-report.h"
2504331d0bSMichael Clark #include "qapi/error.h"
2604331d0bSMichael Clark #include "hw/boards.h"
2704331d0bSMichael Clark #include "hw/loader.h"
2804331d0bSMichael Clark #include "hw/sysbus.h"
2971eb522cSAlistair Francis #include "hw/qdev-properties.h"
3004331d0bSMichael Clark #include "hw/char/serial.h"
3104331d0bSMichael Clark #include "target/riscv/cpu.h"
3204331d0bSMichael Clark #include "hw/riscv/riscv_hart.h"
3304331d0bSMichael Clark #include "hw/riscv/sifive_plic.h"
3404331d0bSMichael Clark #include "hw/riscv/sifive_clint.h"
3504331d0bSMichael Clark #include "hw/riscv/sifive_test.h"
3604331d0bSMichael Clark #include "hw/riscv/virt.h"
370ac24d56SAlistair Francis #include "hw/riscv/boot.h"
3804331d0bSMichael Clark #include "chardev/char.h"
3904331d0bSMichael Clark #include "sysemu/arch_init.h"
4004331d0bSMichael Clark #include "sysemu/device_tree.h"
4146517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
4204331d0bSMichael Clark #include "exec/address-spaces.h"
436d56e396SAlistair Francis #include "hw/pci/pci.h"
446d56e396SAlistair Francis #include "hw/pci-host/gpex.h"
4504331d0bSMichael Clark 
465aec3247SMichael Clark #include <libfdt.h>
475aec3247SMichael Clark 
48fdd1bda4SAlistair Francis #if defined(TARGET_RISCV32)
49fdd1bda4SAlistair Francis # define BIOS_FILENAME "opensbi-riscv32-virt-fw_jump.bin"
50fdd1bda4SAlistair Francis #else
51fdd1bda4SAlistair Francis # define BIOS_FILENAME "opensbi-riscv64-virt-fw_jump.bin"
52fdd1bda4SAlistair Francis #endif
53fdd1bda4SAlistair Francis 
5404331d0bSMichael Clark static const struct MemmapEntry {
5504331d0bSMichael Clark     hwaddr base;
5604331d0bSMichael Clark     hwaddr size;
5704331d0bSMichael Clark } virt_memmap[] = {
5804331d0bSMichael Clark     [VIRT_DEBUG] =       {        0x0,         0x100 },
595aec3247SMichael Clark     [VIRT_MROM] =        {     0x1000,       0x11000 },
605aec3247SMichael Clark     [VIRT_TEST] =        {   0x100000,        0x1000 },
6167b5ef30SAnup Patel     [VIRT_RTC] =         {   0x101000,        0x1000 },
6204331d0bSMichael Clark     [VIRT_CLINT] =       {  0x2000000,       0x10000 },
6304331d0bSMichael Clark     [VIRT_PLIC] =        {  0xc000000,     0x4000000 },
6404331d0bSMichael Clark     [VIRT_UART0] =       { 0x10000000,         0x100 },
6504331d0bSMichael Clark     [VIRT_VIRTIO] =      { 0x10001000,        0x1000 },
666911fde4SAlistair Francis     [VIRT_FLASH] =       { 0x20000000,     0x4000000 },
6704331d0bSMichael Clark     [VIRT_DRAM] =        { 0x80000000,           0x0 },
686d56e396SAlistair Francis     [VIRT_PCIE_MMIO] =   { 0x40000000,    0x40000000 },
696d56e396SAlistair Francis     [VIRT_PCIE_PIO] =    { 0x03000000,    0x00010000 },
706d56e396SAlistair Francis     [VIRT_PCIE_ECAM] =   { 0x30000000,    0x10000000 },
7104331d0bSMichael Clark };
7204331d0bSMichael Clark 
7371eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB)
7471eb522cSAlistair Francis 
7571eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s,
7671eb522cSAlistair Francis                                        const char *name,
7771eb522cSAlistair Francis                                        const char *alias_prop_name)
7871eb522cSAlistair Francis {
7971eb522cSAlistair Francis     /*
8071eb522cSAlistair Francis      * Create a single flash device.  We use the same parameters as
8171eb522cSAlistair Francis      * the flash devices on the ARM virt board.
8271eb522cSAlistair Francis      */
8371eb522cSAlistair Francis     DeviceState *dev = qdev_create(NULL, TYPE_PFLASH_CFI01);
8471eb522cSAlistair Francis 
8571eb522cSAlistair Francis     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
8671eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "width", 4);
8771eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "device-width", 2);
8871eb522cSAlistair Francis     qdev_prop_set_bit(dev, "big-endian", false);
8971eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id0", 0x89);
9071eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id1", 0x18);
9171eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id2", 0x00);
9271eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id3", 0x00);
9371eb522cSAlistair Francis     qdev_prop_set_string(dev, "name", name);
9471eb522cSAlistair Francis 
95d2623129SMarkus Armbruster     object_property_add_child(OBJECT(s), name, OBJECT(dev));
9671eb522cSAlistair Francis     object_property_add_alias(OBJECT(s), alias_prop_name,
97d2623129SMarkus Armbruster                               OBJECT(dev), "drive");
9871eb522cSAlistair Francis 
9971eb522cSAlistair Francis     return PFLASH_CFI01(dev);
10071eb522cSAlistair Francis }
10171eb522cSAlistair Francis 
10271eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s)
10371eb522cSAlistair Francis {
10471eb522cSAlistair Francis     s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0");
10571eb522cSAlistair Francis     s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1");
10671eb522cSAlistair Francis }
10771eb522cSAlistair Francis 
10871eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash,
10971eb522cSAlistair Francis                             hwaddr base, hwaddr size,
11071eb522cSAlistair Francis                             MemoryRegion *sysmem)
11171eb522cSAlistair Francis {
11271eb522cSAlistair Francis     DeviceState *dev = DEVICE(flash);
11371eb522cSAlistair Francis 
1144cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE));
11571eb522cSAlistair Francis     assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
11671eb522cSAlistair Francis     qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE);
11771eb522cSAlistair Francis     qdev_init_nofail(dev);
11871eb522cSAlistair Francis 
11971eb522cSAlistair Francis     memory_region_add_subregion(sysmem, base,
12071eb522cSAlistair Francis                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev),
12171eb522cSAlistair Francis                                                        0));
12271eb522cSAlistair Francis }
12371eb522cSAlistair Francis 
12471eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s,
12571eb522cSAlistair Francis                            MemoryRegion *sysmem)
12671eb522cSAlistair Francis {
12771eb522cSAlistair Francis     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
12871eb522cSAlistair Francis     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
12971eb522cSAlistair Francis 
13071eb522cSAlistair Francis     virt_flash_map1(s->flash[0], flashbase, flashsize,
13171eb522cSAlistair Francis                     sysmem);
13271eb522cSAlistair Francis     virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize,
13371eb522cSAlistair Francis                     sysmem);
13471eb522cSAlistair Francis }
13571eb522cSAlistair Francis 
1366d56e396SAlistair Francis static void create_pcie_irq_map(void *fdt, char *nodename,
1376d56e396SAlistair Francis                                 uint32_t plic_phandle)
1386d56e396SAlistair Francis {
1396d56e396SAlistair Francis     int pin, dev;
1406d56e396SAlistair Francis     uint32_t
1416d56e396SAlistair Francis         full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * FDT_INT_MAP_WIDTH] = {};
1426d56e396SAlistair Francis     uint32_t *irq_map = full_irq_map;
1436d56e396SAlistair Francis 
1446d56e396SAlistair Francis     /* This code creates a standard swizzle of interrupts such that
1456d56e396SAlistair Francis      * each device's first interrupt is based on it's PCI_SLOT number.
1466d56e396SAlistair Francis      * (See pci_swizzle_map_irq_fn())
1476d56e396SAlistair Francis      *
1486d56e396SAlistair Francis      * We only need one entry per interrupt in the table (not one per
1496d56e396SAlistair Francis      * possible slot) seeing the interrupt-map-mask will allow the table
1506d56e396SAlistair Francis      * to wrap to any number of devices.
1516d56e396SAlistair Francis      */
1526d56e396SAlistair Francis     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
1536d56e396SAlistair Francis         int devfn = dev * 0x8;
1546d56e396SAlistair Francis 
1556d56e396SAlistair Francis         for (pin = 0; pin < GPEX_NUM_IRQS; pin++) {
1566d56e396SAlistair Francis             int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
1576d56e396SAlistair Francis             int i = 0;
1586d56e396SAlistair Francis 
1596d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(devfn << 8);
1606d56e396SAlistair Francis 
1616d56e396SAlistair Francis             i += FDT_PCI_ADDR_CELLS;
1626d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(pin + 1);
1636d56e396SAlistair Francis 
1646d56e396SAlistair Francis             i += FDT_PCI_INT_CELLS;
1656d56e396SAlistair Francis             irq_map[i++] = cpu_to_be32(plic_phandle);
1666d56e396SAlistair Francis 
1676d56e396SAlistair Francis             i += FDT_PLIC_ADDR_CELLS;
1686d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(irq_nr);
1696d56e396SAlistair Francis 
1706d56e396SAlistair Francis             irq_map += FDT_INT_MAP_WIDTH;
1716d56e396SAlistair Francis         }
1726d56e396SAlistair Francis     }
1736d56e396SAlistair Francis 
1746d56e396SAlistair Francis     qemu_fdt_setprop(fdt, nodename, "interrupt-map",
1756d56e396SAlistair Francis                      full_irq_map, sizeof(full_irq_map));
1766d56e396SAlistair Francis 
1776d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask",
1786d56e396SAlistair Francis                            0x1800, 0, 0, 0x7);
1796d56e396SAlistair Francis }
1806d56e396SAlistair Francis 
1819f79638eSBin Meng static void create_fdt(RISCVVirtState *s, const struct MemmapEntry *memmap,
18204331d0bSMichael Clark     uint64_t mem_size, const char *cmdline)
18304331d0bSMichael Clark {
18404331d0bSMichael Clark     void *fdt;
1850e404da0SAnup Patel     int cpu, i;
18604331d0bSMichael Clark     uint32_t *cells;
18704331d0bSMichael Clark     char *nodename;
1880e404da0SAnup Patel     uint32_t plic_phandle, test_phandle, phandle = 1;
18971eb522cSAlistair Francis     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
19071eb522cSAlistair Francis     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
19104331d0bSMichael Clark 
19204331d0bSMichael Clark     fdt = s->fdt = create_device_tree(&s->fdt_size);
19304331d0bSMichael Clark     if (!fdt) {
19404331d0bSMichael Clark         error_report("create_device_tree() failed");
19504331d0bSMichael Clark         exit(1);
19604331d0bSMichael Clark     }
19704331d0bSMichael Clark 
19804331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, "/", "model", "riscv-virtio,qemu");
19904331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, "/", "compatible", "riscv-virtio");
20004331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2);
20104331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2);
20204331d0bSMichael Clark 
20304331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, "/soc");
20404331d0bSMichael Clark     qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0);
20553f54508SAlistair Francis     qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus");
20604331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2);
20704331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2);
20804331d0bSMichael Clark 
20904331d0bSMichael Clark     nodename = g_strdup_printf("/memory@%lx",
21004331d0bSMichael Clark         (long)memmap[VIRT_DRAM].base);
21104331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
21204331d0bSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
21304331d0bSMichael Clark         memmap[VIRT_DRAM].base >> 32, memmap[VIRT_DRAM].base,
21404331d0bSMichael Clark         mem_size >> 32, mem_size);
21504331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory");
21604331d0bSMichael Clark     g_free(nodename);
21704331d0bSMichael Clark 
21804331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, "/cpus");
2192a8756edSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency",
2202a8756edSMichael Clark                           SIFIVE_CLINT_TIMEBASE_FREQ);
22104331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
22204331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
22304331d0bSMichael Clark 
22404331d0bSMichael Clark     for (cpu = s->soc.num_harts - 1; cpu >= 0; cpu--) {
22504331d0bSMichael Clark         int cpu_phandle = phandle++;
22628a4df97SAtish Patra         int intc_phandle;
22704331d0bSMichael Clark         nodename = g_strdup_printf("/cpus/cpu@%d", cpu);
22804331d0bSMichael Clark         char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
22904331d0bSMichael Clark         char *isa = riscv_isa_string(&s->soc.harts[cpu]);
23004331d0bSMichael Clark         qemu_fdt_add_subnode(fdt, nodename);
231e883e992SBin Meng #if defined(TARGET_RISCV32)
232e883e992SBin Meng         qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv32");
233e883e992SBin Meng #else
23404331d0bSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48");
235e883e992SBin Meng #endif
23604331d0bSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa);
23704331d0bSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv");
23804331d0bSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "status", "okay");
23904331d0bSMichael Clark         qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu);
24004331d0bSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu");
24128a4df97SAtish Patra         qemu_fdt_setprop_cell(fdt, nodename, "phandle", cpu_phandle);
24228a4df97SAtish Patra         intc_phandle = phandle++;
24304331d0bSMichael Clark         qemu_fdt_add_subnode(fdt, intc);
24428a4df97SAtish Patra         qemu_fdt_setprop_cell(fdt, intc, "phandle", intc_phandle);
24504331d0bSMichael Clark         qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc");
24604331d0bSMichael Clark         qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0);
24704331d0bSMichael Clark         qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1);
24804331d0bSMichael Clark         g_free(isa);
24904331d0bSMichael Clark         g_free(intc);
25004331d0bSMichael Clark         g_free(nodename);
25104331d0bSMichael Clark     }
25204331d0bSMichael Clark 
25328a4df97SAtish Patra     /* Add cpu-topology node */
25428a4df97SAtish Patra     qemu_fdt_add_subnode(fdt, "/cpus/cpu-map");
25528a4df97SAtish Patra     qemu_fdt_add_subnode(fdt, "/cpus/cpu-map/cluster0");
25628a4df97SAtish Patra     for (cpu = s->soc.num_harts - 1; cpu >= 0; cpu--) {
25728a4df97SAtish Patra         char *core_nodename = g_strdup_printf("/cpus/cpu-map/cluster0/core%d",
25828a4df97SAtish Patra                                               cpu);
25928a4df97SAtish Patra         char *cpu_nodename = g_strdup_printf("/cpus/cpu@%d", cpu);
26028a4df97SAtish Patra         uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, cpu_nodename);
26128a4df97SAtish Patra         qemu_fdt_add_subnode(fdt, core_nodename);
26228a4df97SAtish Patra         qemu_fdt_setprop_cell(fdt, core_nodename, "cpu", intc_phandle);
26328a4df97SAtish Patra         g_free(core_nodename);
26428a4df97SAtish Patra         g_free(cpu_nodename);
26528a4df97SAtish Patra     }
26628a4df97SAtish Patra 
26704331d0bSMichael Clark     cells =  g_new0(uint32_t, s->soc.num_harts * 4);
26804331d0bSMichael Clark     for (cpu = 0; cpu < s->soc.num_harts; cpu++) {
26904331d0bSMichael Clark         nodename =
27004331d0bSMichael Clark             g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
27104331d0bSMichael Clark         uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename);
27204331d0bSMichael Clark         cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
27304331d0bSMichael Clark         cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
27404331d0bSMichael Clark         cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
27504331d0bSMichael Clark         cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
27604331d0bSMichael Clark         g_free(nodename);
27704331d0bSMichael Clark     }
27804331d0bSMichael Clark     nodename = g_strdup_printf("/soc/clint@%lx",
27904331d0bSMichael Clark         (long)memmap[VIRT_CLINT].base);
28004331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
28104331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,clint0");
28204331d0bSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
28304331d0bSMichael Clark         0x0, memmap[VIRT_CLINT].base,
28404331d0bSMichael Clark         0x0, memmap[VIRT_CLINT].size);
28504331d0bSMichael Clark     qemu_fdt_setprop(fdt, nodename, "interrupts-extended",
28604331d0bSMichael Clark         cells, s->soc.num_harts * sizeof(uint32_t) * 4);
28704331d0bSMichael Clark     g_free(cells);
28804331d0bSMichael Clark     g_free(nodename);
28904331d0bSMichael Clark 
29004331d0bSMichael Clark     plic_phandle = phandle++;
29104331d0bSMichael Clark     cells =  g_new0(uint32_t, s->soc.num_harts * 4);
29204331d0bSMichael Clark     for (cpu = 0; cpu < s->soc.num_harts; cpu++) {
29304331d0bSMichael Clark         nodename =
29404331d0bSMichael Clark             g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
29504331d0bSMichael Clark         uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename);
29604331d0bSMichael Clark         cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
29704331d0bSMichael Clark         cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT);
29804331d0bSMichael Clark         cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
29904331d0bSMichael Clark         cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT);
30004331d0bSMichael Clark         g_free(nodename);
30104331d0bSMichael Clark     }
30204331d0bSMichael Clark     nodename = g_strdup_printf("/soc/interrupt-controller@%lx",
30304331d0bSMichael Clark         (long)memmap[VIRT_PLIC].base);
30404331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
30504e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#address-cells",
3066d56e396SAlistair Francis                           FDT_PLIC_ADDR_CELLS);
3076d56e396SAlistair Francis     qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells",
3086d56e396SAlistair Francis                           FDT_PLIC_INT_CELLS);
30904331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,plic0");
31004331d0bSMichael Clark     qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0);
31104331d0bSMichael Clark     qemu_fdt_setprop(fdt, nodename, "interrupts-extended",
31204331d0bSMichael Clark         cells, s->soc.num_harts * sizeof(uint32_t) * 4);
31304331d0bSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
31404331d0bSMichael Clark         0x0, memmap[VIRT_PLIC].base,
31504331d0bSMichael Clark         0x0, memmap[VIRT_PLIC].size);
31604331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, nodename, "riscv,ndev", VIRTIO_NDEV);
31704e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phandle", plic_phandle);
31804331d0bSMichael Clark     plic_phandle = qemu_fdt_get_phandle(fdt, nodename);
31904331d0bSMichael Clark     g_free(cells);
32004331d0bSMichael Clark     g_free(nodename);
32104331d0bSMichael Clark 
32204331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
32304331d0bSMichael Clark         nodename = g_strdup_printf("/virtio_mmio@%lx",
32404331d0bSMichael Clark             (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size));
32504331d0bSMichael Clark         qemu_fdt_add_subnode(fdt, nodename);
32604331d0bSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "compatible", "virtio,mmio");
32704331d0bSMichael Clark         qemu_fdt_setprop_cells(fdt, nodename, "reg",
32804331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
32904331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].size);
33004e7edd1SBin Meng         qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
33104e7edd1SBin Meng         qemu_fdt_setprop_cell(fdt, nodename, "interrupts", VIRTIO_IRQ + i);
33204331d0bSMichael Clark         g_free(nodename);
33304331d0bSMichael Clark     }
33404331d0bSMichael Clark 
3356d56e396SAlistair Francis     nodename = g_strdup_printf("/soc/pci@%lx",
3366d56e396SAlistair Francis         (long) memmap[VIRT_PCIE_ECAM].base);
3376d56e396SAlistair Francis     qemu_fdt_add_subnode(fdt, nodename);
33804e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#address-cells",
3396d56e396SAlistair Francis                           FDT_PCI_ADDR_CELLS);
34004e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells",
3416d56e396SAlistair Francis                           FDT_PCI_INT_CELLS);
34204e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0x2);
3436d56e396SAlistair Francis     qemu_fdt_setprop_string(fdt, nodename, "compatible",
3446d56e396SAlistair Francis                             "pci-host-ecam-generic");
3456d56e396SAlistair Francis     qemu_fdt_setprop_string(fdt, nodename, "device_type", "pci");
3466d56e396SAlistair Francis     qemu_fdt_setprop_cell(fdt, nodename, "linux,pci-domain", 0);
3476d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "bus-range", 0,
3485b7ae1ceSBin Meng                            memmap[VIRT_PCIE_ECAM].size /
3496d56e396SAlistair Francis                                PCIE_MMCFG_SIZE_MIN - 1);
3506d56e396SAlistair Francis     qemu_fdt_setprop(fdt, nodename, "dma-coherent", NULL, 0);
3516d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "reg", 0, memmap[VIRT_PCIE_ECAM].base,
3526d56e396SAlistair Francis                            0, memmap[VIRT_PCIE_ECAM].size);
3536d56e396SAlistair Francis     qemu_fdt_setprop_sized_cells(fdt, nodename, "ranges",
3546d56e396SAlistair Francis         1, FDT_PCI_RANGE_IOPORT, 2, 0,
3556d56e396SAlistair Francis         2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size,
3566d56e396SAlistair Francis         1, FDT_PCI_RANGE_MMIO,
3576d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base,
3586d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size);
3596d56e396SAlistair Francis     create_pcie_irq_map(fdt, nodename, plic_phandle);
3606d56e396SAlistair Francis     g_free(nodename);
3616d56e396SAlistair Francis 
3620e404da0SAnup Patel     test_phandle = phandle++;
36304331d0bSMichael Clark     nodename = g_strdup_printf("/test@%lx",
36404331d0bSMichael Clark         (long)memmap[VIRT_TEST].base);
36504331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
3669c0fb20cSPalmer Dabbelt     {
3670e404da0SAnup Patel         const char compat[] = "sifive,test1\0sifive,test0\0syscon";
3689c0fb20cSPalmer Dabbelt         qemu_fdt_setprop(fdt, nodename, "compatible", compat, sizeof(compat));
3699c0fb20cSPalmer Dabbelt     }
37004331d0bSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
37104331d0bSMichael Clark         0x0, memmap[VIRT_TEST].base,
37204331d0bSMichael Clark         0x0, memmap[VIRT_TEST].size);
3730e404da0SAnup Patel     qemu_fdt_setprop_cell(fdt, nodename, "phandle", test_phandle);
3740e404da0SAnup Patel     test_phandle = qemu_fdt_get_phandle(fdt, nodename);
3750e404da0SAnup Patel     g_free(nodename);
3760e404da0SAnup Patel 
3770e404da0SAnup Patel     nodename = g_strdup_printf("/reboot");
3780e404da0SAnup Patel     qemu_fdt_add_subnode(fdt, nodename);
3790e404da0SAnup Patel     qemu_fdt_setprop_string(fdt, nodename, "compatible", "syscon-reboot");
3800e404da0SAnup Patel     qemu_fdt_setprop_cell(fdt, nodename, "regmap", test_phandle);
3810e404da0SAnup Patel     qemu_fdt_setprop_cell(fdt, nodename, "offset", 0x0);
3820e404da0SAnup Patel     qemu_fdt_setprop_cell(fdt, nodename, "value", FINISHER_RESET);
3830e404da0SAnup Patel     g_free(nodename);
3840e404da0SAnup Patel 
3850e404da0SAnup Patel     nodename = g_strdup_printf("/poweroff");
3860e404da0SAnup Patel     qemu_fdt_add_subnode(fdt, nodename);
3870e404da0SAnup Patel     qemu_fdt_setprop_string(fdt, nodename, "compatible", "syscon-poweroff");
3880e404da0SAnup Patel     qemu_fdt_setprop_cell(fdt, nodename, "regmap", test_phandle);
3890e404da0SAnup Patel     qemu_fdt_setprop_cell(fdt, nodename, "offset", 0x0);
3900e404da0SAnup Patel     qemu_fdt_setprop_cell(fdt, nodename, "value", FINISHER_PASS);
391632fb279SAlistair Francis     g_free(nodename);
39204331d0bSMichael Clark 
39304331d0bSMichael Clark     nodename = g_strdup_printf("/uart@%lx",
39404331d0bSMichael Clark         (long)memmap[VIRT_UART0].base);
39504331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
39604331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "compatible", "ns16550a");
39704331d0bSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
39804331d0bSMichael Clark         0x0, memmap[VIRT_UART0].base,
39904331d0bSMichael Clark         0x0, memmap[VIRT_UART0].size);
40004331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 3686400);
40104e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
40204e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupts", UART0_IRQ);
40304331d0bSMichael Clark 
40404331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, "/chosen");
40504331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename);
4067c28f4daSMichael Clark     if (cmdline) {
40704331d0bSMichael Clark         qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline);
4087c28f4daSMichael Clark     }
40904331d0bSMichael Clark     g_free(nodename);
41071eb522cSAlistair Francis 
41167b5ef30SAnup Patel     nodename = g_strdup_printf("/rtc@%lx",
41267b5ef30SAnup Patel         (long)memmap[VIRT_RTC].base);
41367b5ef30SAnup Patel     qemu_fdt_add_subnode(fdt, nodename);
41467b5ef30SAnup Patel     qemu_fdt_setprop_string(fdt, nodename, "compatible",
41567b5ef30SAnup Patel         "google,goldfish-rtc");
41667b5ef30SAnup Patel     qemu_fdt_setprop_cells(fdt, nodename, "reg",
41767b5ef30SAnup Patel         0x0, memmap[VIRT_RTC].base,
41867b5ef30SAnup Patel         0x0, memmap[VIRT_RTC].size);
41967b5ef30SAnup Patel     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
42067b5ef30SAnup Patel     qemu_fdt_setprop_cell(fdt, nodename, "interrupts", RTC_IRQ);
42167b5ef30SAnup Patel     g_free(nodename);
42267b5ef30SAnup Patel 
42371eb522cSAlistair Francis     nodename = g_strdup_printf("/flash@%" PRIx64, flashbase);
42471eb522cSAlistair Francis     qemu_fdt_add_subnode(s->fdt, nodename);
42571eb522cSAlistair Francis     qemu_fdt_setprop_string(s->fdt, nodename, "compatible", "cfi-flash");
42671eb522cSAlistair Francis     qemu_fdt_setprop_sized_cells(s->fdt, nodename, "reg",
42771eb522cSAlistair Francis                                  2, flashbase, 2, flashsize,
42871eb522cSAlistair Francis                                  2, flashbase + flashsize, 2, flashsize);
42971eb522cSAlistair Francis     qemu_fdt_setprop_cell(s->fdt, nodename, "bank-width", 4);
43071eb522cSAlistair Francis     g_free(nodename);
43104331d0bSMichael Clark }
43204331d0bSMichael Clark 
4336d56e396SAlistair Francis 
4346d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem,
4356d56e396SAlistair Francis                                           hwaddr ecam_base, hwaddr ecam_size,
4366d56e396SAlistair Francis                                           hwaddr mmio_base, hwaddr mmio_size,
4376d56e396SAlistair Francis                                           hwaddr pio_base,
4386d56e396SAlistair Francis                                           DeviceState *plic, bool link_up)
4396d56e396SAlistair Francis {
4406d56e396SAlistair Francis     DeviceState *dev;
4416d56e396SAlistair Francis     MemoryRegion *ecam_alias, *ecam_reg;
4426d56e396SAlistair Francis     MemoryRegion *mmio_alias, *mmio_reg;
4436d56e396SAlistair Francis     qemu_irq irq;
4446d56e396SAlistair Francis     int i;
4456d56e396SAlistair Francis 
446*3e80f690SMarkus Armbruster     dev = qdev_new(TYPE_GPEX_HOST);
4476d56e396SAlistair Francis 
448*3e80f690SMarkus Armbruster     qdev_realize_and_unref(dev, NULL, &error_fatal);
4496d56e396SAlistair Francis 
4506d56e396SAlistair Francis     ecam_alias = g_new0(MemoryRegion, 1);
4516d56e396SAlistair Francis     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
4526d56e396SAlistair Francis     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
4536d56e396SAlistair Francis                              ecam_reg, 0, ecam_size);
4546d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias);
4556d56e396SAlistair Francis 
4566d56e396SAlistair Francis     mmio_alias = g_new0(MemoryRegion, 1);
4576d56e396SAlistair Francis     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
4586d56e396SAlistair Francis     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
4596d56e396SAlistair Francis                              mmio_reg, mmio_base, mmio_size);
4606d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias);
4616d56e396SAlistair Francis 
4626d56e396SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base);
4636d56e396SAlistair Francis 
4646d56e396SAlistair Francis     for (i = 0; i < GPEX_NUM_IRQS; i++) {
4656d56e396SAlistair Francis         irq = qdev_get_gpio_in(plic, PCIE_IRQ + i);
4666d56e396SAlistair Francis 
4676d56e396SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq);
4686d56e396SAlistair Francis         gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i);
4696d56e396SAlistair Francis     }
4706d56e396SAlistair Francis 
4716d56e396SAlistair Francis     return dev;
4726d56e396SAlistair Francis }
4736d56e396SAlistair Francis 
474b2a3a071SBin Meng static void virt_machine_init(MachineState *machine)
47504331d0bSMichael Clark {
47604331d0bSMichael Clark     const struct MemmapEntry *memmap = virt_memmap;
477cdfc19e4SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(machine);
47804331d0bSMichael Clark     MemoryRegion *system_memory = get_system_memory();
47904331d0bSMichael Clark     MemoryRegion *main_mem = g_new(MemoryRegion, 1);
4805aec3247SMichael Clark     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
48104331d0bSMichael Clark     char *plic_hart_config;
48204331d0bSMichael Clark     size_t plic_hart_config_len;
4832738b3b5SAlistair Francis     target_ulong start_addr = memmap[VIRT_DRAM].base;
48404331d0bSMichael Clark     int i;
485c4473127SLike Xu     unsigned int smp_cpus = machine->smp.cpus;
48604331d0bSMichael Clark 
48704331d0bSMichael Clark     /* Initialize SOC */
48875a6ed87SMarkus Armbruster     sysbus_init_child_obj(OBJECT(machine), "soc", &s->soc, sizeof(s->soc),
48975a6ed87SMarkus Armbruster                           TYPE_RISCV_HART_ARRAY);
490ceb2ffd5SAlistair Francis     object_property_set_str(OBJECT(&s->soc), machine->cpu_type, "cpu-type",
49104331d0bSMichael Clark                             &error_abort);
49204331d0bSMichael Clark     object_property_set_int(OBJECT(&s->soc), smp_cpus, "num-harts",
49304331d0bSMichael Clark                             &error_abort);
49404331d0bSMichael Clark     object_property_set_bool(OBJECT(&s->soc), true, "realized",
49504331d0bSMichael Clark                             &error_abort);
49604331d0bSMichael Clark 
49704331d0bSMichael Clark     /* register system main memory (actual RAM) */
49804331d0bSMichael Clark     memory_region_init_ram(main_mem, NULL, "riscv_virt_board.ram",
49904331d0bSMichael Clark                            machine->ram_size, &error_fatal);
50004331d0bSMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base,
50104331d0bSMichael Clark         main_mem);
50204331d0bSMichael Clark 
50304331d0bSMichael Clark     /* create device tree */
5049f79638eSBin Meng     create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline);
50504331d0bSMichael Clark 
50604331d0bSMichael Clark     /* boot rom */
5075aec3247SMichael Clark     memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom",
5085aec3247SMichael Clark                            memmap[VIRT_MROM].size, &error_fatal);
5095aec3247SMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base,
5105aec3247SMichael Clark                                 mask_rom);
51104331d0bSMichael Clark 
512fdd1bda4SAlistair Francis     riscv_find_and_load_firmware(machine, BIOS_FILENAME,
51302777ac3SAnup Patel                                  memmap[VIRT_DRAM].base, NULL);
514b3042223SAlistair Francis 
51504331d0bSMichael Clark     if (machine->kernel_filename) {
5166478dd74SZhuang, Siwei (Data61, Kensington NSW)         uint64_t kernel_entry = riscv_load_kernel(machine->kernel_filename,
5176478dd74SZhuang, Siwei (Data61, Kensington NSW)                                                   NULL);
51804331d0bSMichael Clark 
51904331d0bSMichael Clark         if (machine->initrd_filename) {
52004331d0bSMichael Clark             hwaddr start;
5210ac24d56SAlistair Francis             hwaddr end = riscv_load_initrd(machine->initrd_filename,
52204331d0bSMichael Clark                                            machine->ram_size, kernel_entry,
52304331d0bSMichael Clark                                            &start);
5249f79638eSBin Meng             qemu_fdt_setprop_cell(s->fdt, "/chosen",
52504331d0bSMichael Clark                                   "linux,initrd-start", start);
5269f79638eSBin Meng             qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end",
52704331d0bSMichael Clark                                   end);
52804331d0bSMichael Clark         }
52904331d0bSMichael Clark     }
53004331d0bSMichael Clark 
5312738b3b5SAlistair Francis     if (drive_get(IF_PFLASH, 0, 0)) {
5322738b3b5SAlistair Francis         /*
5332738b3b5SAlistair Francis          * Pflash was supplied, let's overwrite the address we jump to after
5342738b3b5SAlistair Francis          * reset to the base of the flash.
5352738b3b5SAlistair Francis          */
5362738b3b5SAlistair Francis         start_addr = virt_memmap[VIRT_FLASH].base;
5372738b3b5SAlistair Francis     }
5382738b3b5SAlistair Francis 
53904331d0bSMichael Clark     /* reset vector */
54004331d0bSMichael Clark     uint32_t reset_vec[8] = {
54104331d0bSMichael Clark         0x00000297,                  /* 1:  auipc  t0, %pcrel_hi(dtb) */
54204331d0bSMichael Clark         0x02028593,                  /*     addi   a1, t0, %pcrel_lo(1b) */
54304331d0bSMichael Clark         0xf1402573,                  /*     csrr   a0, mhartid  */
54404331d0bSMichael Clark #if defined(TARGET_RISCV32)
54504331d0bSMichael Clark         0x0182a283,                  /*     lw     t0, 24(t0) */
54604331d0bSMichael Clark #elif defined(TARGET_RISCV64)
54704331d0bSMichael Clark         0x0182b283,                  /*     ld     t0, 24(t0) */
54804331d0bSMichael Clark #endif
54904331d0bSMichael Clark         0x00028067,                  /*     jr     t0 */
55004331d0bSMichael Clark         0x00000000,
5512738b3b5SAlistair Francis         start_addr,                  /* start: .dword */
55204331d0bSMichael Clark         0x00000000,
55304331d0bSMichael Clark                                      /* dtb: */
55404331d0bSMichael Clark     };
55504331d0bSMichael Clark 
5565aec3247SMichael Clark     /* copy in the reset vector in little_endian byte order */
5575aec3247SMichael Clark     for (i = 0; i < sizeof(reset_vec) >> 2; i++) {
5585aec3247SMichael Clark         reset_vec[i] = cpu_to_le32(reset_vec[i]);
5595aec3247SMichael Clark     }
5605aec3247SMichael Clark     rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec),
5615aec3247SMichael Clark                           memmap[VIRT_MROM].base, &address_space_memory);
56204331d0bSMichael Clark 
56304331d0bSMichael Clark     /* copy in the device tree */
5645aec3247SMichael Clark     if (fdt_pack(s->fdt) || fdt_totalsize(s->fdt) >
5655aec3247SMichael Clark             memmap[VIRT_MROM].size - sizeof(reset_vec)) {
5665aec3247SMichael Clark         error_report("not enough space to store device-tree");
5675aec3247SMichael Clark         exit(1);
5685aec3247SMichael Clark     }
5695aec3247SMichael Clark     qemu_fdt_dumpdtb(s->fdt, fdt_totalsize(s->fdt));
5705aec3247SMichael Clark     rom_add_blob_fixed_as("mrom.fdt", s->fdt, fdt_totalsize(s->fdt),
5715aec3247SMichael Clark                           memmap[VIRT_MROM].base + sizeof(reset_vec),
5725aec3247SMichael Clark                           &address_space_memory);
57304331d0bSMichael Clark 
57404331d0bSMichael Clark     /* create PLIC hart topology configuration string */
57504331d0bSMichael Clark     plic_hart_config_len = (strlen(VIRT_PLIC_HART_CONFIG) + 1) * smp_cpus;
57604331d0bSMichael Clark     plic_hart_config = g_malloc0(plic_hart_config_len);
57704331d0bSMichael Clark     for (i = 0; i < smp_cpus; i++) {
57804331d0bSMichael Clark         if (i != 0) {
57904331d0bSMichael Clark             strncat(plic_hart_config, ",", plic_hart_config_len);
58004331d0bSMichael Clark         }
58104331d0bSMichael Clark         strncat(plic_hart_config, VIRT_PLIC_HART_CONFIG, plic_hart_config_len);
58204331d0bSMichael Clark         plic_hart_config_len -= (strlen(VIRT_PLIC_HART_CONFIG) + 1);
58304331d0bSMichael Clark     }
58404331d0bSMichael Clark 
58504331d0bSMichael Clark     /* MMIO */
58604331d0bSMichael Clark     s->plic = sifive_plic_create(memmap[VIRT_PLIC].base,
58704331d0bSMichael Clark         plic_hart_config,
58804331d0bSMichael Clark         VIRT_PLIC_NUM_SOURCES,
58904331d0bSMichael Clark         VIRT_PLIC_NUM_PRIORITIES,
59004331d0bSMichael Clark         VIRT_PLIC_PRIORITY_BASE,
59104331d0bSMichael Clark         VIRT_PLIC_PENDING_BASE,
59204331d0bSMichael Clark         VIRT_PLIC_ENABLE_BASE,
59304331d0bSMichael Clark         VIRT_PLIC_ENABLE_STRIDE,
59404331d0bSMichael Clark         VIRT_PLIC_CONTEXT_BASE,
59504331d0bSMichael Clark         VIRT_PLIC_CONTEXT_STRIDE,
59604331d0bSMichael Clark         memmap[VIRT_PLIC].size);
59704331d0bSMichael Clark     sifive_clint_create(memmap[VIRT_CLINT].base,
59804331d0bSMichael Clark         memmap[VIRT_CLINT].size, smp_cpus,
5995f3616ccSAnup Patel         SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE, true);
60004331d0bSMichael Clark     sifive_test_create(memmap[VIRT_TEST].base);
60104331d0bSMichael Clark 
60204331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
60304331d0bSMichael Clark         sysbus_create_simple("virtio-mmio",
60404331d0bSMichael Clark             memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
605647a70a1SAlistair Francis             qdev_get_gpio_in(DEVICE(s->plic), VIRTIO_IRQ + i));
60604331d0bSMichael Clark     }
60704331d0bSMichael Clark 
6086d56e396SAlistair Francis     gpex_pcie_init(system_memory,
6096d56e396SAlistair Francis                          memmap[VIRT_PCIE_ECAM].base,
6106d56e396SAlistair Francis                          memmap[VIRT_PCIE_ECAM].size,
6116d56e396SAlistair Francis                          memmap[VIRT_PCIE_MMIO].base,
6126d56e396SAlistair Francis                          memmap[VIRT_PCIE_MMIO].size,
6136d56e396SAlistair Francis                          memmap[VIRT_PCIE_PIO].base,
6146d56e396SAlistair Francis                          DEVICE(s->plic), true);
6156d56e396SAlistair Francis 
61604331d0bSMichael Clark     serial_mm_init(system_memory, memmap[VIRT_UART0].base,
617647a70a1SAlistair Francis         0, qdev_get_gpio_in(DEVICE(s->plic), UART0_IRQ), 399193,
6189bca0edbSPeter Maydell         serial_hd(0), DEVICE_LITTLE_ENDIAN);
619b6aa6cedSMichael Clark 
62067b5ef30SAnup Patel     sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base,
62167b5ef30SAnup Patel         qdev_get_gpio_in(DEVICE(s->plic), RTC_IRQ));
62267b5ef30SAnup Patel 
62371eb522cSAlistair Francis     virt_flash_create(s);
62471eb522cSAlistair Francis 
62571eb522cSAlistair Francis     for (i = 0; i < ARRAY_SIZE(s->flash); i++) {
62671eb522cSAlistair Francis         /* Map legacy -drive if=pflash to machine properties */
62771eb522cSAlistair Francis         pflash_cfi01_legacy_drive(s->flash[i],
62871eb522cSAlistair Francis                                   drive_get(IF_PFLASH, 0, i));
62971eb522cSAlistair Francis     }
63071eb522cSAlistair Francis     virt_flash_map(s, system_memory);
63171eb522cSAlistair Francis 
632b6aa6cedSMichael Clark     g_free(plic_hart_config);
63304331d0bSMichael Clark }
63404331d0bSMichael Clark 
635b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj)
63604331d0bSMichael Clark {
637cdfc19e4SAlistair Francis }
638cdfc19e4SAlistair Francis 
639b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data)
640cdfc19e4SAlistair Francis {
641cdfc19e4SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
642cdfc19e4SAlistair Francis 
643cdfc19e4SAlistair Francis     mc->desc = "RISC-V VirtIO board";
644b2a3a071SBin Meng     mc->init = virt_machine_init;
645cdfc19e4SAlistair Francis     mc->max_cpus = 8;
646ceb2ffd5SAlistair Francis     mc->default_cpu_type = VIRT_CPU;
647acead54cSBin Meng     mc->pci_allow_0_address = true;
64804331d0bSMichael Clark }
64904331d0bSMichael Clark 
650b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = {
651cdfc19e4SAlistair Francis     .name       = MACHINE_TYPE_NAME("virt"),
652cdfc19e4SAlistair Francis     .parent     = TYPE_MACHINE,
653b2a3a071SBin Meng     .class_init = virt_machine_class_init,
654b2a3a071SBin Meng     .instance_init = virt_machine_instance_init,
655cdfc19e4SAlistair Francis     .instance_size = sizeof(RISCVVirtState),
656cdfc19e4SAlistair Francis };
657cdfc19e4SAlistair Francis 
658b2a3a071SBin Meng static void virt_machine_init_register_types(void)
659cdfc19e4SAlistair Francis {
660b2a3a071SBin Meng     type_register_static(&virt_machine_typeinfo);
661cdfc19e4SAlistair Francis }
662cdfc19e4SAlistair Francis 
663b2a3a071SBin Meng type_init(virt_machine_init_register_types)
664