xref: /qemu/hw/riscv/virt.c (revision 385e575cd5ab2436c123e4b7f8c9b383a64c0dbe)
104331d0bSMichael Clark /*
204331d0bSMichael Clark  * QEMU RISC-V VirtIO Board
304331d0bSMichael Clark  *
404331d0bSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
504331d0bSMichael Clark  *
604331d0bSMichael Clark  * RISC-V machine with 16550a UART and VirtIO MMIO
704331d0bSMichael Clark  *
804331d0bSMichael Clark  * This program is free software; you can redistribute it and/or modify it
904331d0bSMichael Clark  * under the terms and conditions of the GNU General Public License,
1004331d0bSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
1104331d0bSMichael Clark  *
1204331d0bSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
1304331d0bSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1404331d0bSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1504331d0bSMichael Clark  * more details.
1604331d0bSMichael Clark  *
1704331d0bSMichael Clark  * You should have received a copy of the GNU General Public License along with
1804331d0bSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
1904331d0bSMichael Clark  */
2004331d0bSMichael Clark 
2104331d0bSMichael Clark #include "qemu/osdep.h"
224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h"
2304331d0bSMichael Clark #include "qemu/error-report.h"
24e4b4f0b7SJason A. Donenfeld #include "qemu/guest-random.h"
2504331d0bSMichael Clark #include "qapi/error.h"
2604331d0bSMichael Clark #include "hw/boards.h"
2704331d0bSMichael Clark #include "hw/loader.h"
2804331d0bSMichael Clark #include "hw/sysbus.h"
2971eb522cSAlistair Francis #include "hw/qdev-properties.h"
3004331d0bSMichael Clark #include "hw/char/serial.h"
3104331d0bSMichael Clark #include "target/riscv/cpu.h"
323029fab6SAlistair Francis #include "hw/core/sysbus-fdt.h"
33abd9a206SAtish Patra #include "target/riscv/pmu.h"
3404331d0bSMichael Clark #include "hw/riscv/riscv_hart.h"
3504331d0bSMichael Clark #include "hw/riscv/virt.h"
360ac24d56SAlistair Francis #include "hw/riscv/boot.h"
3718df0b46SAnup Patel #include "hw/riscv/numa.h"
38fb80f333SDaniel Henrique Barboza #include "kvm/kvm_riscv.h"
39ecf28647SHeinrich Schuchardt #include "hw/firmware/smbios.h"
40cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h"
41e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h"
4284fcf3c1SBin Meng #include "hw/intc/sifive_plic.h"
43a4b84608SBin Meng #include "hw/misc/sifive_test.h"
441832b7cbSAlistair Francis #include "hw/platform-bus.h"
4504331d0bSMichael Clark #include "chardev/char.h"
4604331d0bSMichael Clark #include "sysemu/device_tree.h"
4746517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
48c0716c81SPhilippe Mathieu-Daudé #include "sysemu/tcg.h"
49ad40be27SYifei Jiang #include "sysemu/kvm.h"
50325b7c4eSAlistair Francis #include "sysemu/tpm.h"
51f2d44e9cSDaniel Henrique Barboza #include "sysemu/qtest.h"
526d56e396SAlistair Francis #include "hw/pci/pci.h"
536d56e396SAlistair Francis #include "hw/pci-host/gpex.h"
54c346749eSAsherah Connor #include "hw/display/ramfb.h"
5590477a65SSunil V L #include "hw/acpi/aml-build.h"
56168b8c29SSunil V L #include "qapi/qapi-visit-common.h"
577778cdddSDaniel Henrique Barboza #include "hw/virtio/virtio-iommu.h"
5804331d0bSMichael Clark 
5948c2c33cSYong-Xuan Wang /* KVM AIA only supports APLIC MSI. APLIC Wired is always emulated by QEMU. */
6048c2c33cSYong-Xuan Wang static bool virt_use_kvm_aia(RISCVVirtState *s)
6148c2c33cSYong-Xuan Wang {
6248c2c33cSYong-Xuan Wang     return kvm_irqchip_in_kernel() && s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC;
6348c2c33cSYong-Xuan Wang }
6448c2c33cSYong-Xuan Wang 
65f2d44e9cSDaniel Henrique Barboza static bool virt_aclint_allowed(void)
66f2d44e9cSDaniel Henrique Barboza {
67f2d44e9cSDaniel Henrique Barboza     return tcg_enabled() || qtest_enabled();
68f2d44e9cSDaniel Henrique Barboza }
69f2d44e9cSDaniel Henrique Barboza 
7073261285SBin Meng static const MemMapEntry virt_memmap[] = {
7104331d0bSMichael Clark     [VIRT_DEBUG] =        {        0x0,         0x100 },
729eb8b14aSBin Meng     [VIRT_MROM] =         {     0x1000,        0xf000 },
735aec3247SMichael Clark     [VIRT_TEST] =         {   0x100000,        0x1000 },
7467b5ef30SAnup Patel     [VIRT_RTC] =          {   0x101000,        0x1000 },
7504331d0bSMichael Clark     [VIRT_CLINT] =        {  0x2000000,       0x10000 },
76954886eaSAnup Patel     [VIRT_ACLINT_SSWI] =  {  0x2F00000,        0x4000 },
772c44bbf3SBin Meng     [VIRT_PCIE_PIO] =     {  0x3000000,       0x10000 },
781832b7cbSAlistair Francis     [VIRT_PLATFORM_BUS] = {  0x4000000,     0x2000000 },
7918df0b46SAnup Patel     [VIRT_PLIC] =         {  0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) },
80e6faee65SAnup Patel     [VIRT_APLIC_M] =      {  0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) },
81e6faee65SAnup Patel     [VIRT_APLIC_S] =      {  0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) },
8204331d0bSMichael Clark     [VIRT_UART0] =        { 0x10000000,         0x100 },
8304331d0bSMichael Clark     [VIRT_VIRTIO] =       { 0x10001000,        0x1000 },
840489348dSAsherah Connor     [VIRT_FW_CFG] =       { 0x10100000,          0x18 },
856911fde4SAlistair Francis     [VIRT_FLASH] =        { 0x20000000,     0x4000000 },
8628d8c281SAnup Patel     [VIRT_IMSIC_M] =      { 0x24000000, VIRT_IMSIC_MAX_SIZE },
8728d8c281SAnup Patel     [VIRT_IMSIC_S] =      { 0x28000000, VIRT_IMSIC_MAX_SIZE },
886d56e396SAlistair Francis     [VIRT_PCIE_ECAM] =    { 0x30000000,    0x10000000 },
892c44bbf3SBin Meng     [VIRT_PCIE_MMIO] =    { 0x40000000,    0x40000000 },
902c44bbf3SBin Meng     [VIRT_DRAM] =         { 0x80000000,           0x0 },
9104331d0bSMichael Clark };
9204331d0bSMichael Clark 
9319800265SBin Meng /* PCIe high mmio is fixed for RV32 */
9419800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE  0x300000000ULL
9519800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE  (4 * GiB)
9619800265SBin Meng 
9719800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */
9819800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE  (16 * GiB)
9919800265SBin Meng 
10019800265SBin Meng static MemMapEntry virt_high_pcie_memmap;
10119800265SBin Meng 
10271eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB)
10371eb522cSAlistair Francis 
10471eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s,
10571eb522cSAlistair Francis                                        const char *name,
10671eb522cSAlistair Francis                                        const char *alias_prop_name)
10771eb522cSAlistair Francis {
10871eb522cSAlistair Francis     /*
10971eb522cSAlistair Francis      * Create a single flash device.  We use the same parameters as
11071eb522cSAlistair Francis      * the flash devices on the ARM virt board.
11171eb522cSAlistair Francis      */
112df707969SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
11371eb522cSAlistair Francis 
11471eb522cSAlistair Francis     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
11571eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "width", 4);
11671eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "device-width", 2);
11771eb522cSAlistair Francis     qdev_prop_set_bit(dev, "big-endian", false);
11871eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id0", 0x89);
11971eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id1", 0x18);
12071eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id2", 0x00);
12171eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id3", 0x00);
12271eb522cSAlistair Francis     qdev_prop_set_string(dev, "name", name);
12371eb522cSAlistair Francis 
124d2623129SMarkus Armbruster     object_property_add_child(OBJECT(s), name, OBJECT(dev));
12571eb522cSAlistair Francis     object_property_add_alias(OBJECT(s), alias_prop_name,
126d2623129SMarkus Armbruster                               OBJECT(dev), "drive");
12771eb522cSAlistair Francis 
12871eb522cSAlistair Francis     return PFLASH_CFI01(dev);
12971eb522cSAlistair Francis }
13071eb522cSAlistair Francis 
13171eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s)
13271eb522cSAlistair Francis {
13371eb522cSAlistair Francis     s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0");
13471eb522cSAlistair Francis     s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1");
13571eb522cSAlistair Francis }
13671eb522cSAlistair Francis 
13771eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash,
13871eb522cSAlistair Francis                             hwaddr base, hwaddr size,
13971eb522cSAlistair Francis                             MemoryRegion *sysmem)
14071eb522cSAlistair Francis {
14171eb522cSAlistair Francis     DeviceState *dev = DEVICE(flash);
14271eb522cSAlistair Francis 
1434cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE));
14471eb522cSAlistair Francis     assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
14571eb522cSAlistair Francis     qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE);
1463c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
14771eb522cSAlistair Francis 
14871eb522cSAlistair Francis     memory_region_add_subregion(sysmem, base,
14971eb522cSAlistair Francis                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev),
15071eb522cSAlistair Francis                                                        0));
15171eb522cSAlistair Francis }
15271eb522cSAlistair Francis 
15371eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s,
15471eb522cSAlistair Francis                            MemoryRegion *sysmem)
15571eb522cSAlistair Francis {
15671eb522cSAlistair Francis     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
15771eb522cSAlistair Francis     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
15871eb522cSAlistair Francis 
15971eb522cSAlistair Francis     virt_flash_map1(s->flash[0], flashbase, flashsize,
16071eb522cSAlistair Francis                     sysmem);
16171eb522cSAlistair Francis     virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize,
16271eb522cSAlistair Francis                     sysmem);
16371eb522cSAlistair Francis }
16471eb522cSAlistair Francis 
165e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename,
166e6faee65SAnup Patel                                 uint32_t irqchip_phandle)
1676d56e396SAlistair Francis {
1686d56e396SAlistair Francis     int pin, dev;
169e6faee65SAnup Patel     uint32_t irq_map_stride = 0;
170e6faee65SAnup Patel     uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS *
171e6faee65SAnup Patel                           FDT_MAX_INT_MAP_WIDTH] = {};
1726d56e396SAlistair Francis     uint32_t *irq_map = full_irq_map;
1736d56e396SAlistair Francis 
1746d56e396SAlistair Francis     /* This code creates a standard swizzle of interrupts such that
1756d56e396SAlistair Francis      * each device's first interrupt is based on it's PCI_SLOT number.
1766d56e396SAlistair Francis      * (See pci_swizzle_map_irq_fn())
1776d56e396SAlistair Francis      *
1786d56e396SAlistair Francis      * We only need one entry per interrupt in the table (not one per
1796d56e396SAlistair Francis      * possible slot) seeing the interrupt-map-mask will allow the table
1806d56e396SAlistair Francis      * to wrap to any number of devices.
1816d56e396SAlistair Francis      */
1826d56e396SAlistair Francis     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
1836d56e396SAlistair Francis         int devfn = dev * 0x8;
1846d56e396SAlistair Francis 
1856d56e396SAlistair Francis         for (pin = 0; pin < GPEX_NUM_IRQS; pin++) {
1866d56e396SAlistair Francis             int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
1876d56e396SAlistair Francis             int i = 0;
1886d56e396SAlistair Francis 
189e6faee65SAnup Patel             /* Fill PCI address cells */
1906d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(devfn << 8);
1916d56e396SAlistair Francis             i += FDT_PCI_ADDR_CELLS;
192e6faee65SAnup Patel 
193e6faee65SAnup Patel             /* Fill PCI Interrupt cells */
1946d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(pin + 1);
1956d56e396SAlistair Francis             i += FDT_PCI_INT_CELLS;
1966d56e396SAlistair Francis 
197e6faee65SAnup Patel             /* Fill interrupt controller phandle and cells */
198e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irqchip_phandle);
199e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irq_nr);
200e6faee65SAnup Patel             if (s->aia_type != VIRT_AIA_TYPE_NONE) {
201e6faee65SAnup Patel                 irq_map[i++] = cpu_to_be32(0x4);
202e6faee65SAnup Patel             }
2036d56e396SAlistair Francis 
204e6faee65SAnup Patel             if (!irq_map_stride) {
205e6faee65SAnup Patel                 irq_map_stride = i;
206e6faee65SAnup Patel             }
207e6faee65SAnup Patel             irq_map += irq_map_stride;
2086d56e396SAlistair Francis         }
2096d56e396SAlistair Francis     }
2106d56e396SAlistair Francis 
211e6faee65SAnup Patel     qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map,
212e6faee65SAnup Patel                      GPEX_NUM_IRQS * GPEX_NUM_IRQS *
213e6faee65SAnup Patel                      irq_map_stride * sizeof(uint32_t));
2146d56e396SAlistair Francis 
2156d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask",
2166d56e396SAlistair Francis                            0x1800, 0, 0, 0x7);
2176d56e396SAlistair Francis }
2186d56e396SAlistair Francis 
2190ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket,
2200ffc1a95SAnup Patel                                    char *clust_name, uint32_t *phandle,
221914c97f9SDaniel Henrique Barboza                                    uint32_t *intc_phandles)
22204331d0bSMichael Clark {
2230ffc1a95SAnup Patel     int cpu;
2240ffc1a95SAnup Patel     uint32_t cpu_phandle;
225568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
226914c97f9SDaniel Henrique Barboza     bool is_32_bit = riscv_is_32bit(&s->soc[0]);
227ed9eb206SAlexandre Ghiti     uint8_t satp_mode_max;
22818df0b46SAnup Patel 
22918df0b46SAnup Patel     for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) {
230c95c9d20SDaniel Henrique Barboza         RISCVCPU *cpu_ptr = &s->soc[socket].harts[cpu];
23173cdf38aSDaniel Henrique Barboza         g_autofree char *cpu_name = NULL;
23273cdf38aSDaniel Henrique Barboza         g_autofree char *core_name = NULL;
23373cdf38aSDaniel Henrique Barboza         g_autofree char *intc_name = NULL;
23473cdf38aSDaniel Henrique Barboza         g_autofree char *sv_name = NULL;
235c95c9d20SDaniel Henrique Barboza 
2360ffc1a95SAnup Patel         cpu_phandle = (*phandle)++;
23718df0b46SAnup Patel 
23818df0b46SAnup Patel         cpu_name = g_strdup_printf("/cpus/cpu@%d",
23918df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
240568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, cpu_name);
241ed9eb206SAlexandre Ghiti 
24243d1de32SDaniel Henrique Barboza         if (cpu_ptr->cfg.satp_mode.supported != 0) {
24343d1de32SDaniel Henrique Barboza             satp_mode_max = satp_mode_max_from_map(cpu_ptr->cfg.satp_mode.map);
244ed9eb206SAlexandre Ghiti             sv_name = g_strdup_printf("riscv,%s",
245ed9eb206SAlexandre Ghiti                                       satp_mode_str(satp_mode_max, is_32_bit));
246ed9eb206SAlexandre Ghiti             qemu_fdt_setprop_string(ms->fdt, cpu_name, "mmu-type", sv_name);
24743d1de32SDaniel Henrique Barboza         }
248ed9eb206SAlexandre Ghiti 
2491c8e491cSConor Dooley         riscv_isa_write_fdt(cpu_ptr, ms->fdt, cpu_name);
25000769863SAnup Patel 
251a326a2b0SDaniel Henrique Barboza         if (cpu_ptr->cfg.ext_zicbom) {
25200769863SAnup Patel             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbom-block-size",
25300769863SAnup Patel                                   cpu_ptr->cfg.cbom_blocksize);
25400769863SAnup Patel         }
25500769863SAnup Patel 
256e57039ddSDaniel Henrique Barboza         if (cpu_ptr->cfg.ext_zicboz) {
25700769863SAnup Patel             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cboz-block-size",
25800769863SAnup Patel                                   cpu_ptr->cfg.cboz_blocksize);
25900769863SAnup Patel         }
26000769863SAnup Patel 
261cc2bf69aSDaniel Henrique Barboza         if (cpu_ptr->cfg.ext_zicbop) {
262cc2bf69aSDaniel Henrique Barboza             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbop-block-size",
263cc2bf69aSDaniel Henrique Barboza                                   cpu_ptr->cfg.cbop_blocksize);
264cc2bf69aSDaniel Henrique Barboza         }
265cc2bf69aSDaniel Henrique Barboza 
266568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "compatible", "riscv");
267568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "status", "okay");
268568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, cpu_name, "reg",
26918df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
270568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "device_type", "cpu");
271568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, cpu_name, socket);
272568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, cpu_name, "phandle", cpu_phandle);
2730ffc1a95SAnup Patel 
2740ffc1a95SAnup Patel         intc_phandles[cpu] = (*phandle)++;
27518df0b46SAnup Patel 
27618df0b46SAnup Patel         intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name);
277568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, intc_name);
278568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, intc_name, "phandle",
2790ffc1a95SAnup Patel             intc_phandles[cpu]);
280568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, intc_name, "compatible",
28118df0b46SAnup Patel             "riscv,cpu-intc");
282568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, intc_name, "interrupt-controller", NULL, 0);
283568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, intc_name, "#interrupt-cells", 1);
28418df0b46SAnup Patel 
28518df0b46SAnup Patel         core_name = g_strdup_printf("%s/core%d", clust_name, cpu);
286568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, core_name);
287568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, core_name, "cpu", cpu_phandle);
28828a4df97SAtish Patra     }
2890ffc1a95SAnup Patel }
2900ffc1a95SAnup Patel 
2910ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s,
2920ffc1a95SAnup Patel                                      const MemMapEntry *memmap, int socket)
2930ffc1a95SAnup Patel {
2945fb20f76SDaniel Henrique Barboza     g_autofree char *mem_name = NULL;
2950ffc1a95SAnup Patel     uint64_t addr, size;
296568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
29728a4df97SAtish Patra 
298568e0614SDaniel Henrique Barboza     addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(ms, socket);
299568e0614SDaniel Henrique Barboza     size = riscv_socket_mem_size(ms, socket);
30018df0b46SAnup Patel     mem_name = g_strdup_printf("/memory@%lx", (long)addr);
301568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, mem_name);
302568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, mem_name, "reg",
30318df0b46SAnup Patel         addr >> 32, addr, size >> 32, size);
304568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, mem_name, "device_type", "memory");
305568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, mem_name, socket);
3060ffc1a95SAnup Patel }
30704331d0bSMichael Clark 
3080ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s,
3090ffc1a95SAnup Patel                                     const MemMapEntry *memmap, int socket,
3100ffc1a95SAnup Patel                                     uint32_t *intc_phandles)
3110ffc1a95SAnup Patel {
3120ffc1a95SAnup Patel     int cpu;
3135fb20f76SDaniel Henrique Barboza     g_autofree char *clint_name = NULL;
3145fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *clint_cells = NULL;
3150ffc1a95SAnup Patel     unsigned long clint_addr;
316568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
3170ffc1a95SAnup Patel     static const char * const clint_compat[2] = {
3180ffc1a95SAnup Patel         "sifive,clint0", "riscv,clint0"
3190ffc1a95SAnup Patel     };
3200ffc1a95SAnup Patel 
3210ffc1a95SAnup Patel     clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
3220ffc1a95SAnup Patel 
3230ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
3240ffc1a95SAnup Patel         clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
3250ffc1a95SAnup Patel         clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
3260ffc1a95SAnup Patel         clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
3270ffc1a95SAnup Patel         clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
3280ffc1a95SAnup Patel     }
3290ffc1a95SAnup Patel 
3300ffc1a95SAnup Patel     clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
33118df0b46SAnup Patel     clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr);
332568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, clint_name);
333568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, clint_name, "compatible",
3340ffc1a95SAnup Patel                                   (char **)&clint_compat,
3350ffc1a95SAnup Patel                                   ARRAY_SIZE(clint_compat));
336568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, clint_name, "reg",
33718df0b46SAnup Patel         0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size);
338568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, clint_name, "interrupts-extended",
33918df0b46SAnup Patel         clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
340568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, clint_name, socket);
3410ffc1a95SAnup Patel }
3420ffc1a95SAnup Patel 
343954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s,
344954886eaSAnup Patel                                      const MemMapEntry *memmap, int socket,
345954886eaSAnup Patel                                      uint32_t *intc_phandles)
346954886eaSAnup Patel {
347954886eaSAnup Patel     int cpu;
348954886eaSAnup Patel     char *name;
34928d8c281SAnup Patel     unsigned long addr, size;
350954886eaSAnup Patel     uint32_t aclint_cells_size;
3515fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aclint_mswi_cells = NULL;
3525fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aclint_sswi_cells = NULL;
3535fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aclint_mtimer_cells = NULL;
354568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
355954886eaSAnup Patel 
356954886eaSAnup Patel     aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
357954886eaSAnup Patel     aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
358954886eaSAnup Patel     aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
359954886eaSAnup Patel 
360954886eaSAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
361954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
362954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT);
363954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
364954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER);
365954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
366954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT);
367954886eaSAnup Patel     }
368954886eaSAnup Patel     aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2;
369954886eaSAnup Patel 
37028d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
371954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
372954886eaSAnup Patel         name = g_strdup_printf("/soc/mswi@%lx", addr);
373568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
374568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible",
37528d8c281SAnup Patel             "riscv,aclint-mswi");
376568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
377954886eaSAnup Patel             0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE);
378568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
379954886eaSAnup Patel             aclint_mswi_cells, aclint_cells_size);
380568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0);
381568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0);
382568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, name, socket);
383954886eaSAnup Patel         g_free(name);
38428d8c281SAnup Patel     }
385954886eaSAnup Patel 
38628d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
38728d8c281SAnup Patel         addr = memmap[VIRT_CLINT].base +
38828d8c281SAnup Patel                (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket);
38928d8c281SAnup Patel         size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE;
39028d8c281SAnup Patel     } else {
391954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE +
392954886eaSAnup Patel             (memmap[VIRT_CLINT].size * socket);
39328d8c281SAnup Patel         size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE;
39428d8c281SAnup Patel     }
395954886eaSAnup Patel     name = g_strdup_printf("/soc/mtimer@%lx", addr);
396568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
397568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
398954886eaSAnup Patel         "riscv,aclint-mtimer");
399568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
400954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIME,
40128d8c281SAnup Patel         0x0, size - RISCV_ACLINT_DEFAULT_MTIME,
402954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP,
403954886eaSAnup Patel         0x0, RISCV_ACLINT_DEFAULT_MTIME);
404568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
405954886eaSAnup Patel         aclint_mtimer_cells, aclint_cells_size);
406568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, name, socket);
407954886eaSAnup Patel     g_free(name);
408954886eaSAnup Patel 
40928d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
410954886eaSAnup Patel         addr = memmap[VIRT_ACLINT_SSWI].base +
411954886eaSAnup Patel             (memmap[VIRT_ACLINT_SSWI].size * socket);
412954886eaSAnup Patel         name = g_strdup_printf("/soc/sswi@%lx", addr);
413568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
414568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible",
41528d8c281SAnup Patel             "riscv,aclint-sswi");
416568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
417954886eaSAnup Patel             0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size);
418568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
419954886eaSAnup Patel             aclint_sswi_cells, aclint_cells_size);
420568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0);
421568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0);
422568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, name, socket);
423954886eaSAnup Patel         g_free(name);
42428d8c281SAnup Patel     }
425954886eaSAnup Patel }
426954886eaSAnup Patel 
4270ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s,
4280ffc1a95SAnup Patel                                    const MemMapEntry *memmap, int socket,
4290ffc1a95SAnup Patel                                    uint32_t *phandle, uint32_t *intc_phandles,
4300ffc1a95SAnup Patel                                    uint32_t *plic_phandles)
4310ffc1a95SAnup Patel {
4320ffc1a95SAnup Patel     int cpu;
4335fb20f76SDaniel Henrique Barboza     g_autofree char *plic_name = NULL;
4345fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *plic_cells;
4350ffc1a95SAnup Patel     unsigned long plic_addr;
436568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
4370ffc1a95SAnup Patel     static const char * const plic_compat[2] = {
4380ffc1a95SAnup Patel         "sifive,plic-1.0.0", "riscv,plic0"
4390ffc1a95SAnup Patel     };
4400ffc1a95SAnup Patel 
4410ffc1a95SAnup Patel     plic_phandles[socket] = (*phandle)++;
44218df0b46SAnup Patel     plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket);
44318df0b46SAnup Patel     plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr);
444568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, plic_name);
445568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name,
44618df0b46SAnup Patel         "#interrupt-cells", FDT_PLIC_INT_CELLS);
447568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name,
44895e401d3SConor Dooley         "#address-cells", FDT_PLIC_ADDR_CELLS);
449568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, plic_name, "compatible",
4500ffc1a95SAnup Patel                                   (char **)&plic_compat,
4510ffc1a95SAnup Patel                                   ARRAY_SIZE(plic_compat));
452568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, plic_name, "interrupt-controller", NULL, 0);
453ca334e10SYong-Xuan Wang 
454ca334e10SYong-Xuan Wang     if (kvm_enabled()) {
455ca334e10SYong-Xuan Wang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
456ca334e10SYong-Xuan Wang 
457ca334e10SYong-Xuan Wang         for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
458ca334e10SYong-Xuan Wang             plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
459ca334e10SYong-Xuan Wang             plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
460ca334e10SYong-Xuan Wang         }
461ca334e10SYong-Xuan Wang 
462568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended",
463ca334e10SYong-Xuan Wang                          plic_cells,
464ca334e10SYong-Xuan Wang                          s->soc[socket].num_harts * sizeof(uint32_t) * 2);
465ca334e10SYong-Xuan Wang    } else {
466ca334e10SYong-Xuan Wang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
467ca334e10SYong-Xuan Wang 
468ca334e10SYong-Xuan Wang         for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
469ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
470ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT);
471ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
472ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT);
473ca334e10SYong-Xuan Wang         }
474ca334e10SYong-Xuan Wang 
475ca334e10SYong-Xuan Wang         qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended",
476ca334e10SYong-Xuan Wang                          plic_cells,
477ca334e10SYong-Xuan Wang                          s->soc[socket].num_harts * sizeof(uint32_t) * 4);
478ca334e10SYong-Xuan Wang     }
479ca334e10SYong-Xuan Wang 
480568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, plic_name, "reg",
48118df0b46SAnup Patel         0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size);
482568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name, "riscv,ndev",
48359f74489SBin Meng                           VIRT_IRQCHIP_NUM_SOURCES - 1);
484568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, plic_name, socket);
485568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name, "phandle",
4860ffc1a95SAnup Patel         plic_phandles[socket]);
4873029fab6SAlistair Francis 
488d644e5e4SAnup Patel     if (!socket) {
489568e0614SDaniel Henrique Barboza         platform_bus_add_all_fdt_nodes(ms->fdt, plic_name,
4903029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].base,
4913029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].size,
4923029fab6SAlistair Francis                                        VIRT_PLATFORM_BUS_IRQ);
493d644e5e4SAnup Patel     }
4940ffc1a95SAnup Patel }
4950ffc1a95SAnup Patel 
49668c8b403SSunil V L uint32_t imsic_num_bits(uint32_t count)
49728d8c281SAnup Patel {
49828d8c281SAnup Patel     uint32_t ret = 0;
49928d8c281SAnup Patel 
50028d8c281SAnup Patel     while (BIT(ret) < count) {
50128d8c281SAnup Patel         ret++;
50228d8c281SAnup Patel     }
50328d8c281SAnup Patel 
50428d8c281SAnup Patel     return ret;
50528d8c281SAnup Patel }
50628d8c281SAnup Patel 
50759a07d3cSYong-Xuan Wang static void create_fdt_one_imsic(RISCVVirtState *s, hwaddr base_addr,
50859a07d3cSYong-Xuan Wang                                  uint32_t *intc_phandles, uint32_t msi_phandle,
50959a07d3cSYong-Xuan Wang                                  bool m_mode, uint32_t imsic_guest_bits)
51028d8c281SAnup Patel {
51128d8c281SAnup Patel     int cpu, socket;
5125fb20f76SDaniel Henrique Barboza     g_autofree char *imsic_name = NULL;
513568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
514568e0614SDaniel Henrique Barboza     int socket_count = riscv_socket_count(ms);
5155fb20f76SDaniel Henrique Barboza     uint32_t imsic_max_hart_per_socket, imsic_addr, imsic_size;
5165fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *imsic_cells = NULL;
5175fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *imsic_regs = NULL;
51828d8c281SAnup Patel 
519568e0614SDaniel Henrique Barboza     imsic_cells = g_new0(uint32_t, ms->smp.cpus * 2);
5202967f37dSDaniel Henrique Barboza     imsic_regs = g_new0(uint32_t, socket_count * 4);
52128d8c281SAnup Patel 
522568e0614SDaniel Henrique Barboza     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
52328d8c281SAnup Patel         imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
52459a07d3cSYong-Xuan Wang         imsic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT);
52528d8c281SAnup Patel     }
52659a07d3cSYong-Xuan Wang 
52728d8c281SAnup Patel     imsic_max_hart_per_socket = 0;
5282967f37dSDaniel Henrique Barboza     for (socket = 0; socket < socket_count; socket++) {
52959a07d3cSYong-Xuan Wang         imsic_addr = base_addr + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
53028d8c281SAnup Patel         imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) *
53128d8c281SAnup Patel                      s->soc[socket].num_harts;
53228d8c281SAnup Patel         imsic_regs[socket * 4 + 0] = 0;
53328d8c281SAnup Patel         imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr);
53428d8c281SAnup Patel         imsic_regs[socket * 4 + 2] = 0;
53528d8c281SAnup Patel         imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size);
53628d8c281SAnup Patel         if (imsic_max_hart_per_socket < s->soc[socket].num_harts) {
53728d8c281SAnup Patel             imsic_max_hart_per_socket = s->soc[socket].num_harts;
53828d8c281SAnup Patel         }
53928d8c281SAnup Patel     }
54059a07d3cSYong-Xuan Wang 
54159a07d3cSYong-Xuan Wang     imsic_name = g_strdup_printf("/soc/imsics@%lx", (unsigned long)base_addr);
542568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, imsic_name);
54359a07d3cSYong-Xuan Wang     qemu_fdt_setprop_string(ms->fdt, imsic_name, "compatible", "riscv,imsics");
544568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "#interrupt-cells",
54528d8c281SAnup Patel                           FDT_IMSIC_INT_CELLS);
54659a07d3cSYong-Xuan Wang     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupt-controller", NULL, 0);
54759a07d3cSYong-Xuan Wang     qemu_fdt_setprop(ms->fdt, imsic_name, "msi-controller", NULL, 0);
548568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupts-extended",
549568e0614SDaniel Henrique Barboza                      imsic_cells, ms->smp.cpus * sizeof(uint32_t) * 2);
550568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "reg", imsic_regs,
5512967f37dSDaniel Henrique Barboza                      socket_count * sizeof(uint32_t) * 4);
552568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,num-ids",
55328d8c281SAnup Patel                      VIRT_IRQCHIP_NUM_MSIS);
55459a07d3cSYong-Xuan Wang 
55528d8c281SAnup Patel     if (imsic_guest_bits) {
556568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,guest-index-bits",
55728d8c281SAnup Patel                               imsic_guest_bits);
55828d8c281SAnup Patel     }
55959a07d3cSYong-Xuan Wang 
5602967f37dSDaniel Henrique Barboza     if (socket_count > 1) {
561568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,hart-index-bits",
56228d8c281SAnup Patel                               imsic_num_bits(imsic_max_hart_per_socket));
563568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-bits",
5642967f37dSDaniel Henrique Barboza                               imsic_num_bits(socket_count));
565568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-shift",
56628d8c281SAnup Patel                               IMSIC_MMIO_GROUP_MIN_SHIFT);
56728d8c281SAnup Patel     }
56859a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "phandle", msi_phandle);
56928d8c281SAnup Patel }
57028d8c281SAnup Patel 
57159a07d3cSYong-Xuan Wang static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap,
57259a07d3cSYong-Xuan Wang                              uint32_t *phandle, uint32_t *intc_phandles,
57359a07d3cSYong-Xuan Wang                              uint32_t *msi_m_phandle, uint32_t *msi_s_phandle)
57459a07d3cSYong-Xuan Wang {
57559a07d3cSYong-Xuan Wang     *msi_m_phandle = (*phandle)++;
57659a07d3cSYong-Xuan Wang     *msi_s_phandle = (*phandle)++;
57759a07d3cSYong-Xuan Wang 
57859a07d3cSYong-Xuan Wang     if (!kvm_enabled()) {
57959a07d3cSYong-Xuan Wang         /* M-level IMSIC node */
58059a07d3cSYong-Xuan Wang         create_fdt_one_imsic(s, memmap[VIRT_IMSIC_M].base, intc_phandles,
58159a07d3cSYong-Xuan Wang                              *msi_m_phandle, true, 0);
58259a07d3cSYong-Xuan Wang     }
58359a07d3cSYong-Xuan Wang 
58459a07d3cSYong-Xuan Wang     /* S-level IMSIC node */
58559a07d3cSYong-Xuan Wang     create_fdt_one_imsic(s, memmap[VIRT_IMSIC_S].base, intc_phandles,
58659a07d3cSYong-Xuan Wang                          *msi_s_phandle, false,
58759a07d3cSYong-Xuan Wang                          imsic_num_bits(s->aia_guests + 1));
58859a07d3cSYong-Xuan Wang 
58959a07d3cSYong-Xuan Wang }
59059a07d3cSYong-Xuan Wang 
59159a07d3cSYong-Xuan Wang static void create_fdt_one_aplic(RISCVVirtState *s, int socket,
59259a07d3cSYong-Xuan Wang                                  unsigned long aplic_addr, uint32_t aplic_size,
59359a07d3cSYong-Xuan Wang                                  uint32_t msi_phandle,
59459a07d3cSYong-Xuan Wang                                  uint32_t *intc_phandles,
59559a07d3cSYong-Xuan Wang                                  uint32_t aplic_phandle,
59659a07d3cSYong-Xuan Wang                                  uint32_t aplic_child_phandle,
59748c2c33cSYong-Xuan Wang                                  bool m_mode, int num_harts)
59859a07d3cSYong-Xuan Wang {
59959a07d3cSYong-Xuan Wang     int cpu;
6005fb20f76SDaniel Henrique Barboza     g_autofree char *aplic_name = NULL;
6015fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aplic_cells = g_new0(uint32_t, num_harts * 2);
60259a07d3cSYong-Xuan Wang     MachineState *ms = MACHINE(s);
60359a07d3cSYong-Xuan Wang 
60448c2c33cSYong-Xuan Wang     for (cpu = 0; cpu < num_harts; cpu++) {
60559a07d3cSYong-Xuan Wang         aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
60659a07d3cSYong-Xuan Wang         aplic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT);
60759a07d3cSYong-Xuan Wang     }
60859a07d3cSYong-Xuan Wang 
60959a07d3cSYong-Xuan Wang     aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr);
61059a07d3cSYong-Xuan Wang     qemu_fdt_add_subnode(ms->fdt, aplic_name);
61159a07d3cSYong-Xuan Wang     qemu_fdt_setprop_string(ms->fdt, aplic_name, "compatible", "riscv,aplic");
61259a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, aplic_name,
61359a07d3cSYong-Xuan Wang                           "#interrupt-cells", FDT_APLIC_INT_CELLS);
61459a07d3cSYong-Xuan Wang     qemu_fdt_setprop(ms->fdt, aplic_name, "interrupt-controller", NULL, 0);
61559a07d3cSYong-Xuan Wang 
61659a07d3cSYong-Xuan Wang     if (s->aia_type == VIRT_AIA_TYPE_APLIC) {
61759a07d3cSYong-Xuan Wang         qemu_fdt_setprop(ms->fdt, aplic_name, "interrupts-extended",
61848c2c33cSYong-Xuan Wang                          aplic_cells, num_harts * sizeof(uint32_t) * 2);
61959a07d3cSYong-Xuan Wang     } else {
62059a07d3cSYong-Xuan Wang         qemu_fdt_setprop_cell(ms->fdt, aplic_name, "msi-parent", msi_phandle);
62159a07d3cSYong-Xuan Wang     }
62259a07d3cSYong-Xuan Wang 
62359a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cells(ms->fdt, aplic_name, "reg",
62459a07d3cSYong-Xuan Wang                            0x0, aplic_addr, 0x0, aplic_size);
62559a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,num-sources",
62659a07d3cSYong-Xuan Wang                           VIRT_IRQCHIP_NUM_SOURCES);
62759a07d3cSYong-Xuan Wang 
62859a07d3cSYong-Xuan Wang     if (aplic_child_phandle) {
62959a07d3cSYong-Xuan Wang         qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,children",
63059a07d3cSYong-Xuan Wang                               aplic_child_phandle);
63159a07d3cSYong-Xuan Wang         qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegate",
63259a07d3cSYong-Xuan Wang                                aplic_child_phandle, 0x1,
63359a07d3cSYong-Xuan Wang                                VIRT_IRQCHIP_NUM_SOURCES);
63459a07d3cSYong-Xuan Wang     }
63559a07d3cSYong-Xuan Wang 
63659a07d3cSYong-Xuan Wang     riscv_socket_fdt_write_id(ms, aplic_name, socket);
63759a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "phandle", aplic_phandle);
63859a07d3cSYong-Xuan Wang }
63959a07d3cSYong-Xuan Wang 
64028d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s,
64128d8c281SAnup Patel                                     const MemMapEntry *memmap, int socket,
64228d8c281SAnup Patel                                     uint32_t msi_m_phandle,
64328d8c281SAnup Patel                                     uint32_t msi_s_phandle,
64428d8c281SAnup Patel                                     uint32_t *phandle,
64528d8c281SAnup Patel                                     uint32_t *intc_phandles,
64648c2c33cSYong-Xuan Wang                                     uint32_t *aplic_phandles,
64748c2c33cSYong-Xuan Wang                                     int num_harts)
648e6faee65SAnup Patel {
6495fb20f76SDaniel Henrique Barboza     g_autofree char *aplic_name = NULL;
650e6faee65SAnup Patel     unsigned long aplic_addr;
651568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
652e6faee65SAnup Patel     uint32_t aplic_m_phandle, aplic_s_phandle;
653e6faee65SAnup Patel 
654e6faee65SAnup Patel     aplic_m_phandle = (*phandle)++;
655e6faee65SAnup Patel     aplic_s_phandle = (*phandle)++;
656e6faee65SAnup Patel 
65759a07d3cSYong-Xuan Wang     if (!kvm_enabled()) {
658e6faee65SAnup Patel         /* M-level APLIC node */
659e6faee65SAnup Patel         aplic_addr = memmap[VIRT_APLIC_M].base +
660e6faee65SAnup Patel                      (memmap[VIRT_APLIC_M].size * socket);
66159a07d3cSYong-Xuan Wang         create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_M].size,
66259a07d3cSYong-Xuan Wang                              msi_m_phandle, intc_phandles,
66359a07d3cSYong-Xuan Wang                              aplic_m_phandle, aplic_s_phandle,
66448c2c33cSYong-Xuan Wang                              true, num_harts);
66528d8c281SAnup Patel     }
666e6faee65SAnup Patel 
667e6faee65SAnup Patel     /* S-level APLIC node */
668e6faee65SAnup Patel     aplic_addr = memmap[VIRT_APLIC_S].base +
669e6faee65SAnup Patel                  (memmap[VIRT_APLIC_S].size * socket);
67059a07d3cSYong-Xuan Wang     create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_S].size,
67159a07d3cSYong-Xuan Wang                          msi_s_phandle, intc_phandles,
67259a07d3cSYong-Xuan Wang                          aplic_s_phandle, 0,
67348c2c33cSYong-Xuan Wang                          false, num_harts);
67459a07d3cSYong-Xuan Wang 
675e6faee65SAnup Patel     aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr);
6763029fab6SAlistair Francis 
677d644e5e4SAnup Patel     if (!socket) {
678568e0614SDaniel Henrique Barboza         platform_bus_add_all_fdt_nodes(ms->fdt, aplic_name,
6793029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].base,
6803029fab6SAlistair Francis                                        memmap[VIRT_PLATFORM_BUS].size,
6813029fab6SAlistair Francis                                        VIRT_PLATFORM_BUS_IRQ);
682d644e5e4SAnup Patel     }
6833029fab6SAlistair Francis 
684e6faee65SAnup Patel     aplic_phandles[socket] = aplic_s_phandle;
685e6faee65SAnup Patel }
686e6faee65SAnup Patel 
687abd9a206SAtish Patra static void create_fdt_pmu(RISCVVirtState *s)
688abd9a206SAtish Patra {
6895fb20f76SDaniel Henrique Barboza     g_autofree char *pmu_name = g_strdup_printf("/pmu");
690568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
691abd9a206SAtish Patra     RISCVCPU hart = s->soc[0].harts[0];
692abd9a206SAtish Patra 
693568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, pmu_name);
694568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, pmu_name, "compatible", "riscv,pmu");
6952571a642SRob Bradford     riscv_pmu_generate_fdt_node(ms->fdt, hart.pmu_avail_ctrs, pmu_name);
696abd9a206SAtish Patra }
697abd9a206SAtish Patra 
6980ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap,
699914c97f9SDaniel Henrique Barboza                                uint32_t *phandle,
7000ffc1a95SAnup Patel                                uint32_t *irq_mmio_phandle,
7010ffc1a95SAnup Patel                                uint32_t *irq_pcie_phandle,
70228d8c281SAnup Patel                                uint32_t *irq_virtio_phandle,
70328d8c281SAnup Patel                                uint32_t *msi_pcie_phandle)
7040ffc1a95SAnup Patel {
70528d8c281SAnup Patel     int socket, phandle_pos;
706568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
70728d8c281SAnup Patel     uint32_t msi_m_phandle = 0, msi_s_phandle = 0;
7085d0e3bcbSDaniel Henrique Barboza     uint32_t xplic_phandles[MAX_NODES];
7095d0e3bcbSDaniel Henrique Barboza     g_autofree uint32_t *intc_phandles = NULL;
710568e0614SDaniel Henrique Barboza     int socket_count = riscv_socket_count(ms);
7110ffc1a95SAnup Patel 
712568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/cpus");
713568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "timebase-frequency",
714*385e575cSYong-Xuan Wang                           kvm_enabled() ?
715*385e575cSYong-Xuan Wang                           kvm_riscv_get_timebase_frequency(first_cpu) :
7160ffc1a95SAnup Patel                           RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ);
717568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0);
718568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1);
719568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map");
7200ffc1a95SAnup Patel 
721568e0614SDaniel Henrique Barboza     intc_phandles = g_new0(uint32_t, ms->smp.cpus);
72228d8c281SAnup Patel 
723568e0614SDaniel Henrique Barboza     phandle_pos = ms->smp.cpus;
7242967f37dSDaniel Henrique Barboza     for (socket = (socket_count - 1); socket >= 0; socket--) {
7255d0e3bcbSDaniel Henrique Barboza         g_autofree char *clust_name = NULL;
72628d8c281SAnup Patel         phandle_pos -= s->soc[socket].num_harts;
72728d8c281SAnup Patel 
7280ffc1a95SAnup Patel         clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket);
729568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, clust_name);
7300ffc1a95SAnup Patel 
7310ffc1a95SAnup Patel         create_fdt_socket_cpus(s, socket, clust_name, phandle,
732914c97f9SDaniel Henrique Barboza                                &intc_phandles[phandle_pos]);
7330ffc1a95SAnup Patel 
7340ffc1a95SAnup Patel         create_fdt_socket_memory(s, memmap, socket);
7350ffc1a95SAnup Patel 
736f2d44e9cSDaniel Henrique Barboza         if (virt_aclint_allowed() && s->have_aclint) {
73728d8c281SAnup Patel             create_fdt_socket_aclint(s, memmap, socket,
73828d8c281SAnup Patel                                      &intc_phandles[phandle_pos]);
739f2d44e9cSDaniel Henrique Barboza         } else if (tcg_enabled()) {
74028d8c281SAnup Patel             create_fdt_socket_clint(s, memmap, socket,
74128d8c281SAnup Patel                                     &intc_phandles[phandle_pos]);
742954886eaSAnup Patel         }
743ad40be27SYifei Jiang     }
74428d8c281SAnup Patel 
74528d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
74628d8c281SAnup Patel         create_fdt_imsic(s, memmap, phandle, intc_phandles,
74728d8c281SAnup Patel             &msi_m_phandle, &msi_s_phandle);
74828d8c281SAnup Patel         *msi_pcie_phandle = msi_s_phandle;
74928d8c281SAnup Patel     }
75028d8c281SAnup Patel 
75148c2c33cSYong-Xuan Wang     /* KVM AIA only has one APLIC instance */
752a51d4610SDaniel Henrique Barboza     if (kvm_enabled() && virt_use_kvm_aia(s)) {
75348c2c33cSYong-Xuan Wang         create_fdt_socket_aplic(s, memmap, 0,
75448c2c33cSYong-Xuan Wang                                 msi_m_phandle, msi_s_phandle, phandle,
75548c2c33cSYong-Xuan Wang                                 &intc_phandles[0], xplic_phandles,
75648c2c33cSYong-Xuan Wang                                 ms->smp.cpus);
75748c2c33cSYong-Xuan Wang     } else {
758568e0614SDaniel Henrique Barboza         phandle_pos = ms->smp.cpus;
7592967f37dSDaniel Henrique Barboza         for (socket = (socket_count - 1); socket >= 0; socket--) {
76028d8c281SAnup Patel             phandle_pos -= s->soc[socket].num_harts;
7610ffc1a95SAnup Patel 
762e6faee65SAnup Patel             if (s->aia_type == VIRT_AIA_TYPE_NONE) {
7630ffc1a95SAnup Patel                 create_fdt_socket_plic(s, memmap, socket, phandle,
76448c2c33cSYong-Xuan Wang                                        &intc_phandles[phandle_pos],
76548c2c33cSYong-Xuan Wang                                        xplic_phandles);
766e6faee65SAnup Patel             } else {
76728d8c281SAnup Patel                 create_fdt_socket_aplic(s, memmap, socket,
76828d8c281SAnup Patel                                         msi_m_phandle, msi_s_phandle, phandle,
76948c2c33cSYong-Xuan Wang                                         &intc_phandles[phandle_pos],
77048c2c33cSYong-Xuan Wang                                         xplic_phandles,
77148c2c33cSYong-Xuan Wang                                         s->soc[socket].num_harts);
77248c2c33cSYong-Xuan Wang             }
77328d8c281SAnup Patel         }
774e6faee65SAnup Patel     }
7750ffc1a95SAnup Patel 
776a51d4610SDaniel Henrique Barboza     if (kvm_enabled() && virt_use_kvm_aia(s)) {
77748c2c33cSYong-Xuan Wang         *irq_mmio_phandle = xplic_phandles[0];
77848c2c33cSYong-Xuan Wang         *irq_virtio_phandle = xplic_phandles[0];
77948c2c33cSYong-Xuan Wang         *irq_pcie_phandle = xplic_phandles[0];
78048c2c33cSYong-Xuan Wang     } else {
7812967f37dSDaniel Henrique Barboza         for (socket = 0; socket < socket_count; socket++) {
78218df0b46SAnup Patel             if (socket == 0) {
7830ffc1a95SAnup Patel                 *irq_mmio_phandle = xplic_phandles[socket];
7840ffc1a95SAnup Patel                 *irq_virtio_phandle = xplic_phandles[socket];
7850ffc1a95SAnup Patel                 *irq_pcie_phandle = xplic_phandles[socket];
78618df0b46SAnup Patel             }
78718df0b46SAnup Patel             if (socket == 1) {
7880ffc1a95SAnup Patel                 *irq_virtio_phandle = xplic_phandles[socket];
7890ffc1a95SAnup Patel                 *irq_pcie_phandle = xplic_phandles[socket];
79018df0b46SAnup Patel             }
79118df0b46SAnup Patel             if (socket == 2) {
7920ffc1a95SAnup Patel                 *irq_pcie_phandle = xplic_phandles[socket];
79318df0b46SAnup Patel             }
79418df0b46SAnup Patel         }
79548c2c33cSYong-Xuan Wang     }
79618df0b46SAnup Patel 
797568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_distance_matrix(ms);
7980ffc1a95SAnup Patel }
7990ffc1a95SAnup Patel 
8000ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap,
8010ffc1a95SAnup Patel                               uint32_t irq_virtio_phandle)
8020ffc1a95SAnup Patel {
8030ffc1a95SAnup Patel     int i;
804568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
80504331d0bSMichael Clark 
80604331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
8071d873c6eSDaniel Henrique Barboza         g_autofree char *name =  g_strdup_printf("/soc/virtio_mmio@%lx",
80804331d0bSMichael Clark             (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size));
8091d873c6eSDaniel Henrique Barboza 
810568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
811568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible", "virtio,mmio");
812568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
81304331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
81404331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].size);
815568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent",
8160ffc1a95SAnup Patel             irq_virtio_phandle);
817e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
818568e0614SDaniel Henrique Barboza             qemu_fdt_setprop_cell(ms->fdt, name, "interrupts",
819e6faee65SAnup Patel                                   VIRTIO_IRQ + i);
820e6faee65SAnup Patel         } else {
821568e0614SDaniel Henrique Barboza             qemu_fdt_setprop_cells(ms->fdt, name, "interrupts",
822e6faee65SAnup Patel                                    VIRTIO_IRQ + i, 0x4);
823e6faee65SAnup Patel         }
82404331d0bSMichael Clark     }
8250ffc1a95SAnup Patel }
8260ffc1a95SAnup Patel 
8270ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap,
82828d8c281SAnup Patel                             uint32_t irq_pcie_phandle,
82928d8c281SAnup Patel                             uint32_t msi_pcie_phandle)
8300ffc1a95SAnup Patel {
8315fb20f76SDaniel Henrique Barboza     g_autofree char *name = NULL;
832568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
83304331d0bSMichael Clark 
83418df0b46SAnup Patel     name = g_strdup_printf("/soc/pci@%lx",
8356d56e396SAlistair Francis         (long) memmap[VIRT_PCIE_ECAM].base);
836568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#address-cells",
8370ffc1a95SAnup Patel         FDT_PCI_ADDR_CELLS);
838568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells",
8390ffc1a95SAnup Patel         FDT_PCI_INT_CELLS);
840568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#size-cells", 0x2);
841568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
8420ffc1a95SAnup Patel         "pci-host-ecam-generic");
843568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "device_type", "pci");
844568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "linux,pci-domain", 0);
845568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "bus-range", 0,
84618df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1);
847568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, name, "dma-coherent", NULL, 0);
84828d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
849568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "msi-parent", msi_pcie_phandle);
85028d8c281SAnup Patel     }
851568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg", 0,
85218df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size);
853568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, name, "ranges",
8546d56e396SAlistair Francis         1, FDT_PCI_RANGE_IOPORT, 2, 0,
8556d56e396SAlistair Francis         2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size,
8566d56e396SAlistair Francis         1, FDT_PCI_RANGE_MMIO,
8576d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base,
85819800265SBin Meng         2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size,
85919800265SBin Meng         1, FDT_PCI_RANGE_MMIO_64BIT,
86019800265SBin Meng         2, virt_high_pcie_memmap.base,
86119800265SBin Meng         2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size);
86219800265SBin Meng 
863568e0614SDaniel Henrique Barboza     create_pcie_irq_map(s, ms->fdt, name, irq_pcie_phandle);
8640ffc1a95SAnup Patel }
8656d56e396SAlistair Francis 
8660ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap,
8670ffc1a95SAnup Patel                              uint32_t *phandle)
8680ffc1a95SAnup Patel {
8690ffc1a95SAnup Patel     char *name;
8700ffc1a95SAnup Patel     uint32_t test_phandle;
871568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
8720ffc1a95SAnup Patel 
8730ffc1a95SAnup Patel     test_phandle = (*phandle)++;
87418df0b46SAnup Patel     name = g_strdup_printf("/soc/test@%lx",
87504331d0bSMichael Clark         (long)memmap[VIRT_TEST].base);
876568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
8779c0fb20cSPalmer Dabbelt     {
8782cc04550SBin Meng         static const char * const compat[3] = {
8792cc04550SBin Meng             "sifive,test1", "sifive,test0", "syscon"
8802cc04550SBin Meng         };
881568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string_array(ms->fdt, name, "compatible",
8820ffc1a95SAnup Patel                                       (char **)&compat, ARRAY_SIZE(compat));
8839c0fb20cSPalmer Dabbelt     }
884568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
8850ffc1a95SAnup Patel         0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size);
886568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "phandle", test_phandle);
887568e0614SDaniel Henrique Barboza     test_phandle = qemu_fdt_get_phandle(ms->fdt, name);
88818df0b46SAnup Patel     g_free(name);
8890e404da0SAnup Patel 
890ae293799SConor Dooley     name = g_strdup_printf("/reboot");
891568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
892568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-reboot");
893568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle);
894568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0);
895568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_RESET);
89618df0b46SAnup Patel     g_free(name);
8970e404da0SAnup Patel 
898ae293799SConor Dooley     name = g_strdup_printf("/poweroff");
899568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
900568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-poweroff");
901568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle);
902568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0);
903568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_PASS);
90418df0b46SAnup Patel     g_free(name);
9050ffc1a95SAnup Patel }
9060ffc1a95SAnup Patel 
9070ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap,
9080ffc1a95SAnup Patel                             uint32_t irq_mmio_phandle)
9090ffc1a95SAnup Patel {
9105fb20f76SDaniel Henrique Barboza     g_autofree char *name = NULL;
911568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
91204331d0bSMichael Clark 
91353c38f7aSConor Dooley     name = g_strdup_printf("/soc/serial@%lx", (long)memmap[VIRT_UART0].base);
914568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
915568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "ns16550a");
916568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
91704331d0bSMichael Clark         0x0, memmap[VIRT_UART0].base,
91804331d0bSMichael Clark         0x0, memmap[VIRT_UART0].size);
919568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "clock-frequency", 3686400);
920568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", irq_mmio_phandle);
921e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
922568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", UART0_IRQ);
923e6faee65SAnup Patel     } else {
924568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", UART0_IRQ, 0x4);
925e6faee65SAnup Patel     }
92604331d0bSMichael Clark 
927568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", name);
9280ffc1a95SAnup Patel }
9290ffc1a95SAnup Patel 
9300ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap,
9310ffc1a95SAnup Patel                            uint32_t irq_mmio_phandle)
9320ffc1a95SAnup Patel {
9335fb20f76SDaniel Henrique Barboza     g_autofree char *name = NULL;
934568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
93571eb522cSAlistair Francis 
93618df0b46SAnup Patel     name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base);
937568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
938568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
9390ffc1a95SAnup Patel         "google,goldfish-rtc");
940568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
9410ffc1a95SAnup Patel         0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size);
942568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent",
9430ffc1a95SAnup Patel         irq_mmio_phandle);
944e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
945568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", RTC_IRQ);
946e6faee65SAnup Patel     } else {
947568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", RTC_IRQ, 0x4);
948e6faee65SAnup Patel     }
9490ffc1a95SAnup Patel }
9500ffc1a95SAnup Patel 
9510ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap)
9520ffc1a95SAnup Patel {
953568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
9540ffc1a95SAnup Patel     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
9550ffc1a95SAnup Patel     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
9565fb20f76SDaniel Henrique Barboza     g_autofree char *name = g_strdup_printf("/flash@%" PRIx64, flashbase);
95767b5ef30SAnup Patel 
958568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
959568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "cfi-flash");
960568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, name, "reg",
96171eb522cSAlistair Francis                                  2, flashbase, 2, flashsize,
96271eb522cSAlistair Francis                                  2, flashbase + flashsize, 2, flashsize);
963568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "bank-width", 4);
9640ffc1a95SAnup Patel }
9650ffc1a95SAnup Patel 
966f9a461b2SAtish Patra static void create_fdt_fw_cfg(RISCVVirtState *s, const MemMapEntry *memmap)
967f9a461b2SAtish Patra {
968568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
969f9a461b2SAtish Patra     hwaddr base = memmap[VIRT_FW_CFG].base;
970f9a461b2SAtish Patra     hwaddr size = memmap[VIRT_FW_CFG].size;
9715fb20f76SDaniel Henrique Barboza     g_autofree char *nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base);
972f9a461b2SAtish Patra 
973568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, nodename);
974568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, nodename,
975f9a461b2SAtish Patra                             "compatible", "qemu,fw-cfg-mmio");
976568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
977f9a461b2SAtish Patra                                  2, base, 2, size);
978568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0);
979f9a461b2SAtish Patra }
980f9a461b2SAtish Patra 
9817778cdddSDaniel Henrique Barboza static void create_fdt_virtio_iommu(RISCVVirtState *s, uint16_t bdf)
9827778cdddSDaniel Henrique Barboza {
9837778cdddSDaniel Henrique Barboza     const char compat[] = "virtio,pci-iommu\0pci1af4,1057";
9847778cdddSDaniel Henrique Barboza     void *fdt = MACHINE(s)->fdt;
9857778cdddSDaniel Henrique Barboza     uint32_t iommu_phandle;
9867778cdddSDaniel Henrique Barboza     g_autofree char *iommu_node = NULL;
9877778cdddSDaniel Henrique Barboza     g_autofree char *pci_node = NULL;
9887778cdddSDaniel Henrique Barboza 
9897778cdddSDaniel Henrique Barboza     pci_node = g_strdup_printf("/soc/pci@%lx",
9907778cdddSDaniel Henrique Barboza                                (long) virt_memmap[VIRT_PCIE_ECAM].base);
9917778cdddSDaniel Henrique Barboza     iommu_node = g_strdup_printf("%s/virtio_iommu@%x,%x", pci_node,
9927778cdddSDaniel Henrique Barboza                                  PCI_SLOT(bdf), PCI_FUNC(bdf));
9937778cdddSDaniel Henrique Barboza     iommu_phandle = qemu_fdt_alloc_phandle(fdt);
9947778cdddSDaniel Henrique Barboza 
9957778cdddSDaniel Henrique Barboza     qemu_fdt_add_subnode(fdt, iommu_node);
9967778cdddSDaniel Henrique Barboza 
9977778cdddSDaniel Henrique Barboza     qemu_fdt_setprop(fdt, iommu_node, "compatible", compat, sizeof(compat));
9987778cdddSDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(fdt, iommu_node, "reg",
9997778cdddSDaniel Henrique Barboza                                  1, bdf << 8, 1, 0, 1, 0,
10007778cdddSDaniel Henrique Barboza                                  1, 0, 1, 0);
10017778cdddSDaniel Henrique Barboza     qemu_fdt_setprop_cell(fdt, iommu_node, "#iommu-cells", 1);
10027778cdddSDaniel Henrique Barboza     qemu_fdt_setprop_cell(fdt, iommu_node, "phandle", iommu_phandle);
10037778cdddSDaniel Henrique Barboza 
10047778cdddSDaniel Henrique Barboza     qemu_fdt_setprop_cells(fdt, pci_node, "iommu-map",
10057778cdddSDaniel Henrique Barboza                            0, iommu_phandle, 0, bdf,
10067778cdddSDaniel Henrique Barboza                            bdf + 1, iommu_phandle, bdf + 1, 0xffff - bdf);
10077778cdddSDaniel Henrique Barboza }
10087778cdddSDaniel Henrique Barboza 
10097a87ba89SDaniel Henrique Barboza static void finalize_fdt(RISCVVirtState *s)
10107a87ba89SDaniel Henrique Barboza {
10117a87ba89SDaniel Henrique Barboza     uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1;
10127a87ba89SDaniel Henrique Barboza     uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1;
10137a87ba89SDaniel Henrique Barboza 
10147a87ba89SDaniel Henrique Barboza     create_fdt_sockets(s, virt_memmap, &phandle, &irq_mmio_phandle,
10157a87ba89SDaniel Henrique Barboza                        &irq_pcie_phandle, &irq_virtio_phandle,
10167a87ba89SDaniel Henrique Barboza                        &msi_pcie_phandle);
10177a87ba89SDaniel Henrique Barboza 
10187a87ba89SDaniel Henrique Barboza     create_fdt_virtio(s, virt_memmap, irq_virtio_phandle);
10197a87ba89SDaniel Henrique Barboza 
10207a87ba89SDaniel Henrique Barboza     create_fdt_pcie(s, virt_memmap, irq_pcie_phandle, msi_pcie_phandle);
10217a87ba89SDaniel Henrique Barboza 
10227a87ba89SDaniel Henrique Barboza     create_fdt_reset(s, virt_memmap, &phandle);
10237a87ba89SDaniel Henrique Barboza 
10247a87ba89SDaniel Henrique Barboza     create_fdt_uart(s, virt_memmap, irq_mmio_phandle);
10257a87ba89SDaniel Henrique Barboza 
10267a87ba89SDaniel Henrique Barboza     create_fdt_rtc(s, virt_memmap, irq_mmio_phandle);
10277a87ba89SDaniel Henrique Barboza }
10287a87ba89SDaniel Henrique Barboza 
1029914c97f9SDaniel Henrique Barboza static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap)
10300ffc1a95SAnup Patel {
1031568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
1032e4b4f0b7SJason A. Donenfeld     uint8_t rng_seed[32];
10333fe88965SDaniel Henrique Barboza     g_autofree char *name = NULL;
10340ffc1a95SAnup Patel 
1035568e0614SDaniel Henrique Barboza     ms->fdt = create_device_tree(&s->fdt_size);
1036568e0614SDaniel Henrique Barboza     if (!ms->fdt) {
10370ffc1a95SAnup Patel         error_report("create_device_tree() failed");
10380ffc1a95SAnup Patel         exit(1);
10390ffc1a95SAnup Patel     }
10400ffc1a95SAnup Patel 
1041568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/", "model", "riscv-virtio,qemu");
1042568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/", "compatible", "riscv-virtio");
1043568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2);
1044568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2);
10450ffc1a95SAnup Patel 
1046568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/soc");
1047568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, "/soc", "ranges", NULL, 0);
1048568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/soc", "compatible", "simple-bus");
1049568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/soc", "#size-cells", 0x2);
1050568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/soc", "#address-cells", 0x2);
10510ffc1a95SAnup Patel 
10523fe88965SDaniel Henrique Barboza     /*
10533fe88965SDaniel Henrique Barboza      * The "/soc/pci@..." node is needed for PCIE hotplugs
10543fe88965SDaniel Henrique Barboza      * that might happen before finalize_fdt().
10553fe88965SDaniel Henrique Barboza      */
10563fe88965SDaniel Henrique Barboza     name = g_strdup_printf("/soc/pci@%lx", (long) memmap[VIRT_PCIE_ECAM].base);
10573fe88965SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
10583fe88965SDaniel Henrique Barboza 
10597a87ba89SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/chosen");
10604e1e3003SAnup Patel 
1061e4b4f0b7SJason A. Donenfeld     /* Pass seed to RNG */
1062e4b4f0b7SJason A. Donenfeld     qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed));
1063568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, "/chosen", "rng-seed",
10642967f37dSDaniel Henrique Barboza                      rng_seed, sizeof(rng_seed));
10657a87ba89SDaniel Henrique Barboza 
10667a87ba89SDaniel Henrique Barboza     create_fdt_flash(s, memmap);
10677a87ba89SDaniel Henrique Barboza     create_fdt_fw_cfg(s, memmap);
10687a87ba89SDaniel Henrique Barboza     create_fdt_pmu(s);
106904331d0bSMichael Clark }
107004331d0bSMichael Clark 
10716d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem,
1072e86e9527SSunil V L                                           DeviceState *irqchip,
1073e86e9527SSunil V L                                           RISCVVirtState *s)
10746d56e396SAlistair Francis {
10756d56e396SAlistair Francis     DeviceState *dev;
10766d56e396SAlistair Francis     MemoryRegion *ecam_alias, *ecam_reg;
107719800265SBin Meng     MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg;
1078e86e9527SSunil V L     hwaddr ecam_base = s->memmap[VIRT_PCIE_ECAM].base;
1079e86e9527SSunil V L     hwaddr ecam_size = s->memmap[VIRT_PCIE_ECAM].size;
1080e86e9527SSunil V L     hwaddr mmio_base = s->memmap[VIRT_PCIE_MMIO].base;
1081e86e9527SSunil V L     hwaddr mmio_size = s->memmap[VIRT_PCIE_MMIO].size;
1082e86e9527SSunil V L     hwaddr high_mmio_base = virt_high_pcie_memmap.base;
1083e86e9527SSunil V L     hwaddr high_mmio_size = virt_high_pcie_memmap.size;
1084e86e9527SSunil V L     hwaddr pio_base = s->memmap[VIRT_PCIE_PIO].base;
1085e86e9527SSunil V L     hwaddr pio_size = s->memmap[VIRT_PCIE_PIO].size;
10866d56e396SAlistair Francis     qemu_irq irq;
10876d56e396SAlistair Francis     int i;
10886d56e396SAlistair Francis 
10893e80f690SMarkus Armbruster     dev = qdev_new(TYPE_GPEX_HOST);
10906d56e396SAlistair Francis 
1091e86e9527SSunil V L     /* Set GPEX object properties for the virt machine */
1092e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)), PCI_HOST_ECAM_BASE,
1093e86e9527SSunil V L                             ecam_base, NULL);
1094e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_ECAM_SIZE,
1095e86e9527SSunil V L                             ecam_size, NULL);
1096e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)),
1097e86e9527SSunil V L                              PCI_HOST_BELOW_4G_MMIO_BASE,
1098e86e9527SSunil V L                              mmio_base, NULL);
1099e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_BELOW_4G_MMIO_SIZE,
1100e86e9527SSunil V L                             mmio_size, NULL);
1101e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)),
1102e86e9527SSunil V L                              PCI_HOST_ABOVE_4G_MMIO_BASE,
1103e86e9527SSunil V L                              high_mmio_base, NULL);
1104e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_ABOVE_4G_MMIO_SIZE,
1105e86e9527SSunil V L                             high_mmio_size, NULL);
1106e86e9527SSunil V L     object_property_set_uint(OBJECT(GPEX_HOST(dev)), PCI_HOST_PIO_BASE,
1107e86e9527SSunil V L                             pio_base, NULL);
1108e86e9527SSunil V L     object_property_set_int(OBJECT(GPEX_HOST(dev)), PCI_HOST_PIO_SIZE,
1109e86e9527SSunil V L                             pio_size, NULL);
1110e86e9527SSunil V L 
11113c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
11126d56e396SAlistair Francis 
11136d56e396SAlistair Francis     ecam_alias = g_new0(MemoryRegion, 1);
11146d56e396SAlistair Francis     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
11156d56e396SAlistair Francis     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
11166d56e396SAlistair Francis                              ecam_reg, 0, ecam_size);
11176d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias);
11186d56e396SAlistair Francis 
11196d56e396SAlistair Francis     mmio_alias = g_new0(MemoryRegion, 1);
11206d56e396SAlistair Francis     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
11216d56e396SAlistair Francis     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
11226d56e396SAlistair Francis                              mmio_reg, mmio_base, mmio_size);
11236d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias);
11246d56e396SAlistair Francis 
112519800265SBin Meng     /* Map high MMIO space */
112619800265SBin Meng     high_mmio_alias = g_new0(MemoryRegion, 1);
112719800265SBin Meng     memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high",
112819800265SBin Meng                              mmio_reg, high_mmio_base, high_mmio_size);
112919800265SBin Meng     memory_region_add_subregion(get_system_memory(), high_mmio_base,
113019800265SBin Meng                                 high_mmio_alias);
113119800265SBin Meng 
11326d56e396SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base);
11336d56e396SAlistair Francis 
11346d56e396SAlistair Francis     for (i = 0; i < GPEX_NUM_IRQS; i++) {
1135e6faee65SAnup Patel         irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i);
11366d56e396SAlistair Francis 
11376d56e396SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq);
11386d56e396SAlistair Francis         gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i);
11396d56e396SAlistair Francis     }
11406d56e396SAlistair Francis 
1141e86e9527SSunil V L     GPEX_HOST(dev)->gpex_cfg.bus = PCI_HOST_BRIDGE(GPEX_HOST(dev))->bus;
11426d56e396SAlistair Francis     return dev;
11436d56e396SAlistair Francis }
11446d56e396SAlistair Francis 
1145568e0614SDaniel Henrique Barboza static FWCfgState *create_fw_cfg(const MachineState *ms)
11460489348dSAsherah Connor {
11470489348dSAsherah Connor     hwaddr base = virt_memmap[VIRT_FW_CFG].base;
11480489348dSAsherah Connor     FWCfgState *fw_cfg;
11490489348dSAsherah Connor 
11500489348dSAsherah Connor     fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16,
11510489348dSAsherah Connor                                   &address_space_memory);
1152568e0614SDaniel Henrique Barboza     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)ms->smp.cpus);
11530489348dSAsherah Connor 
11540489348dSAsherah Connor     return fw_cfg;
11550489348dSAsherah Connor }
11560489348dSAsherah Connor 
1157e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket,
1158e6faee65SAnup Patel                                      int base_hartid, int hart_count)
1159e6faee65SAnup Patel {
1160e6faee65SAnup Patel     DeviceState *ret;
11615fb20f76SDaniel Henrique Barboza     g_autofree char *plic_hart_config = NULL;
1162e6faee65SAnup Patel 
1163e6faee65SAnup Patel     /* Per-socket PLIC hart topology configuration string */
1164e6faee65SAnup Patel     plic_hart_config = riscv_plic_hart_config_string(hart_count);
1165e6faee65SAnup Patel 
1166e6faee65SAnup Patel     /* Per-socket PLIC */
1167e6faee65SAnup Patel     ret = sifive_plic_create(
1168e6faee65SAnup Patel             memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size,
1169e6faee65SAnup Patel             plic_hart_config, hart_count, base_hartid,
1170e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_SOURCES,
1171e6faee65SAnup Patel             ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1),
1172e6faee65SAnup Patel             VIRT_PLIC_PRIORITY_BASE,
1173e6faee65SAnup Patel             VIRT_PLIC_PENDING_BASE,
1174e6faee65SAnup Patel             VIRT_PLIC_ENABLE_BASE,
1175e6faee65SAnup Patel             VIRT_PLIC_ENABLE_STRIDE,
1176e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_BASE,
1177e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_STRIDE,
1178e6faee65SAnup Patel             memmap[VIRT_PLIC].size);
1179e6faee65SAnup Patel 
1180e6faee65SAnup Patel     return ret;
1181e6faee65SAnup Patel }
1182e6faee65SAnup Patel 
118328d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests,
1184e6faee65SAnup Patel                                     const MemMapEntry *memmap, int socket,
1185e6faee65SAnup Patel                                     int base_hartid, int hart_count)
1186e6faee65SAnup Patel {
118728d8c281SAnup Patel     int i;
118828d8c281SAnup Patel     hwaddr addr;
118928d8c281SAnup Patel     uint32_t guest_bits;
119059a07d3cSYong-Xuan Wang     DeviceState *aplic_s = NULL;
119159a07d3cSYong-Xuan Wang     DeviceState *aplic_m = NULL;
119259a07d3cSYong-Xuan Wang     bool msimode = aia_type == VIRT_AIA_TYPE_APLIC_IMSIC;
119328d8c281SAnup Patel 
119428d8c281SAnup Patel     if (msimode) {
119559a07d3cSYong-Xuan Wang         if (!kvm_enabled()) {
119628d8c281SAnup Patel             /* Per-socket M-level IMSICs */
119759a07d3cSYong-Xuan Wang             addr = memmap[VIRT_IMSIC_M].base +
119859a07d3cSYong-Xuan Wang                    socket * VIRT_IMSIC_GROUP_MAX_SIZE;
119928d8c281SAnup Patel             for (i = 0; i < hart_count; i++) {
120028d8c281SAnup Patel                 riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0),
120128d8c281SAnup Patel                                    base_hartid + i, true, 1,
120228d8c281SAnup Patel                                    VIRT_IRQCHIP_NUM_MSIS);
120328d8c281SAnup Patel             }
120459a07d3cSYong-Xuan Wang         }
120528d8c281SAnup Patel 
120628d8c281SAnup Patel         /* Per-socket S-level IMSICs */
120728d8c281SAnup Patel         guest_bits = imsic_num_bits(aia_guests + 1);
120828d8c281SAnup Patel         addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
120928d8c281SAnup Patel         for (i = 0; i < hart_count; i++) {
121028d8c281SAnup Patel             riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits),
121128d8c281SAnup Patel                                base_hartid + i, false, 1 + aia_guests,
121228d8c281SAnup Patel                                VIRT_IRQCHIP_NUM_MSIS);
121328d8c281SAnup Patel         }
121428d8c281SAnup Patel     }
1215e6faee65SAnup Patel 
121659a07d3cSYong-Xuan Wang     if (!kvm_enabled()) {
1217e6faee65SAnup Patel         /* Per-socket M-level APLIC */
121859a07d3cSYong-Xuan Wang         aplic_m = riscv_aplic_create(memmap[VIRT_APLIC_M].base +
121959a07d3cSYong-Xuan Wang                                      socket * memmap[VIRT_APLIC_M].size,
1220e6faee65SAnup Patel                                      memmap[VIRT_APLIC_M].size,
122128d8c281SAnup Patel                                      (msimode) ? 0 : base_hartid,
122228d8c281SAnup Patel                                      (msimode) ? 0 : hart_count,
1223e6faee65SAnup Patel                                      VIRT_IRQCHIP_NUM_SOURCES,
1224e6faee65SAnup Patel                                      VIRT_IRQCHIP_NUM_PRIO_BITS,
122528d8c281SAnup Patel                                      msimode, true, NULL);
122659a07d3cSYong-Xuan Wang     }
1227e6faee65SAnup Patel 
1228e6faee65SAnup Patel     /* Per-socket S-level APLIC */
122959a07d3cSYong-Xuan Wang     aplic_s = riscv_aplic_create(memmap[VIRT_APLIC_S].base +
123059a07d3cSYong-Xuan Wang                                  socket * memmap[VIRT_APLIC_S].size,
1231e6faee65SAnup Patel                                  memmap[VIRT_APLIC_S].size,
123228d8c281SAnup Patel                                  (msimode) ? 0 : base_hartid,
123328d8c281SAnup Patel                                  (msimode) ? 0 : hart_count,
1234e6faee65SAnup Patel                                  VIRT_IRQCHIP_NUM_SOURCES,
1235e6faee65SAnup Patel                                  VIRT_IRQCHIP_NUM_PRIO_BITS,
123628d8c281SAnup Patel                                  msimode, false, aplic_m);
1237e6faee65SAnup Patel 
123859a07d3cSYong-Xuan Wang     return kvm_enabled() ? aplic_s : aplic_m;
1239e6faee65SAnup Patel }
1240e6faee65SAnup Patel 
12411832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip)
12421832b7cbSAlistair Francis {
12431832b7cbSAlistair Francis     DeviceState *dev;
12441832b7cbSAlistair Francis     SysBusDevice *sysbus;
12451832b7cbSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
12461832b7cbSAlistair Francis     int i;
12471832b7cbSAlistair Francis     MemoryRegion *sysmem = get_system_memory();
12481832b7cbSAlistair Francis 
12491832b7cbSAlistair Francis     dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
12501832b7cbSAlistair Francis     dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE);
12511832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS);
12521832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "mmio_size", memmap[VIRT_PLATFORM_BUS].size);
12531832b7cbSAlistair Francis     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
12541832b7cbSAlistair Francis     s->platform_bus_dev = dev;
12551832b7cbSAlistair Francis 
12561832b7cbSAlistair Francis     sysbus = SYS_BUS_DEVICE(dev);
12571832b7cbSAlistair Francis     for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) {
12581832b7cbSAlistair Francis         int irq = VIRT_PLATFORM_BUS_IRQ + i;
12591832b7cbSAlistair Francis         sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq));
12601832b7cbSAlistair Francis     }
12611832b7cbSAlistair Francis 
12621832b7cbSAlistair Francis     memory_region_add_subregion(sysmem,
12631832b7cbSAlistair Francis                                 memmap[VIRT_PLATFORM_BUS].base,
12641832b7cbSAlistair Francis                                 sysbus_mmio_get_region(sysbus, 0));
12651832b7cbSAlistair Francis }
12661832b7cbSAlistair Francis 
1267ecf28647SHeinrich Schuchardt static void virt_build_smbios(RISCVVirtState *s)
1268ecf28647SHeinrich Schuchardt {
1269ecf28647SHeinrich Schuchardt     MachineClass *mc = MACHINE_GET_CLASS(s);
1270ecf28647SHeinrich Schuchardt     MachineState *ms = MACHINE(s);
1271ecf28647SHeinrich Schuchardt     uint8_t *smbios_tables, *smbios_anchor;
1272ecf28647SHeinrich Schuchardt     size_t smbios_tables_len, smbios_anchor_len;
1273ecf28647SHeinrich Schuchardt     struct smbios_phys_mem_area mem_array;
1274ecf28647SHeinrich Schuchardt     const char *product = "QEMU Virtual Machine";
1275ecf28647SHeinrich Schuchardt 
1276ecf28647SHeinrich Schuchardt     if (kvm_enabled()) {
1277ecf28647SHeinrich Schuchardt         product = "KVM Virtual Machine";
1278ecf28647SHeinrich Schuchardt     }
1279ecf28647SHeinrich Schuchardt 
128069ea07a5SIgor Mammedov     smbios_set_defaults("QEMU", product, mc->name, true);
1281ecf28647SHeinrich Schuchardt 
1282ecf28647SHeinrich Schuchardt     if (riscv_is_32bit(&s->soc[0])) {
1283ecf28647SHeinrich Schuchardt         smbios_set_default_processor_family(0x200);
1284ecf28647SHeinrich Schuchardt     } else {
1285ecf28647SHeinrich Schuchardt         smbios_set_default_processor_family(0x201);
1286ecf28647SHeinrich Schuchardt     }
1287ecf28647SHeinrich Schuchardt 
1288ecf28647SHeinrich Schuchardt     /* build the array of physical mem area from base_memmap */
1289ecf28647SHeinrich Schuchardt     mem_array.address = s->memmap[VIRT_DRAM].base;
1290ecf28647SHeinrich Schuchardt     mem_array.length = ms->ram_size;
1291ecf28647SHeinrich Schuchardt 
129269ea07a5SIgor Mammedov     smbios_get_tables(ms, SMBIOS_ENTRY_POINT_TYPE_64,
129369ea07a5SIgor Mammedov                       &mem_array, 1,
1294ecf28647SHeinrich Schuchardt                       &smbios_tables, &smbios_tables_len,
1295ecf28647SHeinrich Schuchardt                       &smbios_anchor, &smbios_anchor_len,
1296ecf28647SHeinrich Schuchardt                       &error_fatal);
1297ecf28647SHeinrich Schuchardt 
1298ecf28647SHeinrich Schuchardt     if (smbios_anchor) {
1299ecf28647SHeinrich Schuchardt         fw_cfg_add_file(s->fw_cfg, "etc/smbios/smbios-tables",
1300ecf28647SHeinrich Schuchardt                         smbios_tables, smbios_tables_len);
1301ecf28647SHeinrich Schuchardt         fw_cfg_add_file(s->fw_cfg, "etc/smbios/smbios-anchor",
1302ecf28647SHeinrich Schuchardt                         smbios_anchor, smbios_anchor_len);
1303ecf28647SHeinrich Schuchardt     }
1304ecf28647SHeinrich Schuchardt }
1305ecf28647SHeinrich Schuchardt 
13061c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data)
13071c20d3ffSAlistair Francis {
13081c20d3ffSAlistair Francis     RISCVVirtState *s = container_of(notifier, RISCVVirtState,
13091c20d3ffSAlistair Francis                                      machine_done);
13101c20d3ffSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
13111c20d3ffSAlistair Francis     MachineState *machine = MACHINE(s);
13121c20d3ffSAlistair Francis     target_ulong start_addr = memmap[VIRT_DRAM].base;
13131c20d3ffSAlistair Francis     target_ulong firmware_end_addr, kernel_start_addr;
13149d3f7108SDaniel Henrique Barboza     const char *firmware_name = riscv_default_firmware_name(&s->soc[0]);
13151ad53688SLakshmi Bai Raja Subramanian     uint64_t fdt_load_addr;
13164263e270SSunil V L     uint64_t kernel_entry = 0;
131713bdfb8bSSunil V L     BlockBackend *pflash_blk0;
13181c20d3ffSAlistair Francis 
13197a87ba89SDaniel Henrique Barboza     /*
13207a87ba89SDaniel Henrique Barboza      * An user provided dtb must include everything, including
13217a87ba89SDaniel Henrique Barboza      * dynamic sysbus devices. Our FDT needs to be finalized.
13227a87ba89SDaniel Henrique Barboza      */
13237a87ba89SDaniel Henrique Barboza     if (machine->dtb == NULL) {
13247a87ba89SDaniel Henrique Barboza         finalize_fdt(s);
132549554856SGuenter Roeck     }
132649554856SGuenter Roeck 
13271c20d3ffSAlistair Francis     /*
13281c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
13291c20d3ffSAlistair Francis      * so the "-bios" parameter is not supported when KVM is enabled.
13301c20d3ffSAlistair Francis      */
13311c20d3ffSAlistair Francis     if (kvm_enabled()) {
13321c20d3ffSAlistair Francis         if (machine->firmware) {
13331c20d3ffSAlistair Francis             if (strcmp(machine->firmware, "none")) {
13341c20d3ffSAlistair Francis                 error_report("Machine mode firmware is not supported in "
13351c20d3ffSAlistair Francis                              "combination with KVM.");
13361c20d3ffSAlistair Francis                 exit(1);
13371c20d3ffSAlistair Francis             }
13381c20d3ffSAlistair Francis         } else {
13391c20d3ffSAlistair Francis             machine->firmware = g_strdup("none");
13401c20d3ffSAlistair Francis         }
13411c20d3ffSAlistair Francis     }
13421c20d3ffSAlistair Francis 
13439d3f7108SDaniel Henrique Barboza     firmware_end_addr = riscv_find_and_load_firmware(machine, firmware_name,
13449d3f7108SDaniel Henrique Barboza                                                      start_addr, NULL);
13451c20d3ffSAlistair Francis 
134613bdfb8bSSunil V L     pflash_blk0 = pflash_cfi01_get_blk(s->flash[0]);
134713bdfb8bSSunil V L     if (pflash_blk0) {
13484263e270SSunil V L         if (machine->firmware && !strcmp(machine->firmware, "none") &&
13494263e270SSunil V L             !kvm_enabled()) {
1350a5b0249dSSunil V L             /*
13514263e270SSunil V L              * Pflash was supplied but bios is none and not KVM guest,
13524263e270SSunil V L              * let's overwrite the address we jump to after reset to
13534263e270SSunil V L              * the base of the flash.
13544263e270SSunil V L              */
13554263e270SSunil V L             start_addr = virt_memmap[VIRT_FLASH].base;
13564263e270SSunil V L         } else {
13574263e270SSunil V L             /*
13584263e270SSunil V L              * Pflash was supplied but either KVM guest or bios is not none.
13594263e270SSunil V L              * In this case, base of the flash would contain S-mode payload.
1360a5b0249dSSunil V L              */
1361a5b0249dSSunil V L             riscv_setup_firmware_boot(machine);
13624263e270SSunil V L             kernel_entry = virt_memmap[VIRT_FLASH].base;
13634263e270SSunil V L         }
13644263e270SSunil V L     }
13654263e270SSunil V L 
13664263e270SSunil V L     if (machine->kernel_filename && !kernel_entry) {
13671c20d3ffSAlistair Francis         kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0],
13681c20d3ffSAlistair Francis                                                          firmware_end_addr);
13691c20d3ffSAlistair Francis 
137062c5bc34SDaniel Henrique Barboza         kernel_entry = riscv_load_kernel(machine, &s->soc[0],
1371487d73fcSDaniel Henrique Barboza                                          kernel_start_addr, true, NULL);
13721c20d3ffSAlistair Francis     }
13731c20d3ffSAlistair Francis 
1374bc2c0153SDaniel Henrique Barboza     fdt_load_addr = riscv_compute_fdt_addr(memmap[VIRT_DRAM].base,
13754b402886SDaniel Henrique Barboza                                            memmap[VIRT_DRAM].size,
13764b402886SDaniel Henrique Barboza                                            machine);
1377bc2c0153SDaniel Henrique Barboza     riscv_load_fdt(fdt_load_addr, machine->fdt);
1378bc2c0153SDaniel Henrique Barboza 
13791c20d3ffSAlistair Francis     /* load the reset vector */
13801c20d3ffSAlistair Francis     riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr,
13811c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].base,
13821c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].size, kernel_entry,
13836934f15bSDaniel Henrique Barboza                               fdt_load_addr);
13841c20d3ffSAlistair Francis 
13851c20d3ffSAlistair Francis     /*
13861c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
13871c20d3ffSAlistair Francis      * So here setup kernel start address and fdt address.
13881c20d3ffSAlistair Francis      * TODO:Support firmware loading and integrate to TCG start
13891c20d3ffSAlistair Francis      */
13901c20d3ffSAlistair Francis     if (kvm_enabled()) {
13911c20d3ffSAlistair Francis         riscv_setup_direct_kernel(kernel_entry, fdt_load_addr);
13921c20d3ffSAlistair Francis     }
1393f709360fSSunil V L 
1394ecf28647SHeinrich Schuchardt     virt_build_smbios(s);
1395ecf28647SHeinrich Schuchardt 
1396f709360fSSunil V L     if (virt_is_acpi_enabled(s)) {
1397f709360fSSunil V L         virt_acpi_setup(s);
1398f709360fSSunil V L     }
13991c20d3ffSAlistair Francis }
14001c20d3ffSAlistair Francis 
1401b2a3a071SBin Meng static void virt_machine_init(MachineState *machine)
140204331d0bSMichael Clark {
140373261285SBin Meng     const MemMapEntry *memmap = virt_memmap;
1404cdfc19e4SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(machine);
140504331d0bSMichael Clark     MemoryRegion *system_memory = get_system_memory();
14065aec3247SMichael Clark     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
1407e6faee65SAnup Patel     DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip;
140833fcedfaSPeter Maydell     int i, base_hartid, hart_count;
14092967f37dSDaniel Henrique Barboza     int socket_count = riscv_socket_count(machine);
141004331d0bSMichael Clark 
141118df0b46SAnup Patel     /* Check socket count limit */
14122967f37dSDaniel Henrique Barboza     if (VIRT_SOCKETS_MAX < socket_count) {
141318df0b46SAnup Patel         error_report("number of sockets/nodes should be less than %d",
141418df0b46SAnup Patel             VIRT_SOCKETS_MAX);
141518df0b46SAnup Patel         exit(1);
141618df0b46SAnup Patel     }
141718df0b46SAnup Patel 
1418f2d44e9cSDaniel Henrique Barboza     if (!virt_aclint_allowed() && s->have_aclint) {
1419b274c238SDaniel Henrique Barboza         error_report("'aclint' is only available with TCG acceleration");
1420b274c238SDaniel Henrique Barboza         exit(1);
1421b274c238SDaniel Henrique Barboza     }
1422b274c238SDaniel Henrique Barboza 
142318df0b46SAnup Patel     /* Initialize sockets */
1424e6faee65SAnup Patel     mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL;
14252967f37dSDaniel Henrique Barboza     for (i = 0; i < socket_count; i++) {
1426c70dc31fSDaniel Henrique Barboza         g_autofree char *soc_name = g_strdup_printf("soc%d", i);
1427c70dc31fSDaniel Henrique Barboza 
142818df0b46SAnup Patel         if (!riscv_socket_check_hartids(machine, i)) {
142918df0b46SAnup Patel             error_report("discontinuous hartids in socket%d", i);
143018df0b46SAnup Patel             exit(1);
143118df0b46SAnup Patel         }
143218df0b46SAnup Patel 
143318df0b46SAnup Patel         base_hartid = riscv_socket_first_hartid(machine, i);
143418df0b46SAnup Patel         if (base_hartid < 0) {
143518df0b46SAnup Patel             error_report("can't find hartid base for socket%d", i);
143618df0b46SAnup Patel             exit(1);
143718df0b46SAnup Patel         }
143818df0b46SAnup Patel 
143918df0b46SAnup Patel         hart_count = riscv_socket_hart_count(machine, i);
144018df0b46SAnup Patel         if (hart_count < 0) {
144118df0b46SAnup Patel             error_report("can't find hart count for socket%d", i);
144218df0b46SAnup Patel             exit(1);
144318df0b46SAnup Patel         }
144418df0b46SAnup Patel 
144518df0b46SAnup Patel         object_initialize_child(OBJECT(machine), soc_name, &s->soc[i],
144675a6ed87SMarkus Armbruster                                 TYPE_RISCV_HART_ARRAY);
144718df0b46SAnup Patel         object_property_set_str(OBJECT(&s->soc[i]), "cpu-type",
144818df0b46SAnup Patel                                 machine->cpu_type, &error_abort);
144918df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "hartid-base",
145018df0b46SAnup Patel                                 base_hartid, &error_abort);
145118df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "num-harts",
145218df0b46SAnup Patel                                 hart_count, &error_abort);
14534bcfc391STsukasa OI         sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_fatal);
145418df0b46SAnup Patel 
1455f2d44e9cSDaniel Henrique Barboza         if (virt_aclint_allowed() && s->have_aclint) {
145628d8c281SAnup Patel             if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
145728d8c281SAnup Patel                 /* Per-socket ACLINT MTIMER */
145828d8c281SAnup Patel                 riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
145928d8c281SAnup Patel                             i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
146028d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
146128d8c281SAnup Patel                         base_hartid, hart_count,
146228d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
146328d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
146428d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
146528d8c281SAnup Patel             } else {
146628d8c281SAnup Patel                 /* Per-socket ACLINT MSWI, MTIMER, and SSWI */
146728d8c281SAnup Patel                 riscv_aclint_swi_create(memmap[VIRT_CLINT].base +
146828d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size,
146928d8c281SAnup Patel                         base_hartid, hart_count, false);
147028d8c281SAnup Patel                 riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
147128d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size +
147228d8c281SAnup Patel                             RISCV_ACLINT_SWI_SIZE,
147328d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
147428d8c281SAnup Patel                         base_hartid, hart_count,
147528d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
147628d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
147728d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
147828d8c281SAnup Patel                 riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base +
147928d8c281SAnup Patel                             i * memmap[VIRT_ACLINT_SSWI].size,
148028d8c281SAnup Patel                         base_hartid, hart_count, true);
148128d8c281SAnup Patel             }
1482f2d44e9cSDaniel Henrique Barboza         } else if (tcg_enabled()) {
148328d8c281SAnup Patel             /* Per-socket SiFive CLINT */
1484b8fb878aSAnup Patel             riscv_aclint_swi_create(
148518df0b46SAnup Patel                     memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size,
1486b8fb878aSAnup Patel                     base_hartid, hart_count, false);
148728d8c281SAnup Patel             riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
148828d8c281SAnup Patel                         i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE,
1489b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count,
1490b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME,
1491b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
1492954886eaSAnup Patel         }
1493954886eaSAnup Patel 
1494e6faee65SAnup Patel         /* Per-socket interrupt controller */
1495e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
1496e6faee65SAnup Patel             s->irqchip[i] = virt_create_plic(memmap, i,
1497e6faee65SAnup Patel                                              base_hartid, hart_count);
1498e6faee65SAnup Patel         } else {
149928d8c281SAnup Patel             s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests,
150028d8c281SAnup Patel                                             memmap, i, base_hartid,
150128d8c281SAnup Patel                                             hart_count);
1502e6faee65SAnup Patel         }
150318df0b46SAnup Patel 
1504e6faee65SAnup Patel         /* Try to use different IRQCHIP instance based device type */
150518df0b46SAnup Patel         if (i == 0) {
1506e6faee65SAnup Patel             mmio_irqchip = s->irqchip[i];
1507e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1508e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
150918df0b46SAnup Patel         }
151018df0b46SAnup Patel         if (i == 1) {
1511e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1512e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
151318df0b46SAnup Patel         }
151418df0b46SAnup Patel         if (i == 2) {
1515e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
151618df0b46SAnup Patel         }
151718df0b46SAnup Patel     }
151804331d0bSMichael Clark 
1519a51d4610SDaniel Henrique Barboza     if (kvm_enabled() && virt_use_kvm_aia(s)) {
152048c2c33cSYong-Xuan Wang         kvm_riscv_aia_create(machine, IMSIC_MMIO_GROUP_MIN_SHIFT,
152148c2c33cSYong-Xuan Wang                              VIRT_IRQCHIP_NUM_SOURCES, VIRT_IRQCHIP_NUM_MSIS,
152248c2c33cSYong-Xuan Wang                              memmap[VIRT_APLIC_S].base,
152348c2c33cSYong-Xuan Wang                              memmap[VIRT_IMSIC_S].base,
152448c2c33cSYong-Xuan Wang                              s->aia_guests);
152548c2c33cSYong-Xuan Wang     }
152648c2c33cSYong-Xuan Wang 
1527cfeb8a17SBin Meng     if (riscv_is_32bit(&s->soc[0])) {
1528cfeb8a17SBin Meng #if HOST_LONG_BITS == 64
1529cfeb8a17SBin Meng         /* limit RAM size in a 32-bit system */
1530cfeb8a17SBin Meng         if (machine->ram_size > 10 * GiB) {
1531cfeb8a17SBin Meng             machine->ram_size = 10 * GiB;
1532cfeb8a17SBin Meng             error_report("Limiting RAM size to 10 GiB");
1533cfeb8a17SBin Meng         }
1534cfeb8a17SBin Meng #endif
153519800265SBin Meng         virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE;
153619800265SBin Meng         virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE;
153719800265SBin Meng     } else {
153819800265SBin Meng         virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE;
153919800265SBin Meng         virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size;
154019800265SBin Meng         virt_high_pcie_memmap.base =
154119800265SBin Meng             ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size);
1542cfeb8a17SBin Meng     }
1543cfeb8a17SBin Meng 
154471302ff3SSunil V L     s->memmap = virt_memmap;
154571302ff3SSunil V L 
154604331d0bSMichael Clark     /* register system main memory (actual RAM) */
154704331d0bSMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base,
154803fd0c5fSMingwang Li         machine->ram);
154904331d0bSMichael Clark 
155004331d0bSMichael Clark     /* boot rom */
15515aec3247SMichael Clark     memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom",
15525aec3247SMichael Clark                            memmap[VIRT_MROM].size, &error_fatal);
15535aec3247SMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base,
15545aec3247SMichael Clark                                 mask_rom);
155504331d0bSMichael Clark 
1556b748352cSDaniel Henrique Barboza     /*
1557b748352cSDaniel Henrique Barboza      * Init fw_cfg. Must be done before riscv_load_fdt, otherwise the
1558b748352cSDaniel Henrique Barboza      * device tree cannot be altered and we get FDT_ERR_NOSPACE.
1559b748352cSDaniel Henrique Barboza      */
1560b748352cSDaniel Henrique Barboza     s->fw_cfg = create_fw_cfg(machine);
1561b748352cSDaniel Henrique Barboza     rom_set_fw(s->fw_cfg);
1562b748352cSDaniel Henrique Barboza 
156318df0b46SAnup Patel     /* SiFive Test MMIO device */
156404331d0bSMichael Clark     sifive_test_create(memmap[VIRT_TEST].base);
156504331d0bSMichael Clark 
156618df0b46SAnup Patel     /* VirtIO MMIO devices */
156704331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
156804331d0bSMichael Clark         sysbus_create_simple("virtio-mmio",
156904331d0bSMichael Clark             memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
15707d5b0d68SPhilippe Mathieu-Daudé             qdev_get_gpio_in(virtio_irqchip, VIRTIO_IRQ + i));
157104331d0bSMichael Clark     }
157204331d0bSMichael Clark 
1573e86e9527SSunil V L     gpex_pcie_init(system_memory, pcie_irqchip, s);
15746d56e396SAlistair Francis 
15757d5b0d68SPhilippe Mathieu-Daudé     create_platform_bus(s, mmio_irqchip);
15761832b7cbSAlistair Francis 
157704331d0bSMichael Clark     serial_mm_init(system_memory, memmap[VIRT_UART0].base,
15787d5b0d68SPhilippe Mathieu-Daudé         0, qdev_get_gpio_in(mmio_irqchip, UART0_IRQ), 399193,
15799bca0edbSPeter Maydell         serial_hd(0), DEVICE_LITTLE_ENDIAN);
1580b6aa6cedSMichael Clark 
158167b5ef30SAnup Patel     sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base,
15827d5b0d68SPhilippe Mathieu-Daudé         qdev_get_gpio_in(mmio_irqchip, RTC_IRQ));
158367b5ef30SAnup Patel 
158471eb522cSAlistair Francis     for (i = 0; i < ARRAY_SIZE(s->flash); i++) {
158571eb522cSAlistair Francis         /* Map legacy -drive if=pflash to machine properties */
158671eb522cSAlistair Francis         pflash_cfi01_legacy_drive(s->flash[i],
158771eb522cSAlistair Francis                                   drive_get(IF_PFLASH, 0, i));
158871eb522cSAlistair Francis     }
158971eb522cSAlistair Francis     virt_flash_map(s, system_memory);
15901c20d3ffSAlistair Francis 
15917a87ba89SDaniel Henrique Barboza     /* load/create device tree */
15927a87ba89SDaniel Henrique Barboza     if (machine->dtb) {
15937a87ba89SDaniel Henrique Barboza         machine->fdt = load_device_tree(machine->dtb, &s->fdt_size);
15947a87ba89SDaniel Henrique Barboza         if (!machine->fdt) {
15957a87ba89SDaniel Henrique Barboza             error_report("load_device_tree() failed");
15967a87ba89SDaniel Henrique Barboza             exit(1);
15977a87ba89SDaniel Henrique Barboza         }
15987a87ba89SDaniel Henrique Barboza     } else {
15997a87ba89SDaniel Henrique Barboza         create_fdt(s, memmap);
16007a87ba89SDaniel Henrique Barboza     }
16017a87ba89SDaniel Henrique Barboza 
16021c20d3ffSAlistair Francis     s->machine_done.notify = virt_machine_done;
16031c20d3ffSAlistair Francis     qemu_add_machine_init_done_notifier(&s->machine_done);
160404331d0bSMichael Clark }
160504331d0bSMichael Clark 
1606b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj)
160704331d0bSMichael Clark {
160890477a65SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
160990477a65SSunil V L 
161013bdfb8bSSunil V L     virt_flash_create(s);
161113bdfb8bSSunil V L 
161290477a65SSunil V L     s->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6);
161390477a65SSunil V L     s->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8);
1614168b8c29SSunil V L     s->acpi = ON_OFF_AUTO_AUTO;
1615cdfc19e4SAlistair Francis }
1616cdfc19e4SAlistair Francis 
161728d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp)
161828d8c281SAnup Patel {
161928d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
162028d8c281SAnup Patel     char val[32];
162128d8c281SAnup Patel 
162228d8c281SAnup Patel     sprintf(val, "%d", s->aia_guests);
162328d8c281SAnup Patel     return g_strdup(val);
162428d8c281SAnup Patel }
162528d8c281SAnup Patel 
162628d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp)
162728d8c281SAnup Patel {
162828d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
162928d8c281SAnup Patel 
163028d8c281SAnup Patel     s->aia_guests = atoi(val);
163128d8c281SAnup Patel     if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) {
163228d8c281SAnup Patel         error_setg(errp, "Invalid number of AIA IMSIC guests");
163328d8c281SAnup Patel         error_append_hint(errp, "Valid values be between 0 and %d.\n",
163428d8c281SAnup Patel                           VIRT_IRQCHIP_MAX_GUESTS);
163528d8c281SAnup Patel     }
163628d8c281SAnup Patel }
163728d8c281SAnup Patel 
1638e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp)
1639e6faee65SAnup Patel {
1640e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1641e6faee65SAnup Patel     const char *val;
1642e6faee65SAnup Patel 
1643e6faee65SAnup Patel     switch (s->aia_type) {
1644e6faee65SAnup Patel     case VIRT_AIA_TYPE_APLIC:
1645e6faee65SAnup Patel         val = "aplic";
1646e6faee65SAnup Patel         break;
164728d8c281SAnup Patel     case VIRT_AIA_TYPE_APLIC_IMSIC:
164828d8c281SAnup Patel         val = "aplic-imsic";
164928d8c281SAnup Patel         break;
1650e6faee65SAnup Patel     default:
1651e6faee65SAnup Patel         val = "none";
1652e6faee65SAnup Patel         break;
1653e6faee65SAnup Patel     };
1654e6faee65SAnup Patel 
1655e6faee65SAnup Patel     return g_strdup(val);
1656e6faee65SAnup Patel }
1657e6faee65SAnup Patel 
1658e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp)
1659e6faee65SAnup Patel {
1660e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1661e6faee65SAnup Patel 
1662e6faee65SAnup Patel     if (!strcmp(val, "none")) {
1663e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_NONE;
1664e6faee65SAnup Patel     } else if (!strcmp(val, "aplic")) {
1665e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC;
166628d8c281SAnup Patel     } else if (!strcmp(val, "aplic-imsic")) {
166728d8c281SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC;
1668e6faee65SAnup Patel     } else {
1669e6faee65SAnup Patel         error_setg(errp, "Invalid AIA interrupt controller type");
167028d8c281SAnup Patel         error_append_hint(errp, "Valid values are none, aplic, and "
167128d8c281SAnup Patel                           "aplic-imsic.\n");
1672e6faee65SAnup Patel     }
1673e6faee65SAnup Patel }
1674e6faee65SAnup Patel 
1675954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp)
1676954886eaSAnup Patel {
16775474aa4fSBin Meng     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1678954886eaSAnup Patel 
1679954886eaSAnup Patel     return s->have_aclint;
1680954886eaSAnup Patel }
1681954886eaSAnup Patel 
1682954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp)
1683954886eaSAnup Patel {
16845474aa4fSBin Meng     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1685954886eaSAnup Patel 
1686954886eaSAnup Patel     s->have_aclint = value;
1687954886eaSAnup Patel }
1688954886eaSAnup Patel 
1689168b8c29SSunil V L bool virt_is_acpi_enabled(RISCVVirtState *s)
1690168b8c29SSunil V L {
1691168b8c29SSunil V L     return s->acpi != ON_OFF_AUTO_OFF;
1692168b8c29SSunil V L }
1693168b8c29SSunil V L 
1694168b8c29SSunil V L static void virt_get_acpi(Object *obj, Visitor *v, const char *name,
1695168b8c29SSunil V L                           void *opaque, Error **errp)
1696168b8c29SSunil V L {
1697168b8c29SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1698168b8c29SSunil V L     OnOffAuto acpi = s->acpi;
1699168b8c29SSunil V L 
1700168b8c29SSunil V L     visit_type_OnOffAuto(v, name, &acpi, errp);
1701168b8c29SSunil V L }
1702168b8c29SSunil V L 
1703168b8c29SSunil V L static void virt_set_acpi(Object *obj, Visitor *v, const char *name,
1704168b8c29SSunil V L                           void *opaque, Error **errp)
1705168b8c29SSunil V L {
1706168b8c29SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1707168b8c29SSunil V L 
1708168b8c29SSunil V L     visit_type_OnOffAuto(v, name, &s->acpi, errp);
1709168b8c29SSunil V L }
1710168b8c29SSunil V L 
171158d5a5a7SAlistair Francis static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine,
171258d5a5a7SAlistair Francis                                                         DeviceState *dev)
171358d5a5a7SAlistair Francis {
171458d5a5a7SAlistair Francis     MachineClass *mc = MACHINE_GET_CLASS(machine);
171558d5a5a7SAlistair Francis 
17167778cdddSDaniel Henrique Barboza     if (device_is_dynamic_sysbus(mc, dev) ||
17177778cdddSDaniel Henrique Barboza         object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI)) {
171858d5a5a7SAlistair Francis         return HOTPLUG_HANDLER(machine);
171958d5a5a7SAlistair Francis     }
172058d5a5a7SAlistair Francis     return NULL;
172158d5a5a7SAlistair Francis }
172258d5a5a7SAlistair Francis 
172358d5a5a7SAlistair Francis static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev,
172458d5a5a7SAlistair Francis                                         DeviceState *dev, Error **errp)
172558d5a5a7SAlistair Francis {
172658d5a5a7SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(hotplug_dev);
172758d5a5a7SAlistair Francis 
172858d5a5a7SAlistair Francis     if (s->platform_bus_dev) {
172958d5a5a7SAlistair Francis         MachineClass *mc = MACHINE_GET_CLASS(s);
173058d5a5a7SAlistair Francis 
173158d5a5a7SAlistair Francis         if (device_is_dynamic_sysbus(mc, dev)) {
173258d5a5a7SAlistair Francis             platform_bus_link_device(PLATFORM_BUS_DEVICE(s->platform_bus_dev),
173358d5a5a7SAlistair Francis                                      SYS_BUS_DEVICE(dev));
173458d5a5a7SAlistair Francis         }
173558d5a5a7SAlistair Francis     }
17367778cdddSDaniel Henrique Barboza 
17377778cdddSDaniel Henrique Barboza     if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI)) {
17387778cdddSDaniel Henrique Barboza         create_fdt_virtio_iommu(s, pci_get_bdf(PCI_DEVICE(dev)));
17397778cdddSDaniel Henrique Barboza     }
174058d5a5a7SAlistair Francis }
174158d5a5a7SAlistair Francis 
1742b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data)
1743cdfc19e4SAlistair Francis {
174428d8c281SAnup Patel     char str[128];
1745cdfc19e4SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
174658d5a5a7SAlistair Francis     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1747cdfc19e4SAlistair Francis 
1748cdfc19e4SAlistair Francis     mc->desc = "RISC-V VirtIO board";
1749b2a3a071SBin Meng     mc->init = virt_machine_init;
175018df0b46SAnup Patel     mc->max_cpus = VIRT_CPUS_MAX;
175109fe1712SAlistair Francis     mc->default_cpu_type = TYPE_RISCV_CPU_BASE;
1752acead54cSBin Meng     mc->pci_allow_0_address = true;
175318df0b46SAnup Patel     mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids;
175418df0b46SAnup Patel     mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props;
175518df0b46SAnup Patel     mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id;
175618df0b46SAnup Patel     mc->numa_mem_supported = true;
17573d9981cdSGavin Shan     /* platform instead of architectural choice */
17583d9981cdSGavin Shan     mc->cpu_cluster_has_numa_boundary = true;
175903fd0c5fSMingwang Li     mc->default_ram_id = "riscv_virt_board.ram";
176058d5a5a7SAlistair Francis     assert(!mc->get_hotplug_handler);
176158d5a5a7SAlistair Francis     mc->get_hotplug_handler = virt_machine_get_hotplug_handler;
176258d5a5a7SAlistair Francis 
176358d5a5a7SAlistair Francis     hc->plug = virt_machine_device_plug_cb;
1764c346749eSAsherah Connor 
1765c346749eSAsherah Connor     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
1766325b7c4eSAlistair Francis #ifdef CONFIG_TPM
1767325b7c4eSAlistair Francis     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS);
1768325b7c4eSAlistair Francis #endif
1769954886eaSAnup Patel 
1770b274c238SDaniel Henrique Barboza 
1771954886eaSAnup Patel     object_class_property_add_bool(oc, "aclint", virt_get_aclint,
1772954886eaSAnup Patel                                    virt_set_aclint);
1773954886eaSAnup Patel     object_class_property_set_description(oc, "aclint",
1774b274c238SDaniel Henrique Barboza                                           "(TCG only) Set on/off to "
1775b274c238SDaniel Henrique Barboza                                           "enable/disable emulating "
1776b274c238SDaniel Henrique Barboza                                           "ACLINT devices");
1777b274c238SDaniel Henrique Barboza 
1778e6faee65SAnup Patel     object_class_property_add_str(oc, "aia", virt_get_aia,
1779e6faee65SAnup Patel                                   virt_set_aia);
1780e6faee65SAnup Patel     object_class_property_set_description(oc, "aia",
1781e6faee65SAnup Patel                                           "Set type of AIA interrupt "
1782c92ac07cSDaniel Henrique Barboza                                           "controller. Valid values are "
178328d8c281SAnup Patel                                           "none, aplic, and aplic-imsic.");
178428d8c281SAnup Patel 
178528d8c281SAnup Patel     object_class_property_add_str(oc, "aia-guests",
178628d8c281SAnup Patel                                   virt_get_aia_guests,
178728d8c281SAnup Patel                                   virt_set_aia_guests);
178828d8c281SAnup Patel     sprintf(str, "Set number of guest MMIO pages for AIA IMSIC. Valid value "
178928d8c281SAnup Patel                  "should be between 0 and %d.", VIRT_IRQCHIP_MAX_GUESTS);
179028d8c281SAnup Patel     object_class_property_set_description(oc, "aia-guests", str);
1791168b8c29SSunil V L     object_class_property_add(oc, "acpi", "OnOffAuto",
1792168b8c29SSunil V L                               virt_get_acpi, virt_set_acpi,
1793168b8c29SSunil V L                               NULL, NULL);
1794168b8c29SSunil V L     object_class_property_set_description(oc, "acpi",
1795168b8c29SSunil V L                                           "Enable ACPI");
179604331d0bSMichael Clark }
179704331d0bSMichael Clark 
1798b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = {
1799cdfc19e4SAlistair Francis     .name       = MACHINE_TYPE_NAME("virt"),
1800cdfc19e4SAlistair Francis     .parent     = TYPE_MACHINE,
1801b2a3a071SBin Meng     .class_init = virt_machine_class_init,
1802b2a3a071SBin Meng     .instance_init = virt_machine_instance_init,
1803cdfc19e4SAlistair Francis     .instance_size = sizeof(RISCVVirtState),
180458d5a5a7SAlistair Francis     .interfaces = (InterfaceInfo[]) {
180558d5a5a7SAlistair Francis          { TYPE_HOTPLUG_HANDLER },
180658d5a5a7SAlistair Francis          { }
180758d5a5a7SAlistair Francis     },
1808cdfc19e4SAlistair Francis };
1809cdfc19e4SAlistair Francis 
1810b2a3a071SBin Meng static void virt_machine_init_register_types(void)
1811cdfc19e4SAlistair Francis {
1812b2a3a071SBin Meng     type_register_static(&virt_machine_typeinfo);
1813cdfc19e4SAlistair Francis }
1814cdfc19e4SAlistair Francis 
1815b2a3a071SBin Meng type_init(virt_machine_init_register_types)
1816