xref: /qemu/hw/riscv/virt.c (revision 325b7c4e7582c229d28c47123c3b986ed948eb84)
104331d0bSMichael Clark /*
204331d0bSMichael Clark  * QEMU RISC-V VirtIO Board
304331d0bSMichael Clark  *
404331d0bSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
504331d0bSMichael Clark  *
604331d0bSMichael Clark  * RISC-V machine with 16550a UART and VirtIO MMIO
704331d0bSMichael Clark  *
804331d0bSMichael Clark  * This program is free software; you can redistribute it and/or modify it
904331d0bSMichael Clark  * under the terms and conditions of the GNU General Public License,
1004331d0bSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
1104331d0bSMichael Clark  *
1204331d0bSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
1304331d0bSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1404331d0bSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1504331d0bSMichael Clark  * more details.
1604331d0bSMichael Clark  *
1704331d0bSMichael Clark  * You should have received a copy of the GNU General Public License along with
1804331d0bSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
1904331d0bSMichael Clark  */
2004331d0bSMichael Clark 
2104331d0bSMichael Clark #include "qemu/osdep.h"
224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h"
2304331d0bSMichael Clark #include "qemu/error-report.h"
2404331d0bSMichael Clark #include "qapi/error.h"
2504331d0bSMichael Clark #include "hw/boards.h"
2604331d0bSMichael Clark #include "hw/loader.h"
2704331d0bSMichael Clark #include "hw/sysbus.h"
2871eb522cSAlistair Francis #include "hw/qdev-properties.h"
2904331d0bSMichael Clark #include "hw/char/serial.h"
3004331d0bSMichael Clark #include "target/riscv/cpu.h"
313029fab6SAlistair Francis #include "hw/core/sysbus-fdt.h"
3204331d0bSMichael Clark #include "hw/riscv/riscv_hart.h"
3304331d0bSMichael Clark #include "hw/riscv/virt.h"
340ac24d56SAlistair Francis #include "hw/riscv/boot.h"
3518df0b46SAnup Patel #include "hw/riscv/numa.h"
36cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h"
37e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h"
3828d8c281SAnup Patel #include "hw/intc/riscv_imsic.h"
3984fcf3c1SBin Meng #include "hw/intc/sifive_plic.h"
40a4b84608SBin Meng #include "hw/misc/sifive_test.h"
411832b7cbSAlistair Francis #include "hw/platform-bus.h"
4204331d0bSMichael Clark #include "chardev/char.h"
4304331d0bSMichael Clark #include "sysemu/device_tree.h"
4446517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
45ad40be27SYifei Jiang #include "sysemu/kvm.h"
46*325b7c4eSAlistair Francis #include "sysemu/tpm.h"
476d56e396SAlistair Francis #include "hw/pci/pci.h"
486d56e396SAlistair Francis #include "hw/pci-host/gpex.h"
49c346749eSAsherah Connor #include "hw/display/ramfb.h"
5004331d0bSMichael Clark 
510631aaaeSAnup Patel /*
520631aaaeSAnup Patel  * The virt machine physical address space used by some of the devices
530631aaaeSAnup Patel  * namely ACLINT, PLIC, APLIC, and IMSIC depend on number of Sockets,
540631aaaeSAnup Patel  * number of CPUs, and number of IMSIC guest files.
550631aaaeSAnup Patel  *
560631aaaeSAnup Patel  * Various limits defined by VIRT_SOCKETS_MAX_BITS, VIRT_CPUS_MAX_BITS,
570631aaaeSAnup Patel  * and VIRT_IRQCHIP_MAX_GUESTS_BITS are tuned for maximum utilization
580631aaaeSAnup Patel  * of virt machine physical address space.
590631aaaeSAnup Patel  */
600631aaaeSAnup Patel 
6128d8c281SAnup Patel #define VIRT_IMSIC_GROUP_MAX_SIZE      (1U << IMSIC_MMIO_GROUP_MIN_SHIFT)
6228d8c281SAnup Patel #if VIRT_IMSIC_GROUP_MAX_SIZE < \
6328d8c281SAnup Patel     IMSIC_GROUP_SIZE(VIRT_CPUS_MAX_BITS, VIRT_IRQCHIP_MAX_GUESTS_BITS)
6428d8c281SAnup Patel #error "Can't accomodate single IMSIC group in address space"
6528d8c281SAnup Patel #endif
6628d8c281SAnup Patel 
6728d8c281SAnup Patel #define VIRT_IMSIC_MAX_SIZE            (VIRT_SOCKETS_MAX * \
6828d8c281SAnup Patel                                         VIRT_IMSIC_GROUP_MAX_SIZE)
6928d8c281SAnup Patel #if 0x4000000 < VIRT_IMSIC_MAX_SIZE
7028d8c281SAnup Patel #error "Can't accomodate all IMSIC groups in address space"
7128d8c281SAnup Patel #endif
7228d8c281SAnup Patel 
7373261285SBin Meng static const MemMapEntry virt_memmap[] = {
7404331d0bSMichael Clark     [VIRT_DEBUG] =        {        0x0,         0x100 },
759eb8b14aSBin Meng     [VIRT_MROM] =         {     0x1000,        0xf000 },
765aec3247SMichael Clark     [VIRT_TEST] =         {   0x100000,        0x1000 },
7767b5ef30SAnup Patel     [VIRT_RTC] =          {   0x101000,        0x1000 },
7804331d0bSMichael Clark     [VIRT_CLINT] =        {  0x2000000,       0x10000 },
79954886eaSAnup Patel     [VIRT_ACLINT_SSWI] =  {  0x2F00000,        0x4000 },
802c44bbf3SBin Meng     [VIRT_PCIE_PIO] =     {  0x3000000,       0x10000 },
811832b7cbSAlistair Francis     [VIRT_PLATFORM_BUS] = {  0x4000000,     0x2000000 },
8218df0b46SAnup Patel     [VIRT_PLIC] =         {  0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) },
83e6faee65SAnup Patel     [VIRT_APLIC_M] =      {  0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) },
84e6faee65SAnup Patel     [VIRT_APLIC_S] =      {  0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) },
8504331d0bSMichael Clark     [VIRT_UART0] =        { 0x10000000,         0x100 },
8604331d0bSMichael Clark     [VIRT_VIRTIO] =       { 0x10001000,        0x1000 },
870489348dSAsherah Connor     [VIRT_FW_CFG] =       { 0x10100000,          0x18 },
886911fde4SAlistair Francis     [VIRT_FLASH] =        { 0x20000000,     0x4000000 },
8928d8c281SAnup Patel     [VIRT_IMSIC_M] =      { 0x24000000, VIRT_IMSIC_MAX_SIZE },
9028d8c281SAnup Patel     [VIRT_IMSIC_S] =      { 0x28000000, VIRT_IMSIC_MAX_SIZE },
916d56e396SAlistair Francis     [VIRT_PCIE_ECAM] =    { 0x30000000,    0x10000000 },
922c44bbf3SBin Meng     [VIRT_PCIE_MMIO] =    { 0x40000000,    0x40000000 },
932c44bbf3SBin Meng     [VIRT_DRAM] =         { 0x80000000,           0x0 },
9404331d0bSMichael Clark };
9504331d0bSMichael Clark 
9619800265SBin Meng /* PCIe high mmio is fixed for RV32 */
9719800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE  0x300000000ULL
9819800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE  (4 * GiB)
9919800265SBin Meng 
10019800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */
10119800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE  (16 * GiB)
10219800265SBin Meng 
10319800265SBin Meng static MemMapEntry virt_high_pcie_memmap;
10419800265SBin Meng 
10571eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB)
10671eb522cSAlistair Francis 
10771eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s,
10871eb522cSAlistair Francis                                        const char *name,
10971eb522cSAlistair Francis                                        const char *alias_prop_name)
11071eb522cSAlistair Francis {
11171eb522cSAlistair Francis     /*
11271eb522cSAlistair Francis      * Create a single flash device.  We use the same parameters as
11371eb522cSAlistair Francis      * the flash devices on the ARM virt board.
11471eb522cSAlistair Francis      */
115df707969SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
11671eb522cSAlistair Francis 
11771eb522cSAlistair Francis     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
11871eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "width", 4);
11971eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "device-width", 2);
12071eb522cSAlistair Francis     qdev_prop_set_bit(dev, "big-endian", false);
12171eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id0", 0x89);
12271eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id1", 0x18);
12371eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id2", 0x00);
12471eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id3", 0x00);
12571eb522cSAlistair Francis     qdev_prop_set_string(dev, "name", name);
12671eb522cSAlistair Francis 
127d2623129SMarkus Armbruster     object_property_add_child(OBJECT(s), name, OBJECT(dev));
12871eb522cSAlistair Francis     object_property_add_alias(OBJECT(s), alias_prop_name,
129d2623129SMarkus Armbruster                               OBJECT(dev), "drive");
13071eb522cSAlistair Francis 
13171eb522cSAlistair Francis     return PFLASH_CFI01(dev);
13271eb522cSAlistair Francis }
13371eb522cSAlistair Francis 
13471eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s)
13571eb522cSAlistair Francis {
13671eb522cSAlistair Francis     s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0");
13771eb522cSAlistair Francis     s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1");
13871eb522cSAlistair Francis }
13971eb522cSAlistair Francis 
14071eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash,
14171eb522cSAlistair Francis                             hwaddr base, hwaddr size,
14271eb522cSAlistair Francis                             MemoryRegion *sysmem)
14371eb522cSAlistair Francis {
14471eb522cSAlistair Francis     DeviceState *dev = DEVICE(flash);
14571eb522cSAlistair Francis 
1464cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE));
14771eb522cSAlistair Francis     assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
14871eb522cSAlistair Francis     qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE);
1493c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
15071eb522cSAlistair Francis 
15171eb522cSAlistair Francis     memory_region_add_subregion(sysmem, base,
15271eb522cSAlistair Francis                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev),
15371eb522cSAlistair Francis                                                        0));
15471eb522cSAlistair Francis }
15571eb522cSAlistair Francis 
15671eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s,
15771eb522cSAlistair Francis                            MemoryRegion *sysmem)
15871eb522cSAlistair Francis {
15971eb522cSAlistair Francis     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
16071eb522cSAlistair Francis     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
16171eb522cSAlistair Francis 
16271eb522cSAlistair Francis     virt_flash_map1(s->flash[0], flashbase, flashsize,
16371eb522cSAlistair Francis                     sysmem);
16471eb522cSAlistair Francis     virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize,
16571eb522cSAlistair Francis                     sysmem);
16671eb522cSAlistair Francis }
16771eb522cSAlistair Francis 
168e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename,
169e6faee65SAnup Patel                                 uint32_t irqchip_phandle)
1706d56e396SAlistair Francis {
1716d56e396SAlistair Francis     int pin, dev;
172e6faee65SAnup Patel     uint32_t irq_map_stride = 0;
173e6faee65SAnup Patel     uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS *
174e6faee65SAnup Patel                           FDT_MAX_INT_MAP_WIDTH] = {};
1756d56e396SAlistair Francis     uint32_t *irq_map = full_irq_map;
1766d56e396SAlistair Francis 
1776d56e396SAlistair Francis     /* This code creates a standard swizzle of interrupts such that
1786d56e396SAlistair Francis      * each device's first interrupt is based on it's PCI_SLOT number.
1796d56e396SAlistair Francis      * (See pci_swizzle_map_irq_fn())
1806d56e396SAlistair Francis      *
1816d56e396SAlistair Francis      * We only need one entry per interrupt in the table (not one per
1826d56e396SAlistair Francis      * possible slot) seeing the interrupt-map-mask will allow the table
1836d56e396SAlistair Francis      * to wrap to any number of devices.
1846d56e396SAlistair Francis      */
1856d56e396SAlistair Francis     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
1866d56e396SAlistair Francis         int devfn = dev * 0x8;
1876d56e396SAlistair Francis 
1886d56e396SAlistair Francis         for (pin = 0; pin < GPEX_NUM_IRQS; pin++) {
1896d56e396SAlistair Francis             int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
1906d56e396SAlistair Francis             int i = 0;
1916d56e396SAlistair Francis 
192e6faee65SAnup Patel             /* Fill PCI address cells */
1936d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(devfn << 8);
1946d56e396SAlistair Francis             i += FDT_PCI_ADDR_CELLS;
195e6faee65SAnup Patel 
196e6faee65SAnup Patel             /* Fill PCI Interrupt cells */
1976d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(pin + 1);
1986d56e396SAlistair Francis             i += FDT_PCI_INT_CELLS;
1996d56e396SAlistair Francis 
200e6faee65SAnup Patel             /* Fill interrupt controller phandle and cells */
201e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irqchip_phandle);
202e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irq_nr);
203e6faee65SAnup Patel             if (s->aia_type != VIRT_AIA_TYPE_NONE) {
204e6faee65SAnup Patel                 irq_map[i++] = cpu_to_be32(0x4);
205e6faee65SAnup Patel             }
2066d56e396SAlistair Francis 
207e6faee65SAnup Patel             if (!irq_map_stride) {
208e6faee65SAnup Patel                 irq_map_stride = i;
209e6faee65SAnup Patel             }
210e6faee65SAnup Patel             irq_map += irq_map_stride;
2116d56e396SAlistair Francis         }
2126d56e396SAlistair Francis     }
2136d56e396SAlistair Francis 
214e6faee65SAnup Patel     qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map,
215e6faee65SAnup Patel                      GPEX_NUM_IRQS * GPEX_NUM_IRQS *
216e6faee65SAnup Patel                      irq_map_stride * sizeof(uint32_t));
2176d56e396SAlistair Francis 
2186d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask",
2196d56e396SAlistair Francis                            0x1800, 0, 0, 0x7);
2206d56e396SAlistair Francis }
2216d56e396SAlistair Francis 
2220ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket,
2230ffc1a95SAnup Patel                                    char *clust_name, uint32_t *phandle,
2240ffc1a95SAnup Patel                                    bool is_32_bit, uint32_t *intc_phandles)
22504331d0bSMichael Clark {
2260ffc1a95SAnup Patel     int cpu;
2270ffc1a95SAnup Patel     uint32_t cpu_phandle;
22818df0b46SAnup Patel     MachineState *mc = MACHINE(s);
2290ffc1a95SAnup Patel     char *name, *cpu_name, *core_name, *intc_name;
23018df0b46SAnup Patel 
23118df0b46SAnup Patel     for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) {
2320ffc1a95SAnup Patel         cpu_phandle = (*phandle)++;
23318df0b46SAnup Patel 
23418df0b46SAnup Patel         cpu_name = g_strdup_printf("/cpus/cpu@%d",
23518df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
2360ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, cpu_name);
237d6db2c0fSNiklas Cassel         if (riscv_feature(&s->soc[socket].harts[cpu].env,
238d6db2c0fSNiklas Cassel                           RISCV_FEATURE_MMU)) {
2390ffc1a95SAnup Patel             qemu_fdt_setprop_string(mc->fdt, cpu_name, "mmu-type",
2400ffc1a95SAnup Patel                                     (is_32_bit) ? "riscv,sv32" : "riscv,sv48");
241d6db2c0fSNiklas Cassel         } else {
242d6db2c0fSNiklas Cassel             qemu_fdt_setprop_string(mc->fdt, cpu_name, "mmu-type",
243d6db2c0fSNiklas Cassel                                     "riscv,none");
244d6db2c0fSNiklas Cassel         }
24518df0b46SAnup Patel         name = riscv_isa_string(&s->soc[socket].harts[cpu]);
2460ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "riscv,isa", name);
24718df0b46SAnup Patel         g_free(name);
2480ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "compatible", "riscv");
2490ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "status", "okay");
2500ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, cpu_name, "reg",
25118df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
2520ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "device_type", "cpu");
2530ffc1a95SAnup Patel         riscv_socket_fdt_write_id(mc, mc->fdt, cpu_name, socket);
2540ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, cpu_name, "phandle", cpu_phandle);
2550ffc1a95SAnup Patel 
2560ffc1a95SAnup Patel         intc_phandles[cpu] = (*phandle)++;
25718df0b46SAnup Patel 
25818df0b46SAnup Patel         intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name);
2590ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, intc_name);
2600ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, intc_name, "phandle",
2610ffc1a95SAnup Patel             intc_phandles[cpu]);
262d207863cSAnup Patel         if (riscv_feature(&s->soc[socket].harts[cpu].env,
263d207863cSAnup Patel                           RISCV_FEATURE_AIA)) {
264d207863cSAnup Patel             static const char * const compat[2] = {
265d207863cSAnup Patel                 "riscv,cpu-intc-aia", "riscv,cpu-intc"
266d207863cSAnup Patel             };
267d207863cSAnup Patel             qemu_fdt_setprop_string_array(mc->fdt, intc_name, "compatible",
268d207863cSAnup Patel                                       (char **)&compat, ARRAY_SIZE(compat));
269d207863cSAnup Patel         } else {
2700ffc1a95SAnup Patel             qemu_fdt_setprop_string(mc->fdt, intc_name, "compatible",
27118df0b46SAnup Patel                 "riscv,cpu-intc");
272d207863cSAnup Patel         }
2730ffc1a95SAnup Patel         qemu_fdt_setprop(mc->fdt, intc_name, "interrupt-controller", NULL, 0);
2740ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, intc_name, "#interrupt-cells", 1);
27518df0b46SAnup Patel 
27618df0b46SAnup Patel         core_name = g_strdup_printf("%s/core%d", clust_name, cpu);
2770ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, core_name);
2780ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, core_name, "cpu", cpu_phandle);
27918df0b46SAnup Patel 
28018df0b46SAnup Patel         g_free(core_name);
28118df0b46SAnup Patel         g_free(intc_name);
28218df0b46SAnup Patel         g_free(cpu_name);
28328a4df97SAtish Patra     }
2840ffc1a95SAnup Patel }
2850ffc1a95SAnup Patel 
2860ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s,
2870ffc1a95SAnup Patel                                      const MemMapEntry *memmap, int socket)
2880ffc1a95SAnup Patel {
2890ffc1a95SAnup Patel     char *mem_name;
2900ffc1a95SAnup Patel     uint64_t addr, size;
2910ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
29228a4df97SAtish Patra 
29318df0b46SAnup Patel     addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(mc, socket);
29418df0b46SAnup Patel     size = riscv_socket_mem_size(mc, socket);
29518df0b46SAnup Patel     mem_name = g_strdup_printf("/memory@%lx", (long)addr);
2960ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, mem_name);
2970ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, mem_name, "reg",
29818df0b46SAnup Patel         addr >> 32, addr, size >> 32, size);
2990ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, mem_name, "device_type", "memory");
3000ffc1a95SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, mem_name, socket);
30118df0b46SAnup Patel     g_free(mem_name);
3020ffc1a95SAnup Patel }
30304331d0bSMichael Clark 
3040ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s,
3050ffc1a95SAnup Patel                                     const MemMapEntry *memmap, int socket,
3060ffc1a95SAnup Patel                                     uint32_t *intc_phandles)
3070ffc1a95SAnup Patel {
3080ffc1a95SAnup Patel     int cpu;
3090ffc1a95SAnup Patel     char *clint_name;
3100ffc1a95SAnup Patel     uint32_t *clint_cells;
3110ffc1a95SAnup Patel     unsigned long clint_addr;
3120ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
3130ffc1a95SAnup Patel     static const char * const clint_compat[2] = {
3140ffc1a95SAnup Patel         "sifive,clint0", "riscv,clint0"
3150ffc1a95SAnup Patel     };
3160ffc1a95SAnup Patel 
3170ffc1a95SAnup Patel     clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
3180ffc1a95SAnup Patel 
3190ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
3200ffc1a95SAnup Patel         clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
3210ffc1a95SAnup Patel         clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
3220ffc1a95SAnup Patel         clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
3230ffc1a95SAnup Patel         clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
3240ffc1a95SAnup Patel     }
3250ffc1a95SAnup Patel 
3260ffc1a95SAnup Patel     clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
32718df0b46SAnup Patel     clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr);
3280ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, clint_name);
3290ffc1a95SAnup Patel     qemu_fdt_setprop_string_array(mc->fdt, clint_name, "compatible",
3300ffc1a95SAnup Patel                                   (char **)&clint_compat,
3310ffc1a95SAnup Patel                                   ARRAY_SIZE(clint_compat));
3320ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, clint_name, "reg",
33318df0b46SAnup Patel         0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size);
3340ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, clint_name, "interrupts-extended",
33518df0b46SAnup Patel         clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
3360ffc1a95SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, clint_name, socket);
33718df0b46SAnup Patel     g_free(clint_name);
33818df0b46SAnup Patel 
3390ffc1a95SAnup Patel     g_free(clint_cells);
3400ffc1a95SAnup Patel }
3410ffc1a95SAnup Patel 
342954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s,
343954886eaSAnup Patel                                      const MemMapEntry *memmap, int socket,
344954886eaSAnup Patel                                      uint32_t *intc_phandles)
345954886eaSAnup Patel {
346954886eaSAnup Patel     int cpu;
347954886eaSAnup Patel     char *name;
34828d8c281SAnup Patel     unsigned long addr, size;
349954886eaSAnup Patel     uint32_t aclint_cells_size;
350954886eaSAnup Patel     uint32_t *aclint_mswi_cells;
351954886eaSAnup Patel     uint32_t *aclint_sswi_cells;
352954886eaSAnup Patel     uint32_t *aclint_mtimer_cells;
353954886eaSAnup Patel     MachineState *mc = MACHINE(s);
354954886eaSAnup Patel 
355954886eaSAnup Patel     aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
356954886eaSAnup Patel     aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
357954886eaSAnup Patel     aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
358954886eaSAnup Patel 
359954886eaSAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
360954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
361954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT);
362954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
363954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER);
364954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
365954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT);
366954886eaSAnup Patel     }
367954886eaSAnup Patel     aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2;
368954886eaSAnup Patel 
36928d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
370954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
371954886eaSAnup Patel         name = g_strdup_printf("/soc/mswi@%lx", addr);
372954886eaSAnup Patel         qemu_fdt_add_subnode(mc->fdt, name);
37328d8c281SAnup Patel         qemu_fdt_setprop_string(mc->fdt, name, "compatible",
37428d8c281SAnup Patel             "riscv,aclint-mswi");
375954886eaSAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "reg",
376954886eaSAnup Patel             0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE);
377954886eaSAnup Patel         qemu_fdt_setprop(mc->fdt, name, "interrupts-extended",
378954886eaSAnup Patel             aclint_mswi_cells, aclint_cells_size);
379954886eaSAnup Patel         qemu_fdt_setprop(mc->fdt, name, "interrupt-controller", NULL, 0);
380954886eaSAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 0);
381954886eaSAnup Patel         riscv_socket_fdt_write_id(mc, mc->fdt, name, socket);
382954886eaSAnup Patel         g_free(name);
38328d8c281SAnup Patel     }
384954886eaSAnup Patel 
38528d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
38628d8c281SAnup Patel         addr = memmap[VIRT_CLINT].base +
38728d8c281SAnup Patel                (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket);
38828d8c281SAnup Patel         size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE;
38928d8c281SAnup Patel     } else {
390954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE +
391954886eaSAnup Patel             (memmap[VIRT_CLINT].size * socket);
39228d8c281SAnup Patel         size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE;
39328d8c281SAnup Patel     }
394954886eaSAnup Patel     name = g_strdup_printf("/soc/mtimer@%lx", addr);
395954886eaSAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
396954886eaSAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible",
397954886eaSAnup Patel         "riscv,aclint-mtimer");
398954886eaSAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
399954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIME,
40028d8c281SAnup Patel         0x0, size - RISCV_ACLINT_DEFAULT_MTIME,
401954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP,
402954886eaSAnup Patel         0x0, RISCV_ACLINT_DEFAULT_MTIME);
403954886eaSAnup Patel     qemu_fdt_setprop(mc->fdt, name, "interrupts-extended",
404954886eaSAnup Patel         aclint_mtimer_cells, aclint_cells_size);
405954886eaSAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, name, socket);
406954886eaSAnup Patel     g_free(name);
407954886eaSAnup Patel 
40828d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
409954886eaSAnup Patel         addr = memmap[VIRT_ACLINT_SSWI].base +
410954886eaSAnup Patel             (memmap[VIRT_ACLINT_SSWI].size * socket);
411954886eaSAnup Patel         name = g_strdup_printf("/soc/sswi@%lx", addr);
412954886eaSAnup Patel         qemu_fdt_add_subnode(mc->fdt, name);
41328d8c281SAnup Patel         qemu_fdt_setprop_string(mc->fdt, name, "compatible",
41428d8c281SAnup Patel             "riscv,aclint-sswi");
415954886eaSAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "reg",
416954886eaSAnup Patel             0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size);
417954886eaSAnup Patel         qemu_fdt_setprop(mc->fdt, name, "interrupts-extended",
418954886eaSAnup Patel             aclint_sswi_cells, aclint_cells_size);
419954886eaSAnup Patel         qemu_fdt_setprop(mc->fdt, name, "interrupt-controller", NULL, 0);
420954886eaSAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 0);
421954886eaSAnup Patel         riscv_socket_fdt_write_id(mc, mc->fdt, name, socket);
422954886eaSAnup Patel         g_free(name);
42328d8c281SAnup Patel     }
424954886eaSAnup Patel 
425954886eaSAnup Patel     g_free(aclint_mswi_cells);
426954886eaSAnup Patel     g_free(aclint_mtimer_cells);
427954886eaSAnup Patel     g_free(aclint_sswi_cells);
428954886eaSAnup Patel }
429954886eaSAnup Patel 
4300ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s,
4310ffc1a95SAnup Patel                                    const MemMapEntry *memmap, int socket,
4320ffc1a95SAnup Patel                                    uint32_t *phandle, uint32_t *intc_phandles,
4330ffc1a95SAnup Patel                                    uint32_t *plic_phandles)
4340ffc1a95SAnup Patel {
4350ffc1a95SAnup Patel     int cpu;
4360ffc1a95SAnup Patel     char *plic_name;
4370ffc1a95SAnup Patel     uint32_t *plic_cells;
4380ffc1a95SAnup Patel     unsigned long plic_addr;
4390ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
4400ffc1a95SAnup Patel     static const char * const plic_compat[2] = {
4410ffc1a95SAnup Patel         "sifive,plic-1.0.0", "riscv,plic0"
4420ffc1a95SAnup Patel     };
4430ffc1a95SAnup Patel 
444ad40be27SYifei Jiang     if (kvm_enabled()) {
445ad40be27SYifei Jiang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
446ad40be27SYifei Jiang     } else {
4470ffc1a95SAnup Patel         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
448ad40be27SYifei Jiang     }
4490ffc1a95SAnup Patel 
4500ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
451ad40be27SYifei Jiang         if (kvm_enabled()) {
452ad40be27SYifei Jiang             plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
453ad40be27SYifei Jiang             plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
454ad40be27SYifei Jiang         } else {
4550ffc1a95SAnup Patel             plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
4560ffc1a95SAnup Patel             plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT);
4570ffc1a95SAnup Patel             plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
4580ffc1a95SAnup Patel             plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT);
4590ffc1a95SAnup Patel         }
460ad40be27SYifei Jiang     }
4610ffc1a95SAnup Patel 
4620ffc1a95SAnup Patel     plic_phandles[socket] = (*phandle)++;
46318df0b46SAnup Patel     plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket);
46418df0b46SAnup Patel     plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr);
4650ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, plic_name);
4660ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, plic_name,
46718df0b46SAnup Patel         "#interrupt-cells", FDT_PLIC_INT_CELLS);
4680ffc1a95SAnup Patel     qemu_fdt_setprop_string_array(mc->fdt, plic_name, "compatible",
4690ffc1a95SAnup Patel                                   (char **)&plic_compat,
4700ffc1a95SAnup Patel                                   ARRAY_SIZE(plic_compat));
4710ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, plic_name, "interrupt-controller", NULL, 0);
4720ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, plic_name, "interrupts-extended",
47318df0b46SAnup Patel         plic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
4740ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, plic_name, "reg",
47518df0b46SAnup Patel         0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size);
4760ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, plic_name, "riscv,ndev", VIRTIO_NDEV);
4770ffc1a95SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, plic_name, socket);
4780ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, plic_name, "phandle",
4790ffc1a95SAnup Patel         plic_phandles[socket]);
4803029fab6SAlistair Francis 
4813029fab6SAlistair Francis     platform_bus_add_all_fdt_nodes(mc->fdt, plic_name,
4823029fab6SAlistair Francis                                    memmap[VIRT_PLATFORM_BUS].base,
4833029fab6SAlistair Francis                                    memmap[VIRT_PLATFORM_BUS].size,
4843029fab6SAlistair Francis                                    VIRT_PLATFORM_BUS_IRQ);
4853029fab6SAlistair Francis 
48618df0b46SAnup Patel     g_free(plic_name);
48718df0b46SAnup Patel 
48818df0b46SAnup Patel     g_free(plic_cells);
4890ffc1a95SAnup Patel }
4900ffc1a95SAnup Patel 
49128d8c281SAnup Patel static uint32_t imsic_num_bits(uint32_t count)
49228d8c281SAnup Patel {
49328d8c281SAnup Patel     uint32_t ret = 0;
49428d8c281SAnup Patel 
49528d8c281SAnup Patel     while (BIT(ret) < count) {
49628d8c281SAnup Patel         ret++;
49728d8c281SAnup Patel     }
49828d8c281SAnup Patel 
49928d8c281SAnup Patel     return ret;
50028d8c281SAnup Patel }
50128d8c281SAnup Patel 
50228d8c281SAnup Patel static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap,
503e6faee65SAnup Patel                              uint32_t *phandle, uint32_t *intc_phandles,
50428d8c281SAnup Patel                              uint32_t *msi_m_phandle, uint32_t *msi_s_phandle)
50528d8c281SAnup Patel {
50628d8c281SAnup Patel     int cpu, socket;
50728d8c281SAnup Patel     char *imsic_name;
50828d8c281SAnup Patel     MachineState *mc = MACHINE(s);
50928d8c281SAnup Patel     uint32_t imsic_max_hart_per_socket, imsic_guest_bits;
51028d8c281SAnup Patel     uint32_t *imsic_cells, *imsic_regs, imsic_addr, imsic_size;
51128d8c281SAnup Patel 
51228d8c281SAnup Patel     *msi_m_phandle = (*phandle)++;
51328d8c281SAnup Patel     *msi_s_phandle = (*phandle)++;
51428d8c281SAnup Patel     imsic_cells = g_new0(uint32_t, mc->smp.cpus * 2);
51528d8c281SAnup Patel     imsic_regs = g_new0(uint32_t, riscv_socket_count(mc) * 4);
51628d8c281SAnup Patel 
51728d8c281SAnup Patel     /* M-level IMSIC node */
51828d8c281SAnup Patel     for (cpu = 0; cpu < mc->smp.cpus; cpu++) {
51928d8c281SAnup Patel         imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
52028d8c281SAnup Patel         imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT);
52128d8c281SAnup Patel     }
52228d8c281SAnup Patel     imsic_max_hart_per_socket = 0;
52328d8c281SAnup Patel     for (socket = 0; socket < riscv_socket_count(mc); socket++) {
52428d8c281SAnup Patel         imsic_addr = memmap[VIRT_IMSIC_M].base +
52528d8c281SAnup Patel                      socket * VIRT_IMSIC_GROUP_MAX_SIZE;
52628d8c281SAnup Patel         imsic_size = IMSIC_HART_SIZE(0) * s->soc[socket].num_harts;
52728d8c281SAnup Patel         imsic_regs[socket * 4 + 0] = 0;
52828d8c281SAnup Patel         imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr);
52928d8c281SAnup Patel         imsic_regs[socket * 4 + 2] = 0;
53028d8c281SAnup Patel         imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size);
53128d8c281SAnup Patel         if (imsic_max_hart_per_socket < s->soc[socket].num_harts) {
53228d8c281SAnup Patel             imsic_max_hart_per_socket = s->soc[socket].num_harts;
53328d8c281SAnup Patel         }
53428d8c281SAnup Patel     }
53528d8c281SAnup Patel     imsic_name = g_strdup_printf("/soc/imsics@%lx",
53628d8c281SAnup Patel         (unsigned long)memmap[VIRT_IMSIC_M].base);
53728d8c281SAnup Patel     qemu_fdt_add_subnode(mc->fdt, imsic_name);
53828d8c281SAnup Patel     qemu_fdt_setprop_string(mc->fdt, imsic_name, "compatible",
53928d8c281SAnup Patel         "riscv,imsics");
54028d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "#interrupt-cells",
54128d8c281SAnup Patel         FDT_IMSIC_INT_CELLS);
54228d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "interrupt-controller",
54328d8c281SAnup Patel         NULL, 0);
54428d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "msi-controller",
54528d8c281SAnup Patel         NULL, 0);
54628d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "interrupts-extended",
54728d8c281SAnup Patel         imsic_cells, mc->smp.cpus * sizeof(uint32_t) * 2);
54828d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "reg", imsic_regs,
54928d8c281SAnup Patel         riscv_socket_count(mc) * sizeof(uint32_t) * 4);
55028d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,num-ids",
55128d8c281SAnup Patel         VIRT_IRQCHIP_NUM_MSIS);
55228d8c281SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, imsic_name, "riscv,ipi-id",
55328d8c281SAnup Patel         VIRT_IRQCHIP_IPI_MSI);
55428d8c281SAnup Patel     if (riscv_socket_count(mc) > 1) {
55528d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,hart-index-bits",
55628d8c281SAnup Patel             imsic_num_bits(imsic_max_hart_per_socket));
55728d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-bits",
55828d8c281SAnup Patel             imsic_num_bits(riscv_socket_count(mc)));
55928d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-shift",
56028d8c281SAnup Patel             IMSIC_MMIO_GROUP_MIN_SHIFT);
56128d8c281SAnup Patel     }
56228d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "phandle", *msi_m_phandle);
5633029fab6SAlistair Francis 
5643029fab6SAlistair Francis     platform_bus_add_all_fdt_nodes(mc->fdt, imsic_name,
5653029fab6SAlistair Francis                                    memmap[VIRT_PLATFORM_BUS].base,
5663029fab6SAlistair Francis                                    memmap[VIRT_PLATFORM_BUS].size,
5673029fab6SAlistair Francis                                    VIRT_PLATFORM_BUS_IRQ);
5683029fab6SAlistair Francis 
56928d8c281SAnup Patel     g_free(imsic_name);
57028d8c281SAnup Patel 
57128d8c281SAnup Patel     /* S-level IMSIC node */
57228d8c281SAnup Patel     for (cpu = 0; cpu < mc->smp.cpus; cpu++) {
57328d8c281SAnup Patel         imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
57428d8c281SAnup Patel         imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
57528d8c281SAnup Patel     }
57628d8c281SAnup Patel     imsic_guest_bits = imsic_num_bits(s->aia_guests + 1);
57728d8c281SAnup Patel     imsic_max_hart_per_socket = 0;
57828d8c281SAnup Patel     for (socket = 0; socket < riscv_socket_count(mc); socket++) {
57928d8c281SAnup Patel         imsic_addr = memmap[VIRT_IMSIC_S].base +
58028d8c281SAnup Patel                      socket * VIRT_IMSIC_GROUP_MAX_SIZE;
58128d8c281SAnup Patel         imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) *
58228d8c281SAnup Patel                      s->soc[socket].num_harts;
58328d8c281SAnup Patel         imsic_regs[socket * 4 + 0] = 0;
58428d8c281SAnup Patel         imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr);
58528d8c281SAnup Patel         imsic_regs[socket * 4 + 2] = 0;
58628d8c281SAnup Patel         imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size);
58728d8c281SAnup Patel         if (imsic_max_hart_per_socket < s->soc[socket].num_harts) {
58828d8c281SAnup Patel             imsic_max_hart_per_socket = s->soc[socket].num_harts;
58928d8c281SAnup Patel         }
59028d8c281SAnup Patel     }
59128d8c281SAnup Patel     imsic_name = g_strdup_printf("/soc/imsics@%lx",
59228d8c281SAnup Patel         (unsigned long)memmap[VIRT_IMSIC_S].base);
59328d8c281SAnup Patel     qemu_fdt_add_subnode(mc->fdt, imsic_name);
59428d8c281SAnup Patel     qemu_fdt_setprop_string(mc->fdt, imsic_name, "compatible",
59528d8c281SAnup Patel         "riscv,imsics");
59628d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "#interrupt-cells",
59728d8c281SAnup Patel         FDT_IMSIC_INT_CELLS);
59828d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "interrupt-controller",
59928d8c281SAnup Patel         NULL, 0);
60028d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "msi-controller",
60128d8c281SAnup Patel         NULL, 0);
60228d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "interrupts-extended",
60328d8c281SAnup Patel         imsic_cells, mc->smp.cpus * sizeof(uint32_t) * 2);
60428d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "reg", imsic_regs,
60528d8c281SAnup Patel         riscv_socket_count(mc) * sizeof(uint32_t) * 4);
60628d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,num-ids",
60728d8c281SAnup Patel         VIRT_IRQCHIP_NUM_MSIS);
60828d8c281SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, imsic_name, "riscv,ipi-id",
60928d8c281SAnup Patel         VIRT_IRQCHIP_IPI_MSI);
61028d8c281SAnup Patel     if (imsic_guest_bits) {
61128d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,guest-index-bits",
61228d8c281SAnup Patel             imsic_guest_bits);
61328d8c281SAnup Patel     }
61428d8c281SAnup Patel     if (riscv_socket_count(mc) > 1) {
61528d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,hart-index-bits",
61628d8c281SAnup Patel             imsic_num_bits(imsic_max_hart_per_socket));
61728d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-bits",
61828d8c281SAnup Patel             imsic_num_bits(riscv_socket_count(mc)));
61928d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-shift",
62028d8c281SAnup Patel             IMSIC_MMIO_GROUP_MIN_SHIFT);
62128d8c281SAnup Patel     }
62228d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "phandle", *msi_s_phandle);
62328d8c281SAnup Patel     g_free(imsic_name);
62428d8c281SAnup Patel 
62528d8c281SAnup Patel     g_free(imsic_regs);
62628d8c281SAnup Patel     g_free(imsic_cells);
62728d8c281SAnup Patel }
62828d8c281SAnup Patel 
62928d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s,
63028d8c281SAnup Patel                                     const MemMapEntry *memmap, int socket,
63128d8c281SAnup Patel                                     uint32_t msi_m_phandle,
63228d8c281SAnup Patel                                     uint32_t msi_s_phandle,
63328d8c281SAnup Patel                                     uint32_t *phandle,
63428d8c281SAnup Patel                                     uint32_t *intc_phandles,
635e6faee65SAnup Patel                                     uint32_t *aplic_phandles)
636e6faee65SAnup Patel {
637e6faee65SAnup Patel     int cpu;
638e6faee65SAnup Patel     char *aplic_name;
639e6faee65SAnup Patel     uint32_t *aplic_cells;
640e6faee65SAnup Patel     unsigned long aplic_addr;
641e6faee65SAnup Patel     MachineState *mc = MACHINE(s);
642e6faee65SAnup Patel     uint32_t aplic_m_phandle, aplic_s_phandle;
643e6faee65SAnup Patel 
644e6faee65SAnup Patel     aplic_m_phandle = (*phandle)++;
645e6faee65SAnup Patel     aplic_s_phandle = (*phandle)++;
646e6faee65SAnup Patel     aplic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
647e6faee65SAnup Patel 
648e6faee65SAnup Patel     /* M-level APLIC node */
649e6faee65SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
650e6faee65SAnup Patel         aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
651e6faee65SAnup Patel         aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT);
652e6faee65SAnup Patel     }
653e6faee65SAnup Patel     aplic_addr = memmap[VIRT_APLIC_M].base +
654e6faee65SAnup Patel                  (memmap[VIRT_APLIC_M].size * socket);
655e6faee65SAnup Patel     aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr);
656e6faee65SAnup Patel     qemu_fdt_add_subnode(mc->fdt, aplic_name);
657e6faee65SAnup Patel     qemu_fdt_setprop_string(mc->fdt, aplic_name, "compatible", "riscv,aplic");
658e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name,
659e6faee65SAnup Patel         "#interrupt-cells", FDT_APLIC_INT_CELLS);
660e6faee65SAnup Patel     qemu_fdt_setprop(mc->fdt, aplic_name, "interrupt-controller", NULL, 0);
66128d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC) {
662e6faee65SAnup Patel         qemu_fdt_setprop(mc->fdt, aplic_name, "interrupts-extended",
663e6faee65SAnup Patel             aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2);
66428d8c281SAnup Patel     } else {
66528d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, aplic_name, "msi-parent",
66628d8c281SAnup Patel             msi_m_phandle);
66728d8c281SAnup Patel     }
668e6faee65SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, aplic_name, "reg",
669e6faee65SAnup Patel         0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_M].size);
670e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,num-sources",
671e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_SOURCES);
672e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,children",
673e6faee65SAnup Patel         aplic_s_phandle);
674e6faee65SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, aplic_name, "riscv,delegate",
675e6faee65SAnup Patel         aplic_s_phandle, 0x1, VIRT_IRQCHIP_NUM_SOURCES);
676e6faee65SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, aplic_name, socket);
677e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "phandle", aplic_m_phandle);
678e6faee65SAnup Patel     g_free(aplic_name);
679e6faee65SAnup Patel 
680e6faee65SAnup Patel     /* S-level APLIC node */
681e6faee65SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
682e6faee65SAnup Patel         aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
683e6faee65SAnup Patel         aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
684e6faee65SAnup Patel     }
685e6faee65SAnup Patel     aplic_addr = memmap[VIRT_APLIC_S].base +
686e6faee65SAnup Patel                  (memmap[VIRT_APLIC_S].size * socket);
687e6faee65SAnup Patel     aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr);
688e6faee65SAnup Patel     qemu_fdt_add_subnode(mc->fdt, aplic_name);
689e6faee65SAnup Patel     qemu_fdt_setprop_string(mc->fdt, aplic_name, "compatible", "riscv,aplic");
690e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name,
691e6faee65SAnup Patel         "#interrupt-cells", FDT_APLIC_INT_CELLS);
692e6faee65SAnup Patel     qemu_fdt_setprop(mc->fdt, aplic_name, "interrupt-controller", NULL, 0);
69328d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC) {
694e6faee65SAnup Patel         qemu_fdt_setprop(mc->fdt, aplic_name, "interrupts-extended",
695e6faee65SAnup Patel             aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2);
69628d8c281SAnup Patel     } else {
69728d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, aplic_name, "msi-parent",
69828d8c281SAnup Patel             msi_s_phandle);
69928d8c281SAnup Patel     }
700e6faee65SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, aplic_name, "reg",
701e6faee65SAnup Patel         0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_S].size);
702e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,num-sources",
703e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_SOURCES);
704e6faee65SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, aplic_name, socket);
705e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "phandle", aplic_s_phandle);
7063029fab6SAlistair Francis 
7073029fab6SAlistair Francis     platform_bus_add_all_fdt_nodes(mc->fdt, aplic_name,
7083029fab6SAlistair Francis                                    memmap[VIRT_PLATFORM_BUS].base,
7093029fab6SAlistair Francis                                    memmap[VIRT_PLATFORM_BUS].size,
7103029fab6SAlistair Francis                                    VIRT_PLATFORM_BUS_IRQ);
7113029fab6SAlistair Francis 
712e6faee65SAnup Patel     g_free(aplic_name);
713e6faee65SAnup Patel 
714e6faee65SAnup Patel     g_free(aplic_cells);
715e6faee65SAnup Patel     aplic_phandles[socket] = aplic_s_phandle;
716e6faee65SAnup Patel }
717e6faee65SAnup Patel 
7180ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap,
7190ffc1a95SAnup Patel                                bool is_32_bit, uint32_t *phandle,
7200ffc1a95SAnup Patel                                uint32_t *irq_mmio_phandle,
7210ffc1a95SAnup Patel                                uint32_t *irq_pcie_phandle,
72228d8c281SAnup Patel                                uint32_t *irq_virtio_phandle,
72328d8c281SAnup Patel                                uint32_t *msi_pcie_phandle)
7240ffc1a95SAnup Patel {
7250ffc1a95SAnup Patel     char *clust_name;
72628d8c281SAnup Patel     int socket, phandle_pos;
7270ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
72828d8c281SAnup Patel     uint32_t msi_m_phandle = 0, msi_s_phandle = 0;
72928d8c281SAnup Patel     uint32_t *intc_phandles, xplic_phandles[MAX_NODES];
7300ffc1a95SAnup Patel 
7310ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/cpus");
7320ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/cpus", "timebase-frequency",
7330ffc1a95SAnup Patel                           RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ);
7340ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/cpus", "#size-cells", 0x0);
7350ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/cpus", "#address-cells", 0x1);
7360ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/cpus/cpu-map");
7370ffc1a95SAnup Patel 
73828d8c281SAnup Patel     intc_phandles = g_new0(uint32_t, mc->smp.cpus);
73928d8c281SAnup Patel 
74028d8c281SAnup Patel     phandle_pos = mc->smp.cpus;
7410ffc1a95SAnup Patel     for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) {
74228d8c281SAnup Patel         phandle_pos -= s->soc[socket].num_harts;
74328d8c281SAnup Patel 
7440ffc1a95SAnup Patel         clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket);
7450ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, clust_name);
7460ffc1a95SAnup Patel 
7470ffc1a95SAnup Patel         create_fdt_socket_cpus(s, socket, clust_name, phandle,
74828d8c281SAnup Patel             is_32_bit, &intc_phandles[phandle_pos]);
7490ffc1a95SAnup Patel 
7500ffc1a95SAnup Patel         create_fdt_socket_memory(s, memmap, socket);
7510ffc1a95SAnup Patel 
75228d8c281SAnup Patel         g_free(clust_name);
75328d8c281SAnup Patel 
754ad40be27SYifei Jiang         if (!kvm_enabled()) {
755954886eaSAnup Patel             if (s->have_aclint) {
75628d8c281SAnup Patel                 create_fdt_socket_aclint(s, memmap, socket,
75728d8c281SAnup Patel                     &intc_phandles[phandle_pos]);
758954886eaSAnup Patel             } else {
75928d8c281SAnup Patel                 create_fdt_socket_clint(s, memmap, socket,
76028d8c281SAnup Patel                     &intc_phandles[phandle_pos]);
761954886eaSAnup Patel             }
762ad40be27SYifei Jiang         }
76328d8c281SAnup Patel     }
76428d8c281SAnup Patel 
76528d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
76628d8c281SAnup Patel         create_fdt_imsic(s, memmap, phandle, intc_phandles,
76728d8c281SAnup Patel             &msi_m_phandle, &msi_s_phandle);
76828d8c281SAnup Patel         *msi_pcie_phandle = msi_s_phandle;
76928d8c281SAnup Patel     }
77028d8c281SAnup Patel 
77128d8c281SAnup Patel     phandle_pos = mc->smp.cpus;
77228d8c281SAnup Patel     for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) {
77328d8c281SAnup Patel         phandle_pos -= s->soc[socket].num_harts;
7740ffc1a95SAnup Patel 
775e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
7760ffc1a95SAnup Patel             create_fdt_socket_plic(s, memmap, socket, phandle,
77728d8c281SAnup Patel                 &intc_phandles[phandle_pos], xplic_phandles);
778e6faee65SAnup Patel         } else {
77928d8c281SAnup Patel             create_fdt_socket_aplic(s, memmap, socket,
78028d8c281SAnup Patel                 msi_m_phandle, msi_s_phandle, phandle,
78128d8c281SAnup Patel                 &intc_phandles[phandle_pos], xplic_phandles);
78228d8c281SAnup Patel         }
783e6faee65SAnup Patel     }
7840ffc1a95SAnup Patel 
7850ffc1a95SAnup Patel     g_free(intc_phandles);
78618df0b46SAnup Patel 
78718df0b46SAnup Patel     for (socket = 0; socket < riscv_socket_count(mc); socket++) {
78818df0b46SAnup Patel         if (socket == 0) {
7890ffc1a95SAnup Patel             *irq_mmio_phandle = xplic_phandles[socket];
7900ffc1a95SAnup Patel             *irq_virtio_phandle = xplic_phandles[socket];
7910ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
79218df0b46SAnup Patel         }
79318df0b46SAnup Patel         if (socket == 1) {
7940ffc1a95SAnup Patel             *irq_virtio_phandle = xplic_phandles[socket];
7950ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
79618df0b46SAnup Patel         }
79718df0b46SAnup Patel         if (socket == 2) {
7980ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
79918df0b46SAnup Patel         }
80018df0b46SAnup Patel     }
80118df0b46SAnup Patel 
8020ffc1a95SAnup Patel     riscv_socket_fdt_write_distance_matrix(mc, mc->fdt);
8030ffc1a95SAnup Patel }
8040ffc1a95SAnup Patel 
8050ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap,
8060ffc1a95SAnup Patel                               uint32_t irq_virtio_phandle)
8070ffc1a95SAnup Patel {
8080ffc1a95SAnup Patel     int i;
8090ffc1a95SAnup Patel     char *name;
8100ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
81104331d0bSMichael Clark 
81204331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
81318df0b46SAnup Patel         name = g_strdup_printf("/soc/virtio_mmio@%lx",
81404331d0bSMichael Clark             (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size));
8150ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, name);
8160ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, name, "compatible", "virtio,mmio");
8170ffc1a95SAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "reg",
81804331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
81904331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].size);
8200ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent",
8210ffc1a95SAnup Patel             irq_virtio_phandle);
822e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
823e6faee65SAnup Patel             qemu_fdt_setprop_cell(mc->fdt, name, "interrupts",
824e6faee65SAnup Patel                                   VIRTIO_IRQ + i);
825e6faee65SAnup Patel         } else {
826e6faee65SAnup Patel             qemu_fdt_setprop_cells(mc->fdt, name, "interrupts",
827e6faee65SAnup Patel                                    VIRTIO_IRQ + i, 0x4);
828e6faee65SAnup Patel         }
82918df0b46SAnup Patel         g_free(name);
83004331d0bSMichael Clark     }
8310ffc1a95SAnup Patel }
8320ffc1a95SAnup Patel 
8330ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap,
83428d8c281SAnup Patel                             uint32_t irq_pcie_phandle,
83528d8c281SAnup Patel                             uint32_t msi_pcie_phandle)
8360ffc1a95SAnup Patel {
8370ffc1a95SAnup Patel     char *name;
8380ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
83904331d0bSMichael Clark 
84018df0b46SAnup Patel     name = g_strdup_printf("/soc/pci@%lx",
8416d56e396SAlistair Francis         (long) memmap[VIRT_PCIE_ECAM].base);
8420ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
8430ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "#address-cells",
8440ffc1a95SAnup Patel         FDT_PCI_ADDR_CELLS);
8450ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells",
8460ffc1a95SAnup Patel         FDT_PCI_INT_CELLS);
8470ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "#size-cells", 0x2);
8480ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible",
8490ffc1a95SAnup Patel         "pci-host-ecam-generic");
8500ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "device_type", "pci");
8510ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "linux,pci-domain", 0);
8520ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "bus-range", 0,
85318df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1);
8540ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, name, "dma-coherent", NULL, 0);
85528d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
85628d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "msi-parent", msi_pcie_phandle);
85728d8c281SAnup Patel     }
8580ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg", 0,
85918df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size);
8600ffc1a95SAnup Patel     qemu_fdt_setprop_sized_cells(mc->fdt, name, "ranges",
8616d56e396SAlistair Francis         1, FDT_PCI_RANGE_IOPORT, 2, 0,
8626d56e396SAlistair Francis         2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size,
8636d56e396SAlistair Francis         1, FDT_PCI_RANGE_MMIO,
8646d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base,
86519800265SBin Meng         2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size,
86619800265SBin Meng         1, FDT_PCI_RANGE_MMIO_64BIT,
86719800265SBin Meng         2, virt_high_pcie_memmap.base,
86819800265SBin Meng         2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size);
86919800265SBin Meng 
870e6faee65SAnup Patel     create_pcie_irq_map(s, mc->fdt, name, irq_pcie_phandle);
87118df0b46SAnup Patel     g_free(name);
8720ffc1a95SAnup Patel }
8736d56e396SAlistair Francis 
8740ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap,
8750ffc1a95SAnup Patel                              uint32_t *phandle)
8760ffc1a95SAnup Patel {
8770ffc1a95SAnup Patel     char *name;
8780ffc1a95SAnup Patel     uint32_t test_phandle;
8790ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
8800ffc1a95SAnup Patel 
8810ffc1a95SAnup Patel     test_phandle = (*phandle)++;
88218df0b46SAnup Patel     name = g_strdup_printf("/soc/test@%lx",
88304331d0bSMichael Clark         (long)memmap[VIRT_TEST].base);
8840ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
8859c0fb20cSPalmer Dabbelt     {
8862cc04550SBin Meng         static const char * const compat[3] = {
8872cc04550SBin Meng             "sifive,test1", "sifive,test0", "syscon"
8882cc04550SBin Meng         };
8890ffc1a95SAnup Patel         qemu_fdt_setprop_string_array(mc->fdt, name, "compatible",
8900ffc1a95SAnup Patel                                       (char **)&compat, ARRAY_SIZE(compat));
8919c0fb20cSPalmer Dabbelt     }
8920ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
8930ffc1a95SAnup Patel         0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size);
8940ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "phandle", test_phandle);
8950ffc1a95SAnup Patel     test_phandle = qemu_fdt_get_phandle(mc->fdt, name);
89618df0b46SAnup Patel     g_free(name);
8970e404da0SAnup Patel 
89818df0b46SAnup Patel     name = g_strdup_printf("/soc/reboot");
8990ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
9000ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "syscon-reboot");
9010ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "regmap", test_phandle);
9020ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "offset", 0x0);
9030ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "value", FINISHER_RESET);
90418df0b46SAnup Patel     g_free(name);
9050e404da0SAnup Patel 
90618df0b46SAnup Patel     name = g_strdup_printf("/soc/poweroff");
9070ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
9080ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "syscon-poweroff");
9090ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "regmap", test_phandle);
9100ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "offset", 0x0);
9110ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "value", FINISHER_PASS);
91218df0b46SAnup Patel     g_free(name);
9130ffc1a95SAnup Patel }
9140ffc1a95SAnup Patel 
9150ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap,
9160ffc1a95SAnup Patel                             uint32_t irq_mmio_phandle)
9170ffc1a95SAnup Patel {
9180ffc1a95SAnup Patel     char *name;
9190ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
92004331d0bSMichael Clark 
92118df0b46SAnup Patel     name = g_strdup_printf("/soc/uart@%lx", (long)memmap[VIRT_UART0].base);
9220ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
9230ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "ns16550a");
9240ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
92504331d0bSMichael Clark         0x0, memmap[VIRT_UART0].base,
92604331d0bSMichael Clark         0x0, memmap[VIRT_UART0].size);
9270ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "clock-frequency", 3686400);
9280ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent", irq_mmio_phandle);
929e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
9300ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", UART0_IRQ);
931e6faee65SAnup Patel     } else {
932e6faee65SAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "interrupts", UART0_IRQ, 0x4);
933e6faee65SAnup Patel     }
93404331d0bSMichael Clark 
9350ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/chosen");
9360ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/chosen", "stdout-path", name);
93718df0b46SAnup Patel     g_free(name);
9380ffc1a95SAnup Patel }
9390ffc1a95SAnup Patel 
9400ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap,
9410ffc1a95SAnup Patel                            uint32_t irq_mmio_phandle)
9420ffc1a95SAnup Patel {
9430ffc1a95SAnup Patel     char *name;
9440ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
94571eb522cSAlistair Francis 
94618df0b46SAnup Patel     name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base);
9470ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
9480ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible",
9490ffc1a95SAnup Patel         "google,goldfish-rtc");
9500ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
9510ffc1a95SAnup Patel         0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size);
9520ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent",
9530ffc1a95SAnup Patel         irq_mmio_phandle);
954e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
9550ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", RTC_IRQ);
956e6faee65SAnup Patel     } else {
957e6faee65SAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "interrupts", RTC_IRQ, 0x4);
958e6faee65SAnup Patel     }
95918df0b46SAnup Patel     g_free(name);
9600ffc1a95SAnup Patel }
9610ffc1a95SAnup Patel 
9620ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap)
9630ffc1a95SAnup Patel {
9640ffc1a95SAnup Patel     char *name;
9650ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
9660ffc1a95SAnup Patel     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
9670ffc1a95SAnup Patel     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
96867b5ef30SAnup Patel 
96958bde469SBin Meng     name = g_strdup_printf("/flash@%" PRIx64, flashbase);
970c65d7080SAlex Bennée     qemu_fdt_add_subnode(mc->fdt, name);
971c65d7080SAlex Bennée     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "cfi-flash");
972c65d7080SAlex Bennée     qemu_fdt_setprop_sized_cells(mc->fdt, name, "reg",
97371eb522cSAlistair Francis                                  2, flashbase, 2, flashsize,
97471eb522cSAlistair Francis                                  2, flashbase + flashsize, 2, flashsize);
975c65d7080SAlex Bennée     qemu_fdt_setprop_cell(mc->fdt, name, "bank-width", 4);
97618df0b46SAnup Patel     g_free(name);
9770ffc1a95SAnup Patel }
9780ffc1a95SAnup Patel 
9790ffc1a95SAnup Patel static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap,
9800ffc1a95SAnup Patel                        uint64_t mem_size, const char *cmdline, bool is_32_bit)
9810ffc1a95SAnup Patel {
9820ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
98328d8c281SAnup Patel     uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1;
9840ffc1a95SAnup Patel     uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1;
9850ffc1a95SAnup Patel 
9860ffc1a95SAnup Patel     if (mc->dtb) {
9870ffc1a95SAnup Patel         mc->fdt = load_device_tree(mc->dtb, &s->fdt_size);
9880ffc1a95SAnup Patel         if (!mc->fdt) {
9890ffc1a95SAnup Patel             error_report("load_device_tree() failed");
9900ffc1a95SAnup Patel             exit(1);
9910ffc1a95SAnup Patel         }
9920ffc1a95SAnup Patel         goto update_bootargs;
9930ffc1a95SAnup Patel     } else {
9940ffc1a95SAnup Patel         mc->fdt = create_device_tree(&s->fdt_size);
9950ffc1a95SAnup Patel         if (!mc->fdt) {
9960ffc1a95SAnup Patel             error_report("create_device_tree() failed");
9970ffc1a95SAnup Patel             exit(1);
9980ffc1a95SAnup Patel         }
9990ffc1a95SAnup Patel     }
10000ffc1a95SAnup Patel 
10010ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/", "model", "riscv-virtio,qemu");
10020ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/", "compatible", "riscv-virtio");
10030ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/", "#size-cells", 0x2);
10040ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/", "#address-cells", 0x2);
10050ffc1a95SAnup Patel 
10060ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/soc");
10070ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, "/soc", "ranges", NULL, 0);
10080ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/soc", "compatible", "simple-bus");
10090ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/soc", "#size-cells", 0x2);
10100ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/soc", "#address-cells", 0x2);
10110ffc1a95SAnup Patel 
10120ffc1a95SAnup Patel     create_fdt_sockets(s, memmap, is_32_bit, &phandle,
101328d8c281SAnup Patel         &irq_mmio_phandle, &irq_pcie_phandle, &irq_virtio_phandle,
101428d8c281SAnup Patel         &msi_pcie_phandle);
10150ffc1a95SAnup Patel 
10160ffc1a95SAnup Patel     create_fdt_virtio(s, memmap, irq_virtio_phandle);
10170ffc1a95SAnup Patel 
101828d8c281SAnup Patel     create_fdt_pcie(s, memmap, irq_pcie_phandle, msi_pcie_phandle);
10190ffc1a95SAnup Patel 
10200ffc1a95SAnup Patel     create_fdt_reset(s, memmap, &phandle);
10210ffc1a95SAnup Patel 
10220ffc1a95SAnup Patel     create_fdt_uart(s, memmap, irq_mmio_phandle);
10230ffc1a95SAnup Patel 
10240ffc1a95SAnup Patel     create_fdt_rtc(s, memmap, irq_mmio_phandle);
10250ffc1a95SAnup Patel 
10260ffc1a95SAnup Patel     create_fdt_flash(s, memmap);
10274e1e3003SAnup Patel 
10284e1e3003SAnup Patel update_bootargs:
102958303fc0SBin Meng     if (cmdline && *cmdline) {
10300ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, "/chosen", "bootargs", cmdline);
10314e1e3003SAnup Patel     }
103204331d0bSMichael Clark }
103304331d0bSMichael Clark 
10346d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem,
10356d56e396SAlistair Francis                                           hwaddr ecam_base, hwaddr ecam_size,
10366d56e396SAlistair Francis                                           hwaddr mmio_base, hwaddr mmio_size,
103719800265SBin Meng                                           hwaddr high_mmio_base,
103819800265SBin Meng                                           hwaddr high_mmio_size,
10396d56e396SAlistair Francis                                           hwaddr pio_base,
1040e6faee65SAnup Patel                                           DeviceState *irqchip)
10416d56e396SAlistair Francis {
10426d56e396SAlistair Francis     DeviceState *dev;
10436d56e396SAlistair Francis     MemoryRegion *ecam_alias, *ecam_reg;
104419800265SBin Meng     MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg;
10456d56e396SAlistair Francis     qemu_irq irq;
10466d56e396SAlistair Francis     int i;
10476d56e396SAlistair Francis 
10483e80f690SMarkus Armbruster     dev = qdev_new(TYPE_GPEX_HOST);
10496d56e396SAlistair Francis 
10503c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
10516d56e396SAlistair Francis 
10526d56e396SAlistair Francis     ecam_alias = g_new0(MemoryRegion, 1);
10536d56e396SAlistair Francis     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
10546d56e396SAlistair Francis     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
10556d56e396SAlistair Francis                              ecam_reg, 0, ecam_size);
10566d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias);
10576d56e396SAlistair Francis 
10586d56e396SAlistair Francis     mmio_alias = g_new0(MemoryRegion, 1);
10596d56e396SAlistair Francis     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
10606d56e396SAlistair Francis     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
10616d56e396SAlistair Francis                              mmio_reg, mmio_base, mmio_size);
10626d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias);
10636d56e396SAlistair Francis 
106419800265SBin Meng     /* Map high MMIO space */
106519800265SBin Meng     high_mmio_alias = g_new0(MemoryRegion, 1);
106619800265SBin Meng     memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high",
106719800265SBin Meng                              mmio_reg, high_mmio_base, high_mmio_size);
106819800265SBin Meng     memory_region_add_subregion(get_system_memory(), high_mmio_base,
106919800265SBin Meng                                 high_mmio_alias);
107019800265SBin Meng 
10716d56e396SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base);
10726d56e396SAlistair Francis 
10736d56e396SAlistair Francis     for (i = 0; i < GPEX_NUM_IRQS; i++) {
1074e6faee65SAnup Patel         irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i);
10756d56e396SAlistair Francis 
10766d56e396SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq);
10776d56e396SAlistair Francis         gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i);
10786d56e396SAlistair Francis     }
10796d56e396SAlistair Francis 
10806d56e396SAlistair Francis     return dev;
10816d56e396SAlistair Francis }
10826d56e396SAlistair Francis 
10830489348dSAsherah Connor static FWCfgState *create_fw_cfg(const MachineState *mc)
10840489348dSAsherah Connor {
10850489348dSAsherah Connor     hwaddr base = virt_memmap[VIRT_FW_CFG].base;
10860489348dSAsherah Connor     hwaddr size = virt_memmap[VIRT_FW_CFG].size;
10870489348dSAsherah Connor     FWCfgState *fw_cfg;
10880489348dSAsherah Connor     char *nodename;
10890489348dSAsherah Connor 
10900489348dSAsherah Connor     fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16,
10910489348dSAsherah Connor                                   &address_space_memory);
10920489348dSAsherah Connor     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)mc->smp.cpus);
10930489348dSAsherah Connor 
10940489348dSAsherah Connor     nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base);
10950489348dSAsherah Connor     qemu_fdt_add_subnode(mc->fdt, nodename);
10960489348dSAsherah Connor     qemu_fdt_setprop_string(mc->fdt, nodename,
10970489348dSAsherah Connor                             "compatible", "qemu,fw-cfg-mmio");
10980489348dSAsherah Connor     qemu_fdt_setprop_sized_cells(mc->fdt, nodename, "reg",
10990489348dSAsherah Connor                                  2, base, 2, size);
11000489348dSAsherah Connor     qemu_fdt_setprop(mc->fdt, nodename, "dma-coherent", NULL, 0);
11010489348dSAsherah Connor     g_free(nodename);
11020489348dSAsherah Connor     return fw_cfg;
11030489348dSAsherah Connor }
11040489348dSAsherah Connor 
1105e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket,
1106e6faee65SAnup Patel                                      int base_hartid, int hart_count)
1107e6faee65SAnup Patel {
1108e6faee65SAnup Patel     DeviceState *ret;
1109e6faee65SAnup Patel     char *plic_hart_config;
1110e6faee65SAnup Patel 
1111e6faee65SAnup Patel     /* Per-socket PLIC hart topology configuration string */
1112e6faee65SAnup Patel     plic_hart_config = riscv_plic_hart_config_string(hart_count);
1113e6faee65SAnup Patel 
1114e6faee65SAnup Patel     /* Per-socket PLIC */
1115e6faee65SAnup Patel     ret = sifive_plic_create(
1116e6faee65SAnup Patel             memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size,
1117e6faee65SAnup Patel             plic_hart_config, hart_count, base_hartid,
1118e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_SOURCES,
1119e6faee65SAnup Patel             ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1),
1120e6faee65SAnup Patel             VIRT_PLIC_PRIORITY_BASE,
1121e6faee65SAnup Patel             VIRT_PLIC_PENDING_BASE,
1122e6faee65SAnup Patel             VIRT_PLIC_ENABLE_BASE,
1123e6faee65SAnup Patel             VIRT_PLIC_ENABLE_STRIDE,
1124e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_BASE,
1125e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_STRIDE,
1126e6faee65SAnup Patel             memmap[VIRT_PLIC].size);
1127e6faee65SAnup Patel 
1128e6faee65SAnup Patel     g_free(plic_hart_config);
1129e6faee65SAnup Patel 
1130e6faee65SAnup Patel     return ret;
1131e6faee65SAnup Patel }
1132e6faee65SAnup Patel 
113328d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests,
1134e6faee65SAnup Patel                                     const MemMapEntry *memmap, int socket,
1135e6faee65SAnup Patel                                     int base_hartid, int hart_count)
1136e6faee65SAnup Patel {
113728d8c281SAnup Patel     int i;
113828d8c281SAnup Patel     hwaddr addr;
113928d8c281SAnup Patel     uint32_t guest_bits;
1140e6faee65SAnup Patel     DeviceState *aplic_m;
114128d8c281SAnup Patel     bool msimode = (aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) ? true : false;
114228d8c281SAnup Patel 
114328d8c281SAnup Patel     if (msimode) {
114428d8c281SAnup Patel         /* Per-socket M-level IMSICs */
114528d8c281SAnup Patel         addr = memmap[VIRT_IMSIC_M].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
114628d8c281SAnup Patel         for (i = 0; i < hart_count; i++) {
114728d8c281SAnup Patel             riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0),
114828d8c281SAnup Patel                                base_hartid + i, true, 1,
114928d8c281SAnup Patel                                VIRT_IRQCHIP_NUM_MSIS);
115028d8c281SAnup Patel         }
115128d8c281SAnup Patel 
115228d8c281SAnup Patel         /* Per-socket S-level IMSICs */
115328d8c281SAnup Patel         guest_bits = imsic_num_bits(aia_guests + 1);
115428d8c281SAnup Patel         addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
115528d8c281SAnup Patel         for (i = 0; i < hart_count; i++) {
115628d8c281SAnup Patel             riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits),
115728d8c281SAnup Patel                                base_hartid + i, false, 1 + aia_guests,
115828d8c281SAnup Patel                                VIRT_IRQCHIP_NUM_MSIS);
115928d8c281SAnup Patel         }
116028d8c281SAnup Patel     }
1161e6faee65SAnup Patel 
1162e6faee65SAnup Patel     /* Per-socket M-level APLIC */
1163e6faee65SAnup Patel     aplic_m = riscv_aplic_create(
1164e6faee65SAnup Patel         memmap[VIRT_APLIC_M].base + socket * memmap[VIRT_APLIC_M].size,
1165e6faee65SAnup Patel         memmap[VIRT_APLIC_M].size,
116628d8c281SAnup Patel         (msimode) ? 0 : base_hartid,
116728d8c281SAnup Patel         (msimode) ? 0 : hart_count,
1168e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_SOURCES,
1169e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_PRIO_BITS,
117028d8c281SAnup Patel         msimode, true, NULL);
1171e6faee65SAnup Patel 
1172e6faee65SAnup Patel     if (aplic_m) {
1173e6faee65SAnup Patel         /* Per-socket S-level APLIC */
1174e6faee65SAnup Patel         riscv_aplic_create(
1175e6faee65SAnup Patel             memmap[VIRT_APLIC_S].base + socket * memmap[VIRT_APLIC_S].size,
1176e6faee65SAnup Patel             memmap[VIRT_APLIC_S].size,
117728d8c281SAnup Patel             (msimode) ? 0 : base_hartid,
117828d8c281SAnup Patel             (msimode) ? 0 : hart_count,
1179e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_SOURCES,
1180e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_PRIO_BITS,
118128d8c281SAnup Patel             msimode, false, aplic_m);
1182e6faee65SAnup Patel     }
1183e6faee65SAnup Patel 
1184e6faee65SAnup Patel     return aplic_m;
1185e6faee65SAnup Patel }
1186e6faee65SAnup Patel 
11871832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip)
11881832b7cbSAlistair Francis {
11891832b7cbSAlistair Francis     DeviceState *dev;
11901832b7cbSAlistair Francis     SysBusDevice *sysbus;
11911832b7cbSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
11921832b7cbSAlistair Francis     int i;
11931832b7cbSAlistair Francis     MemoryRegion *sysmem = get_system_memory();
11941832b7cbSAlistair Francis 
11951832b7cbSAlistair Francis     dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
11961832b7cbSAlistair Francis     dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE);
11971832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS);
11981832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "mmio_size", memmap[VIRT_PLATFORM_BUS].size);
11991832b7cbSAlistair Francis     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
12001832b7cbSAlistair Francis     s->platform_bus_dev = dev;
12011832b7cbSAlistair Francis 
12021832b7cbSAlistair Francis     sysbus = SYS_BUS_DEVICE(dev);
12031832b7cbSAlistair Francis     for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) {
12041832b7cbSAlistair Francis         int irq = VIRT_PLATFORM_BUS_IRQ + i;
12051832b7cbSAlistair Francis         sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq));
12061832b7cbSAlistair Francis     }
12071832b7cbSAlistair Francis 
12081832b7cbSAlistair Francis     memory_region_add_subregion(sysmem,
12091832b7cbSAlistair Francis                                 memmap[VIRT_PLATFORM_BUS].base,
12101832b7cbSAlistair Francis                                 sysbus_mmio_get_region(sysbus, 0));
12111832b7cbSAlistair Francis }
12121832b7cbSAlistair Francis 
12131c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data)
12141c20d3ffSAlistair Francis {
12151c20d3ffSAlistair Francis     RISCVVirtState *s = container_of(notifier, RISCVVirtState,
12161c20d3ffSAlistair Francis                                      machine_done);
12171c20d3ffSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
12181c20d3ffSAlistair Francis     MachineState *machine = MACHINE(s);
12191c20d3ffSAlistair Francis     target_ulong start_addr = memmap[VIRT_DRAM].base;
12201c20d3ffSAlistair Francis     target_ulong firmware_end_addr, kernel_start_addr;
12211c20d3ffSAlistair Francis     uint32_t fdt_load_addr;
12221c20d3ffSAlistair Francis     uint64_t kernel_entry;
12231c20d3ffSAlistair Francis 
12241c20d3ffSAlistair Francis     /*
12251c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
12261c20d3ffSAlistair Francis      * so the "-bios" parameter is not supported when KVM is enabled.
12271c20d3ffSAlistair Francis      */
12281c20d3ffSAlistair Francis     if (kvm_enabled()) {
12291c20d3ffSAlistair Francis         if (machine->firmware) {
12301c20d3ffSAlistair Francis             if (strcmp(machine->firmware, "none")) {
12311c20d3ffSAlistair Francis                 error_report("Machine mode firmware is not supported in "
12321c20d3ffSAlistair Francis                              "combination with KVM.");
12331c20d3ffSAlistair Francis                 exit(1);
12341c20d3ffSAlistair Francis             }
12351c20d3ffSAlistair Francis         } else {
12361c20d3ffSAlistair Francis             machine->firmware = g_strdup("none");
12371c20d3ffSAlistair Francis         }
12381c20d3ffSAlistair Francis     }
12391c20d3ffSAlistair Francis 
12401c20d3ffSAlistair Francis     if (riscv_is_32bit(&s->soc[0])) {
12411c20d3ffSAlistair Francis         firmware_end_addr = riscv_find_and_load_firmware(machine,
12421c20d3ffSAlistair Francis                                     RISCV32_BIOS_BIN, start_addr, NULL);
12431c20d3ffSAlistair Francis     } else {
12441c20d3ffSAlistair Francis         firmware_end_addr = riscv_find_and_load_firmware(machine,
12451c20d3ffSAlistair Francis                                     RISCV64_BIOS_BIN, start_addr, NULL);
12461c20d3ffSAlistair Francis     }
12471c20d3ffSAlistair Francis 
12481c20d3ffSAlistair Francis     if (machine->kernel_filename) {
12491c20d3ffSAlistair Francis         kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0],
12501c20d3ffSAlistair Francis                                                          firmware_end_addr);
12511c20d3ffSAlistair Francis 
12521c20d3ffSAlistair Francis         kernel_entry = riscv_load_kernel(machine->kernel_filename,
12531c20d3ffSAlistair Francis                                          kernel_start_addr, NULL);
12541c20d3ffSAlistair Francis 
12551c20d3ffSAlistair Francis         if (machine->initrd_filename) {
12561c20d3ffSAlistair Francis             hwaddr start;
12571c20d3ffSAlistair Francis             hwaddr end = riscv_load_initrd(machine->initrd_filename,
12581c20d3ffSAlistair Francis                                            machine->ram_size, kernel_entry,
12591c20d3ffSAlistair Francis                                            &start);
12601c20d3ffSAlistair Francis             qemu_fdt_setprop_cell(machine->fdt, "/chosen",
12611c20d3ffSAlistair Francis                                   "linux,initrd-start", start);
12621c20d3ffSAlistair Francis             qemu_fdt_setprop_cell(machine->fdt, "/chosen", "linux,initrd-end",
12631c20d3ffSAlistair Francis                                   end);
12641c20d3ffSAlistair Francis         }
12651c20d3ffSAlistair Francis     } else {
12661c20d3ffSAlistair Francis        /*
12671c20d3ffSAlistair Francis         * If dynamic firmware is used, it doesn't know where is the next mode
12681c20d3ffSAlistair Francis         * if kernel argument is not set.
12691c20d3ffSAlistair Francis         */
12701c20d3ffSAlistair Francis         kernel_entry = 0;
12711c20d3ffSAlistair Francis     }
12721c20d3ffSAlistair Francis 
12731c20d3ffSAlistair Francis     if (drive_get(IF_PFLASH, 0, 0)) {
12741c20d3ffSAlistair Francis         /*
12751c20d3ffSAlistair Francis          * Pflash was supplied, let's overwrite the address we jump to after
12761c20d3ffSAlistair Francis          * reset to the base of the flash.
12771c20d3ffSAlistair Francis          */
12781c20d3ffSAlistair Francis         start_addr = virt_memmap[VIRT_FLASH].base;
12791c20d3ffSAlistair Francis     }
12801c20d3ffSAlistair Francis 
12811c20d3ffSAlistair Francis     /*
12821c20d3ffSAlistair Francis      * Init fw_cfg.  Must be done before riscv_load_fdt, otherwise the device
12831c20d3ffSAlistair Francis      * tree cannot be altered and we get FDT_ERR_NOSPACE.
12841c20d3ffSAlistair Francis      */
12851c20d3ffSAlistair Francis     s->fw_cfg = create_fw_cfg(machine);
12861c20d3ffSAlistair Francis     rom_set_fw(s->fw_cfg);
12871c20d3ffSAlistair Francis 
12881c20d3ffSAlistair Francis     /* Compute the fdt load address in dram */
12891c20d3ffSAlistair Francis     fdt_load_addr = riscv_load_fdt(memmap[VIRT_DRAM].base,
12901c20d3ffSAlistair Francis                                    machine->ram_size, machine->fdt);
12911c20d3ffSAlistair Francis     /* load the reset vector */
12921c20d3ffSAlistair Francis     riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr,
12931c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].base,
12941c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].size, kernel_entry,
12951c20d3ffSAlistair Francis                               fdt_load_addr, machine->fdt);
12961c20d3ffSAlistair Francis 
12971c20d3ffSAlistair Francis     /*
12981c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
12991c20d3ffSAlistair Francis      * So here setup kernel start address and fdt address.
13001c20d3ffSAlistair Francis      * TODO:Support firmware loading and integrate to TCG start
13011c20d3ffSAlistair Francis      */
13021c20d3ffSAlistair Francis     if (kvm_enabled()) {
13031c20d3ffSAlistair Francis         riscv_setup_direct_kernel(kernel_entry, fdt_load_addr);
13041c20d3ffSAlistair Francis     }
13051c20d3ffSAlistair Francis }
13061c20d3ffSAlistair Francis 
1307b2a3a071SBin Meng static void virt_machine_init(MachineState *machine)
130804331d0bSMichael Clark {
130973261285SBin Meng     const MemMapEntry *memmap = virt_memmap;
1310cdfc19e4SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(machine);
131104331d0bSMichael Clark     MemoryRegion *system_memory = get_system_memory();
13125aec3247SMichael Clark     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
1313e6faee65SAnup Patel     char *soc_name;
1314e6faee65SAnup Patel     DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip;
131533fcedfaSPeter Maydell     int i, base_hartid, hart_count;
131604331d0bSMichael Clark 
131718df0b46SAnup Patel     /* Check socket count limit */
131818df0b46SAnup Patel     if (VIRT_SOCKETS_MAX < riscv_socket_count(machine)) {
131918df0b46SAnup Patel         error_report("number of sockets/nodes should be less than %d",
132018df0b46SAnup Patel             VIRT_SOCKETS_MAX);
132118df0b46SAnup Patel         exit(1);
132218df0b46SAnup Patel     }
132318df0b46SAnup Patel 
132418df0b46SAnup Patel     /* Initialize sockets */
1325e6faee65SAnup Patel     mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL;
132618df0b46SAnup Patel     for (i = 0; i < riscv_socket_count(machine); i++) {
132718df0b46SAnup Patel         if (!riscv_socket_check_hartids(machine, i)) {
132818df0b46SAnup Patel             error_report("discontinuous hartids in socket%d", i);
132918df0b46SAnup Patel             exit(1);
133018df0b46SAnup Patel         }
133118df0b46SAnup Patel 
133218df0b46SAnup Patel         base_hartid = riscv_socket_first_hartid(machine, i);
133318df0b46SAnup Patel         if (base_hartid < 0) {
133418df0b46SAnup Patel             error_report("can't find hartid base for socket%d", i);
133518df0b46SAnup Patel             exit(1);
133618df0b46SAnup Patel         }
133718df0b46SAnup Patel 
133818df0b46SAnup Patel         hart_count = riscv_socket_hart_count(machine, i);
133918df0b46SAnup Patel         if (hart_count < 0) {
134018df0b46SAnup Patel             error_report("can't find hart count for socket%d", i);
134118df0b46SAnup Patel             exit(1);
134218df0b46SAnup Patel         }
134318df0b46SAnup Patel 
134418df0b46SAnup Patel         soc_name = g_strdup_printf("soc%d", i);
134518df0b46SAnup Patel         object_initialize_child(OBJECT(machine), soc_name, &s->soc[i],
134675a6ed87SMarkus Armbruster                                 TYPE_RISCV_HART_ARRAY);
134718df0b46SAnup Patel         g_free(soc_name);
134818df0b46SAnup Patel         object_property_set_str(OBJECT(&s->soc[i]), "cpu-type",
134918df0b46SAnup Patel                                 machine->cpu_type, &error_abort);
135018df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "hartid-base",
135118df0b46SAnup Patel                                 base_hartid, &error_abort);
135218df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "num-harts",
135318df0b46SAnup Patel                                 hart_count, &error_abort);
135418df0b46SAnup Patel         sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_abort);
135518df0b46SAnup Patel 
1356ad40be27SYifei Jiang         if (!kvm_enabled()) {
135728d8c281SAnup Patel             if (s->have_aclint) {
135828d8c281SAnup Patel                 if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
135928d8c281SAnup Patel                     /* Per-socket ACLINT MTIMER */
136028d8c281SAnup Patel                     riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
136128d8c281SAnup Patel                             i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
136228d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
136328d8c281SAnup Patel                         base_hartid, hart_count,
136428d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
136528d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
136628d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
136728d8c281SAnup Patel                 } else {
136828d8c281SAnup Patel                     /* Per-socket ACLINT MSWI, MTIMER, and SSWI */
136928d8c281SAnup Patel                     riscv_aclint_swi_create(memmap[VIRT_CLINT].base +
137028d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size,
137128d8c281SAnup Patel                         base_hartid, hart_count, false);
137228d8c281SAnup Patel                     riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
137328d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size +
137428d8c281SAnup Patel                             RISCV_ACLINT_SWI_SIZE,
137528d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
137628d8c281SAnup Patel                         base_hartid, hart_count,
137728d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
137828d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
137928d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
138028d8c281SAnup Patel                     riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base +
138128d8c281SAnup Patel                             i * memmap[VIRT_ACLINT_SSWI].size,
138228d8c281SAnup Patel                         base_hartid, hart_count, true);
138328d8c281SAnup Patel                 }
138428d8c281SAnup Patel             } else {
138528d8c281SAnup Patel                 /* Per-socket SiFive CLINT */
1386b8fb878aSAnup Patel                 riscv_aclint_swi_create(
138718df0b46SAnup Patel                     memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size,
1388b8fb878aSAnup Patel                     base_hartid, hart_count, false);
138928d8c281SAnup Patel                 riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
139028d8c281SAnup Patel                         i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE,
1391b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count,
1392b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME,
1393b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
1394954886eaSAnup Patel             }
1395ad40be27SYifei Jiang         }
1396954886eaSAnup Patel 
1397e6faee65SAnup Patel         /* Per-socket interrupt controller */
1398e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
1399e6faee65SAnup Patel             s->irqchip[i] = virt_create_plic(memmap, i,
1400e6faee65SAnup Patel                                              base_hartid, hart_count);
1401e6faee65SAnup Patel         } else {
140228d8c281SAnup Patel             s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests,
140328d8c281SAnup Patel                                             memmap, i, base_hartid,
140428d8c281SAnup Patel                                             hart_count);
1405e6faee65SAnup Patel         }
140618df0b46SAnup Patel 
1407e6faee65SAnup Patel         /* Try to use different IRQCHIP instance based device type */
140818df0b46SAnup Patel         if (i == 0) {
1409e6faee65SAnup Patel             mmio_irqchip = s->irqchip[i];
1410e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1411e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
141218df0b46SAnup Patel         }
141318df0b46SAnup Patel         if (i == 1) {
1414e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1415e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
141618df0b46SAnup Patel         }
141718df0b46SAnup Patel         if (i == 2) {
1418e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
141918df0b46SAnup Patel         }
142018df0b46SAnup Patel     }
142104331d0bSMichael Clark 
1422cfeb8a17SBin Meng     if (riscv_is_32bit(&s->soc[0])) {
1423cfeb8a17SBin Meng #if HOST_LONG_BITS == 64
1424cfeb8a17SBin Meng         /* limit RAM size in a 32-bit system */
1425cfeb8a17SBin Meng         if (machine->ram_size > 10 * GiB) {
1426cfeb8a17SBin Meng             machine->ram_size = 10 * GiB;
1427cfeb8a17SBin Meng             error_report("Limiting RAM size to 10 GiB");
1428cfeb8a17SBin Meng         }
1429cfeb8a17SBin Meng #endif
143019800265SBin Meng         virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE;
143119800265SBin Meng         virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE;
143219800265SBin Meng     } else {
143319800265SBin Meng         virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE;
143419800265SBin Meng         virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size;
143519800265SBin Meng         virt_high_pcie_memmap.base =
143619800265SBin Meng             ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size);
1437cfeb8a17SBin Meng     }
1438cfeb8a17SBin Meng 
143904331d0bSMichael Clark     /* register system main memory (actual RAM) */
144004331d0bSMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base,
144103fd0c5fSMingwang Li         machine->ram);
144204331d0bSMichael Clark 
144304331d0bSMichael Clark     /* boot rom */
14445aec3247SMichael Clark     memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom",
14455aec3247SMichael Clark                            memmap[VIRT_MROM].size, &error_fatal);
14465aec3247SMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base,
14475aec3247SMichael Clark                                 mask_rom);
144804331d0bSMichael Clark 
144918df0b46SAnup Patel     /* SiFive Test MMIO device */
145004331d0bSMichael Clark     sifive_test_create(memmap[VIRT_TEST].base);
145104331d0bSMichael Clark 
145218df0b46SAnup Patel     /* VirtIO MMIO devices */
145304331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
145404331d0bSMichael Clark         sysbus_create_simple("virtio-mmio",
145504331d0bSMichael Clark             memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
1456e6faee65SAnup Patel             qdev_get_gpio_in(DEVICE(virtio_irqchip), VIRTIO_IRQ + i));
145704331d0bSMichael Clark     }
145804331d0bSMichael Clark 
14596d56e396SAlistair Francis     gpex_pcie_init(system_memory,
14606d56e396SAlistair Francis                    memmap[VIRT_PCIE_ECAM].base,
14616d56e396SAlistair Francis                    memmap[VIRT_PCIE_ECAM].size,
14626d56e396SAlistair Francis                    memmap[VIRT_PCIE_MMIO].base,
14636d56e396SAlistair Francis                    memmap[VIRT_PCIE_MMIO].size,
146419800265SBin Meng                    virt_high_pcie_memmap.base,
146519800265SBin Meng                    virt_high_pcie_memmap.size,
14666d56e396SAlistair Francis                    memmap[VIRT_PCIE_PIO].base,
1467e6faee65SAnup Patel                    DEVICE(pcie_irqchip));
14686d56e396SAlistair Francis 
14691832b7cbSAlistair Francis     create_platform_bus(s, DEVICE(mmio_irqchip));
14701832b7cbSAlistair Francis 
147104331d0bSMichael Clark     serial_mm_init(system_memory, memmap[VIRT_UART0].base,
1472e6faee65SAnup Patel         0, qdev_get_gpio_in(DEVICE(mmio_irqchip), UART0_IRQ), 399193,
14739bca0edbSPeter Maydell         serial_hd(0), DEVICE_LITTLE_ENDIAN);
1474b6aa6cedSMichael Clark 
147567b5ef30SAnup Patel     sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base,
1476e6faee65SAnup Patel         qdev_get_gpio_in(DEVICE(mmio_irqchip), RTC_IRQ));
147767b5ef30SAnup Patel 
147871eb522cSAlistair Francis     virt_flash_create(s);
147971eb522cSAlistair Francis 
148071eb522cSAlistair Francis     for (i = 0; i < ARRAY_SIZE(s->flash); i++) {
148171eb522cSAlistair Francis         /* Map legacy -drive if=pflash to machine properties */
148271eb522cSAlistair Francis         pflash_cfi01_legacy_drive(s->flash[i],
148371eb522cSAlistair Francis                                   drive_get(IF_PFLASH, 0, i));
148471eb522cSAlistair Francis     }
148571eb522cSAlistair Francis     virt_flash_map(s, system_memory);
14861c20d3ffSAlistair Francis 
14871c20d3ffSAlistair Francis     /* create device tree */
14881c20d3ffSAlistair Francis     create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline,
14891c20d3ffSAlistair Francis                riscv_is_32bit(&s->soc[0]));
14901c20d3ffSAlistair Francis 
14911c20d3ffSAlistair Francis     s->machine_done.notify = virt_machine_done;
14921c20d3ffSAlistair Francis     qemu_add_machine_init_done_notifier(&s->machine_done);
149304331d0bSMichael Clark }
149404331d0bSMichael Clark 
1495b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj)
149604331d0bSMichael Clark {
1497cdfc19e4SAlistair Francis }
1498cdfc19e4SAlistair Francis 
149928d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp)
150028d8c281SAnup Patel {
150128d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
150228d8c281SAnup Patel     char val[32];
150328d8c281SAnup Patel 
150428d8c281SAnup Patel     sprintf(val, "%d", s->aia_guests);
150528d8c281SAnup Patel     return g_strdup(val);
150628d8c281SAnup Patel }
150728d8c281SAnup Patel 
150828d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp)
150928d8c281SAnup Patel {
151028d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
151128d8c281SAnup Patel 
151228d8c281SAnup Patel     s->aia_guests = atoi(val);
151328d8c281SAnup Patel     if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) {
151428d8c281SAnup Patel         error_setg(errp, "Invalid number of AIA IMSIC guests");
151528d8c281SAnup Patel         error_append_hint(errp, "Valid values be between 0 and %d.\n",
151628d8c281SAnup Patel                           VIRT_IRQCHIP_MAX_GUESTS);
151728d8c281SAnup Patel     }
151828d8c281SAnup Patel }
151928d8c281SAnup Patel 
1520e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp)
1521e6faee65SAnup Patel {
1522e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1523e6faee65SAnup Patel     const char *val;
1524e6faee65SAnup Patel 
1525e6faee65SAnup Patel     switch (s->aia_type) {
1526e6faee65SAnup Patel     case VIRT_AIA_TYPE_APLIC:
1527e6faee65SAnup Patel         val = "aplic";
1528e6faee65SAnup Patel         break;
152928d8c281SAnup Patel     case VIRT_AIA_TYPE_APLIC_IMSIC:
153028d8c281SAnup Patel         val = "aplic-imsic";
153128d8c281SAnup Patel         break;
1532e6faee65SAnup Patel     default:
1533e6faee65SAnup Patel         val = "none";
1534e6faee65SAnup Patel         break;
1535e6faee65SAnup Patel     };
1536e6faee65SAnup Patel 
1537e6faee65SAnup Patel     return g_strdup(val);
1538e6faee65SAnup Patel }
1539e6faee65SAnup Patel 
1540e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp)
1541e6faee65SAnup Patel {
1542e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1543e6faee65SAnup Patel 
1544e6faee65SAnup Patel     if (!strcmp(val, "none")) {
1545e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_NONE;
1546e6faee65SAnup Patel     } else if (!strcmp(val, "aplic")) {
1547e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC;
154828d8c281SAnup Patel     } else if (!strcmp(val, "aplic-imsic")) {
154928d8c281SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC;
1550e6faee65SAnup Patel     } else {
1551e6faee65SAnup Patel         error_setg(errp, "Invalid AIA interrupt controller type");
155228d8c281SAnup Patel         error_append_hint(errp, "Valid values are none, aplic, and "
155328d8c281SAnup Patel                           "aplic-imsic.\n");
1554e6faee65SAnup Patel     }
1555e6faee65SAnup Patel }
1556e6faee65SAnup Patel 
1557954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp)
1558954886eaSAnup Patel {
1559954886eaSAnup Patel     MachineState *ms = MACHINE(obj);
1560954886eaSAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(ms);
1561954886eaSAnup Patel 
1562954886eaSAnup Patel     return s->have_aclint;
1563954886eaSAnup Patel }
1564954886eaSAnup Patel 
1565954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp)
1566954886eaSAnup Patel {
1567954886eaSAnup Patel     MachineState *ms = MACHINE(obj);
1568954886eaSAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(ms);
1569954886eaSAnup Patel 
1570954886eaSAnup Patel     s->have_aclint = value;
1571954886eaSAnup Patel }
1572954886eaSAnup Patel 
157358d5a5a7SAlistair Francis static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine,
157458d5a5a7SAlistair Francis                                                         DeviceState *dev)
157558d5a5a7SAlistair Francis {
157658d5a5a7SAlistair Francis     MachineClass *mc = MACHINE_GET_CLASS(machine);
157758d5a5a7SAlistair Francis 
157858d5a5a7SAlistair Francis     if (device_is_dynamic_sysbus(mc, dev)) {
157958d5a5a7SAlistair Francis         return HOTPLUG_HANDLER(machine);
158058d5a5a7SAlistair Francis     }
158158d5a5a7SAlistair Francis     return NULL;
158258d5a5a7SAlistair Francis }
158358d5a5a7SAlistair Francis 
158458d5a5a7SAlistair Francis static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev,
158558d5a5a7SAlistair Francis                                         DeviceState *dev, Error **errp)
158658d5a5a7SAlistair Francis {
158758d5a5a7SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(hotplug_dev);
158858d5a5a7SAlistair Francis 
158958d5a5a7SAlistair Francis     if (s->platform_bus_dev) {
159058d5a5a7SAlistair Francis         MachineClass *mc = MACHINE_GET_CLASS(s);
159158d5a5a7SAlistair Francis 
159258d5a5a7SAlistair Francis         if (device_is_dynamic_sysbus(mc, dev)) {
159358d5a5a7SAlistair Francis             platform_bus_link_device(PLATFORM_BUS_DEVICE(s->platform_bus_dev),
159458d5a5a7SAlistair Francis                                      SYS_BUS_DEVICE(dev));
159558d5a5a7SAlistair Francis         }
159658d5a5a7SAlistair Francis     }
159758d5a5a7SAlistair Francis }
159858d5a5a7SAlistair Francis 
1599b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data)
1600cdfc19e4SAlistair Francis {
160128d8c281SAnup Patel     char str[128];
1602cdfc19e4SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
160358d5a5a7SAlistair Francis     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1604cdfc19e4SAlistair Francis 
1605cdfc19e4SAlistair Francis     mc->desc = "RISC-V VirtIO board";
1606b2a3a071SBin Meng     mc->init = virt_machine_init;
160718df0b46SAnup Patel     mc->max_cpus = VIRT_CPUS_MAX;
160809fe1712SAlistair Francis     mc->default_cpu_type = TYPE_RISCV_CPU_BASE;
1609acead54cSBin Meng     mc->pci_allow_0_address = true;
161018df0b46SAnup Patel     mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids;
161118df0b46SAnup Patel     mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props;
161218df0b46SAnup Patel     mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id;
161318df0b46SAnup Patel     mc->numa_mem_supported = true;
161403fd0c5fSMingwang Li     mc->default_ram_id = "riscv_virt_board.ram";
161558d5a5a7SAlistair Francis     assert(!mc->get_hotplug_handler);
161658d5a5a7SAlistair Francis     mc->get_hotplug_handler = virt_machine_get_hotplug_handler;
161758d5a5a7SAlistair Francis 
161858d5a5a7SAlistair Francis     hc->plug = virt_machine_device_plug_cb;
1619c346749eSAsherah Connor 
1620c346749eSAsherah Connor     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
1621*325b7c4eSAlistair Francis #ifdef CONFIG_TPM
1622*325b7c4eSAlistair Francis     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS);
1623*325b7c4eSAlistair Francis #endif
1624954886eaSAnup Patel 
1625954886eaSAnup Patel     object_class_property_add_bool(oc, "aclint", virt_get_aclint,
1626954886eaSAnup Patel                                    virt_set_aclint);
1627954886eaSAnup Patel     object_class_property_set_description(oc, "aclint",
1628954886eaSAnup Patel                                           "Set on/off to enable/disable "
1629954886eaSAnup Patel                                           "emulating ACLINT devices");
1630e6faee65SAnup Patel 
1631e6faee65SAnup Patel     object_class_property_add_str(oc, "aia", virt_get_aia,
1632e6faee65SAnup Patel                                   virt_set_aia);
1633e6faee65SAnup Patel     object_class_property_set_description(oc, "aia",
1634e6faee65SAnup Patel                                           "Set type of AIA interrupt "
1635e6faee65SAnup Patel                                           "conttoller. Valid values are "
163628d8c281SAnup Patel                                           "none, aplic, and aplic-imsic.");
163728d8c281SAnup Patel 
163828d8c281SAnup Patel     object_class_property_add_str(oc, "aia-guests",
163928d8c281SAnup Patel                                   virt_get_aia_guests,
164028d8c281SAnup Patel                                   virt_set_aia_guests);
164128d8c281SAnup Patel     sprintf(str, "Set number of guest MMIO pages for AIA IMSIC. Valid value "
164228d8c281SAnup Patel                  "should be between 0 and %d.", VIRT_IRQCHIP_MAX_GUESTS);
164328d8c281SAnup Patel     object_class_property_set_description(oc, "aia-guests", str);
164404331d0bSMichael Clark }
164504331d0bSMichael Clark 
1646b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = {
1647cdfc19e4SAlistair Francis     .name       = MACHINE_TYPE_NAME("virt"),
1648cdfc19e4SAlistair Francis     .parent     = TYPE_MACHINE,
1649b2a3a071SBin Meng     .class_init = virt_machine_class_init,
1650b2a3a071SBin Meng     .instance_init = virt_machine_instance_init,
1651cdfc19e4SAlistair Francis     .instance_size = sizeof(RISCVVirtState),
165258d5a5a7SAlistair Francis     .interfaces = (InterfaceInfo[]) {
165358d5a5a7SAlistair Francis          { TYPE_HOTPLUG_HANDLER },
165458d5a5a7SAlistair Francis          { }
165558d5a5a7SAlistair Francis     },
1656cdfc19e4SAlistair Francis };
1657cdfc19e4SAlistair Francis 
1658b2a3a071SBin Meng static void virt_machine_init_register_types(void)
1659cdfc19e4SAlistair Francis {
1660b2a3a071SBin Meng     type_register_static(&virt_machine_typeinfo);
1661cdfc19e4SAlistair Francis }
1662cdfc19e4SAlistair Francis 
1663b2a3a071SBin Meng type_init(virt_machine_init_register_types)
1664