104331d0bSMichael Clark /* 204331d0bSMichael Clark * QEMU RISC-V VirtIO Board 304331d0bSMichael Clark * 404331d0bSMichael Clark * Copyright (c) 2017 SiFive, Inc. 504331d0bSMichael Clark * 604331d0bSMichael Clark * RISC-V machine with 16550a UART and VirtIO MMIO 704331d0bSMichael Clark * 804331d0bSMichael Clark * This program is free software; you can redistribute it and/or modify it 904331d0bSMichael Clark * under the terms and conditions of the GNU General Public License, 1004331d0bSMichael Clark * version 2 or later, as published by the Free Software Foundation. 1104331d0bSMichael Clark * 1204331d0bSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 1304331d0bSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1404331d0bSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1504331d0bSMichael Clark * more details. 1604331d0bSMichael Clark * 1704331d0bSMichael Clark * You should have received a copy of the GNU General Public License along with 1804331d0bSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 1904331d0bSMichael Clark */ 2004331d0bSMichael Clark 2104331d0bSMichael Clark #include "qemu/osdep.h" 224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h" 2304331d0bSMichael Clark #include "qemu/error-report.h" 2404331d0bSMichael Clark #include "qapi/error.h" 2504331d0bSMichael Clark #include "hw/boards.h" 2604331d0bSMichael Clark #include "hw/loader.h" 2704331d0bSMichael Clark #include "hw/sysbus.h" 2871eb522cSAlistair Francis #include "hw/qdev-properties.h" 2904331d0bSMichael Clark #include "hw/char/serial.h" 3004331d0bSMichael Clark #include "target/riscv/cpu.h" 31*3029fab6SAlistair Francis #include "hw/core/sysbus-fdt.h" 3204331d0bSMichael Clark #include "hw/riscv/riscv_hart.h" 3304331d0bSMichael Clark #include "hw/riscv/virt.h" 340ac24d56SAlistair Francis #include "hw/riscv/boot.h" 3518df0b46SAnup Patel #include "hw/riscv/numa.h" 36cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h" 37e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h" 3828d8c281SAnup Patel #include "hw/intc/riscv_imsic.h" 3984fcf3c1SBin Meng #include "hw/intc/sifive_plic.h" 40a4b84608SBin Meng #include "hw/misc/sifive_test.h" 411832b7cbSAlistair Francis #include "hw/platform-bus.h" 4204331d0bSMichael Clark #include "chardev/char.h" 4304331d0bSMichael Clark #include "sysemu/device_tree.h" 4446517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 45ad40be27SYifei Jiang #include "sysemu/kvm.h" 466d56e396SAlistair Francis #include "hw/pci/pci.h" 476d56e396SAlistair Francis #include "hw/pci-host/gpex.h" 48c346749eSAsherah Connor #include "hw/display/ramfb.h" 4904331d0bSMichael Clark 500631aaaeSAnup Patel /* 510631aaaeSAnup Patel * The virt machine physical address space used by some of the devices 520631aaaeSAnup Patel * namely ACLINT, PLIC, APLIC, and IMSIC depend on number of Sockets, 530631aaaeSAnup Patel * number of CPUs, and number of IMSIC guest files. 540631aaaeSAnup Patel * 550631aaaeSAnup Patel * Various limits defined by VIRT_SOCKETS_MAX_BITS, VIRT_CPUS_MAX_BITS, 560631aaaeSAnup Patel * and VIRT_IRQCHIP_MAX_GUESTS_BITS are tuned for maximum utilization 570631aaaeSAnup Patel * of virt machine physical address space. 580631aaaeSAnup Patel */ 590631aaaeSAnup Patel 6028d8c281SAnup Patel #define VIRT_IMSIC_GROUP_MAX_SIZE (1U << IMSIC_MMIO_GROUP_MIN_SHIFT) 6128d8c281SAnup Patel #if VIRT_IMSIC_GROUP_MAX_SIZE < \ 6228d8c281SAnup Patel IMSIC_GROUP_SIZE(VIRT_CPUS_MAX_BITS, VIRT_IRQCHIP_MAX_GUESTS_BITS) 6328d8c281SAnup Patel #error "Can't accomodate single IMSIC group in address space" 6428d8c281SAnup Patel #endif 6528d8c281SAnup Patel 6628d8c281SAnup Patel #define VIRT_IMSIC_MAX_SIZE (VIRT_SOCKETS_MAX * \ 6728d8c281SAnup Patel VIRT_IMSIC_GROUP_MAX_SIZE) 6828d8c281SAnup Patel #if 0x4000000 < VIRT_IMSIC_MAX_SIZE 6928d8c281SAnup Patel #error "Can't accomodate all IMSIC groups in address space" 7028d8c281SAnup Patel #endif 7128d8c281SAnup Patel 7273261285SBin Meng static const MemMapEntry virt_memmap[] = { 7304331d0bSMichael Clark [VIRT_DEBUG] = { 0x0, 0x100 }, 749eb8b14aSBin Meng [VIRT_MROM] = { 0x1000, 0xf000 }, 755aec3247SMichael Clark [VIRT_TEST] = { 0x100000, 0x1000 }, 7667b5ef30SAnup Patel [VIRT_RTC] = { 0x101000, 0x1000 }, 7704331d0bSMichael Clark [VIRT_CLINT] = { 0x2000000, 0x10000 }, 78954886eaSAnup Patel [VIRT_ACLINT_SSWI] = { 0x2F00000, 0x4000 }, 792c44bbf3SBin Meng [VIRT_PCIE_PIO] = { 0x3000000, 0x10000 }, 801832b7cbSAlistair Francis [VIRT_PLATFORM_BUS] = { 0x4000000, 0x2000000 }, 8118df0b46SAnup Patel [VIRT_PLIC] = { 0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) }, 82e6faee65SAnup Patel [VIRT_APLIC_M] = { 0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) }, 83e6faee65SAnup Patel [VIRT_APLIC_S] = { 0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) }, 8404331d0bSMichael Clark [VIRT_UART0] = { 0x10000000, 0x100 }, 8504331d0bSMichael Clark [VIRT_VIRTIO] = { 0x10001000, 0x1000 }, 860489348dSAsherah Connor [VIRT_FW_CFG] = { 0x10100000, 0x18 }, 876911fde4SAlistair Francis [VIRT_FLASH] = { 0x20000000, 0x4000000 }, 8828d8c281SAnup Patel [VIRT_IMSIC_M] = { 0x24000000, VIRT_IMSIC_MAX_SIZE }, 8928d8c281SAnup Patel [VIRT_IMSIC_S] = { 0x28000000, VIRT_IMSIC_MAX_SIZE }, 906d56e396SAlistair Francis [VIRT_PCIE_ECAM] = { 0x30000000, 0x10000000 }, 912c44bbf3SBin Meng [VIRT_PCIE_MMIO] = { 0x40000000, 0x40000000 }, 922c44bbf3SBin Meng [VIRT_DRAM] = { 0x80000000, 0x0 }, 9304331d0bSMichael Clark }; 9404331d0bSMichael Clark 9519800265SBin Meng /* PCIe high mmio is fixed for RV32 */ 9619800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE 0x300000000ULL 9719800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE (4 * GiB) 9819800265SBin Meng 9919800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */ 10019800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE (16 * GiB) 10119800265SBin Meng 10219800265SBin Meng static MemMapEntry virt_high_pcie_memmap; 10319800265SBin Meng 10471eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB) 10571eb522cSAlistair Francis 10671eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s, 10771eb522cSAlistair Francis const char *name, 10871eb522cSAlistair Francis const char *alias_prop_name) 10971eb522cSAlistair Francis { 11071eb522cSAlistair Francis /* 11171eb522cSAlistair Francis * Create a single flash device. We use the same parameters as 11271eb522cSAlistair Francis * the flash devices on the ARM virt board. 11371eb522cSAlistair Francis */ 114df707969SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 11571eb522cSAlistair Francis 11671eb522cSAlistair Francis qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE); 11771eb522cSAlistair Francis qdev_prop_set_uint8(dev, "width", 4); 11871eb522cSAlistair Francis qdev_prop_set_uint8(dev, "device-width", 2); 11971eb522cSAlistair Francis qdev_prop_set_bit(dev, "big-endian", false); 12071eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id0", 0x89); 12171eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id1", 0x18); 12271eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id2", 0x00); 12371eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id3", 0x00); 12471eb522cSAlistair Francis qdev_prop_set_string(dev, "name", name); 12571eb522cSAlistair Francis 126d2623129SMarkus Armbruster object_property_add_child(OBJECT(s), name, OBJECT(dev)); 12771eb522cSAlistair Francis object_property_add_alias(OBJECT(s), alias_prop_name, 128d2623129SMarkus Armbruster OBJECT(dev), "drive"); 12971eb522cSAlistair Francis 13071eb522cSAlistair Francis return PFLASH_CFI01(dev); 13171eb522cSAlistair Francis } 13271eb522cSAlistair Francis 13371eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s) 13471eb522cSAlistair Francis { 13571eb522cSAlistair Francis s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0"); 13671eb522cSAlistair Francis s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1"); 13771eb522cSAlistair Francis } 13871eb522cSAlistair Francis 13971eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash, 14071eb522cSAlistair Francis hwaddr base, hwaddr size, 14171eb522cSAlistair Francis MemoryRegion *sysmem) 14271eb522cSAlistair Francis { 14371eb522cSAlistair Francis DeviceState *dev = DEVICE(flash); 14471eb522cSAlistair Francis 1454cdd0a77SPhilippe Mathieu-Daudé assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE)); 14671eb522cSAlistair Francis assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX); 14771eb522cSAlistair Francis qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE); 1483c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 14971eb522cSAlistair Francis 15071eb522cSAlistair Francis memory_region_add_subregion(sysmem, base, 15171eb522cSAlistair Francis sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 15271eb522cSAlistair Francis 0)); 15371eb522cSAlistair Francis } 15471eb522cSAlistair Francis 15571eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s, 15671eb522cSAlistair Francis MemoryRegion *sysmem) 15771eb522cSAlistair Francis { 15871eb522cSAlistair Francis hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 15971eb522cSAlistair Francis hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 16071eb522cSAlistair Francis 16171eb522cSAlistair Francis virt_flash_map1(s->flash[0], flashbase, flashsize, 16271eb522cSAlistair Francis sysmem); 16371eb522cSAlistair Francis virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize, 16471eb522cSAlistair Francis sysmem); 16571eb522cSAlistair Francis } 16671eb522cSAlistair Francis 167e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename, 168e6faee65SAnup Patel uint32_t irqchip_phandle) 1696d56e396SAlistair Francis { 1706d56e396SAlistair Francis int pin, dev; 171e6faee65SAnup Patel uint32_t irq_map_stride = 0; 172e6faee65SAnup Patel uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * 173e6faee65SAnup Patel FDT_MAX_INT_MAP_WIDTH] = {}; 1746d56e396SAlistair Francis uint32_t *irq_map = full_irq_map; 1756d56e396SAlistair Francis 1766d56e396SAlistair Francis /* This code creates a standard swizzle of interrupts such that 1776d56e396SAlistair Francis * each device's first interrupt is based on it's PCI_SLOT number. 1786d56e396SAlistair Francis * (See pci_swizzle_map_irq_fn()) 1796d56e396SAlistair Francis * 1806d56e396SAlistair Francis * We only need one entry per interrupt in the table (not one per 1816d56e396SAlistair Francis * possible slot) seeing the interrupt-map-mask will allow the table 1826d56e396SAlistair Francis * to wrap to any number of devices. 1836d56e396SAlistair Francis */ 1846d56e396SAlistair Francis for (dev = 0; dev < GPEX_NUM_IRQS; dev++) { 1856d56e396SAlistair Francis int devfn = dev * 0x8; 1866d56e396SAlistair Francis 1876d56e396SAlistair Francis for (pin = 0; pin < GPEX_NUM_IRQS; pin++) { 1886d56e396SAlistair Francis int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS); 1896d56e396SAlistair Francis int i = 0; 1906d56e396SAlistair Francis 191e6faee65SAnup Patel /* Fill PCI address cells */ 1926d56e396SAlistair Francis irq_map[i] = cpu_to_be32(devfn << 8); 1936d56e396SAlistair Francis i += FDT_PCI_ADDR_CELLS; 194e6faee65SAnup Patel 195e6faee65SAnup Patel /* Fill PCI Interrupt cells */ 1966d56e396SAlistair Francis irq_map[i] = cpu_to_be32(pin + 1); 1976d56e396SAlistair Francis i += FDT_PCI_INT_CELLS; 1986d56e396SAlistair Francis 199e6faee65SAnup Patel /* Fill interrupt controller phandle and cells */ 200e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(irqchip_phandle); 201e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(irq_nr); 202e6faee65SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_NONE) { 203e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(0x4); 204e6faee65SAnup Patel } 2056d56e396SAlistair Francis 206e6faee65SAnup Patel if (!irq_map_stride) { 207e6faee65SAnup Patel irq_map_stride = i; 208e6faee65SAnup Patel } 209e6faee65SAnup Patel irq_map += irq_map_stride; 2106d56e396SAlistair Francis } 2116d56e396SAlistair Francis } 2126d56e396SAlistair Francis 213e6faee65SAnup Patel qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map, 214e6faee65SAnup Patel GPEX_NUM_IRQS * GPEX_NUM_IRQS * 215e6faee65SAnup Patel irq_map_stride * sizeof(uint32_t)); 2166d56e396SAlistair Francis 2176d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask", 2186d56e396SAlistair Francis 0x1800, 0, 0, 0x7); 2196d56e396SAlistair Francis } 2206d56e396SAlistair Francis 2210ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket, 2220ffc1a95SAnup Patel char *clust_name, uint32_t *phandle, 2230ffc1a95SAnup Patel bool is_32_bit, uint32_t *intc_phandles) 22404331d0bSMichael Clark { 2250ffc1a95SAnup Patel int cpu; 2260ffc1a95SAnup Patel uint32_t cpu_phandle; 22718df0b46SAnup Patel MachineState *mc = MACHINE(s); 2280ffc1a95SAnup Patel char *name, *cpu_name, *core_name, *intc_name; 22918df0b46SAnup Patel 23018df0b46SAnup Patel for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) { 2310ffc1a95SAnup Patel cpu_phandle = (*phandle)++; 23218df0b46SAnup Patel 23318df0b46SAnup Patel cpu_name = g_strdup_printf("/cpus/cpu@%d", 23418df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 2350ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, cpu_name); 236d6db2c0fSNiklas Cassel if (riscv_feature(&s->soc[socket].harts[cpu].env, 237d6db2c0fSNiklas Cassel RISCV_FEATURE_MMU)) { 2380ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "mmu-type", 2390ffc1a95SAnup Patel (is_32_bit) ? "riscv,sv32" : "riscv,sv48"); 240d6db2c0fSNiklas Cassel } else { 241d6db2c0fSNiklas Cassel qemu_fdt_setprop_string(mc->fdt, cpu_name, "mmu-type", 242d6db2c0fSNiklas Cassel "riscv,none"); 243d6db2c0fSNiklas Cassel } 24418df0b46SAnup Patel name = riscv_isa_string(&s->soc[socket].harts[cpu]); 2450ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "riscv,isa", name); 24618df0b46SAnup Patel g_free(name); 2470ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "compatible", "riscv"); 2480ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "status", "okay"); 2490ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, cpu_name, "reg", 25018df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 2510ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "device_type", "cpu"); 2520ffc1a95SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, cpu_name, socket); 2530ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, cpu_name, "phandle", cpu_phandle); 2540ffc1a95SAnup Patel 2550ffc1a95SAnup Patel intc_phandles[cpu] = (*phandle)++; 25618df0b46SAnup Patel 25718df0b46SAnup Patel intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name); 2580ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, intc_name); 2590ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, intc_name, "phandle", 2600ffc1a95SAnup Patel intc_phandles[cpu]); 261d207863cSAnup Patel if (riscv_feature(&s->soc[socket].harts[cpu].env, 262d207863cSAnup Patel RISCV_FEATURE_AIA)) { 263d207863cSAnup Patel static const char * const compat[2] = { 264d207863cSAnup Patel "riscv,cpu-intc-aia", "riscv,cpu-intc" 265d207863cSAnup Patel }; 266d207863cSAnup Patel qemu_fdt_setprop_string_array(mc->fdt, intc_name, "compatible", 267d207863cSAnup Patel (char **)&compat, ARRAY_SIZE(compat)); 268d207863cSAnup Patel } else { 2690ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, intc_name, "compatible", 27018df0b46SAnup Patel "riscv,cpu-intc"); 271d207863cSAnup Patel } 2720ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, intc_name, "interrupt-controller", NULL, 0); 2730ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, intc_name, "#interrupt-cells", 1); 27418df0b46SAnup Patel 27518df0b46SAnup Patel core_name = g_strdup_printf("%s/core%d", clust_name, cpu); 2760ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, core_name); 2770ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, core_name, "cpu", cpu_phandle); 27818df0b46SAnup Patel 27918df0b46SAnup Patel g_free(core_name); 28018df0b46SAnup Patel g_free(intc_name); 28118df0b46SAnup Patel g_free(cpu_name); 28228a4df97SAtish Patra } 2830ffc1a95SAnup Patel } 2840ffc1a95SAnup Patel 2850ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s, 2860ffc1a95SAnup Patel const MemMapEntry *memmap, int socket) 2870ffc1a95SAnup Patel { 2880ffc1a95SAnup Patel char *mem_name; 2890ffc1a95SAnup Patel uint64_t addr, size; 2900ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 29128a4df97SAtish Patra 29218df0b46SAnup Patel addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(mc, socket); 29318df0b46SAnup Patel size = riscv_socket_mem_size(mc, socket); 29418df0b46SAnup Patel mem_name = g_strdup_printf("/memory@%lx", (long)addr); 2950ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, mem_name); 2960ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, mem_name, "reg", 29718df0b46SAnup Patel addr >> 32, addr, size >> 32, size); 2980ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, mem_name, "device_type", "memory"); 2990ffc1a95SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, mem_name, socket); 30018df0b46SAnup Patel g_free(mem_name); 3010ffc1a95SAnup Patel } 30204331d0bSMichael Clark 3030ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s, 3040ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 3050ffc1a95SAnup Patel uint32_t *intc_phandles) 3060ffc1a95SAnup Patel { 3070ffc1a95SAnup Patel int cpu; 3080ffc1a95SAnup Patel char *clint_name; 3090ffc1a95SAnup Patel uint32_t *clint_cells; 3100ffc1a95SAnup Patel unsigned long clint_addr; 3110ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 3120ffc1a95SAnup Patel static const char * const clint_compat[2] = { 3130ffc1a95SAnup Patel "sifive,clint0", "riscv,clint0" 3140ffc1a95SAnup Patel }; 3150ffc1a95SAnup Patel 3160ffc1a95SAnup Patel clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 3170ffc1a95SAnup Patel 3180ffc1a95SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 3190ffc1a95SAnup Patel clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 3200ffc1a95SAnup Patel clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 3210ffc1a95SAnup Patel clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 3220ffc1a95SAnup Patel clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 3230ffc1a95SAnup Patel } 3240ffc1a95SAnup Patel 3250ffc1a95SAnup Patel clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 32618df0b46SAnup Patel clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr); 3270ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, clint_name); 3280ffc1a95SAnup Patel qemu_fdt_setprop_string_array(mc->fdt, clint_name, "compatible", 3290ffc1a95SAnup Patel (char **)&clint_compat, 3300ffc1a95SAnup Patel ARRAY_SIZE(clint_compat)); 3310ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, clint_name, "reg", 33218df0b46SAnup Patel 0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size); 3330ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, clint_name, "interrupts-extended", 33418df0b46SAnup Patel clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4); 3350ffc1a95SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, clint_name, socket); 33618df0b46SAnup Patel g_free(clint_name); 33718df0b46SAnup Patel 3380ffc1a95SAnup Patel g_free(clint_cells); 3390ffc1a95SAnup Patel } 3400ffc1a95SAnup Patel 341954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s, 342954886eaSAnup Patel const MemMapEntry *memmap, int socket, 343954886eaSAnup Patel uint32_t *intc_phandles) 344954886eaSAnup Patel { 345954886eaSAnup Patel int cpu; 346954886eaSAnup Patel char *name; 34728d8c281SAnup Patel unsigned long addr, size; 348954886eaSAnup Patel uint32_t aclint_cells_size; 349954886eaSAnup Patel uint32_t *aclint_mswi_cells; 350954886eaSAnup Patel uint32_t *aclint_sswi_cells; 351954886eaSAnup Patel uint32_t *aclint_mtimer_cells; 352954886eaSAnup Patel MachineState *mc = MACHINE(s); 353954886eaSAnup Patel 354954886eaSAnup Patel aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 355954886eaSAnup Patel aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 356954886eaSAnup Patel aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 357954886eaSAnup Patel 358954886eaSAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 359954886eaSAnup Patel aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 360954886eaSAnup Patel aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT); 361954886eaSAnup Patel aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 362954886eaSAnup Patel aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER); 363954886eaSAnup Patel aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 364954886eaSAnup Patel aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT); 365954886eaSAnup Patel } 366954886eaSAnup Patel aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2; 367954886eaSAnup Patel 36828d8c281SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) { 369954886eaSAnup Patel addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 370954886eaSAnup Patel name = g_strdup_printf("/soc/mswi@%lx", addr); 371954886eaSAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 37228d8c281SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", 37328d8c281SAnup Patel "riscv,aclint-mswi"); 374954886eaSAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 375954886eaSAnup Patel 0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE); 376954886eaSAnup Patel qemu_fdt_setprop(mc->fdt, name, "interrupts-extended", 377954886eaSAnup Patel aclint_mswi_cells, aclint_cells_size); 378954886eaSAnup Patel qemu_fdt_setprop(mc->fdt, name, "interrupt-controller", NULL, 0); 379954886eaSAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 0); 380954886eaSAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, name, socket); 381954886eaSAnup Patel g_free(name); 38228d8c281SAnup Patel } 383954886eaSAnup Patel 38428d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 38528d8c281SAnup Patel addr = memmap[VIRT_CLINT].base + 38628d8c281SAnup Patel (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket); 38728d8c281SAnup Patel size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE; 38828d8c281SAnup Patel } else { 389954886eaSAnup Patel addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE + 390954886eaSAnup Patel (memmap[VIRT_CLINT].size * socket); 39128d8c281SAnup Patel size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE; 39228d8c281SAnup Patel } 393954886eaSAnup Patel name = g_strdup_printf("/soc/mtimer@%lx", addr); 394954886eaSAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 395954886eaSAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", 396954886eaSAnup Patel "riscv,aclint-mtimer"); 397954886eaSAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 398954886eaSAnup Patel 0x0, addr + RISCV_ACLINT_DEFAULT_MTIME, 39928d8c281SAnup Patel 0x0, size - RISCV_ACLINT_DEFAULT_MTIME, 400954886eaSAnup Patel 0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP, 401954886eaSAnup Patel 0x0, RISCV_ACLINT_DEFAULT_MTIME); 402954886eaSAnup Patel qemu_fdt_setprop(mc->fdt, name, "interrupts-extended", 403954886eaSAnup Patel aclint_mtimer_cells, aclint_cells_size); 404954886eaSAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, name, socket); 405954886eaSAnup Patel g_free(name); 406954886eaSAnup Patel 40728d8c281SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) { 408954886eaSAnup Patel addr = memmap[VIRT_ACLINT_SSWI].base + 409954886eaSAnup Patel (memmap[VIRT_ACLINT_SSWI].size * socket); 410954886eaSAnup Patel name = g_strdup_printf("/soc/sswi@%lx", addr); 411954886eaSAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 41228d8c281SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", 41328d8c281SAnup Patel "riscv,aclint-sswi"); 414954886eaSAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 415954886eaSAnup Patel 0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size); 416954886eaSAnup Patel qemu_fdt_setprop(mc->fdt, name, "interrupts-extended", 417954886eaSAnup Patel aclint_sswi_cells, aclint_cells_size); 418954886eaSAnup Patel qemu_fdt_setprop(mc->fdt, name, "interrupt-controller", NULL, 0); 419954886eaSAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 0); 420954886eaSAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, name, socket); 421954886eaSAnup Patel g_free(name); 42228d8c281SAnup Patel } 423954886eaSAnup Patel 424954886eaSAnup Patel g_free(aclint_mswi_cells); 425954886eaSAnup Patel g_free(aclint_mtimer_cells); 426954886eaSAnup Patel g_free(aclint_sswi_cells); 427954886eaSAnup Patel } 428954886eaSAnup Patel 4290ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s, 4300ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 4310ffc1a95SAnup Patel uint32_t *phandle, uint32_t *intc_phandles, 4320ffc1a95SAnup Patel uint32_t *plic_phandles) 4330ffc1a95SAnup Patel { 4340ffc1a95SAnup Patel int cpu; 4350ffc1a95SAnup Patel char *plic_name; 4360ffc1a95SAnup Patel uint32_t *plic_cells; 4370ffc1a95SAnup Patel unsigned long plic_addr; 4380ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 4390ffc1a95SAnup Patel static const char * const plic_compat[2] = { 4400ffc1a95SAnup Patel "sifive,plic-1.0.0", "riscv,plic0" 4410ffc1a95SAnup Patel }; 4420ffc1a95SAnup Patel 443ad40be27SYifei Jiang if (kvm_enabled()) { 444ad40be27SYifei Jiang plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 445ad40be27SYifei Jiang } else { 4460ffc1a95SAnup Patel plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 447ad40be27SYifei Jiang } 4480ffc1a95SAnup Patel 4490ffc1a95SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 450ad40be27SYifei Jiang if (kvm_enabled()) { 451ad40be27SYifei Jiang plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 452ad40be27SYifei Jiang plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT); 453ad40be27SYifei Jiang } else { 4540ffc1a95SAnup Patel plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 4550ffc1a95SAnup Patel plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT); 4560ffc1a95SAnup Patel plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 4570ffc1a95SAnup Patel plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT); 4580ffc1a95SAnup Patel } 459ad40be27SYifei Jiang } 4600ffc1a95SAnup Patel 4610ffc1a95SAnup Patel plic_phandles[socket] = (*phandle)++; 46218df0b46SAnup Patel plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket); 46318df0b46SAnup Patel plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr); 4640ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, plic_name); 4650ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, plic_name, 46618df0b46SAnup Patel "#interrupt-cells", FDT_PLIC_INT_CELLS); 4670ffc1a95SAnup Patel qemu_fdt_setprop_string_array(mc->fdt, plic_name, "compatible", 4680ffc1a95SAnup Patel (char **)&plic_compat, 4690ffc1a95SAnup Patel ARRAY_SIZE(plic_compat)); 4700ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, plic_name, "interrupt-controller", NULL, 0); 4710ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, plic_name, "interrupts-extended", 47218df0b46SAnup Patel plic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4); 4730ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, plic_name, "reg", 47418df0b46SAnup Patel 0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size); 4750ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, plic_name, "riscv,ndev", VIRTIO_NDEV); 4760ffc1a95SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, plic_name, socket); 4770ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, plic_name, "phandle", 4780ffc1a95SAnup Patel plic_phandles[socket]); 479*3029fab6SAlistair Francis 480*3029fab6SAlistair Francis platform_bus_add_all_fdt_nodes(mc->fdt, plic_name, 481*3029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 482*3029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].size, 483*3029fab6SAlistair Francis VIRT_PLATFORM_BUS_IRQ); 484*3029fab6SAlistair Francis 48518df0b46SAnup Patel g_free(plic_name); 48618df0b46SAnup Patel 48718df0b46SAnup Patel g_free(plic_cells); 4880ffc1a95SAnup Patel } 4890ffc1a95SAnup Patel 49028d8c281SAnup Patel static uint32_t imsic_num_bits(uint32_t count) 49128d8c281SAnup Patel { 49228d8c281SAnup Patel uint32_t ret = 0; 49328d8c281SAnup Patel 49428d8c281SAnup Patel while (BIT(ret) < count) { 49528d8c281SAnup Patel ret++; 49628d8c281SAnup Patel } 49728d8c281SAnup Patel 49828d8c281SAnup Patel return ret; 49928d8c281SAnup Patel } 50028d8c281SAnup Patel 50128d8c281SAnup Patel static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap, 502e6faee65SAnup Patel uint32_t *phandle, uint32_t *intc_phandles, 50328d8c281SAnup Patel uint32_t *msi_m_phandle, uint32_t *msi_s_phandle) 50428d8c281SAnup Patel { 50528d8c281SAnup Patel int cpu, socket; 50628d8c281SAnup Patel char *imsic_name; 50728d8c281SAnup Patel MachineState *mc = MACHINE(s); 50828d8c281SAnup Patel uint32_t imsic_max_hart_per_socket, imsic_guest_bits; 50928d8c281SAnup Patel uint32_t *imsic_cells, *imsic_regs, imsic_addr, imsic_size; 51028d8c281SAnup Patel 51128d8c281SAnup Patel *msi_m_phandle = (*phandle)++; 51228d8c281SAnup Patel *msi_s_phandle = (*phandle)++; 51328d8c281SAnup Patel imsic_cells = g_new0(uint32_t, mc->smp.cpus * 2); 51428d8c281SAnup Patel imsic_regs = g_new0(uint32_t, riscv_socket_count(mc) * 4); 51528d8c281SAnup Patel 51628d8c281SAnup Patel /* M-level IMSIC node */ 51728d8c281SAnup Patel for (cpu = 0; cpu < mc->smp.cpus; cpu++) { 51828d8c281SAnup Patel imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 51928d8c281SAnup Patel imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT); 52028d8c281SAnup Patel } 52128d8c281SAnup Patel imsic_max_hart_per_socket = 0; 52228d8c281SAnup Patel for (socket = 0; socket < riscv_socket_count(mc); socket++) { 52328d8c281SAnup Patel imsic_addr = memmap[VIRT_IMSIC_M].base + 52428d8c281SAnup Patel socket * VIRT_IMSIC_GROUP_MAX_SIZE; 52528d8c281SAnup Patel imsic_size = IMSIC_HART_SIZE(0) * s->soc[socket].num_harts; 52628d8c281SAnup Patel imsic_regs[socket * 4 + 0] = 0; 52728d8c281SAnup Patel imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr); 52828d8c281SAnup Patel imsic_regs[socket * 4 + 2] = 0; 52928d8c281SAnup Patel imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size); 53028d8c281SAnup Patel if (imsic_max_hart_per_socket < s->soc[socket].num_harts) { 53128d8c281SAnup Patel imsic_max_hart_per_socket = s->soc[socket].num_harts; 53228d8c281SAnup Patel } 53328d8c281SAnup Patel } 53428d8c281SAnup Patel imsic_name = g_strdup_printf("/soc/imsics@%lx", 53528d8c281SAnup Patel (unsigned long)memmap[VIRT_IMSIC_M].base); 53628d8c281SAnup Patel qemu_fdt_add_subnode(mc->fdt, imsic_name); 53728d8c281SAnup Patel qemu_fdt_setprop_string(mc->fdt, imsic_name, "compatible", 53828d8c281SAnup Patel "riscv,imsics"); 53928d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "#interrupt-cells", 54028d8c281SAnup Patel FDT_IMSIC_INT_CELLS); 54128d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "interrupt-controller", 54228d8c281SAnup Patel NULL, 0); 54328d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "msi-controller", 54428d8c281SAnup Patel NULL, 0); 54528d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "interrupts-extended", 54628d8c281SAnup Patel imsic_cells, mc->smp.cpus * sizeof(uint32_t) * 2); 54728d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "reg", imsic_regs, 54828d8c281SAnup Patel riscv_socket_count(mc) * sizeof(uint32_t) * 4); 54928d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,num-ids", 55028d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 55128d8c281SAnup Patel qemu_fdt_setprop_cells(mc->fdt, imsic_name, "riscv,ipi-id", 55228d8c281SAnup Patel VIRT_IRQCHIP_IPI_MSI); 55328d8c281SAnup Patel if (riscv_socket_count(mc) > 1) { 55428d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,hart-index-bits", 55528d8c281SAnup Patel imsic_num_bits(imsic_max_hart_per_socket)); 55628d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-bits", 55728d8c281SAnup Patel imsic_num_bits(riscv_socket_count(mc))); 55828d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-shift", 55928d8c281SAnup Patel IMSIC_MMIO_GROUP_MIN_SHIFT); 56028d8c281SAnup Patel } 56128d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "phandle", *msi_m_phandle); 562*3029fab6SAlistair Francis 563*3029fab6SAlistair Francis platform_bus_add_all_fdt_nodes(mc->fdt, imsic_name, 564*3029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 565*3029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].size, 566*3029fab6SAlistair Francis VIRT_PLATFORM_BUS_IRQ); 567*3029fab6SAlistair Francis 56828d8c281SAnup Patel g_free(imsic_name); 56928d8c281SAnup Patel 57028d8c281SAnup Patel /* S-level IMSIC node */ 57128d8c281SAnup Patel for (cpu = 0; cpu < mc->smp.cpus; cpu++) { 57228d8c281SAnup Patel imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 57328d8c281SAnup Patel imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT); 57428d8c281SAnup Patel } 57528d8c281SAnup Patel imsic_guest_bits = imsic_num_bits(s->aia_guests + 1); 57628d8c281SAnup Patel imsic_max_hart_per_socket = 0; 57728d8c281SAnup Patel for (socket = 0; socket < riscv_socket_count(mc); socket++) { 57828d8c281SAnup Patel imsic_addr = memmap[VIRT_IMSIC_S].base + 57928d8c281SAnup Patel socket * VIRT_IMSIC_GROUP_MAX_SIZE; 58028d8c281SAnup Patel imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) * 58128d8c281SAnup Patel s->soc[socket].num_harts; 58228d8c281SAnup Patel imsic_regs[socket * 4 + 0] = 0; 58328d8c281SAnup Patel imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr); 58428d8c281SAnup Patel imsic_regs[socket * 4 + 2] = 0; 58528d8c281SAnup Patel imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size); 58628d8c281SAnup Patel if (imsic_max_hart_per_socket < s->soc[socket].num_harts) { 58728d8c281SAnup Patel imsic_max_hart_per_socket = s->soc[socket].num_harts; 58828d8c281SAnup Patel } 58928d8c281SAnup Patel } 59028d8c281SAnup Patel imsic_name = g_strdup_printf("/soc/imsics@%lx", 59128d8c281SAnup Patel (unsigned long)memmap[VIRT_IMSIC_S].base); 59228d8c281SAnup Patel qemu_fdt_add_subnode(mc->fdt, imsic_name); 59328d8c281SAnup Patel qemu_fdt_setprop_string(mc->fdt, imsic_name, "compatible", 59428d8c281SAnup Patel "riscv,imsics"); 59528d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "#interrupt-cells", 59628d8c281SAnup Patel FDT_IMSIC_INT_CELLS); 59728d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "interrupt-controller", 59828d8c281SAnup Patel NULL, 0); 59928d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "msi-controller", 60028d8c281SAnup Patel NULL, 0); 60128d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "interrupts-extended", 60228d8c281SAnup Patel imsic_cells, mc->smp.cpus * sizeof(uint32_t) * 2); 60328d8c281SAnup Patel qemu_fdt_setprop(mc->fdt, imsic_name, "reg", imsic_regs, 60428d8c281SAnup Patel riscv_socket_count(mc) * sizeof(uint32_t) * 4); 60528d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,num-ids", 60628d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 60728d8c281SAnup Patel qemu_fdt_setprop_cells(mc->fdt, imsic_name, "riscv,ipi-id", 60828d8c281SAnup Patel VIRT_IRQCHIP_IPI_MSI); 60928d8c281SAnup Patel if (imsic_guest_bits) { 61028d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,guest-index-bits", 61128d8c281SAnup Patel imsic_guest_bits); 61228d8c281SAnup Patel } 61328d8c281SAnup Patel if (riscv_socket_count(mc) > 1) { 61428d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,hart-index-bits", 61528d8c281SAnup Patel imsic_num_bits(imsic_max_hart_per_socket)); 61628d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-bits", 61728d8c281SAnup Patel imsic_num_bits(riscv_socket_count(mc))); 61828d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-shift", 61928d8c281SAnup Patel IMSIC_MMIO_GROUP_MIN_SHIFT); 62028d8c281SAnup Patel } 62128d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, imsic_name, "phandle", *msi_s_phandle); 62228d8c281SAnup Patel g_free(imsic_name); 62328d8c281SAnup Patel 62428d8c281SAnup Patel g_free(imsic_regs); 62528d8c281SAnup Patel g_free(imsic_cells); 62628d8c281SAnup Patel } 62728d8c281SAnup Patel 62828d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s, 62928d8c281SAnup Patel const MemMapEntry *memmap, int socket, 63028d8c281SAnup Patel uint32_t msi_m_phandle, 63128d8c281SAnup Patel uint32_t msi_s_phandle, 63228d8c281SAnup Patel uint32_t *phandle, 63328d8c281SAnup Patel uint32_t *intc_phandles, 634e6faee65SAnup Patel uint32_t *aplic_phandles) 635e6faee65SAnup Patel { 636e6faee65SAnup Patel int cpu; 637e6faee65SAnup Patel char *aplic_name; 638e6faee65SAnup Patel uint32_t *aplic_cells; 639e6faee65SAnup Patel unsigned long aplic_addr; 640e6faee65SAnup Patel MachineState *mc = MACHINE(s); 641e6faee65SAnup Patel uint32_t aplic_m_phandle, aplic_s_phandle; 642e6faee65SAnup Patel 643e6faee65SAnup Patel aplic_m_phandle = (*phandle)++; 644e6faee65SAnup Patel aplic_s_phandle = (*phandle)++; 645e6faee65SAnup Patel aplic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 646e6faee65SAnup Patel 647e6faee65SAnup Patel /* M-level APLIC node */ 648e6faee65SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 649e6faee65SAnup Patel aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 650e6faee65SAnup Patel aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT); 651e6faee65SAnup Patel } 652e6faee65SAnup Patel aplic_addr = memmap[VIRT_APLIC_M].base + 653e6faee65SAnup Patel (memmap[VIRT_APLIC_M].size * socket); 654e6faee65SAnup Patel aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr); 655e6faee65SAnup Patel qemu_fdt_add_subnode(mc->fdt, aplic_name); 656e6faee65SAnup Patel qemu_fdt_setprop_string(mc->fdt, aplic_name, "compatible", "riscv,aplic"); 657e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, 658e6faee65SAnup Patel "#interrupt-cells", FDT_APLIC_INT_CELLS); 659e6faee65SAnup Patel qemu_fdt_setprop(mc->fdt, aplic_name, "interrupt-controller", NULL, 0); 66028d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC) { 661e6faee65SAnup Patel qemu_fdt_setprop(mc->fdt, aplic_name, "interrupts-extended", 662e6faee65SAnup Patel aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2); 66328d8c281SAnup Patel } else { 66428d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "msi-parent", 66528d8c281SAnup Patel msi_m_phandle); 66628d8c281SAnup Patel } 667e6faee65SAnup Patel qemu_fdt_setprop_cells(mc->fdt, aplic_name, "reg", 668e6faee65SAnup Patel 0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_M].size); 669e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,num-sources", 670e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES); 671e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,children", 672e6faee65SAnup Patel aplic_s_phandle); 673e6faee65SAnup Patel qemu_fdt_setprop_cells(mc->fdt, aplic_name, "riscv,delegate", 674e6faee65SAnup Patel aplic_s_phandle, 0x1, VIRT_IRQCHIP_NUM_SOURCES); 675e6faee65SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, aplic_name, socket); 676e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "phandle", aplic_m_phandle); 677e6faee65SAnup Patel g_free(aplic_name); 678e6faee65SAnup Patel 679e6faee65SAnup Patel /* S-level APLIC node */ 680e6faee65SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 681e6faee65SAnup Patel aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 682e6faee65SAnup Patel aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT); 683e6faee65SAnup Patel } 684e6faee65SAnup Patel aplic_addr = memmap[VIRT_APLIC_S].base + 685e6faee65SAnup Patel (memmap[VIRT_APLIC_S].size * socket); 686e6faee65SAnup Patel aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr); 687e6faee65SAnup Patel qemu_fdt_add_subnode(mc->fdt, aplic_name); 688e6faee65SAnup Patel qemu_fdt_setprop_string(mc->fdt, aplic_name, "compatible", "riscv,aplic"); 689e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, 690e6faee65SAnup Patel "#interrupt-cells", FDT_APLIC_INT_CELLS); 691e6faee65SAnup Patel qemu_fdt_setprop(mc->fdt, aplic_name, "interrupt-controller", NULL, 0); 69228d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC) { 693e6faee65SAnup Patel qemu_fdt_setprop(mc->fdt, aplic_name, "interrupts-extended", 694e6faee65SAnup Patel aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2); 69528d8c281SAnup Patel } else { 69628d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "msi-parent", 69728d8c281SAnup Patel msi_s_phandle); 69828d8c281SAnup Patel } 699e6faee65SAnup Patel qemu_fdt_setprop_cells(mc->fdt, aplic_name, "reg", 700e6faee65SAnup Patel 0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_S].size); 701e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,num-sources", 702e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES); 703e6faee65SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, aplic_name, socket); 704e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, aplic_name, "phandle", aplic_s_phandle); 705*3029fab6SAlistair Francis 706*3029fab6SAlistair Francis platform_bus_add_all_fdt_nodes(mc->fdt, aplic_name, 707*3029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 708*3029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].size, 709*3029fab6SAlistair Francis VIRT_PLATFORM_BUS_IRQ); 710*3029fab6SAlistair Francis 711e6faee65SAnup Patel g_free(aplic_name); 712e6faee65SAnup Patel 713e6faee65SAnup Patel g_free(aplic_cells); 714e6faee65SAnup Patel aplic_phandles[socket] = aplic_s_phandle; 715e6faee65SAnup Patel } 716e6faee65SAnup Patel 7170ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap, 7180ffc1a95SAnup Patel bool is_32_bit, uint32_t *phandle, 7190ffc1a95SAnup Patel uint32_t *irq_mmio_phandle, 7200ffc1a95SAnup Patel uint32_t *irq_pcie_phandle, 72128d8c281SAnup Patel uint32_t *irq_virtio_phandle, 72228d8c281SAnup Patel uint32_t *msi_pcie_phandle) 7230ffc1a95SAnup Patel { 7240ffc1a95SAnup Patel char *clust_name; 72528d8c281SAnup Patel int socket, phandle_pos; 7260ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 72728d8c281SAnup Patel uint32_t msi_m_phandle = 0, msi_s_phandle = 0; 72828d8c281SAnup Patel uint32_t *intc_phandles, xplic_phandles[MAX_NODES]; 7290ffc1a95SAnup Patel 7300ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, "/cpus"); 7310ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/cpus", "timebase-frequency", 7320ffc1a95SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ); 7330ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/cpus", "#size-cells", 0x0); 7340ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/cpus", "#address-cells", 0x1); 7350ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, "/cpus/cpu-map"); 7360ffc1a95SAnup Patel 73728d8c281SAnup Patel intc_phandles = g_new0(uint32_t, mc->smp.cpus); 73828d8c281SAnup Patel 73928d8c281SAnup Patel phandle_pos = mc->smp.cpus; 7400ffc1a95SAnup Patel for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) { 74128d8c281SAnup Patel phandle_pos -= s->soc[socket].num_harts; 74228d8c281SAnup Patel 7430ffc1a95SAnup Patel clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket); 7440ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, clust_name); 7450ffc1a95SAnup Patel 7460ffc1a95SAnup Patel create_fdt_socket_cpus(s, socket, clust_name, phandle, 74728d8c281SAnup Patel is_32_bit, &intc_phandles[phandle_pos]); 7480ffc1a95SAnup Patel 7490ffc1a95SAnup Patel create_fdt_socket_memory(s, memmap, socket); 7500ffc1a95SAnup Patel 75128d8c281SAnup Patel g_free(clust_name); 75228d8c281SAnup Patel 753ad40be27SYifei Jiang if (!kvm_enabled()) { 754954886eaSAnup Patel if (s->have_aclint) { 75528d8c281SAnup Patel create_fdt_socket_aclint(s, memmap, socket, 75628d8c281SAnup Patel &intc_phandles[phandle_pos]); 757954886eaSAnup Patel } else { 75828d8c281SAnup Patel create_fdt_socket_clint(s, memmap, socket, 75928d8c281SAnup Patel &intc_phandles[phandle_pos]); 760954886eaSAnup Patel } 761ad40be27SYifei Jiang } 76228d8c281SAnup Patel } 76328d8c281SAnup Patel 76428d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 76528d8c281SAnup Patel create_fdt_imsic(s, memmap, phandle, intc_phandles, 76628d8c281SAnup Patel &msi_m_phandle, &msi_s_phandle); 76728d8c281SAnup Patel *msi_pcie_phandle = msi_s_phandle; 76828d8c281SAnup Patel } 76928d8c281SAnup Patel 77028d8c281SAnup Patel phandle_pos = mc->smp.cpus; 77128d8c281SAnup Patel for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) { 77228d8c281SAnup Patel phandle_pos -= s->soc[socket].num_harts; 7730ffc1a95SAnup Patel 774e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 7750ffc1a95SAnup Patel create_fdt_socket_plic(s, memmap, socket, phandle, 77628d8c281SAnup Patel &intc_phandles[phandle_pos], xplic_phandles); 777e6faee65SAnup Patel } else { 77828d8c281SAnup Patel create_fdt_socket_aplic(s, memmap, socket, 77928d8c281SAnup Patel msi_m_phandle, msi_s_phandle, phandle, 78028d8c281SAnup Patel &intc_phandles[phandle_pos], xplic_phandles); 78128d8c281SAnup Patel } 782e6faee65SAnup Patel } 7830ffc1a95SAnup Patel 7840ffc1a95SAnup Patel g_free(intc_phandles); 78518df0b46SAnup Patel 78618df0b46SAnup Patel for (socket = 0; socket < riscv_socket_count(mc); socket++) { 78718df0b46SAnup Patel if (socket == 0) { 7880ffc1a95SAnup Patel *irq_mmio_phandle = xplic_phandles[socket]; 7890ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 7900ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 79118df0b46SAnup Patel } 79218df0b46SAnup Patel if (socket == 1) { 7930ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 7940ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 79518df0b46SAnup Patel } 79618df0b46SAnup Patel if (socket == 2) { 7970ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 79818df0b46SAnup Patel } 79918df0b46SAnup Patel } 80018df0b46SAnup Patel 8010ffc1a95SAnup Patel riscv_socket_fdt_write_distance_matrix(mc, mc->fdt); 8020ffc1a95SAnup Patel } 8030ffc1a95SAnup Patel 8040ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap, 8050ffc1a95SAnup Patel uint32_t irq_virtio_phandle) 8060ffc1a95SAnup Patel { 8070ffc1a95SAnup Patel int i; 8080ffc1a95SAnup Patel char *name; 8090ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 81004331d0bSMichael Clark 81104331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 81218df0b46SAnup Patel name = g_strdup_printf("/soc/virtio_mmio@%lx", 81304331d0bSMichael Clark (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size)); 8140ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 8150ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", "virtio,mmio"); 8160ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 81704331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 81804331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].size); 8190ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent", 8200ffc1a95SAnup Patel irq_virtio_phandle); 821e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 822e6faee65SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", 823e6faee65SAnup Patel VIRTIO_IRQ + i); 824e6faee65SAnup Patel } else { 825e6faee65SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "interrupts", 826e6faee65SAnup Patel VIRTIO_IRQ + i, 0x4); 827e6faee65SAnup Patel } 82818df0b46SAnup Patel g_free(name); 82904331d0bSMichael Clark } 8300ffc1a95SAnup Patel } 8310ffc1a95SAnup Patel 8320ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap, 83328d8c281SAnup Patel uint32_t irq_pcie_phandle, 83428d8c281SAnup Patel uint32_t msi_pcie_phandle) 8350ffc1a95SAnup Patel { 8360ffc1a95SAnup Patel char *name; 8370ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 83804331d0bSMichael Clark 83918df0b46SAnup Patel name = g_strdup_printf("/soc/pci@%lx", 8406d56e396SAlistair Francis (long) memmap[VIRT_PCIE_ECAM].base); 8410ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 8420ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "#address-cells", 8430ffc1a95SAnup Patel FDT_PCI_ADDR_CELLS); 8440ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 8450ffc1a95SAnup Patel FDT_PCI_INT_CELLS); 8460ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "#size-cells", 0x2); 8470ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", 8480ffc1a95SAnup Patel "pci-host-ecam-generic"); 8490ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "device_type", "pci"); 8500ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "linux,pci-domain", 0); 8510ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "bus-range", 0, 85218df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1); 8530ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, name, "dma-coherent", NULL, 0); 85428d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 85528d8c281SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "msi-parent", msi_pcie_phandle); 85628d8c281SAnup Patel } 8570ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 0, 85818df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size); 8590ffc1a95SAnup Patel qemu_fdt_setprop_sized_cells(mc->fdt, name, "ranges", 8606d56e396SAlistair Francis 1, FDT_PCI_RANGE_IOPORT, 2, 0, 8616d56e396SAlistair Francis 2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size, 8626d56e396SAlistair Francis 1, FDT_PCI_RANGE_MMIO, 8636d56e396SAlistair Francis 2, memmap[VIRT_PCIE_MMIO].base, 86419800265SBin Meng 2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size, 86519800265SBin Meng 1, FDT_PCI_RANGE_MMIO_64BIT, 86619800265SBin Meng 2, virt_high_pcie_memmap.base, 86719800265SBin Meng 2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size); 86819800265SBin Meng 869e6faee65SAnup Patel create_pcie_irq_map(s, mc->fdt, name, irq_pcie_phandle); 87018df0b46SAnup Patel g_free(name); 8710ffc1a95SAnup Patel } 8726d56e396SAlistair Francis 8730ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap, 8740ffc1a95SAnup Patel uint32_t *phandle) 8750ffc1a95SAnup Patel { 8760ffc1a95SAnup Patel char *name; 8770ffc1a95SAnup Patel uint32_t test_phandle; 8780ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 8790ffc1a95SAnup Patel 8800ffc1a95SAnup Patel test_phandle = (*phandle)++; 88118df0b46SAnup Patel name = g_strdup_printf("/soc/test@%lx", 88204331d0bSMichael Clark (long)memmap[VIRT_TEST].base); 8830ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 8849c0fb20cSPalmer Dabbelt { 8852cc04550SBin Meng static const char * const compat[3] = { 8862cc04550SBin Meng "sifive,test1", "sifive,test0", "syscon" 8872cc04550SBin Meng }; 8880ffc1a95SAnup Patel qemu_fdt_setprop_string_array(mc->fdt, name, "compatible", 8890ffc1a95SAnup Patel (char **)&compat, ARRAY_SIZE(compat)); 8909c0fb20cSPalmer Dabbelt } 8910ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 8920ffc1a95SAnup Patel 0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size); 8930ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "phandle", test_phandle); 8940ffc1a95SAnup Patel test_phandle = qemu_fdt_get_phandle(mc->fdt, name); 89518df0b46SAnup Patel g_free(name); 8960e404da0SAnup Patel 89718df0b46SAnup Patel name = g_strdup_printf("/soc/reboot"); 8980ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 8990ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", "syscon-reboot"); 9000ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "regmap", test_phandle); 9010ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "offset", 0x0); 9020ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "value", FINISHER_RESET); 90318df0b46SAnup Patel g_free(name); 9040e404da0SAnup Patel 90518df0b46SAnup Patel name = g_strdup_printf("/soc/poweroff"); 9060ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 9070ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", "syscon-poweroff"); 9080ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "regmap", test_phandle); 9090ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "offset", 0x0); 9100ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "value", FINISHER_PASS); 91118df0b46SAnup Patel g_free(name); 9120ffc1a95SAnup Patel } 9130ffc1a95SAnup Patel 9140ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap, 9150ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 9160ffc1a95SAnup Patel { 9170ffc1a95SAnup Patel char *name; 9180ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 91904331d0bSMichael Clark 92018df0b46SAnup Patel name = g_strdup_printf("/soc/uart@%lx", (long)memmap[VIRT_UART0].base); 9210ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 9220ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", "ns16550a"); 9230ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 92404331d0bSMichael Clark 0x0, memmap[VIRT_UART0].base, 92504331d0bSMichael Clark 0x0, memmap[VIRT_UART0].size); 9260ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "clock-frequency", 3686400); 9270ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent", irq_mmio_phandle); 928e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 9290ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", UART0_IRQ); 930e6faee65SAnup Patel } else { 931e6faee65SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "interrupts", UART0_IRQ, 0x4); 932e6faee65SAnup Patel } 93304331d0bSMichael Clark 9340ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, "/chosen"); 9350ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/chosen", "stdout-path", name); 93618df0b46SAnup Patel g_free(name); 9370ffc1a95SAnup Patel } 9380ffc1a95SAnup Patel 9390ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap, 9400ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 9410ffc1a95SAnup Patel { 9420ffc1a95SAnup Patel char *name; 9430ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 94471eb522cSAlistair Francis 94518df0b46SAnup Patel name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base); 9460ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 9470ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", 9480ffc1a95SAnup Patel "google,goldfish-rtc"); 9490ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 9500ffc1a95SAnup Patel 0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size); 9510ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent", 9520ffc1a95SAnup Patel irq_mmio_phandle); 953e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 9540ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", RTC_IRQ); 955e6faee65SAnup Patel } else { 956e6faee65SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "interrupts", RTC_IRQ, 0x4); 957e6faee65SAnup Patel } 95818df0b46SAnup Patel g_free(name); 9590ffc1a95SAnup Patel } 9600ffc1a95SAnup Patel 9610ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap) 9620ffc1a95SAnup Patel { 9630ffc1a95SAnup Patel char *name; 9640ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 9650ffc1a95SAnup Patel hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 9660ffc1a95SAnup Patel hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 96767b5ef30SAnup Patel 96858bde469SBin Meng name = g_strdup_printf("/flash@%" PRIx64, flashbase); 969c65d7080SAlex Bennée qemu_fdt_add_subnode(mc->fdt, name); 970c65d7080SAlex Bennée qemu_fdt_setprop_string(mc->fdt, name, "compatible", "cfi-flash"); 971c65d7080SAlex Bennée qemu_fdt_setprop_sized_cells(mc->fdt, name, "reg", 97271eb522cSAlistair Francis 2, flashbase, 2, flashsize, 97371eb522cSAlistair Francis 2, flashbase + flashsize, 2, flashsize); 974c65d7080SAlex Bennée qemu_fdt_setprop_cell(mc->fdt, name, "bank-width", 4); 97518df0b46SAnup Patel g_free(name); 9760ffc1a95SAnup Patel } 9770ffc1a95SAnup Patel 9780ffc1a95SAnup Patel static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap, 9790ffc1a95SAnup Patel uint64_t mem_size, const char *cmdline, bool is_32_bit) 9800ffc1a95SAnup Patel { 9810ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 98228d8c281SAnup Patel uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1; 9830ffc1a95SAnup Patel uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1; 9840ffc1a95SAnup Patel 9850ffc1a95SAnup Patel if (mc->dtb) { 9860ffc1a95SAnup Patel mc->fdt = load_device_tree(mc->dtb, &s->fdt_size); 9870ffc1a95SAnup Patel if (!mc->fdt) { 9880ffc1a95SAnup Patel error_report("load_device_tree() failed"); 9890ffc1a95SAnup Patel exit(1); 9900ffc1a95SAnup Patel } 9910ffc1a95SAnup Patel goto update_bootargs; 9920ffc1a95SAnup Patel } else { 9930ffc1a95SAnup Patel mc->fdt = create_device_tree(&s->fdt_size); 9940ffc1a95SAnup Patel if (!mc->fdt) { 9950ffc1a95SAnup Patel error_report("create_device_tree() failed"); 9960ffc1a95SAnup Patel exit(1); 9970ffc1a95SAnup Patel } 9980ffc1a95SAnup Patel } 9990ffc1a95SAnup Patel 10000ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/", "model", "riscv-virtio,qemu"); 10010ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/", "compatible", "riscv-virtio"); 10020ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/", "#size-cells", 0x2); 10030ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/", "#address-cells", 0x2); 10040ffc1a95SAnup Patel 10050ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, "/soc"); 10060ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, "/soc", "ranges", NULL, 0); 10070ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/soc", "compatible", "simple-bus"); 10080ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/soc", "#size-cells", 0x2); 10090ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/soc", "#address-cells", 0x2); 10100ffc1a95SAnup Patel 10110ffc1a95SAnup Patel create_fdt_sockets(s, memmap, is_32_bit, &phandle, 101228d8c281SAnup Patel &irq_mmio_phandle, &irq_pcie_phandle, &irq_virtio_phandle, 101328d8c281SAnup Patel &msi_pcie_phandle); 10140ffc1a95SAnup Patel 10150ffc1a95SAnup Patel create_fdt_virtio(s, memmap, irq_virtio_phandle); 10160ffc1a95SAnup Patel 101728d8c281SAnup Patel create_fdt_pcie(s, memmap, irq_pcie_phandle, msi_pcie_phandle); 10180ffc1a95SAnup Patel 10190ffc1a95SAnup Patel create_fdt_reset(s, memmap, &phandle); 10200ffc1a95SAnup Patel 10210ffc1a95SAnup Patel create_fdt_uart(s, memmap, irq_mmio_phandle); 10220ffc1a95SAnup Patel 10230ffc1a95SAnup Patel create_fdt_rtc(s, memmap, irq_mmio_phandle); 10240ffc1a95SAnup Patel 10250ffc1a95SAnup Patel create_fdt_flash(s, memmap); 10264e1e3003SAnup Patel 10274e1e3003SAnup Patel update_bootargs: 102858303fc0SBin Meng if (cmdline && *cmdline) { 10290ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/chosen", "bootargs", cmdline); 10304e1e3003SAnup Patel } 103104331d0bSMichael Clark } 103204331d0bSMichael Clark 10336d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem, 10346d56e396SAlistair Francis hwaddr ecam_base, hwaddr ecam_size, 10356d56e396SAlistair Francis hwaddr mmio_base, hwaddr mmio_size, 103619800265SBin Meng hwaddr high_mmio_base, 103719800265SBin Meng hwaddr high_mmio_size, 10386d56e396SAlistair Francis hwaddr pio_base, 1039e6faee65SAnup Patel DeviceState *irqchip) 10406d56e396SAlistair Francis { 10416d56e396SAlistair Francis DeviceState *dev; 10426d56e396SAlistair Francis MemoryRegion *ecam_alias, *ecam_reg; 104319800265SBin Meng MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg; 10446d56e396SAlistair Francis qemu_irq irq; 10456d56e396SAlistair Francis int i; 10466d56e396SAlistair Francis 10473e80f690SMarkus Armbruster dev = qdev_new(TYPE_GPEX_HOST); 10486d56e396SAlistair Francis 10493c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 10506d56e396SAlistair Francis 10516d56e396SAlistair Francis ecam_alias = g_new0(MemoryRegion, 1); 10526d56e396SAlistair Francis ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 10536d56e396SAlistair Francis memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam", 10546d56e396SAlistair Francis ecam_reg, 0, ecam_size); 10556d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias); 10566d56e396SAlistair Francis 10576d56e396SAlistair Francis mmio_alias = g_new0(MemoryRegion, 1); 10586d56e396SAlistair Francis mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 10596d56e396SAlistair Francis memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio", 10606d56e396SAlistair Francis mmio_reg, mmio_base, mmio_size); 10616d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias); 10626d56e396SAlistair Francis 106319800265SBin Meng /* Map high MMIO space */ 106419800265SBin Meng high_mmio_alias = g_new0(MemoryRegion, 1); 106519800265SBin Meng memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high", 106619800265SBin Meng mmio_reg, high_mmio_base, high_mmio_size); 106719800265SBin Meng memory_region_add_subregion(get_system_memory(), high_mmio_base, 106819800265SBin Meng high_mmio_alias); 106919800265SBin Meng 10706d56e396SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base); 10716d56e396SAlistair Francis 10726d56e396SAlistair Francis for (i = 0; i < GPEX_NUM_IRQS; i++) { 1073e6faee65SAnup Patel irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i); 10746d56e396SAlistair Francis 10756d56e396SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq); 10766d56e396SAlistair Francis gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i); 10776d56e396SAlistair Francis } 10786d56e396SAlistair Francis 10796d56e396SAlistair Francis return dev; 10806d56e396SAlistair Francis } 10816d56e396SAlistair Francis 10820489348dSAsherah Connor static FWCfgState *create_fw_cfg(const MachineState *mc) 10830489348dSAsherah Connor { 10840489348dSAsherah Connor hwaddr base = virt_memmap[VIRT_FW_CFG].base; 10850489348dSAsherah Connor hwaddr size = virt_memmap[VIRT_FW_CFG].size; 10860489348dSAsherah Connor FWCfgState *fw_cfg; 10870489348dSAsherah Connor char *nodename; 10880489348dSAsherah Connor 10890489348dSAsherah Connor fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16, 10900489348dSAsherah Connor &address_space_memory); 10910489348dSAsherah Connor fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)mc->smp.cpus); 10920489348dSAsherah Connor 10930489348dSAsherah Connor nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base); 10940489348dSAsherah Connor qemu_fdt_add_subnode(mc->fdt, nodename); 10950489348dSAsherah Connor qemu_fdt_setprop_string(mc->fdt, nodename, 10960489348dSAsherah Connor "compatible", "qemu,fw-cfg-mmio"); 10970489348dSAsherah Connor qemu_fdt_setprop_sized_cells(mc->fdt, nodename, "reg", 10980489348dSAsherah Connor 2, base, 2, size); 10990489348dSAsherah Connor qemu_fdt_setprop(mc->fdt, nodename, "dma-coherent", NULL, 0); 11000489348dSAsherah Connor g_free(nodename); 11010489348dSAsherah Connor return fw_cfg; 11020489348dSAsherah Connor } 11030489348dSAsherah Connor 1104e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket, 1105e6faee65SAnup Patel int base_hartid, int hart_count) 1106e6faee65SAnup Patel { 1107e6faee65SAnup Patel DeviceState *ret; 1108e6faee65SAnup Patel char *plic_hart_config; 1109e6faee65SAnup Patel 1110e6faee65SAnup Patel /* Per-socket PLIC hart topology configuration string */ 1111e6faee65SAnup Patel plic_hart_config = riscv_plic_hart_config_string(hart_count); 1112e6faee65SAnup Patel 1113e6faee65SAnup Patel /* Per-socket PLIC */ 1114e6faee65SAnup Patel ret = sifive_plic_create( 1115e6faee65SAnup Patel memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size, 1116e6faee65SAnup Patel plic_hart_config, hart_count, base_hartid, 1117e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1118e6faee65SAnup Patel ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1), 1119e6faee65SAnup Patel VIRT_PLIC_PRIORITY_BASE, 1120e6faee65SAnup Patel VIRT_PLIC_PENDING_BASE, 1121e6faee65SAnup Patel VIRT_PLIC_ENABLE_BASE, 1122e6faee65SAnup Patel VIRT_PLIC_ENABLE_STRIDE, 1123e6faee65SAnup Patel VIRT_PLIC_CONTEXT_BASE, 1124e6faee65SAnup Patel VIRT_PLIC_CONTEXT_STRIDE, 1125e6faee65SAnup Patel memmap[VIRT_PLIC].size); 1126e6faee65SAnup Patel 1127e6faee65SAnup Patel g_free(plic_hart_config); 1128e6faee65SAnup Patel 1129e6faee65SAnup Patel return ret; 1130e6faee65SAnup Patel } 1131e6faee65SAnup Patel 113228d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests, 1133e6faee65SAnup Patel const MemMapEntry *memmap, int socket, 1134e6faee65SAnup Patel int base_hartid, int hart_count) 1135e6faee65SAnup Patel { 113628d8c281SAnup Patel int i; 113728d8c281SAnup Patel hwaddr addr; 113828d8c281SAnup Patel uint32_t guest_bits; 1139e6faee65SAnup Patel DeviceState *aplic_m; 114028d8c281SAnup Patel bool msimode = (aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) ? true : false; 114128d8c281SAnup Patel 114228d8c281SAnup Patel if (msimode) { 114328d8c281SAnup Patel /* Per-socket M-level IMSICs */ 114428d8c281SAnup Patel addr = memmap[VIRT_IMSIC_M].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE; 114528d8c281SAnup Patel for (i = 0; i < hart_count; i++) { 114628d8c281SAnup Patel riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0), 114728d8c281SAnup Patel base_hartid + i, true, 1, 114828d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 114928d8c281SAnup Patel } 115028d8c281SAnup Patel 115128d8c281SAnup Patel /* Per-socket S-level IMSICs */ 115228d8c281SAnup Patel guest_bits = imsic_num_bits(aia_guests + 1); 115328d8c281SAnup Patel addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE; 115428d8c281SAnup Patel for (i = 0; i < hart_count; i++) { 115528d8c281SAnup Patel riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits), 115628d8c281SAnup Patel base_hartid + i, false, 1 + aia_guests, 115728d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 115828d8c281SAnup Patel } 115928d8c281SAnup Patel } 1160e6faee65SAnup Patel 1161e6faee65SAnup Patel /* Per-socket M-level APLIC */ 1162e6faee65SAnup Patel aplic_m = riscv_aplic_create( 1163e6faee65SAnup Patel memmap[VIRT_APLIC_M].base + socket * memmap[VIRT_APLIC_M].size, 1164e6faee65SAnup Patel memmap[VIRT_APLIC_M].size, 116528d8c281SAnup Patel (msimode) ? 0 : base_hartid, 116628d8c281SAnup Patel (msimode) ? 0 : hart_count, 1167e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1168e6faee65SAnup Patel VIRT_IRQCHIP_NUM_PRIO_BITS, 116928d8c281SAnup Patel msimode, true, NULL); 1170e6faee65SAnup Patel 1171e6faee65SAnup Patel if (aplic_m) { 1172e6faee65SAnup Patel /* Per-socket S-level APLIC */ 1173e6faee65SAnup Patel riscv_aplic_create( 1174e6faee65SAnup Patel memmap[VIRT_APLIC_S].base + socket * memmap[VIRT_APLIC_S].size, 1175e6faee65SAnup Patel memmap[VIRT_APLIC_S].size, 117628d8c281SAnup Patel (msimode) ? 0 : base_hartid, 117728d8c281SAnup Patel (msimode) ? 0 : hart_count, 1178e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1179e6faee65SAnup Patel VIRT_IRQCHIP_NUM_PRIO_BITS, 118028d8c281SAnup Patel msimode, false, aplic_m); 1181e6faee65SAnup Patel } 1182e6faee65SAnup Patel 1183e6faee65SAnup Patel return aplic_m; 1184e6faee65SAnup Patel } 1185e6faee65SAnup Patel 11861832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip) 11871832b7cbSAlistair Francis { 11881832b7cbSAlistair Francis DeviceState *dev; 11891832b7cbSAlistair Francis SysBusDevice *sysbus; 11901832b7cbSAlistair Francis const MemMapEntry *memmap = virt_memmap; 11911832b7cbSAlistair Francis int i; 11921832b7cbSAlistair Francis MemoryRegion *sysmem = get_system_memory(); 11931832b7cbSAlistair Francis 11941832b7cbSAlistair Francis dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE); 11951832b7cbSAlistair Francis dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE); 11961832b7cbSAlistair Francis qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS); 11971832b7cbSAlistair Francis qdev_prop_set_uint32(dev, "mmio_size", memmap[VIRT_PLATFORM_BUS].size); 11981832b7cbSAlistair Francis sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 11991832b7cbSAlistair Francis s->platform_bus_dev = dev; 12001832b7cbSAlistair Francis 12011832b7cbSAlistair Francis sysbus = SYS_BUS_DEVICE(dev); 12021832b7cbSAlistair Francis for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) { 12031832b7cbSAlistair Francis int irq = VIRT_PLATFORM_BUS_IRQ + i; 12041832b7cbSAlistair Francis sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq)); 12051832b7cbSAlistair Francis } 12061832b7cbSAlistair Francis 12071832b7cbSAlistair Francis memory_region_add_subregion(sysmem, 12081832b7cbSAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 12091832b7cbSAlistair Francis sysbus_mmio_get_region(sysbus, 0)); 12101832b7cbSAlistair Francis } 12111832b7cbSAlistair Francis 12121c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data) 12131c20d3ffSAlistair Francis { 12141c20d3ffSAlistair Francis RISCVVirtState *s = container_of(notifier, RISCVVirtState, 12151c20d3ffSAlistair Francis machine_done); 12161c20d3ffSAlistair Francis const MemMapEntry *memmap = virt_memmap; 12171c20d3ffSAlistair Francis MachineState *machine = MACHINE(s); 12181c20d3ffSAlistair Francis target_ulong start_addr = memmap[VIRT_DRAM].base; 12191c20d3ffSAlistair Francis target_ulong firmware_end_addr, kernel_start_addr; 12201c20d3ffSAlistair Francis uint32_t fdt_load_addr; 12211c20d3ffSAlistair Francis uint64_t kernel_entry; 12221c20d3ffSAlistair Francis 12231c20d3ffSAlistair Francis /* 12241c20d3ffSAlistair Francis * Only direct boot kernel is currently supported for KVM VM, 12251c20d3ffSAlistair Francis * so the "-bios" parameter is not supported when KVM is enabled. 12261c20d3ffSAlistair Francis */ 12271c20d3ffSAlistair Francis if (kvm_enabled()) { 12281c20d3ffSAlistair Francis if (machine->firmware) { 12291c20d3ffSAlistair Francis if (strcmp(machine->firmware, "none")) { 12301c20d3ffSAlistair Francis error_report("Machine mode firmware is not supported in " 12311c20d3ffSAlistair Francis "combination with KVM."); 12321c20d3ffSAlistair Francis exit(1); 12331c20d3ffSAlistair Francis } 12341c20d3ffSAlistair Francis } else { 12351c20d3ffSAlistair Francis machine->firmware = g_strdup("none"); 12361c20d3ffSAlistair Francis } 12371c20d3ffSAlistair Francis } 12381c20d3ffSAlistair Francis 12391c20d3ffSAlistair Francis if (riscv_is_32bit(&s->soc[0])) { 12401c20d3ffSAlistair Francis firmware_end_addr = riscv_find_and_load_firmware(machine, 12411c20d3ffSAlistair Francis RISCV32_BIOS_BIN, start_addr, NULL); 12421c20d3ffSAlistair Francis } else { 12431c20d3ffSAlistair Francis firmware_end_addr = riscv_find_and_load_firmware(machine, 12441c20d3ffSAlistair Francis RISCV64_BIOS_BIN, start_addr, NULL); 12451c20d3ffSAlistair Francis } 12461c20d3ffSAlistair Francis 12471c20d3ffSAlistair Francis if (machine->kernel_filename) { 12481c20d3ffSAlistair Francis kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0], 12491c20d3ffSAlistair Francis firmware_end_addr); 12501c20d3ffSAlistair Francis 12511c20d3ffSAlistair Francis kernel_entry = riscv_load_kernel(machine->kernel_filename, 12521c20d3ffSAlistair Francis kernel_start_addr, NULL); 12531c20d3ffSAlistair Francis 12541c20d3ffSAlistair Francis if (machine->initrd_filename) { 12551c20d3ffSAlistair Francis hwaddr start; 12561c20d3ffSAlistair Francis hwaddr end = riscv_load_initrd(machine->initrd_filename, 12571c20d3ffSAlistair Francis machine->ram_size, kernel_entry, 12581c20d3ffSAlistair Francis &start); 12591c20d3ffSAlistair Francis qemu_fdt_setprop_cell(machine->fdt, "/chosen", 12601c20d3ffSAlistair Francis "linux,initrd-start", start); 12611c20d3ffSAlistair Francis qemu_fdt_setprop_cell(machine->fdt, "/chosen", "linux,initrd-end", 12621c20d3ffSAlistair Francis end); 12631c20d3ffSAlistair Francis } 12641c20d3ffSAlistair Francis } else { 12651c20d3ffSAlistair Francis /* 12661c20d3ffSAlistair Francis * If dynamic firmware is used, it doesn't know where is the next mode 12671c20d3ffSAlistair Francis * if kernel argument is not set. 12681c20d3ffSAlistair Francis */ 12691c20d3ffSAlistair Francis kernel_entry = 0; 12701c20d3ffSAlistair Francis } 12711c20d3ffSAlistair Francis 12721c20d3ffSAlistair Francis if (drive_get(IF_PFLASH, 0, 0)) { 12731c20d3ffSAlistair Francis /* 12741c20d3ffSAlistair Francis * Pflash was supplied, let's overwrite the address we jump to after 12751c20d3ffSAlistair Francis * reset to the base of the flash. 12761c20d3ffSAlistair Francis */ 12771c20d3ffSAlistair Francis start_addr = virt_memmap[VIRT_FLASH].base; 12781c20d3ffSAlistair Francis } 12791c20d3ffSAlistair Francis 12801c20d3ffSAlistair Francis /* 12811c20d3ffSAlistair Francis * Init fw_cfg. Must be done before riscv_load_fdt, otherwise the device 12821c20d3ffSAlistair Francis * tree cannot be altered and we get FDT_ERR_NOSPACE. 12831c20d3ffSAlistair Francis */ 12841c20d3ffSAlistair Francis s->fw_cfg = create_fw_cfg(machine); 12851c20d3ffSAlistair Francis rom_set_fw(s->fw_cfg); 12861c20d3ffSAlistair Francis 12871c20d3ffSAlistair Francis /* Compute the fdt load address in dram */ 12881c20d3ffSAlistair Francis fdt_load_addr = riscv_load_fdt(memmap[VIRT_DRAM].base, 12891c20d3ffSAlistair Francis machine->ram_size, machine->fdt); 12901c20d3ffSAlistair Francis /* load the reset vector */ 12911c20d3ffSAlistair Francis riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr, 12921c20d3ffSAlistair Francis virt_memmap[VIRT_MROM].base, 12931c20d3ffSAlistair Francis virt_memmap[VIRT_MROM].size, kernel_entry, 12941c20d3ffSAlistair Francis fdt_load_addr, machine->fdt); 12951c20d3ffSAlistair Francis 12961c20d3ffSAlistair Francis /* 12971c20d3ffSAlistair Francis * Only direct boot kernel is currently supported for KVM VM, 12981c20d3ffSAlistair Francis * So here setup kernel start address and fdt address. 12991c20d3ffSAlistair Francis * TODO:Support firmware loading and integrate to TCG start 13001c20d3ffSAlistair Francis */ 13011c20d3ffSAlistair Francis if (kvm_enabled()) { 13021c20d3ffSAlistair Francis riscv_setup_direct_kernel(kernel_entry, fdt_load_addr); 13031c20d3ffSAlistair Francis } 13041c20d3ffSAlistair Francis } 13051c20d3ffSAlistair Francis 1306b2a3a071SBin Meng static void virt_machine_init(MachineState *machine) 130704331d0bSMichael Clark { 130873261285SBin Meng const MemMapEntry *memmap = virt_memmap; 1309cdfc19e4SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(machine); 131004331d0bSMichael Clark MemoryRegion *system_memory = get_system_memory(); 13115aec3247SMichael Clark MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 1312e6faee65SAnup Patel char *soc_name; 1313e6faee65SAnup Patel DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip; 131433fcedfaSPeter Maydell int i, base_hartid, hart_count; 131504331d0bSMichael Clark 131618df0b46SAnup Patel /* Check socket count limit */ 131718df0b46SAnup Patel if (VIRT_SOCKETS_MAX < riscv_socket_count(machine)) { 131818df0b46SAnup Patel error_report("number of sockets/nodes should be less than %d", 131918df0b46SAnup Patel VIRT_SOCKETS_MAX); 132018df0b46SAnup Patel exit(1); 132118df0b46SAnup Patel } 132218df0b46SAnup Patel 132318df0b46SAnup Patel /* Initialize sockets */ 1324e6faee65SAnup Patel mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL; 132518df0b46SAnup Patel for (i = 0; i < riscv_socket_count(machine); i++) { 132618df0b46SAnup Patel if (!riscv_socket_check_hartids(machine, i)) { 132718df0b46SAnup Patel error_report("discontinuous hartids in socket%d", i); 132818df0b46SAnup Patel exit(1); 132918df0b46SAnup Patel } 133018df0b46SAnup Patel 133118df0b46SAnup Patel base_hartid = riscv_socket_first_hartid(machine, i); 133218df0b46SAnup Patel if (base_hartid < 0) { 133318df0b46SAnup Patel error_report("can't find hartid base for socket%d", i); 133418df0b46SAnup Patel exit(1); 133518df0b46SAnup Patel } 133618df0b46SAnup Patel 133718df0b46SAnup Patel hart_count = riscv_socket_hart_count(machine, i); 133818df0b46SAnup Patel if (hart_count < 0) { 133918df0b46SAnup Patel error_report("can't find hart count for socket%d", i); 134018df0b46SAnup Patel exit(1); 134118df0b46SAnup Patel } 134218df0b46SAnup Patel 134318df0b46SAnup Patel soc_name = g_strdup_printf("soc%d", i); 134418df0b46SAnup Patel object_initialize_child(OBJECT(machine), soc_name, &s->soc[i], 134575a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 134618df0b46SAnup Patel g_free(soc_name); 134718df0b46SAnup Patel object_property_set_str(OBJECT(&s->soc[i]), "cpu-type", 134818df0b46SAnup Patel machine->cpu_type, &error_abort); 134918df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "hartid-base", 135018df0b46SAnup Patel base_hartid, &error_abort); 135118df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "num-harts", 135218df0b46SAnup Patel hart_count, &error_abort); 135318df0b46SAnup Patel sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_abort); 135418df0b46SAnup Patel 1355ad40be27SYifei Jiang if (!kvm_enabled()) { 135628d8c281SAnup Patel if (s->have_aclint) { 135728d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 135828d8c281SAnup Patel /* Per-socket ACLINT MTIMER */ 135928d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 136028d8c281SAnup Patel i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 136128d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 136228d8c281SAnup Patel base_hartid, hart_count, 136328d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, 136428d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIME, 136528d8c281SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 136628d8c281SAnup Patel } else { 136728d8c281SAnup Patel /* Per-socket ACLINT MSWI, MTIMER, and SSWI */ 136828d8c281SAnup Patel riscv_aclint_swi_create(memmap[VIRT_CLINT].base + 136928d8c281SAnup Patel i * memmap[VIRT_CLINT].size, 137028d8c281SAnup Patel base_hartid, hart_count, false); 137128d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 137228d8c281SAnup Patel i * memmap[VIRT_CLINT].size + 137328d8c281SAnup Patel RISCV_ACLINT_SWI_SIZE, 137428d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 137528d8c281SAnup Patel base_hartid, hart_count, 137628d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, 137728d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIME, 137828d8c281SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 137928d8c281SAnup Patel riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base + 138028d8c281SAnup Patel i * memmap[VIRT_ACLINT_SSWI].size, 138128d8c281SAnup Patel base_hartid, hart_count, true); 138228d8c281SAnup Patel } 138328d8c281SAnup Patel } else { 138428d8c281SAnup Patel /* Per-socket SiFive CLINT */ 1385b8fb878aSAnup Patel riscv_aclint_swi_create( 138618df0b46SAnup Patel memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size, 1387b8fb878aSAnup Patel base_hartid, hart_count, false); 138828d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 138928d8c281SAnup Patel i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE, 1390b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count, 1391b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME, 1392b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 1393954886eaSAnup Patel } 1394ad40be27SYifei Jiang } 1395954886eaSAnup Patel 1396e6faee65SAnup Patel /* Per-socket interrupt controller */ 1397e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 1398e6faee65SAnup Patel s->irqchip[i] = virt_create_plic(memmap, i, 1399e6faee65SAnup Patel base_hartid, hart_count); 1400e6faee65SAnup Patel } else { 140128d8c281SAnup Patel s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests, 140228d8c281SAnup Patel memmap, i, base_hartid, 140328d8c281SAnup Patel hart_count); 1404e6faee65SAnup Patel } 140518df0b46SAnup Patel 1406e6faee65SAnup Patel /* Try to use different IRQCHIP instance based device type */ 140718df0b46SAnup Patel if (i == 0) { 1408e6faee65SAnup Patel mmio_irqchip = s->irqchip[i]; 1409e6faee65SAnup Patel virtio_irqchip = s->irqchip[i]; 1410e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 141118df0b46SAnup Patel } 141218df0b46SAnup Patel if (i == 1) { 1413e6faee65SAnup Patel virtio_irqchip = s->irqchip[i]; 1414e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 141518df0b46SAnup Patel } 141618df0b46SAnup Patel if (i == 2) { 1417e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 141818df0b46SAnup Patel } 141918df0b46SAnup Patel } 142004331d0bSMichael Clark 1421cfeb8a17SBin Meng if (riscv_is_32bit(&s->soc[0])) { 1422cfeb8a17SBin Meng #if HOST_LONG_BITS == 64 1423cfeb8a17SBin Meng /* limit RAM size in a 32-bit system */ 1424cfeb8a17SBin Meng if (machine->ram_size > 10 * GiB) { 1425cfeb8a17SBin Meng machine->ram_size = 10 * GiB; 1426cfeb8a17SBin Meng error_report("Limiting RAM size to 10 GiB"); 1427cfeb8a17SBin Meng } 1428cfeb8a17SBin Meng #endif 142919800265SBin Meng virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE; 143019800265SBin Meng virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE; 143119800265SBin Meng } else { 143219800265SBin Meng virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE; 143319800265SBin Meng virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size; 143419800265SBin Meng virt_high_pcie_memmap.base = 143519800265SBin Meng ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size); 1436cfeb8a17SBin Meng } 1437cfeb8a17SBin Meng 143804331d0bSMichael Clark /* register system main memory (actual RAM) */ 143904331d0bSMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base, 144003fd0c5fSMingwang Li machine->ram); 144104331d0bSMichael Clark 144204331d0bSMichael Clark /* boot rom */ 14435aec3247SMichael Clark memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom", 14445aec3247SMichael Clark memmap[VIRT_MROM].size, &error_fatal); 14455aec3247SMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base, 14465aec3247SMichael Clark mask_rom); 144704331d0bSMichael Clark 144818df0b46SAnup Patel /* SiFive Test MMIO device */ 144904331d0bSMichael Clark sifive_test_create(memmap[VIRT_TEST].base); 145004331d0bSMichael Clark 145118df0b46SAnup Patel /* VirtIO MMIO devices */ 145204331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 145304331d0bSMichael Clark sysbus_create_simple("virtio-mmio", 145404331d0bSMichael Clark memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 1455e6faee65SAnup Patel qdev_get_gpio_in(DEVICE(virtio_irqchip), VIRTIO_IRQ + i)); 145604331d0bSMichael Clark } 145704331d0bSMichael Clark 14586d56e396SAlistair Francis gpex_pcie_init(system_memory, 14596d56e396SAlistair Francis memmap[VIRT_PCIE_ECAM].base, 14606d56e396SAlistair Francis memmap[VIRT_PCIE_ECAM].size, 14616d56e396SAlistair Francis memmap[VIRT_PCIE_MMIO].base, 14626d56e396SAlistair Francis memmap[VIRT_PCIE_MMIO].size, 146319800265SBin Meng virt_high_pcie_memmap.base, 146419800265SBin Meng virt_high_pcie_memmap.size, 14656d56e396SAlistair Francis memmap[VIRT_PCIE_PIO].base, 1466e6faee65SAnup Patel DEVICE(pcie_irqchip)); 14676d56e396SAlistair Francis 14681832b7cbSAlistair Francis create_platform_bus(s, DEVICE(mmio_irqchip)); 14691832b7cbSAlistair Francis 147004331d0bSMichael Clark serial_mm_init(system_memory, memmap[VIRT_UART0].base, 1471e6faee65SAnup Patel 0, qdev_get_gpio_in(DEVICE(mmio_irqchip), UART0_IRQ), 399193, 14729bca0edbSPeter Maydell serial_hd(0), DEVICE_LITTLE_ENDIAN); 1473b6aa6cedSMichael Clark 147467b5ef30SAnup Patel sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base, 1475e6faee65SAnup Patel qdev_get_gpio_in(DEVICE(mmio_irqchip), RTC_IRQ)); 147667b5ef30SAnup Patel 147771eb522cSAlistair Francis virt_flash_create(s); 147871eb522cSAlistair Francis 147971eb522cSAlistair Francis for (i = 0; i < ARRAY_SIZE(s->flash); i++) { 148071eb522cSAlistair Francis /* Map legacy -drive if=pflash to machine properties */ 148171eb522cSAlistair Francis pflash_cfi01_legacy_drive(s->flash[i], 148271eb522cSAlistair Francis drive_get(IF_PFLASH, 0, i)); 148371eb522cSAlistair Francis } 148471eb522cSAlistair Francis virt_flash_map(s, system_memory); 14851c20d3ffSAlistair Francis 14861c20d3ffSAlistair Francis /* create device tree */ 14871c20d3ffSAlistair Francis create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline, 14881c20d3ffSAlistair Francis riscv_is_32bit(&s->soc[0])); 14891c20d3ffSAlistair Francis 14901c20d3ffSAlistair Francis s->machine_done.notify = virt_machine_done; 14911c20d3ffSAlistair Francis qemu_add_machine_init_done_notifier(&s->machine_done); 149204331d0bSMichael Clark } 149304331d0bSMichael Clark 1494b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj) 149504331d0bSMichael Clark { 1496cdfc19e4SAlistair Francis } 1497cdfc19e4SAlistair Francis 149828d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp) 149928d8c281SAnup Patel { 150028d8c281SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 150128d8c281SAnup Patel char val[32]; 150228d8c281SAnup Patel 150328d8c281SAnup Patel sprintf(val, "%d", s->aia_guests); 150428d8c281SAnup Patel return g_strdup(val); 150528d8c281SAnup Patel } 150628d8c281SAnup Patel 150728d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp) 150828d8c281SAnup Patel { 150928d8c281SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 151028d8c281SAnup Patel 151128d8c281SAnup Patel s->aia_guests = atoi(val); 151228d8c281SAnup Patel if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) { 151328d8c281SAnup Patel error_setg(errp, "Invalid number of AIA IMSIC guests"); 151428d8c281SAnup Patel error_append_hint(errp, "Valid values be between 0 and %d.\n", 151528d8c281SAnup Patel VIRT_IRQCHIP_MAX_GUESTS); 151628d8c281SAnup Patel } 151728d8c281SAnup Patel } 151828d8c281SAnup Patel 1519e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp) 1520e6faee65SAnup Patel { 1521e6faee65SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1522e6faee65SAnup Patel const char *val; 1523e6faee65SAnup Patel 1524e6faee65SAnup Patel switch (s->aia_type) { 1525e6faee65SAnup Patel case VIRT_AIA_TYPE_APLIC: 1526e6faee65SAnup Patel val = "aplic"; 1527e6faee65SAnup Patel break; 152828d8c281SAnup Patel case VIRT_AIA_TYPE_APLIC_IMSIC: 152928d8c281SAnup Patel val = "aplic-imsic"; 153028d8c281SAnup Patel break; 1531e6faee65SAnup Patel default: 1532e6faee65SAnup Patel val = "none"; 1533e6faee65SAnup Patel break; 1534e6faee65SAnup Patel }; 1535e6faee65SAnup Patel 1536e6faee65SAnup Patel return g_strdup(val); 1537e6faee65SAnup Patel } 1538e6faee65SAnup Patel 1539e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp) 1540e6faee65SAnup Patel { 1541e6faee65SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1542e6faee65SAnup Patel 1543e6faee65SAnup Patel if (!strcmp(val, "none")) { 1544e6faee65SAnup Patel s->aia_type = VIRT_AIA_TYPE_NONE; 1545e6faee65SAnup Patel } else if (!strcmp(val, "aplic")) { 1546e6faee65SAnup Patel s->aia_type = VIRT_AIA_TYPE_APLIC; 154728d8c281SAnup Patel } else if (!strcmp(val, "aplic-imsic")) { 154828d8c281SAnup Patel s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC; 1549e6faee65SAnup Patel } else { 1550e6faee65SAnup Patel error_setg(errp, "Invalid AIA interrupt controller type"); 155128d8c281SAnup Patel error_append_hint(errp, "Valid values are none, aplic, and " 155228d8c281SAnup Patel "aplic-imsic.\n"); 1553e6faee65SAnup Patel } 1554e6faee65SAnup Patel } 1555e6faee65SAnup Patel 1556954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp) 1557954886eaSAnup Patel { 1558954886eaSAnup Patel MachineState *ms = MACHINE(obj); 1559954886eaSAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(ms); 1560954886eaSAnup Patel 1561954886eaSAnup Patel return s->have_aclint; 1562954886eaSAnup Patel } 1563954886eaSAnup Patel 1564954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp) 1565954886eaSAnup Patel { 1566954886eaSAnup Patel MachineState *ms = MACHINE(obj); 1567954886eaSAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(ms); 1568954886eaSAnup Patel 1569954886eaSAnup Patel s->have_aclint = value; 1570954886eaSAnup Patel } 1571954886eaSAnup Patel 1572b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data) 1573cdfc19e4SAlistair Francis { 157428d8c281SAnup Patel char str[128]; 1575cdfc19e4SAlistair Francis MachineClass *mc = MACHINE_CLASS(oc); 1576cdfc19e4SAlistair Francis 1577cdfc19e4SAlistair Francis mc->desc = "RISC-V VirtIO board"; 1578b2a3a071SBin Meng mc->init = virt_machine_init; 157918df0b46SAnup Patel mc->max_cpus = VIRT_CPUS_MAX; 158009fe1712SAlistair Francis mc->default_cpu_type = TYPE_RISCV_CPU_BASE; 1581acead54cSBin Meng mc->pci_allow_0_address = true; 158218df0b46SAnup Patel mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids; 158318df0b46SAnup Patel mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props; 158418df0b46SAnup Patel mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id; 158518df0b46SAnup Patel mc->numa_mem_supported = true; 158603fd0c5fSMingwang Li mc->default_ram_id = "riscv_virt_board.ram"; 1587c346749eSAsherah Connor 1588c346749eSAsherah Connor machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE); 1589954886eaSAnup Patel 1590954886eaSAnup Patel object_class_property_add_bool(oc, "aclint", virt_get_aclint, 1591954886eaSAnup Patel virt_set_aclint); 1592954886eaSAnup Patel object_class_property_set_description(oc, "aclint", 1593954886eaSAnup Patel "Set on/off to enable/disable " 1594954886eaSAnup Patel "emulating ACLINT devices"); 1595e6faee65SAnup Patel 1596e6faee65SAnup Patel object_class_property_add_str(oc, "aia", virt_get_aia, 1597e6faee65SAnup Patel virt_set_aia); 1598e6faee65SAnup Patel object_class_property_set_description(oc, "aia", 1599e6faee65SAnup Patel "Set type of AIA interrupt " 1600e6faee65SAnup Patel "conttoller. Valid values are " 160128d8c281SAnup Patel "none, aplic, and aplic-imsic."); 160228d8c281SAnup Patel 160328d8c281SAnup Patel object_class_property_add_str(oc, "aia-guests", 160428d8c281SAnup Patel virt_get_aia_guests, 160528d8c281SAnup Patel virt_set_aia_guests); 160628d8c281SAnup Patel sprintf(str, "Set number of guest MMIO pages for AIA IMSIC. Valid value " 160728d8c281SAnup Patel "should be between 0 and %d.", VIRT_IRQCHIP_MAX_GUESTS); 160828d8c281SAnup Patel object_class_property_set_description(oc, "aia-guests", str); 160904331d0bSMichael Clark } 161004331d0bSMichael Clark 1611b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = { 1612cdfc19e4SAlistair Francis .name = MACHINE_TYPE_NAME("virt"), 1613cdfc19e4SAlistair Francis .parent = TYPE_MACHINE, 1614b2a3a071SBin Meng .class_init = virt_machine_class_init, 1615b2a3a071SBin Meng .instance_init = virt_machine_instance_init, 1616cdfc19e4SAlistair Francis .instance_size = sizeof(RISCVVirtState), 1617cdfc19e4SAlistair Francis }; 1618cdfc19e4SAlistair Francis 1619b2a3a071SBin Meng static void virt_machine_init_register_types(void) 1620cdfc19e4SAlistair Francis { 1621b2a3a071SBin Meng type_register_static(&virt_machine_typeinfo); 1622cdfc19e4SAlistair Francis } 1623cdfc19e4SAlistair Francis 1624b2a3a071SBin Meng type_init(virt_machine_init_register_types) 1625