104331d0bSMichael Clark /* 204331d0bSMichael Clark * QEMU RISC-V VirtIO Board 304331d0bSMichael Clark * 404331d0bSMichael Clark * Copyright (c) 2017 SiFive, Inc. 504331d0bSMichael Clark * 604331d0bSMichael Clark * RISC-V machine with 16550a UART and VirtIO MMIO 704331d0bSMichael Clark * 804331d0bSMichael Clark * This program is free software; you can redistribute it and/or modify it 904331d0bSMichael Clark * under the terms and conditions of the GNU General Public License, 1004331d0bSMichael Clark * version 2 or later, as published by the Free Software Foundation. 1104331d0bSMichael Clark * 1204331d0bSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 1304331d0bSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1404331d0bSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1504331d0bSMichael Clark * more details. 1604331d0bSMichael Clark * 1704331d0bSMichael Clark * You should have received a copy of the GNU General Public License along with 1804331d0bSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 1904331d0bSMichael Clark */ 2004331d0bSMichael Clark 2104331d0bSMichael Clark #include "qemu/osdep.h" 224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h" 2304331d0bSMichael Clark #include "qemu/error-report.h" 24e4b4f0b7SJason A. Donenfeld #include "qemu/guest-random.h" 2504331d0bSMichael Clark #include "qapi/error.h" 2604331d0bSMichael Clark #include "hw/boards.h" 2704331d0bSMichael Clark #include "hw/loader.h" 2804331d0bSMichael Clark #include "hw/sysbus.h" 2971eb522cSAlistair Francis #include "hw/qdev-properties.h" 307e6b5497SBernhard Beschow #include "hw/char/serial-mm.h" 3104331d0bSMichael Clark #include "target/riscv/cpu.h" 323029fab6SAlistair Francis #include "hw/core/sysbus-fdt.h" 33abd9a206SAtish Patra #include "target/riscv/pmu.h" 3404331d0bSMichael Clark #include "hw/riscv/riscv_hart.h" 35df240d66STomasz Jeznach #include "hw/riscv/iommu.h" 36*2c12de14SSunil V L #include "hw/riscv/riscv-iommu-bits.h" 3704331d0bSMichael Clark #include "hw/riscv/virt.h" 380ac24d56SAlistair Francis #include "hw/riscv/boot.h" 3918df0b46SAnup Patel #include "hw/riscv/numa.h" 40fb80f333SDaniel Henrique Barboza #include "kvm/kvm_riscv.h" 41ecf28647SHeinrich Schuchardt #include "hw/firmware/smbios.h" 42cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h" 43e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h" 4484fcf3c1SBin Meng #include "hw/intc/sifive_plic.h" 45a4b84608SBin Meng #include "hw/misc/sifive_test.h" 461832b7cbSAlistair Francis #include "hw/platform-bus.h" 4704331d0bSMichael Clark #include "chardev/char.h" 4804331d0bSMichael Clark #include "sysemu/device_tree.h" 4946517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 50c0716c81SPhilippe Mathieu-Daudé #include "sysemu/tcg.h" 51ad40be27SYifei Jiang #include "sysemu/kvm.h" 52325b7c4eSAlistair Francis #include "sysemu/tpm.h" 53f2d44e9cSDaniel Henrique Barboza #include "sysemu/qtest.h" 546d56e396SAlistair Francis #include "hw/pci/pci.h" 556d56e396SAlistair Francis #include "hw/pci-host/gpex.h" 56c346749eSAsherah Connor #include "hw/display/ramfb.h" 5790477a65SSunil V L #include "hw/acpi/aml-build.h" 58168b8c29SSunil V L #include "qapi/qapi-visit-common.h" 597778cdddSDaniel Henrique Barboza #include "hw/virtio/virtio-iommu.h" 6004331d0bSMichael Clark 6148c2c33cSYong-Xuan Wang /* KVM AIA only supports APLIC MSI. APLIC Wired is always emulated by QEMU. */ 6248c2c33cSYong-Xuan Wang static bool virt_use_kvm_aia(RISCVVirtState *s) 6348c2c33cSYong-Xuan Wang { 6448c2c33cSYong-Xuan Wang return kvm_irqchip_in_kernel() && s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC; 6548c2c33cSYong-Xuan Wang } 6648c2c33cSYong-Xuan Wang 67f2d44e9cSDaniel Henrique Barboza static bool virt_aclint_allowed(void) 68f2d44e9cSDaniel Henrique Barboza { 69f2d44e9cSDaniel Henrique Barboza return tcg_enabled() || qtest_enabled(); 70f2d44e9cSDaniel Henrique Barboza } 71f2d44e9cSDaniel Henrique Barboza 7273261285SBin Meng static const MemMapEntry virt_memmap[] = { 7304331d0bSMichael Clark [VIRT_DEBUG] = { 0x0, 0x100 }, 749eb8b14aSBin Meng [VIRT_MROM] = { 0x1000, 0xf000 }, 755aec3247SMichael Clark [VIRT_TEST] = { 0x100000, 0x1000 }, 7667b5ef30SAnup Patel [VIRT_RTC] = { 0x101000, 0x1000 }, 7704331d0bSMichael Clark [VIRT_CLINT] = { 0x2000000, 0x10000 }, 78954886eaSAnup Patel [VIRT_ACLINT_SSWI] = { 0x2F00000, 0x4000 }, 792c44bbf3SBin Meng [VIRT_PCIE_PIO] = { 0x3000000, 0x10000 }, 80*2c12de14SSunil V L [VIRT_IOMMU_SYS] = { 0x3010000, 0x1000 }, 811832b7cbSAlistair Francis [VIRT_PLATFORM_BUS] = { 0x4000000, 0x2000000 }, 8218df0b46SAnup Patel [VIRT_PLIC] = { 0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) }, 83e6faee65SAnup Patel [VIRT_APLIC_M] = { 0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) }, 84e6faee65SAnup Patel [VIRT_APLIC_S] = { 0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) }, 8504331d0bSMichael Clark [VIRT_UART0] = { 0x10000000, 0x100 }, 8604331d0bSMichael Clark [VIRT_VIRTIO] = { 0x10001000, 0x1000 }, 870489348dSAsherah Connor [VIRT_FW_CFG] = { 0x10100000, 0x18 }, 886911fde4SAlistair Francis [VIRT_FLASH] = { 0x20000000, 0x4000000 }, 8928d8c281SAnup Patel [VIRT_IMSIC_M] = { 0x24000000, VIRT_IMSIC_MAX_SIZE }, 9028d8c281SAnup Patel [VIRT_IMSIC_S] = { 0x28000000, VIRT_IMSIC_MAX_SIZE }, 916d56e396SAlistair Francis [VIRT_PCIE_ECAM] = { 0x30000000, 0x10000000 }, 922c44bbf3SBin Meng [VIRT_PCIE_MMIO] = { 0x40000000, 0x40000000 }, 932c44bbf3SBin Meng [VIRT_DRAM] = { 0x80000000, 0x0 }, 9404331d0bSMichael Clark }; 9504331d0bSMichael Clark 9619800265SBin Meng /* PCIe high mmio is fixed for RV32 */ 9719800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE 0x300000000ULL 9819800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE (4 * GiB) 9919800265SBin Meng 10019800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */ 10119800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE (16 * GiB) 10219800265SBin Meng 10319800265SBin Meng static MemMapEntry virt_high_pcie_memmap; 10419800265SBin Meng 10571eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB) 10671eb522cSAlistair Francis 10771eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s, 10871eb522cSAlistair Francis const char *name, 10971eb522cSAlistair Francis const char *alias_prop_name) 11071eb522cSAlistair Francis { 11171eb522cSAlistair Francis /* 11271eb522cSAlistair Francis * Create a single flash device. We use the same parameters as 11371eb522cSAlistair Francis * the flash devices on the ARM virt board. 11471eb522cSAlistair Francis */ 115df707969SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 11671eb522cSAlistair Francis 11771eb522cSAlistair Francis qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE); 11871eb522cSAlistair Francis qdev_prop_set_uint8(dev, "width", 4); 11971eb522cSAlistair Francis qdev_prop_set_uint8(dev, "device-width", 2); 12071eb522cSAlistair Francis qdev_prop_set_bit(dev, "big-endian", false); 12171eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id0", 0x89); 12271eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id1", 0x18); 12371eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id2", 0x00); 12471eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id3", 0x00); 12571eb522cSAlistair Francis qdev_prop_set_string(dev, "name", name); 12671eb522cSAlistair Francis 127d2623129SMarkus Armbruster object_property_add_child(OBJECT(s), name, OBJECT(dev)); 12871eb522cSAlistair Francis object_property_add_alias(OBJECT(s), alias_prop_name, 129d2623129SMarkus Armbruster OBJECT(dev), "drive"); 13071eb522cSAlistair Francis 13171eb522cSAlistair Francis return PFLASH_CFI01(dev); 13271eb522cSAlistair Francis } 13371eb522cSAlistair Francis 13471eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s) 13571eb522cSAlistair Francis { 13671eb522cSAlistair Francis s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0"); 13771eb522cSAlistair Francis s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1"); 13871eb522cSAlistair Francis } 13971eb522cSAlistair Francis 14071eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash, 14171eb522cSAlistair Francis hwaddr base, hwaddr size, 14271eb522cSAlistair Francis MemoryRegion *sysmem) 14371eb522cSAlistair Francis { 14471eb522cSAlistair Francis DeviceState *dev = DEVICE(flash); 14571eb522cSAlistair Francis 1464cdd0a77SPhilippe Mathieu-Daudé assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE)); 14771eb522cSAlistair Francis assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX); 14871eb522cSAlistair Francis qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE); 1493c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 15071eb522cSAlistair Francis 15171eb522cSAlistair Francis memory_region_add_subregion(sysmem, base, 15271eb522cSAlistair Francis sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 15371eb522cSAlistair Francis 0)); 15471eb522cSAlistair Francis } 15571eb522cSAlistair Francis 15671eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s, 15771eb522cSAlistair Francis MemoryRegion *sysmem) 15871eb522cSAlistair Francis { 15971eb522cSAlistair Francis hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 16071eb522cSAlistair Francis hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 16171eb522cSAlistair Francis 16271eb522cSAlistair Francis virt_flash_map1(s->flash[0], flashbase, flashsize, 16371eb522cSAlistair Francis sysmem); 16471eb522cSAlistair Francis virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize, 16571eb522cSAlistair Francis sysmem); 16671eb522cSAlistair Francis } 16771eb522cSAlistair Francis 168e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename, 169e6faee65SAnup Patel uint32_t irqchip_phandle) 1706d56e396SAlistair Francis { 1716d56e396SAlistair Francis int pin, dev; 172e6faee65SAnup Patel uint32_t irq_map_stride = 0; 173e6faee65SAnup Patel uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * 174e6faee65SAnup Patel FDT_MAX_INT_MAP_WIDTH] = {}; 1756d56e396SAlistair Francis uint32_t *irq_map = full_irq_map; 1766d56e396SAlistair Francis 1776d56e396SAlistair Francis /* This code creates a standard swizzle of interrupts such that 1786d56e396SAlistair Francis * each device's first interrupt is based on it's PCI_SLOT number. 1796d56e396SAlistair Francis * (See pci_swizzle_map_irq_fn()) 1806d56e396SAlistair Francis * 1816d56e396SAlistair Francis * We only need one entry per interrupt in the table (not one per 1826d56e396SAlistair Francis * possible slot) seeing the interrupt-map-mask will allow the table 1836d56e396SAlistair Francis * to wrap to any number of devices. 1846d56e396SAlistair Francis */ 1856d56e396SAlistair Francis for (dev = 0; dev < GPEX_NUM_IRQS; dev++) { 1866d56e396SAlistair Francis int devfn = dev * 0x8; 1876d56e396SAlistair Francis 1886d56e396SAlistair Francis for (pin = 0; pin < GPEX_NUM_IRQS; pin++) { 1896d56e396SAlistair Francis int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS); 1906d56e396SAlistair Francis int i = 0; 1916d56e396SAlistair Francis 192e6faee65SAnup Patel /* Fill PCI address cells */ 1936d56e396SAlistair Francis irq_map[i] = cpu_to_be32(devfn << 8); 1946d56e396SAlistair Francis i += FDT_PCI_ADDR_CELLS; 195e6faee65SAnup Patel 196e6faee65SAnup Patel /* Fill PCI Interrupt cells */ 1976d56e396SAlistair Francis irq_map[i] = cpu_to_be32(pin + 1); 1986d56e396SAlistair Francis i += FDT_PCI_INT_CELLS; 1996d56e396SAlistair Francis 200e6faee65SAnup Patel /* Fill interrupt controller phandle and cells */ 201e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(irqchip_phandle); 202e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(irq_nr); 203e6faee65SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_NONE) { 204e6faee65SAnup Patel irq_map[i++] = cpu_to_be32(0x4); 205e6faee65SAnup Patel } 2066d56e396SAlistair Francis 207e6faee65SAnup Patel if (!irq_map_stride) { 208e6faee65SAnup Patel irq_map_stride = i; 209e6faee65SAnup Patel } 210e6faee65SAnup Patel irq_map += irq_map_stride; 2116d56e396SAlistair Francis } 2126d56e396SAlistair Francis } 2136d56e396SAlistair Francis 214e6faee65SAnup Patel qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map, 215e6faee65SAnup Patel GPEX_NUM_IRQS * GPEX_NUM_IRQS * 216e6faee65SAnup Patel irq_map_stride * sizeof(uint32_t)); 2176d56e396SAlistair Francis 2186d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask", 2196d56e396SAlistair Francis 0x1800, 0, 0, 0x7); 2206d56e396SAlistair Francis } 2216d56e396SAlistair Francis 2220ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket, 2230ffc1a95SAnup Patel char *clust_name, uint32_t *phandle, 224914c97f9SDaniel Henrique Barboza uint32_t *intc_phandles) 22504331d0bSMichael Clark { 2260ffc1a95SAnup Patel int cpu; 2270ffc1a95SAnup Patel uint32_t cpu_phandle; 228568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 229914c97f9SDaniel Henrique Barboza bool is_32_bit = riscv_is_32bit(&s->soc[0]); 230ed9eb206SAlexandre Ghiti uint8_t satp_mode_max; 23118df0b46SAnup Patel 23218df0b46SAnup Patel for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) { 233c95c9d20SDaniel Henrique Barboza RISCVCPU *cpu_ptr = &s->soc[socket].harts[cpu]; 23473cdf38aSDaniel Henrique Barboza g_autofree char *cpu_name = NULL; 23573cdf38aSDaniel Henrique Barboza g_autofree char *core_name = NULL; 23673cdf38aSDaniel Henrique Barboza g_autofree char *intc_name = NULL; 23773cdf38aSDaniel Henrique Barboza g_autofree char *sv_name = NULL; 238c95c9d20SDaniel Henrique Barboza 2390ffc1a95SAnup Patel cpu_phandle = (*phandle)++; 24018df0b46SAnup Patel 24118df0b46SAnup Patel cpu_name = g_strdup_printf("/cpus/cpu@%d", 24218df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 243568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, cpu_name); 244ed9eb206SAlexandre Ghiti 24543d1de32SDaniel Henrique Barboza if (cpu_ptr->cfg.satp_mode.supported != 0) { 24643d1de32SDaniel Henrique Barboza satp_mode_max = satp_mode_max_from_map(cpu_ptr->cfg.satp_mode.map); 247ed9eb206SAlexandre Ghiti sv_name = g_strdup_printf("riscv,%s", 248ed9eb206SAlexandre Ghiti satp_mode_str(satp_mode_max, is_32_bit)); 249ed9eb206SAlexandre Ghiti qemu_fdt_setprop_string(ms->fdt, cpu_name, "mmu-type", sv_name); 25043d1de32SDaniel Henrique Barboza } 251ed9eb206SAlexandre Ghiti 2521c8e491cSConor Dooley riscv_isa_write_fdt(cpu_ptr, ms->fdt, cpu_name); 25300769863SAnup Patel 254a326a2b0SDaniel Henrique Barboza if (cpu_ptr->cfg.ext_zicbom) { 25500769863SAnup Patel qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbom-block-size", 25600769863SAnup Patel cpu_ptr->cfg.cbom_blocksize); 25700769863SAnup Patel } 25800769863SAnup Patel 259e57039ddSDaniel Henrique Barboza if (cpu_ptr->cfg.ext_zicboz) { 26000769863SAnup Patel qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cboz-block-size", 26100769863SAnup Patel cpu_ptr->cfg.cboz_blocksize); 26200769863SAnup Patel } 26300769863SAnup Patel 264cc2bf69aSDaniel Henrique Barboza if (cpu_ptr->cfg.ext_zicbop) { 265cc2bf69aSDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbop-block-size", 266cc2bf69aSDaniel Henrique Barboza cpu_ptr->cfg.cbop_blocksize); 267cc2bf69aSDaniel Henrique Barboza } 268cc2bf69aSDaniel Henrique Barboza 269568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "compatible", "riscv"); 270568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "status", "okay"); 271568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, cpu_name, "reg", 27218df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 273568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, cpu_name, "device_type", "cpu"); 274568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, cpu_name, socket); 275568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, cpu_name, "phandle", cpu_phandle); 2760ffc1a95SAnup Patel 2770ffc1a95SAnup Patel intc_phandles[cpu] = (*phandle)++; 27818df0b46SAnup Patel 27918df0b46SAnup Patel intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name); 280568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, intc_name); 281568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, intc_name, "phandle", 2820ffc1a95SAnup Patel intc_phandles[cpu]); 283568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, intc_name, "compatible", 28418df0b46SAnup Patel "riscv,cpu-intc"); 285568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, intc_name, "interrupt-controller", NULL, 0); 286568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, intc_name, "#interrupt-cells", 1); 28718df0b46SAnup Patel 28818df0b46SAnup Patel core_name = g_strdup_printf("%s/core%d", clust_name, cpu); 289568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, core_name); 290568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, core_name, "cpu", cpu_phandle); 29128a4df97SAtish Patra } 2920ffc1a95SAnup Patel } 2930ffc1a95SAnup Patel 2940ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s, 2950ffc1a95SAnup Patel const MemMapEntry *memmap, int socket) 2960ffc1a95SAnup Patel { 2975fb20f76SDaniel Henrique Barboza g_autofree char *mem_name = NULL; 2980ffc1a95SAnup Patel uint64_t addr, size; 299568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 30028a4df97SAtish Patra 301568e0614SDaniel Henrique Barboza addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(ms, socket); 302568e0614SDaniel Henrique Barboza size = riscv_socket_mem_size(ms, socket); 30318df0b46SAnup Patel mem_name = g_strdup_printf("/memory@%lx", (long)addr); 304568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, mem_name); 305568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, mem_name, "reg", 30618df0b46SAnup Patel addr >> 32, addr, size >> 32, size); 307568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, mem_name, "device_type", "memory"); 308568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, mem_name, socket); 3090ffc1a95SAnup Patel } 31004331d0bSMichael Clark 3110ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s, 3120ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 3130ffc1a95SAnup Patel uint32_t *intc_phandles) 3140ffc1a95SAnup Patel { 3150ffc1a95SAnup Patel int cpu; 3165fb20f76SDaniel Henrique Barboza g_autofree char *clint_name = NULL; 3175fb20f76SDaniel Henrique Barboza g_autofree uint32_t *clint_cells = NULL; 3180ffc1a95SAnup Patel unsigned long clint_addr; 319568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 3200ffc1a95SAnup Patel static const char * const clint_compat[2] = { 3210ffc1a95SAnup Patel "sifive,clint0", "riscv,clint0" 3220ffc1a95SAnup Patel }; 3230ffc1a95SAnup Patel 3240ffc1a95SAnup Patel clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 3250ffc1a95SAnup Patel 3260ffc1a95SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 3270ffc1a95SAnup Patel clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 3280ffc1a95SAnup Patel clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 3290ffc1a95SAnup Patel clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 3300ffc1a95SAnup Patel clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 3310ffc1a95SAnup Patel } 3320ffc1a95SAnup Patel 3330ffc1a95SAnup Patel clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 33418df0b46SAnup Patel clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr); 335568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, clint_name); 336568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, clint_name, "compatible", 3370ffc1a95SAnup Patel (char **)&clint_compat, 3380ffc1a95SAnup Patel ARRAY_SIZE(clint_compat)); 339568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, clint_name, "reg", 34018df0b46SAnup Patel 0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size); 341568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, clint_name, "interrupts-extended", 34218df0b46SAnup Patel clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4); 343568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, clint_name, socket); 3440ffc1a95SAnup Patel } 3450ffc1a95SAnup Patel 346954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s, 347954886eaSAnup Patel const MemMapEntry *memmap, int socket, 348954886eaSAnup Patel uint32_t *intc_phandles) 349954886eaSAnup Patel { 350954886eaSAnup Patel int cpu; 351954886eaSAnup Patel char *name; 35228d8c281SAnup Patel unsigned long addr, size; 353954886eaSAnup Patel uint32_t aclint_cells_size; 3545fb20f76SDaniel Henrique Barboza g_autofree uint32_t *aclint_mswi_cells = NULL; 3555fb20f76SDaniel Henrique Barboza g_autofree uint32_t *aclint_sswi_cells = NULL; 3565fb20f76SDaniel Henrique Barboza g_autofree uint32_t *aclint_mtimer_cells = NULL; 357568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 358954886eaSAnup Patel 359954886eaSAnup Patel aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 360954886eaSAnup Patel aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 361954886eaSAnup Patel aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 362954886eaSAnup Patel 363954886eaSAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 364954886eaSAnup Patel aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 365954886eaSAnup Patel aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT); 366954886eaSAnup Patel aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 367954886eaSAnup Patel aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER); 368954886eaSAnup Patel aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 369954886eaSAnup Patel aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT); 370954886eaSAnup Patel } 371954886eaSAnup Patel aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2; 372954886eaSAnup Patel 37328d8c281SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) { 374954886eaSAnup Patel addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 375954886eaSAnup Patel name = g_strdup_printf("/soc/mswi@%lx", addr); 376568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 377568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 37828d8c281SAnup Patel "riscv,aclint-mswi"); 379568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 380954886eaSAnup Patel 0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE); 381568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupts-extended", 382954886eaSAnup Patel aclint_mswi_cells, aclint_cells_size); 383568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0); 384568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0); 385568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, name, socket); 386954886eaSAnup Patel g_free(name); 38728d8c281SAnup Patel } 388954886eaSAnup Patel 38928d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 39028d8c281SAnup Patel addr = memmap[VIRT_CLINT].base + 39128d8c281SAnup Patel (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket); 39228d8c281SAnup Patel size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE; 39328d8c281SAnup Patel } else { 394954886eaSAnup Patel addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE + 395954886eaSAnup Patel (memmap[VIRT_CLINT].size * socket); 39628d8c281SAnup Patel size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE; 39728d8c281SAnup Patel } 398954886eaSAnup Patel name = g_strdup_printf("/soc/mtimer@%lx", addr); 399568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 400568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 401954886eaSAnup Patel "riscv,aclint-mtimer"); 402568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 403954886eaSAnup Patel 0x0, addr + RISCV_ACLINT_DEFAULT_MTIME, 40428d8c281SAnup Patel 0x0, size - RISCV_ACLINT_DEFAULT_MTIME, 405954886eaSAnup Patel 0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP, 406954886eaSAnup Patel 0x0, RISCV_ACLINT_DEFAULT_MTIME); 407568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupts-extended", 408954886eaSAnup Patel aclint_mtimer_cells, aclint_cells_size); 409568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, name, socket); 410954886eaSAnup Patel g_free(name); 411954886eaSAnup Patel 41228d8c281SAnup Patel if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) { 413954886eaSAnup Patel addr = memmap[VIRT_ACLINT_SSWI].base + 414954886eaSAnup Patel (memmap[VIRT_ACLINT_SSWI].size * socket); 415954886eaSAnup Patel name = g_strdup_printf("/soc/sswi@%lx", addr); 416568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 417568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 41828d8c281SAnup Patel "riscv,aclint-sswi"); 419568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 420954886eaSAnup Patel 0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size); 421568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupts-extended", 422954886eaSAnup Patel aclint_sswi_cells, aclint_cells_size); 423568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0); 424568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0); 425568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, name, socket); 426954886eaSAnup Patel g_free(name); 42728d8c281SAnup Patel } 428954886eaSAnup Patel } 429954886eaSAnup Patel 4300ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s, 4310ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 4320ffc1a95SAnup Patel uint32_t *phandle, uint32_t *intc_phandles, 4330ffc1a95SAnup Patel uint32_t *plic_phandles) 4340ffc1a95SAnup Patel { 4350ffc1a95SAnup Patel int cpu; 4365fb20f76SDaniel Henrique Barboza g_autofree char *plic_name = NULL; 4375fb20f76SDaniel Henrique Barboza g_autofree uint32_t *plic_cells; 4380ffc1a95SAnup Patel unsigned long plic_addr; 439568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 4400ffc1a95SAnup Patel static const char * const plic_compat[2] = { 4410ffc1a95SAnup Patel "sifive,plic-1.0.0", "riscv,plic0" 4420ffc1a95SAnup Patel }; 4430ffc1a95SAnup Patel 4440ffc1a95SAnup Patel plic_phandles[socket] = (*phandle)++; 44518df0b46SAnup Patel plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket); 44618df0b46SAnup Patel plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr); 447568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, plic_name); 448568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, 44918df0b46SAnup Patel "#interrupt-cells", FDT_PLIC_INT_CELLS); 450568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, 45195e401d3SConor Dooley "#address-cells", FDT_PLIC_ADDR_CELLS); 452568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, plic_name, "compatible", 4530ffc1a95SAnup Patel (char **)&plic_compat, 4540ffc1a95SAnup Patel ARRAY_SIZE(plic_compat)); 455568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, plic_name, "interrupt-controller", NULL, 0); 456ca334e10SYong-Xuan Wang 457ca334e10SYong-Xuan Wang if (kvm_enabled()) { 458ca334e10SYong-Xuan Wang plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2); 459ca334e10SYong-Xuan Wang 460ca334e10SYong-Xuan Wang for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 461ca334e10SYong-Xuan Wang plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 462ca334e10SYong-Xuan Wang plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT); 463ca334e10SYong-Xuan Wang } 464ca334e10SYong-Xuan Wang 465568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended", 466ca334e10SYong-Xuan Wang plic_cells, 467ca334e10SYong-Xuan Wang s->soc[socket].num_harts * sizeof(uint32_t) * 2); 468ca334e10SYong-Xuan Wang } else { 469ca334e10SYong-Xuan Wang plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 470ca334e10SYong-Xuan Wang 471ca334e10SYong-Xuan Wang for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 472ca334e10SYong-Xuan Wang plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 473ca334e10SYong-Xuan Wang plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT); 474ca334e10SYong-Xuan Wang plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 475ca334e10SYong-Xuan Wang plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT); 476ca334e10SYong-Xuan Wang } 477ca334e10SYong-Xuan Wang 478ca334e10SYong-Xuan Wang qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended", 479ca334e10SYong-Xuan Wang plic_cells, 480ca334e10SYong-Xuan Wang s->soc[socket].num_harts * sizeof(uint32_t) * 4); 481ca334e10SYong-Xuan Wang } 482ca334e10SYong-Xuan Wang 483568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, plic_name, "reg", 48418df0b46SAnup Patel 0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size); 485568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, "riscv,ndev", 48659f74489SBin Meng VIRT_IRQCHIP_NUM_SOURCES - 1); 487568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_id(ms, plic_name, socket); 488568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, plic_name, "phandle", 4890ffc1a95SAnup Patel plic_phandles[socket]); 4903029fab6SAlistair Francis 491d644e5e4SAnup Patel if (!socket) { 492568e0614SDaniel Henrique Barboza platform_bus_add_all_fdt_nodes(ms->fdt, plic_name, 4933029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 4943029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].size, 4953029fab6SAlistair Francis VIRT_PLATFORM_BUS_IRQ); 496d644e5e4SAnup Patel } 4970ffc1a95SAnup Patel } 4980ffc1a95SAnup Patel 49968c8b403SSunil V L uint32_t imsic_num_bits(uint32_t count) 50028d8c281SAnup Patel { 50128d8c281SAnup Patel uint32_t ret = 0; 50228d8c281SAnup Patel 50328d8c281SAnup Patel while (BIT(ret) < count) { 50428d8c281SAnup Patel ret++; 50528d8c281SAnup Patel } 50628d8c281SAnup Patel 50728d8c281SAnup Patel return ret; 50828d8c281SAnup Patel } 50928d8c281SAnup Patel 51059a07d3cSYong-Xuan Wang static void create_fdt_one_imsic(RISCVVirtState *s, hwaddr base_addr, 51159a07d3cSYong-Xuan Wang uint32_t *intc_phandles, uint32_t msi_phandle, 51259a07d3cSYong-Xuan Wang bool m_mode, uint32_t imsic_guest_bits) 51328d8c281SAnup Patel { 51428d8c281SAnup Patel int cpu, socket; 5155fb20f76SDaniel Henrique Barboza g_autofree char *imsic_name = NULL; 516568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 517568e0614SDaniel Henrique Barboza int socket_count = riscv_socket_count(ms); 5185fb20f76SDaniel Henrique Barboza uint32_t imsic_max_hart_per_socket, imsic_addr, imsic_size; 5195fb20f76SDaniel Henrique Barboza g_autofree uint32_t *imsic_cells = NULL; 5205fb20f76SDaniel Henrique Barboza g_autofree uint32_t *imsic_regs = NULL; 5218fb0bb5eSDaniel Henrique Barboza static const char * const imsic_compat[2] = { 5228fb0bb5eSDaniel Henrique Barboza "qemu,imsics", "riscv,imsics" 5238fb0bb5eSDaniel Henrique Barboza }; 52428d8c281SAnup Patel 525568e0614SDaniel Henrique Barboza imsic_cells = g_new0(uint32_t, ms->smp.cpus * 2); 5262967f37dSDaniel Henrique Barboza imsic_regs = g_new0(uint32_t, socket_count * 4); 52728d8c281SAnup Patel 528568e0614SDaniel Henrique Barboza for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 52928d8c281SAnup Patel imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 53059a07d3cSYong-Xuan Wang imsic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT); 53128d8c281SAnup Patel } 53259a07d3cSYong-Xuan Wang 53328d8c281SAnup Patel imsic_max_hart_per_socket = 0; 5342967f37dSDaniel Henrique Barboza for (socket = 0; socket < socket_count; socket++) { 53559a07d3cSYong-Xuan Wang imsic_addr = base_addr + socket * VIRT_IMSIC_GROUP_MAX_SIZE; 53628d8c281SAnup Patel imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) * 53728d8c281SAnup Patel s->soc[socket].num_harts; 53828d8c281SAnup Patel imsic_regs[socket * 4 + 0] = 0; 53928d8c281SAnup Patel imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr); 54028d8c281SAnup Patel imsic_regs[socket * 4 + 2] = 0; 54128d8c281SAnup Patel imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size); 54228d8c281SAnup Patel if (imsic_max_hart_per_socket < s->soc[socket].num_harts) { 54328d8c281SAnup Patel imsic_max_hart_per_socket = s->soc[socket].num_harts; 54428d8c281SAnup Patel } 54528d8c281SAnup Patel } 54659a07d3cSYong-Xuan Wang 547e8ad5817SDaniel Henrique Barboza imsic_name = g_strdup_printf("/soc/interrupt-controller@%lx", 548e8ad5817SDaniel Henrique Barboza (unsigned long)base_addr); 549568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, imsic_name); 5508fb0bb5eSDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, imsic_name, "compatible", 5518fb0bb5eSDaniel Henrique Barboza (char **)&imsic_compat, 5528fb0bb5eSDaniel Henrique Barboza ARRAY_SIZE(imsic_compat)); 5538fb0bb5eSDaniel Henrique Barboza 554568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "#interrupt-cells", 55528d8c281SAnup Patel FDT_IMSIC_INT_CELLS); 55659a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, imsic_name, "interrupt-controller", NULL, 0); 55759a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, imsic_name, "msi-controller", NULL, 0); 558568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, imsic_name, "interrupts-extended", 559568e0614SDaniel Henrique Barboza imsic_cells, ms->smp.cpus * sizeof(uint32_t) * 2); 560568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, imsic_name, "reg", imsic_regs, 5612967f37dSDaniel Henrique Barboza socket_count * sizeof(uint32_t) * 4); 562568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,num-ids", 56328d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 56459a07d3cSYong-Xuan Wang 56528d8c281SAnup Patel if (imsic_guest_bits) { 566568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,guest-index-bits", 56728d8c281SAnup Patel imsic_guest_bits); 56828d8c281SAnup Patel } 56959a07d3cSYong-Xuan Wang 5702967f37dSDaniel Henrique Barboza if (socket_count > 1) { 571568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,hart-index-bits", 57228d8c281SAnup Patel imsic_num_bits(imsic_max_hart_per_socket)); 573568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-bits", 5742967f37dSDaniel Henrique Barboza imsic_num_bits(socket_count)); 575568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-shift", 57628d8c281SAnup Patel IMSIC_MMIO_GROUP_MIN_SHIFT); 57728d8c281SAnup Patel } 57859a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, imsic_name, "phandle", msi_phandle); 57928d8c281SAnup Patel } 58028d8c281SAnup Patel 58159a07d3cSYong-Xuan Wang static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap, 58259a07d3cSYong-Xuan Wang uint32_t *phandle, uint32_t *intc_phandles, 58359a07d3cSYong-Xuan Wang uint32_t *msi_m_phandle, uint32_t *msi_s_phandle) 58459a07d3cSYong-Xuan Wang { 58559a07d3cSYong-Xuan Wang *msi_m_phandle = (*phandle)++; 58659a07d3cSYong-Xuan Wang *msi_s_phandle = (*phandle)++; 58759a07d3cSYong-Xuan Wang 58859a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 58959a07d3cSYong-Xuan Wang /* M-level IMSIC node */ 59059a07d3cSYong-Xuan Wang create_fdt_one_imsic(s, memmap[VIRT_IMSIC_M].base, intc_phandles, 59159a07d3cSYong-Xuan Wang *msi_m_phandle, true, 0); 59259a07d3cSYong-Xuan Wang } 59359a07d3cSYong-Xuan Wang 59459a07d3cSYong-Xuan Wang /* S-level IMSIC node */ 59559a07d3cSYong-Xuan Wang create_fdt_one_imsic(s, memmap[VIRT_IMSIC_S].base, intc_phandles, 59659a07d3cSYong-Xuan Wang *msi_s_phandle, false, 59759a07d3cSYong-Xuan Wang imsic_num_bits(s->aia_guests + 1)); 59859a07d3cSYong-Xuan Wang 59959a07d3cSYong-Xuan Wang } 60059a07d3cSYong-Xuan Wang 60102dd57b3SDaniel Henrique Barboza /* Caller must free string after use */ 60202dd57b3SDaniel Henrique Barboza static char *fdt_get_aplic_nodename(unsigned long aplic_addr) 60302dd57b3SDaniel Henrique Barboza { 60429390fdbSDaniel Henrique Barboza return g_strdup_printf("/soc/interrupt-controller@%lx", aplic_addr); 60502dd57b3SDaniel Henrique Barboza } 60602dd57b3SDaniel Henrique Barboza 60759a07d3cSYong-Xuan Wang static void create_fdt_one_aplic(RISCVVirtState *s, int socket, 60859a07d3cSYong-Xuan Wang unsigned long aplic_addr, uint32_t aplic_size, 60959a07d3cSYong-Xuan Wang uint32_t msi_phandle, 61059a07d3cSYong-Xuan Wang uint32_t *intc_phandles, 61159a07d3cSYong-Xuan Wang uint32_t aplic_phandle, 61259a07d3cSYong-Xuan Wang uint32_t aplic_child_phandle, 61348c2c33cSYong-Xuan Wang bool m_mode, int num_harts) 61459a07d3cSYong-Xuan Wang { 61559a07d3cSYong-Xuan Wang int cpu; 61602dd57b3SDaniel Henrique Barboza g_autofree char *aplic_name = fdt_get_aplic_nodename(aplic_addr); 6175fb20f76SDaniel Henrique Barboza g_autofree uint32_t *aplic_cells = g_new0(uint32_t, num_harts * 2); 61859a07d3cSYong-Xuan Wang MachineState *ms = MACHINE(s); 619362b31fcSDaniel Henrique Barboza static const char * const aplic_compat[2] = { 620362b31fcSDaniel Henrique Barboza "qemu,aplic", "riscv,aplic" 621362b31fcSDaniel Henrique Barboza }; 62259a07d3cSYong-Xuan Wang 62348c2c33cSYong-Xuan Wang for (cpu = 0; cpu < num_harts; cpu++) { 62459a07d3cSYong-Xuan Wang aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]); 62559a07d3cSYong-Xuan Wang aplic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT); 62659a07d3cSYong-Xuan Wang } 62759a07d3cSYong-Xuan Wang 62859a07d3cSYong-Xuan Wang qemu_fdt_add_subnode(ms->fdt, aplic_name); 629362b31fcSDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, aplic_name, "compatible", 630362b31fcSDaniel Henrique Barboza (char **)&aplic_compat, 631362b31fcSDaniel Henrique Barboza ARRAY_SIZE(aplic_compat)); 632190e0ae6SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, aplic_name, "#address-cells", 633190e0ae6SDaniel Henrique Barboza FDT_APLIC_ADDR_CELLS); 63459a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, 63559a07d3cSYong-Xuan Wang "#interrupt-cells", FDT_APLIC_INT_CELLS); 63659a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, aplic_name, "interrupt-controller", NULL, 0); 63759a07d3cSYong-Xuan Wang 63859a07d3cSYong-Xuan Wang if (s->aia_type == VIRT_AIA_TYPE_APLIC) { 63959a07d3cSYong-Xuan Wang qemu_fdt_setprop(ms->fdt, aplic_name, "interrupts-extended", 64048c2c33cSYong-Xuan Wang aplic_cells, num_harts * sizeof(uint32_t) * 2); 64159a07d3cSYong-Xuan Wang } else { 64259a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "msi-parent", msi_phandle); 64359a07d3cSYong-Xuan Wang } 64459a07d3cSYong-Xuan Wang 64559a07d3cSYong-Xuan Wang qemu_fdt_setprop_cells(ms->fdt, aplic_name, "reg", 64659a07d3cSYong-Xuan Wang 0x0, aplic_addr, 0x0, aplic_size); 64759a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,num-sources", 64859a07d3cSYong-Xuan Wang VIRT_IRQCHIP_NUM_SOURCES); 64959a07d3cSYong-Xuan Wang 65059a07d3cSYong-Xuan Wang if (aplic_child_phandle) { 65159a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,children", 65259a07d3cSYong-Xuan Wang aplic_child_phandle); 653b1f1e9dcSDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegation", 65459a07d3cSYong-Xuan Wang aplic_child_phandle, 0x1, 65559a07d3cSYong-Xuan Wang VIRT_IRQCHIP_NUM_SOURCES); 65638facfa8SDaniel Henrique Barboza /* 65738facfa8SDaniel Henrique Barboza * DEPRECATED_9.1: Compat property kept temporarily 65838facfa8SDaniel Henrique Barboza * to allow old firmwares to work with AIA. Do *not* 65938facfa8SDaniel Henrique Barboza * use 'riscv,delegate' in new code: use 66038facfa8SDaniel Henrique Barboza * 'riscv,delegation' instead. 66138facfa8SDaniel Henrique Barboza */ 66238facfa8SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegate", 66338facfa8SDaniel Henrique Barboza aplic_child_phandle, 0x1, 66438facfa8SDaniel Henrique Barboza VIRT_IRQCHIP_NUM_SOURCES); 66559a07d3cSYong-Xuan Wang } 66659a07d3cSYong-Xuan Wang 66759a07d3cSYong-Xuan Wang riscv_socket_fdt_write_id(ms, aplic_name, socket); 66859a07d3cSYong-Xuan Wang qemu_fdt_setprop_cell(ms->fdt, aplic_name, "phandle", aplic_phandle); 66959a07d3cSYong-Xuan Wang } 67059a07d3cSYong-Xuan Wang 67128d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s, 67228d8c281SAnup Patel const MemMapEntry *memmap, int socket, 67328d8c281SAnup Patel uint32_t msi_m_phandle, 67428d8c281SAnup Patel uint32_t msi_s_phandle, 67528d8c281SAnup Patel uint32_t *phandle, 67628d8c281SAnup Patel uint32_t *intc_phandles, 67748c2c33cSYong-Xuan Wang uint32_t *aplic_phandles, 67848c2c33cSYong-Xuan Wang int num_harts) 679e6faee65SAnup Patel { 680e6faee65SAnup Patel unsigned long aplic_addr; 681568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 682e6faee65SAnup Patel uint32_t aplic_m_phandle, aplic_s_phandle; 683e6faee65SAnup Patel 684e6faee65SAnup Patel aplic_m_phandle = (*phandle)++; 685e6faee65SAnup Patel aplic_s_phandle = (*phandle)++; 686e6faee65SAnup Patel 68759a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 688e6faee65SAnup Patel /* M-level APLIC node */ 689e6faee65SAnup Patel aplic_addr = memmap[VIRT_APLIC_M].base + 690e6faee65SAnup Patel (memmap[VIRT_APLIC_M].size * socket); 69159a07d3cSYong-Xuan Wang create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_M].size, 69259a07d3cSYong-Xuan Wang msi_m_phandle, intc_phandles, 69359a07d3cSYong-Xuan Wang aplic_m_phandle, aplic_s_phandle, 69448c2c33cSYong-Xuan Wang true, num_harts); 69528d8c281SAnup Patel } 696e6faee65SAnup Patel 697e6faee65SAnup Patel /* S-level APLIC node */ 698e6faee65SAnup Patel aplic_addr = memmap[VIRT_APLIC_S].base + 699e6faee65SAnup Patel (memmap[VIRT_APLIC_S].size * socket); 70059a07d3cSYong-Xuan Wang create_fdt_one_aplic(s, socket, aplic_addr, memmap[VIRT_APLIC_S].size, 70159a07d3cSYong-Xuan Wang msi_s_phandle, intc_phandles, 70259a07d3cSYong-Xuan Wang aplic_s_phandle, 0, 70348c2c33cSYong-Xuan Wang false, num_harts); 70459a07d3cSYong-Xuan Wang 705d644e5e4SAnup Patel if (!socket) { 70602dd57b3SDaniel Henrique Barboza g_autofree char *aplic_name = fdt_get_aplic_nodename(aplic_addr); 707568e0614SDaniel Henrique Barboza platform_bus_add_all_fdt_nodes(ms->fdt, aplic_name, 7083029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 7093029fab6SAlistair Francis memmap[VIRT_PLATFORM_BUS].size, 7103029fab6SAlistair Francis VIRT_PLATFORM_BUS_IRQ); 711d644e5e4SAnup Patel } 7123029fab6SAlistair Francis 713e6faee65SAnup Patel aplic_phandles[socket] = aplic_s_phandle; 714e6faee65SAnup Patel } 715e6faee65SAnup Patel 716abd9a206SAtish Patra static void create_fdt_pmu(RISCVVirtState *s) 717abd9a206SAtish Patra { 7185fb20f76SDaniel Henrique Barboza g_autofree char *pmu_name = g_strdup_printf("/pmu"); 719568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 720abd9a206SAtish Patra RISCVCPU hart = s->soc[0].harts[0]; 721abd9a206SAtish Patra 722568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, pmu_name); 723568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, pmu_name, "compatible", "riscv,pmu"); 7242571a642SRob Bradford riscv_pmu_generate_fdt_node(ms->fdt, hart.pmu_avail_ctrs, pmu_name); 725abd9a206SAtish Patra } 726abd9a206SAtish Patra 7270ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap, 728914c97f9SDaniel Henrique Barboza uint32_t *phandle, 7290ffc1a95SAnup Patel uint32_t *irq_mmio_phandle, 7300ffc1a95SAnup Patel uint32_t *irq_pcie_phandle, 73128d8c281SAnup Patel uint32_t *irq_virtio_phandle, 73228d8c281SAnup Patel uint32_t *msi_pcie_phandle) 7330ffc1a95SAnup Patel { 73428d8c281SAnup Patel int socket, phandle_pos; 735568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 73628d8c281SAnup Patel uint32_t msi_m_phandle = 0, msi_s_phandle = 0; 7375d0e3bcbSDaniel Henrique Barboza uint32_t xplic_phandles[MAX_NODES]; 7385d0e3bcbSDaniel Henrique Barboza g_autofree uint32_t *intc_phandles = NULL; 739568e0614SDaniel Henrique Barboza int socket_count = riscv_socket_count(ms); 7400ffc1a95SAnup Patel 741568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/cpus"); 742568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/cpus", "timebase-frequency", 743385e575cSYong-Xuan Wang kvm_enabled() ? 744385e575cSYong-Xuan Wang kvm_riscv_get_timebase_frequency(first_cpu) : 7450ffc1a95SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ); 746568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0); 747568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1); 748568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map"); 7490ffc1a95SAnup Patel 750568e0614SDaniel Henrique Barboza intc_phandles = g_new0(uint32_t, ms->smp.cpus); 75128d8c281SAnup Patel 752568e0614SDaniel Henrique Barboza phandle_pos = ms->smp.cpus; 7532967f37dSDaniel Henrique Barboza for (socket = (socket_count - 1); socket >= 0; socket--) { 7545d0e3bcbSDaniel Henrique Barboza g_autofree char *clust_name = NULL; 75528d8c281SAnup Patel phandle_pos -= s->soc[socket].num_harts; 75628d8c281SAnup Patel 7570ffc1a95SAnup Patel clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket); 758568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, clust_name); 7590ffc1a95SAnup Patel 7600ffc1a95SAnup Patel create_fdt_socket_cpus(s, socket, clust_name, phandle, 761914c97f9SDaniel Henrique Barboza &intc_phandles[phandle_pos]); 7620ffc1a95SAnup Patel 7630ffc1a95SAnup Patel create_fdt_socket_memory(s, memmap, socket); 7640ffc1a95SAnup Patel 765f2d44e9cSDaniel Henrique Barboza if (virt_aclint_allowed() && s->have_aclint) { 76628d8c281SAnup Patel create_fdt_socket_aclint(s, memmap, socket, 76728d8c281SAnup Patel &intc_phandles[phandle_pos]); 768f2d44e9cSDaniel Henrique Barboza } else if (tcg_enabled()) { 76928d8c281SAnup Patel create_fdt_socket_clint(s, memmap, socket, 77028d8c281SAnup Patel &intc_phandles[phandle_pos]); 771954886eaSAnup Patel } 772ad40be27SYifei Jiang } 77328d8c281SAnup Patel 77428d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 77528d8c281SAnup Patel create_fdt_imsic(s, memmap, phandle, intc_phandles, 77628d8c281SAnup Patel &msi_m_phandle, &msi_s_phandle); 77728d8c281SAnup Patel *msi_pcie_phandle = msi_s_phandle; 77828d8c281SAnup Patel } 77928d8c281SAnup Patel 78048c2c33cSYong-Xuan Wang /* KVM AIA only has one APLIC instance */ 781a51d4610SDaniel Henrique Barboza if (kvm_enabled() && virt_use_kvm_aia(s)) { 78248c2c33cSYong-Xuan Wang create_fdt_socket_aplic(s, memmap, 0, 78348c2c33cSYong-Xuan Wang msi_m_phandle, msi_s_phandle, phandle, 78448c2c33cSYong-Xuan Wang &intc_phandles[0], xplic_phandles, 78548c2c33cSYong-Xuan Wang ms->smp.cpus); 78648c2c33cSYong-Xuan Wang } else { 787568e0614SDaniel Henrique Barboza phandle_pos = ms->smp.cpus; 7882967f37dSDaniel Henrique Barboza for (socket = (socket_count - 1); socket >= 0; socket--) { 78928d8c281SAnup Patel phandle_pos -= s->soc[socket].num_harts; 7900ffc1a95SAnup Patel 791e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 7920ffc1a95SAnup Patel create_fdt_socket_plic(s, memmap, socket, phandle, 79348c2c33cSYong-Xuan Wang &intc_phandles[phandle_pos], 79448c2c33cSYong-Xuan Wang xplic_phandles); 795e6faee65SAnup Patel } else { 79628d8c281SAnup Patel create_fdt_socket_aplic(s, memmap, socket, 79728d8c281SAnup Patel msi_m_phandle, msi_s_phandle, phandle, 79848c2c33cSYong-Xuan Wang &intc_phandles[phandle_pos], 79948c2c33cSYong-Xuan Wang xplic_phandles, 80048c2c33cSYong-Xuan Wang s->soc[socket].num_harts); 80148c2c33cSYong-Xuan Wang } 80228d8c281SAnup Patel } 803e6faee65SAnup Patel } 8040ffc1a95SAnup Patel 805a51d4610SDaniel Henrique Barboza if (kvm_enabled() && virt_use_kvm_aia(s)) { 80648c2c33cSYong-Xuan Wang *irq_mmio_phandle = xplic_phandles[0]; 80748c2c33cSYong-Xuan Wang *irq_virtio_phandle = xplic_phandles[0]; 80848c2c33cSYong-Xuan Wang *irq_pcie_phandle = xplic_phandles[0]; 80948c2c33cSYong-Xuan Wang } else { 8102967f37dSDaniel Henrique Barboza for (socket = 0; socket < socket_count; socket++) { 81118df0b46SAnup Patel if (socket == 0) { 8120ffc1a95SAnup Patel *irq_mmio_phandle = xplic_phandles[socket]; 8130ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 8140ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 81518df0b46SAnup Patel } 81618df0b46SAnup Patel if (socket == 1) { 8170ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 8180ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 81918df0b46SAnup Patel } 82018df0b46SAnup Patel if (socket == 2) { 8210ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 82218df0b46SAnup Patel } 82318df0b46SAnup Patel } 82448c2c33cSYong-Xuan Wang } 82518df0b46SAnup Patel 826568e0614SDaniel Henrique Barboza riscv_socket_fdt_write_distance_matrix(ms); 8270ffc1a95SAnup Patel } 8280ffc1a95SAnup Patel 8290ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap, 8300ffc1a95SAnup Patel uint32_t irq_virtio_phandle) 8310ffc1a95SAnup Patel { 8320ffc1a95SAnup Patel int i; 833568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 83404331d0bSMichael Clark 83504331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 8361d873c6eSDaniel Henrique Barboza g_autofree char *name = g_strdup_printf("/soc/virtio_mmio@%lx", 83704331d0bSMichael Clark (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size)); 8381d873c6eSDaniel Henrique Barboza 839568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 840568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "virtio,mmio"); 841568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 84204331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 84304331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].size); 844568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", 8450ffc1a95SAnup Patel irq_virtio_phandle); 846e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 847568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", 848e6faee65SAnup Patel VIRTIO_IRQ + i); 849e6faee65SAnup Patel } else { 850568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", 851e6faee65SAnup Patel VIRTIO_IRQ + i, 0x4); 852e6faee65SAnup Patel } 85304331d0bSMichael Clark } 8540ffc1a95SAnup Patel } 8550ffc1a95SAnup Patel 8560ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap, 85728d8c281SAnup Patel uint32_t irq_pcie_phandle, 858*2c12de14SSunil V L uint32_t msi_pcie_phandle, 859*2c12de14SSunil V L uint32_t iommu_sys_phandle) 8600ffc1a95SAnup Patel { 8615fb20f76SDaniel Henrique Barboza g_autofree char *name = NULL; 862568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 86304331d0bSMichael Clark 86418df0b46SAnup Patel name = g_strdup_printf("/soc/pci@%lx", 8656d56e396SAlistair Francis (long) memmap[VIRT_PCIE_ECAM].base); 866568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#address-cells", 8670ffc1a95SAnup Patel FDT_PCI_ADDR_CELLS); 868568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 8690ffc1a95SAnup Patel FDT_PCI_INT_CELLS); 870568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "#size-cells", 0x2); 871568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 8720ffc1a95SAnup Patel "pci-host-ecam-generic"); 873568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "device_type", "pci"); 874568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "linux,pci-domain", 0); 875568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "bus-range", 0, 87618df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1); 877568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, name, "dma-coherent", NULL, 0); 87828d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 879568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "msi-parent", msi_pcie_phandle); 88028d8c281SAnup Patel } 881568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 0, 88218df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size); 883568e0614SDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(ms->fdt, name, "ranges", 8846d56e396SAlistair Francis 1, FDT_PCI_RANGE_IOPORT, 2, 0, 8856d56e396SAlistair Francis 2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size, 8866d56e396SAlistair Francis 1, FDT_PCI_RANGE_MMIO, 8876d56e396SAlistair Francis 2, memmap[VIRT_PCIE_MMIO].base, 88819800265SBin Meng 2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size, 88919800265SBin Meng 1, FDT_PCI_RANGE_MMIO_64BIT, 89019800265SBin Meng 2, virt_high_pcie_memmap.base, 89119800265SBin Meng 2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size); 89219800265SBin Meng 893*2c12de14SSunil V L if (virt_is_iommu_sys_enabled(s)) { 894*2c12de14SSunil V L qemu_fdt_setprop_cells(ms->fdt, name, "iommu-map", 895*2c12de14SSunil V L 0, iommu_sys_phandle, 0, 0, 0, 896*2c12de14SSunil V L iommu_sys_phandle, 0, 0xffff); 897*2c12de14SSunil V L } 898*2c12de14SSunil V L 899568e0614SDaniel Henrique Barboza create_pcie_irq_map(s, ms->fdt, name, irq_pcie_phandle); 9000ffc1a95SAnup Patel } 9016d56e396SAlistair Francis 9020ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap, 9030ffc1a95SAnup Patel uint32_t *phandle) 9040ffc1a95SAnup Patel { 9050ffc1a95SAnup Patel char *name; 9060ffc1a95SAnup Patel uint32_t test_phandle; 907568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 9080ffc1a95SAnup Patel 9090ffc1a95SAnup Patel test_phandle = (*phandle)++; 91018df0b46SAnup Patel name = g_strdup_printf("/soc/test@%lx", 91104331d0bSMichael Clark (long)memmap[VIRT_TEST].base); 912568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 9139c0fb20cSPalmer Dabbelt { 9142cc04550SBin Meng static const char * const compat[3] = { 9152cc04550SBin Meng "sifive,test1", "sifive,test0", "syscon" 9162cc04550SBin Meng }; 917568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string_array(ms->fdt, name, "compatible", 9180ffc1a95SAnup Patel (char **)&compat, ARRAY_SIZE(compat)); 9199c0fb20cSPalmer Dabbelt } 920568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 9210ffc1a95SAnup Patel 0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size); 922568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "phandle", test_phandle); 923568e0614SDaniel Henrique Barboza test_phandle = qemu_fdt_get_phandle(ms->fdt, name); 92418df0b46SAnup Patel g_free(name); 9250e404da0SAnup Patel 926ae293799SConor Dooley name = g_strdup_printf("/reboot"); 927568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 928568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-reboot"); 929568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle); 930568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0); 931568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_RESET); 93218df0b46SAnup Patel g_free(name); 9330e404da0SAnup Patel 934ae293799SConor Dooley name = g_strdup_printf("/poweroff"); 935568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 936568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-poweroff"); 937568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle); 938568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0); 939568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_PASS); 94018df0b46SAnup Patel g_free(name); 9410ffc1a95SAnup Patel } 9420ffc1a95SAnup Patel 9430ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap, 9440ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 9450ffc1a95SAnup Patel { 9465fb20f76SDaniel Henrique Barboza g_autofree char *name = NULL; 947568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 94804331d0bSMichael Clark 94953c38f7aSConor Dooley name = g_strdup_printf("/soc/serial@%lx", (long)memmap[VIRT_UART0].base); 950568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 951568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "ns16550a"); 952568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 95304331d0bSMichael Clark 0x0, memmap[VIRT_UART0].base, 95404331d0bSMichael Clark 0x0, memmap[VIRT_UART0].size); 955568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "clock-frequency", 3686400); 956568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", irq_mmio_phandle); 957e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 958568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", UART0_IRQ); 959e6faee65SAnup Patel } else { 960568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", UART0_IRQ, 0x4); 961e6faee65SAnup Patel } 96204331d0bSMichael Clark 963568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", name); 9640ffc1a95SAnup Patel } 9650ffc1a95SAnup Patel 9660ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap, 9670ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 9680ffc1a95SAnup Patel { 9695fb20f76SDaniel Henrique Barboza g_autofree char *name = NULL; 970568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 97171eb522cSAlistair Francis 97218df0b46SAnup Patel name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base); 973568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 974568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", 9750ffc1a95SAnup Patel "google,goldfish-rtc"); 976568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "reg", 9770ffc1a95SAnup Patel 0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size); 978568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", 9790ffc1a95SAnup Patel irq_mmio_phandle); 980e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 981568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", RTC_IRQ); 982e6faee65SAnup Patel } else { 983568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", RTC_IRQ, 0x4); 984e6faee65SAnup Patel } 9850ffc1a95SAnup Patel } 9860ffc1a95SAnup Patel 9870ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap) 9880ffc1a95SAnup Patel { 989568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 9900ffc1a95SAnup Patel hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 9910ffc1a95SAnup Patel hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 9925fb20f76SDaniel Henrique Barboza g_autofree char *name = g_strdup_printf("/flash@%" PRIx64, flashbase); 99367b5ef30SAnup Patel 994568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 995568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, name, "compatible", "cfi-flash"); 996568e0614SDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(ms->fdt, name, "reg", 99771eb522cSAlistair Francis 2, flashbase, 2, flashsize, 99871eb522cSAlistair Francis 2, flashbase + flashsize, 2, flashsize); 999568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, name, "bank-width", 4); 10000ffc1a95SAnup Patel } 10010ffc1a95SAnup Patel 1002f9a461b2SAtish Patra static void create_fdt_fw_cfg(RISCVVirtState *s, const MemMapEntry *memmap) 1003f9a461b2SAtish Patra { 1004568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 1005f9a461b2SAtish Patra hwaddr base = memmap[VIRT_FW_CFG].base; 1006f9a461b2SAtish Patra hwaddr size = memmap[VIRT_FW_CFG].size; 10075fb20f76SDaniel Henrique Barboza g_autofree char *nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base); 1008f9a461b2SAtish Patra 1009568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, nodename); 1010568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, nodename, 1011f9a461b2SAtish Patra "compatible", "qemu,fw-cfg-mmio"); 1012568e0614SDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg", 1013f9a461b2SAtish Patra 2, base, 2, size); 1014568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0); 1015f9a461b2SAtish Patra } 1016f9a461b2SAtish Patra 10177778cdddSDaniel Henrique Barboza static void create_fdt_virtio_iommu(RISCVVirtState *s, uint16_t bdf) 10187778cdddSDaniel Henrique Barboza { 10197778cdddSDaniel Henrique Barboza const char compat[] = "virtio,pci-iommu\0pci1af4,1057"; 10207778cdddSDaniel Henrique Barboza void *fdt = MACHINE(s)->fdt; 10217778cdddSDaniel Henrique Barboza uint32_t iommu_phandle; 10227778cdddSDaniel Henrique Barboza g_autofree char *iommu_node = NULL; 10237778cdddSDaniel Henrique Barboza g_autofree char *pci_node = NULL; 10247778cdddSDaniel Henrique Barboza 10257778cdddSDaniel Henrique Barboza pci_node = g_strdup_printf("/soc/pci@%lx", 10267778cdddSDaniel Henrique Barboza (long) virt_memmap[VIRT_PCIE_ECAM].base); 10277778cdddSDaniel Henrique Barboza iommu_node = g_strdup_printf("%s/virtio_iommu@%x,%x", pci_node, 10287778cdddSDaniel Henrique Barboza PCI_SLOT(bdf), PCI_FUNC(bdf)); 10297778cdddSDaniel Henrique Barboza iommu_phandle = qemu_fdt_alloc_phandle(fdt); 10307778cdddSDaniel Henrique Barboza 10317778cdddSDaniel Henrique Barboza qemu_fdt_add_subnode(fdt, iommu_node); 10327778cdddSDaniel Henrique Barboza 10337778cdddSDaniel Henrique Barboza qemu_fdt_setprop(fdt, iommu_node, "compatible", compat, sizeof(compat)); 10347778cdddSDaniel Henrique Barboza qemu_fdt_setprop_sized_cells(fdt, iommu_node, "reg", 10357778cdddSDaniel Henrique Barboza 1, bdf << 8, 1, 0, 1, 0, 10367778cdddSDaniel Henrique Barboza 1, 0, 1, 0); 10377778cdddSDaniel Henrique Barboza qemu_fdt_setprop_cell(fdt, iommu_node, "#iommu-cells", 1); 10387778cdddSDaniel Henrique Barboza qemu_fdt_setprop_cell(fdt, iommu_node, "phandle", iommu_phandle); 10397778cdddSDaniel Henrique Barboza 10407778cdddSDaniel Henrique Barboza qemu_fdt_setprop_cells(fdt, pci_node, "iommu-map", 10417778cdddSDaniel Henrique Barboza 0, iommu_phandle, 0, bdf, 10427778cdddSDaniel Henrique Barboza bdf + 1, iommu_phandle, bdf + 1, 0xffff - bdf); 10437778cdddSDaniel Henrique Barboza } 10447778cdddSDaniel Henrique Barboza 1045*2c12de14SSunil V L static void create_fdt_iommu_sys(RISCVVirtState *s, uint32_t irq_chip, 1046*2c12de14SSunil V L uint32_t *iommu_sys_phandle) 1047*2c12de14SSunil V L { 1048*2c12de14SSunil V L const char comp[] = "riscv,iommu"; 1049*2c12de14SSunil V L void *fdt = MACHINE(s)->fdt; 1050*2c12de14SSunil V L uint32_t iommu_phandle; 1051*2c12de14SSunil V L g_autofree char *iommu_node = NULL; 1052*2c12de14SSunil V L hwaddr addr = s->memmap[VIRT_IOMMU_SYS].base; 1053*2c12de14SSunil V L hwaddr size = s->memmap[VIRT_IOMMU_SYS].size; 1054*2c12de14SSunil V L uint32_t iommu_irq_map[RISCV_IOMMU_INTR_COUNT] = { 1055*2c12de14SSunil V L IOMMU_SYS_IRQ + RISCV_IOMMU_INTR_CQ, 1056*2c12de14SSunil V L IOMMU_SYS_IRQ + RISCV_IOMMU_INTR_FQ, 1057*2c12de14SSunil V L IOMMU_SYS_IRQ + RISCV_IOMMU_INTR_PM, 1058*2c12de14SSunil V L IOMMU_SYS_IRQ + RISCV_IOMMU_INTR_PQ, 1059*2c12de14SSunil V L }; 1060*2c12de14SSunil V L 1061*2c12de14SSunil V L iommu_node = g_strdup_printf("/soc/iommu@%x", 1062*2c12de14SSunil V L (unsigned int) s->memmap[VIRT_IOMMU_SYS].base); 1063*2c12de14SSunil V L iommu_phandle = qemu_fdt_alloc_phandle(fdt); 1064*2c12de14SSunil V L qemu_fdt_add_subnode(fdt, iommu_node); 1065*2c12de14SSunil V L 1066*2c12de14SSunil V L qemu_fdt_setprop(fdt, iommu_node, "compatible", comp, sizeof(comp)); 1067*2c12de14SSunil V L qemu_fdt_setprop_cell(fdt, iommu_node, "#iommu-cells", 1); 1068*2c12de14SSunil V L qemu_fdt_setprop_cell(fdt, iommu_node, "phandle", iommu_phandle); 1069*2c12de14SSunil V L 1070*2c12de14SSunil V L qemu_fdt_setprop_cells(fdt, iommu_node, "reg", 1071*2c12de14SSunil V L addr >> 32, addr, size >> 32, size); 1072*2c12de14SSunil V L qemu_fdt_setprop_cell(fdt, iommu_node, "interrupt-parent", irq_chip); 1073*2c12de14SSunil V L 1074*2c12de14SSunil V L qemu_fdt_setprop_cells(fdt, iommu_node, "interrupts", 1075*2c12de14SSunil V L iommu_irq_map[0], FDT_IRQ_TYPE_EDGE_LOW, 1076*2c12de14SSunil V L iommu_irq_map[1], FDT_IRQ_TYPE_EDGE_LOW, 1077*2c12de14SSunil V L iommu_irq_map[2], FDT_IRQ_TYPE_EDGE_LOW, 1078*2c12de14SSunil V L iommu_irq_map[3], FDT_IRQ_TYPE_EDGE_LOW); 1079*2c12de14SSunil V L 1080*2c12de14SSunil V L *iommu_sys_phandle = iommu_phandle; 1081*2c12de14SSunil V L } 1082*2c12de14SSunil V L 1083df240d66STomasz Jeznach static void create_fdt_iommu(RISCVVirtState *s, uint16_t bdf) 1084df240d66STomasz Jeznach { 1085df240d66STomasz Jeznach const char comp[] = "riscv,pci-iommu"; 1086df240d66STomasz Jeznach void *fdt = MACHINE(s)->fdt; 1087df240d66STomasz Jeznach uint32_t iommu_phandle; 1088df240d66STomasz Jeznach g_autofree char *iommu_node = NULL; 1089df240d66STomasz Jeznach g_autofree char *pci_node = NULL; 1090df240d66STomasz Jeznach 1091df240d66STomasz Jeznach pci_node = g_strdup_printf("/soc/pci@%lx", 1092df240d66STomasz Jeznach (long) virt_memmap[VIRT_PCIE_ECAM].base); 1093df240d66STomasz Jeznach iommu_node = g_strdup_printf("%s/iommu@%x", pci_node, bdf); 1094df240d66STomasz Jeznach iommu_phandle = qemu_fdt_alloc_phandle(fdt); 1095df240d66STomasz Jeznach qemu_fdt_add_subnode(fdt, iommu_node); 1096df240d66STomasz Jeznach 1097df240d66STomasz Jeznach qemu_fdt_setprop(fdt, iommu_node, "compatible", comp, sizeof(comp)); 1098df240d66STomasz Jeznach qemu_fdt_setprop_cell(fdt, iommu_node, "#iommu-cells", 1); 1099df240d66STomasz Jeznach qemu_fdt_setprop_cell(fdt, iommu_node, "phandle", iommu_phandle); 1100df240d66STomasz Jeznach qemu_fdt_setprop_cells(fdt, iommu_node, "reg", 1101df240d66STomasz Jeznach bdf << 8, 0, 0, 0, 0); 1102df240d66STomasz Jeznach qemu_fdt_setprop_cells(fdt, pci_node, "iommu-map", 1103df240d66STomasz Jeznach 0, iommu_phandle, 0, bdf, 1104df240d66STomasz Jeznach bdf + 1, iommu_phandle, bdf + 1, 0xffff - bdf); 1105df240d66STomasz Jeznach } 1106df240d66STomasz Jeznach 11077a87ba89SDaniel Henrique Barboza static void finalize_fdt(RISCVVirtState *s) 11087a87ba89SDaniel Henrique Barboza { 11097a87ba89SDaniel Henrique Barboza uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1; 11107a87ba89SDaniel Henrique Barboza uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1; 1111*2c12de14SSunil V L uint32_t iommu_sys_phandle = 1; 11127a87ba89SDaniel Henrique Barboza 11137a87ba89SDaniel Henrique Barboza create_fdt_sockets(s, virt_memmap, &phandle, &irq_mmio_phandle, 11147a87ba89SDaniel Henrique Barboza &irq_pcie_phandle, &irq_virtio_phandle, 11157a87ba89SDaniel Henrique Barboza &msi_pcie_phandle); 11167a87ba89SDaniel Henrique Barboza 11177a87ba89SDaniel Henrique Barboza create_fdt_virtio(s, virt_memmap, irq_virtio_phandle); 11187a87ba89SDaniel Henrique Barboza 1119*2c12de14SSunil V L if (virt_is_iommu_sys_enabled(s)) { 1120*2c12de14SSunil V L create_fdt_iommu_sys(s, irq_mmio_phandle, &iommu_sys_phandle); 1121*2c12de14SSunil V L } 1122*2c12de14SSunil V L create_fdt_pcie(s, virt_memmap, irq_pcie_phandle, msi_pcie_phandle, 1123*2c12de14SSunil V L iommu_sys_phandle); 11247a87ba89SDaniel Henrique Barboza 11257a87ba89SDaniel Henrique Barboza create_fdt_reset(s, virt_memmap, &phandle); 11267a87ba89SDaniel Henrique Barboza 11277a87ba89SDaniel Henrique Barboza create_fdt_uart(s, virt_memmap, irq_mmio_phandle); 11287a87ba89SDaniel Henrique Barboza 11297a87ba89SDaniel Henrique Barboza create_fdt_rtc(s, virt_memmap, irq_mmio_phandle); 11307a87ba89SDaniel Henrique Barboza } 11317a87ba89SDaniel Henrique Barboza 1132914c97f9SDaniel Henrique Barboza static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap) 11330ffc1a95SAnup Patel { 1134568e0614SDaniel Henrique Barboza MachineState *ms = MACHINE(s); 1135e4b4f0b7SJason A. Donenfeld uint8_t rng_seed[32]; 11363fe88965SDaniel Henrique Barboza g_autofree char *name = NULL; 11370ffc1a95SAnup Patel 1138568e0614SDaniel Henrique Barboza ms->fdt = create_device_tree(&s->fdt_size); 1139568e0614SDaniel Henrique Barboza if (!ms->fdt) { 11400ffc1a95SAnup Patel error_report("create_device_tree() failed"); 11410ffc1a95SAnup Patel exit(1); 11420ffc1a95SAnup Patel } 11430ffc1a95SAnup Patel 1144568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/", "model", "riscv-virtio,qemu"); 1145568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/", "compatible", "riscv-virtio"); 1146568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2); 1147568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2); 11480ffc1a95SAnup Patel 1149568e0614SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/soc"); 1150568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, "/soc", "ranges", NULL, 0); 1151568e0614SDaniel Henrique Barboza qemu_fdt_setprop_string(ms->fdt, "/soc", "compatible", "simple-bus"); 1152568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/soc", "#size-cells", 0x2); 1153568e0614SDaniel Henrique Barboza qemu_fdt_setprop_cell(ms->fdt, "/soc", "#address-cells", 0x2); 11540ffc1a95SAnup Patel 11553fe88965SDaniel Henrique Barboza /* 11563fe88965SDaniel Henrique Barboza * The "/soc/pci@..." node is needed for PCIE hotplugs 11573fe88965SDaniel Henrique Barboza * that might happen before finalize_fdt(). 11583fe88965SDaniel Henrique Barboza */ 11593fe88965SDaniel Henrique Barboza name = g_strdup_printf("/soc/pci@%lx", (long) memmap[VIRT_PCIE_ECAM].base); 11603fe88965SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, name); 11613fe88965SDaniel Henrique Barboza 11627a87ba89SDaniel Henrique Barboza qemu_fdt_add_subnode(ms->fdt, "/chosen"); 11634e1e3003SAnup Patel 1164e4b4f0b7SJason A. Donenfeld /* Pass seed to RNG */ 1165e4b4f0b7SJason A. Donenfeld qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed)); 1166568e0614SDaniel Henrique Barboza qemu_fdt_setprop(ms->fdt, "/chosen", "rng-seed", 11672967f37dSDaniel Henrique Barboza rng_seed, sizeof(rng_seed)); 11687a87ba89SDaniel Henrique Barboza 11697a87ba89SDaniel Henrique Barboza create_fdt_flash(s, memmap); 11707a87ba89SDaniel Henrique Barboza create_fdt_fw_cfg(s, memmap); 11717a87ba89SDaniel Henrique Barboza create_fdt_pmu(s); 117204331d0bSMichael Clark } 117304331d0bSMichael Clark 11746d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem, 1175e86e9527SSunil V L DeviceState *irqchip, 1176e86e9527SSunil V L RISCVVirtState *s) 11776d56e396SAlistair Francis { 11786d56e396SAlistair Francis DeviceState *dev; 11796d56e396SAlistair Francis MemoryRegion *ecam_alias, *ecam_reg; 118019800265SBin Meng MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg; 1181e86e9527SSunil V L hwaddr ecam_base = s->memmap[VIRT_PCIE_ECAM].base; 1182e86e9527SSunil V L hwaddr ecam_size = s->memmap[VIRT_PCIE_ECAM].size; 1183e86e9527SSunil V L hwaddr mmio_base = s->memmap[VIRT_PCIE_MMIO].base; 1184e86e9527SSunil V L hwaddr mmio_size = s->memmap[VIRT_PCIE_MMIO].size; 1185e86e9527SSunil V L hwaddr high_mmio_base = virt_high_pcie_memmap.base; 1186e86e9527SSunil V L hwaddr high_mmio_size = virt_high_pcie_memmap.size; 1187e86e9527SSunil V L hwaddr pio_base = s->memmap[VIRT_PCIE_PIO].base; 1188e86e9527SSunil V L hwaddr pio_size = s->memmap[VIRT_PCIE_PIO].size; 11896d56e396SAlistair Francis qemu_irq irq; 11906d56e396SAlistair Francis int i; 11916d56e396SAlistair Francis 11923e80f690SMarkus Armbruster dev = qdev_new(TYPE_GPEX_HOST); 11936d56e396SAlistair Francis 1194e86e9527SSunil V L /* Set GPEX object properties for the virt machine */ 119537bae93cSPhilippe Mathieu-Daudé object_property_set_uint(OBJECT(dev), PCI_HOST_ECAM_BASE, 1196e86e9527SSunil V L ecam_base, NULL); 119737bae93cSPhilippe Mathieu-Daudé object_property_set_int(OBJECT(dev), PCI_HOST_ECAM_SIZE, 1198e86e9527SSunil V L ecam_size, NULL); 119937bae93cSPhilippe Mathieu-Daudé object_property_set_uint(OBJECT(dev), PCI_HOST_BELOW_4G_MMIO_BASE, 1200e86e9527SSunil V L mmio_base, NULL); 120137bae93cSPhilippe Mathieu-Daudé object_property_set_int(OBJECT(dev), PCI_HOST_BELOW_4G_MMIO_SIZE, 1202e86e9527SSunil V L mmio_size, NULL); 120337bae93cSPhilippe Mathieu-Daudé object_property_set_uint(OBJECT(dev), PCI_HOST_ABOVE_4G_MMIO_BASE, 1204e86e9527SSunil V L high_mmio_base, NULL); 120537bae93cSPhilippe Mathieu-Daudé object_property_set_int(OBJECT(dev), PCI_HOST_ABOVE_4G_MMIO_SIZE, 1206e86e9527SSunil V L high_mmio_size, NULL); 120737bae93cSPhilippe Mathieu-Daudé object_property_set_uint(OBJECT(dev), PCI_HOST_PIO_BASE, 1208e86e9527SSunil V L pio_base, NULL); 120937bae93cSPhilippe Mathieu-Daudé object_property_set_int(OBJECT(dev), PCI_HOST_PIO_SIZE, 1210e86e9527SSunil V L pio_size, NULL); 1211e86e9527SSunil V L 12123c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 12136d56e396SAlistair Francis 12146d56e396SAlistair Francis ecam_alias = g_new0(MemoryRegion, 1); 12156d56e396SAlistair Francis ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 12166d56e396SAlistair Francis memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam", 12176d56e396SAlistair Francis ecam_reg, 0, ecam_size); 12186d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias); 12196d56e396SAlistair Francis 12206d56e396SAlistair Francis mmio_alias = g_new0(MemoryRegion, 1); 12216d56e396SAlistair Francis mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 12226d56e396SAlistair Francis memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio", 12236d56e396SAlistair Francis mmio_reg, mmio_base, mmio_size); 12246d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias); 12256d56e396SAlistair Francis 122619800265SBin Meng /* Map high MMIO space */ 122719800265SBin Meng high_mmio_alias = g_new0(MemoryRegion, 1); 122819800265SBin Meng memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high", 122919800265SBin Meng mmio_reg, high_mmio_base, high_mmio_size); 123019800265SBin Meng memory_region_add_subregion(get_system_memory(), high_mmio_base, 123119800265SBin Meng high_mmio_alias); 123219800265SBin Meng 12336d56e396SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base); 12346d56e396SAlistair Francis 12356d56e396SAlistair Francis for (i = 0; i < GPEX_NUM_IRQS; i++) { 1236e6faee65SAnup Patel irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i); 12376d56e396SAlistair Francis 12386d56e396SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq); 12396d56e396SAlistair Francis gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i); 12406d56e396SAlistair Francis } 12416d56e396SAlistair Francis 124237bae93cSPhilippe Mathieu-Daudé GPEX_HOST(dev)->gpex_cfg.bus = PCI_HOST_BRIDGE(dev)->bus; 12436d56e396SAlistair Francis return dev; 12446d56e396SAlistair Francis } 12456d56e396SAlistair Francis 1246568e0614SDaniel Henrique Barboza static FWCfgState *create_fw_cfg(const MachineState *ms) 12470489348dSAsherah Connor { 12480489348dSAsherah Connor hwaddr base = virt_memmap[VIRT_FW_CFG].base; 12490489348dSAsherah Connor FWCfgState *fw_cfg; 12500489348dSAsherah Connor 12510489348dSAsherah Connor fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16, 12520489348dSAsherah Connor &address_space_memory); 1253568e0614SDaniel Henrique Barboza fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)ms->smp.cpus); 12540489348dSAsherah Connor 12550489348dSAsherah Connor return fw_cfg; 12560489348dSAsherah Connor } 12570489348dSAsherah Connor 1258e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket, 1259e6faee65SAnup Patel int base_hartid, int hart_count) 1260e6faee65SAnup Patel { 1261e6faee65SAnup Patel DeviceState *ret; 12625fb20f76SDaniel Henrique Barboza g_autofree char *plic_hart_config = NULL; 1263e6faee65SAnup Patel 1264e6faee65SAnup Patel /* Per-socket PLIC hart topology configuration string */ 1265e6faee65SAnup Patel plic_hart_config = riscv_plic_hart_config_string(hart_count); 1266e6faee65SAnup Patel 1267e6faee65SAnup Patel /* Per-socket PLIC */ 1268e6faee65SAnup Patel ret = sifive_plic_create( 1269e6faee65SAnup Patel memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size, 1270e6faee65SAnup Patel plic_hart_config, hart_count, base_hartid, 1271e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1272e6faee65SAnup Patel ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1), 1273e6faee65SAnup Patel VIRT_PLIC_PRIORITY_BASE, 1274e6faee65SAnup Patel VIRT_PLIC_PENDING_BASE, 1275e6faee65SAnup Patel VIRT_PLIC_ENABLE_BASE, 1276e6faee65SAnup Patel VIRT_PLIC_ENABLE_STRIDE, 1277e6faee65SAnup Patel VIRT_PLIC_CONTEXT_BASE, 1278e6faee65SAnup Patel VIRT_PLIC_CONTEXT_STRIDE, 1279e6faee65SAnup Patel memmap[VIRT_PLIC].size); 1280e6faee65SAnup Patel 1281e6faee65SAnup Patel return ret; 1282e6faee65SAnup Patel } 1283e6faee65SAnup Patel 128428d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests, 1285e6faee65SAnup Patel const MemMapEntry *memmap, int socket, 1286e6faee65SAnup Patel int base_hartid, int hart_count) 1287e6faee65SAnup Patel { 128828d8c281SAnup Patel int i; 128928d8c281SAnup Patel hwaddr addr; 129028d8c281SAnup Patel uint32_t guest_bits; 129159a07d3cSYong-Xuan Wang DeviceState *aplic_s = NULL; 129259a07d3cSYong-Xuan Wang DeviceState *aplic_m = NULL; 129359a07d3cSYong-Xuan Wang bool msimode = aia_type == VIRT_AIA_TYPE_APLIC_IMSIC; 129428d8c281SAnup Patel 129528d8c281SAnup Patel if (msimode) { 129659a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 129728d8c281SAnup Patel /* Per-socket M-level IMSICs */ 129859a07d3cSYong-Xuan Wang addr = memmap[VIRT_IMSIC_M].base + 129959a07d3cSYong-Xuan Wang socket * VIRT_IMSIC_GROUP_MAX_SIZE; 130028d8c281SAnup Patel for (i = 0; i < hart_count; i++) { 130128d8c281SAnup Patel riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0), 130228d8c281SAnup Patel base_hartid + i, true, 1, 130328d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 130428d8c281SAnup Patel } 130559a07d3cSYong-Xuan Wang } 130628d8c281SAnup Patel 130728d8c281SAnup Patel /* Per-socket S-level IMSICs */ 130828d8c281SAnup Patel guest_bits = imsic_num_bits(aia_guests + 1); 130928d8c281SAnup Patel addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE; 131028d8c281SAnup Patel for (i = 0; i < hart_count; i++) { 131128d8c281SAnup Patel riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits), 131228d8c281SAnup Patel base_hartid + i, false, 1 + aia_guests, 131328d8c281SAnup Patel VIRT_IRQCHIP_NUM_MSIS); 131428d8c281SAnup Patel } 131528d8c281SAnup Patel } 1316e6faee65SAnup Patel 131759a07d3cSYong-Xuan Wang if (!kvm_enabled()) { 1318e6faee65SAnup Patel /* Per-socket M-level APLIC */ 131959a07d3cSYong-Xuan Wang aplic_m = riscv_aplic_create(memmap[VIRT_APLIC_M].base + 132059a07d3cSYong-Xuan Wang socket * memmap[VIRT_APLIC_M].size, 1321e6faee65SAnup Patel memmap[VIRT_APLIC_M].size, 132228d8c281SAnup Patel (msimode) ? 0 : base_hartid, 132328d8c281SAnup Patel (msimode) ? 0 : hart_count, 1324e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1325e6faee65SAnup Patel VIRT_IRQCHIP_NUM_PRIO_BITS, 132628d8c281SAnup Patel msimode, true, NULL); 132759a07d3cSYong-Xuan Wang } 1328e6faee65SAnup Patel 1329e6faee65SAnup Patel /* Per-socket S-level APLIC */ 133059a07d3cSYong-Xuan Wang aplic_s = riscv_aplic_create(memmap[VIRT_APLIC_S].base + 133159a07d3cSYong-Xuan Wang socket * memmap[VIRT_APLIC_S].size, 1332e6faee65SAnup Patel memmap[VIRT_APLIC_S].size, 133328d8c281SAnup Patel (msimode) ? 0 : base_hartid, 133428d8c281SAnup Patel (msimode) ? 0 : hart_count, 1335e6faee65SAnup Patel VIRT_IRQCHIP_NUM_SOURCES, 1336e6faee65SAnup Patel VIRT_IRQCHIP_NUM_PRIO_BITS, 133728d8c281SAnup Patel msimode, false, aplic_m); 1338e6faee65SAnup Patel 133959a07d3cSYong-Xuan Wang return kvm_enabled() ? aplic_s : aplic_m; 1340e6faee65SAnup Patel } 1341e6faee65SAnup Patel 13421832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip) 13431832b7cbSAlistair Francis { 13441832b7cbSAlistair Francis DeviceState *dev; 13451832b7cbSAlistair Francis SysBusDevice *sysbus; 13461832b7cbSAlistair Francis const MemMapEntry *memmap = virt_memmap; 13471832b7cbSAlistair Francis int i; 13481832b7cbSAlistair Francis MemoryRegion *sysmem = get_system_memory(); 13491832b7cbSAlistair Francis 13501832b7cbSAlistair Francis dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE); 13511832b7cbSAlistair Francis dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE); 13521832b7cbSAlistair Francis qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS); 13531832b7cbSAlistair Francis qdev_prop_set_uint32(dev, "mmio_size", memmap[VIRT_PLATFORM_BUS].size); 13541832b7cbSAlistair Francis sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 13551832b7cbSAlistair Francis s->platform_bus_dev = dev; 13561832b7cbSAlistair Francis 13571832b7cbSAlistair Francis sysbus = SYS_BUS_DEVICE(dev); 13581832b7cbSAlistair Francis for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) { 13591832b7cbSAlistair Francis int irq = VIRT_PLATFORM_BUS_IRQ + i; 13601832b7cbSAlistair Francis sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq)); 13611832b7cbSAlistair Francis } 13621832b7cbSAlistair Francis 13631832b7cbSAlistair Francis memory_region_add_subregion(sysmem, 13641832b7cbSAlistair Francis memmap[VIRT_PLATFORM_BUS].base, 13651832b7cbSAlistair Francis sysbus_mmio_get_region(sysbus, 0)); 13661832b7cbSAlistair Francis } 13671832b7cbSAlistair Francis 1368ecf28647SHeinrich Schuchardt static void virt_build_smbios(RISCVVirtState *s) 1369ecf28647SHeinrich Schuchardt { 1370ecf28647SHeinrich Schuchardt MachineClass *mc = MACHINE_GET_CLASS(s); 1371ecf28647SHeinrich Schuchardt MachineState *ms = MACHINE(s); 1372ecf28647SHeinrich Schuchardt uint8_t *smbios_tables, *smbios_anchor; 1373ecf28647SHeinrich Schuchardt size_t smbios_tables_len, smbios_anchor_len; 1374ecf28647SHeinrich Schuchardt struct smbios_phys_mem_area mem_array; 1375ecf28647SHeinrich Schuchardt const char *product = "QEMU Virtual Machine"; 1376ecf28647SHeinrich Schuchardt 1377ecf28647SHeinrich Schuchardt if (kvm_enabled()) { 1378ecf28647SHeinrich Schuchardt product = "KVM Virtual Machine"; 1379ecf28647SHeinrich Schuchardt } 1380ecf28647SHeinrich Schuchardt 1381c338128eSPhilippe Mathieu-Daudé smbios_set_defaults("QEMU", product, mc->name); 1382ecf28647SHeinrich Schuchardt 1383ecf28647SHeinrich Schuchardt if (riscv_is_32bit(&s->soc[0])) { 1384ecf28647SHeinrich Schuchardt smbios_set_default_processor_family(0x200); 1385ecf28647SHeinrich Schuchardt } else { 1386ecf28647SHeinrich Schuchardt smbios_set_default_processor_family(0x201); 1387ecf28647SHeinrich Schuchardt } 1388ecf28647SHeinrich Schuchardt 1389ecf28647SHeinrich Schuchardt /* build the array of physical mem area from base_memmap */ 1390ecf28647SHeinrich Schuchardt mem_array.address = s->memmap[VIRT_DRAM].base; 1391ecf28647SHeinrich Schuchardt mem_array.length = ms->ram_size; 1392ecf28647SHeinrich Schuchardt 139369ea07a5SIgor Mammedov smbios_get_tables(ms, SMBIOS_ENTRY_POINT_TYPE_64, 139469ea07a5SIgor Mammedov &mem_array, 1, 1395ecf28647SHeinrich Schuchardt &smbios_tables, &smbios_tables_len, 1396ecf28647SHeinrich Schuchardt &smbios_anchor, &smbios_anchor_len, 1397ecf28647SHeinrich Schuchardt &error_fatal); 1398ecf28647SHeinrich Schuchardt 1399ecf28647SHeinrich Schuchardt if (smbios_anchor) { 1400ecf28647SHeinrich Schuchardt fw_cfg_add_file(s->fw_cfg, "etc/smbios/smbios-tables", 1401ecf28647SHeinrich Schuchardt smbios_tables, smbios_tables_len); 1402ecf28647SHeinrich Schuchardt fw_cfg_add_file(s->fw_cfg, "etc/smbios/smbios-anchor", 1403ecf28647SHeinrich Schuchardt smbios_anchor, smbios_anchor_len); 1404ecf28647SHeinrich Schuchardt } 1405ecf28647SHeinrich Schuchardt } 1406ecf28647SHeinrich Schuchardt 14071c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data) 14081c20d3ffSAlistair Francis { 14091c20d3ffSAlistair Francis RISCVVirtState *s = container_of(notifier, RISCVVirtState, 14101c20d3ffSAlistair Francis machine_done); 14111c20d3ffSAlistair Francis const MemMapEntry *memmap = virt_memmap; 14121c20d3ffSAlistair Francis MachineState *machine = MACHINE(s); 141355c13659SSamuel Holland hwaddr start_addr = memmap[VIRT_DRAM].base; 14141c20d3ffSAlistair Francis target_ulong firmware_end_addr, kernel_start_addr; 14159d3f7108SDaniel Henrique Barboza const char *firmware_name = riscv_default_firmware_name(&s->soc[0]); 14161ad53688SLakshmi Bai Raja Subramanian uint64_t fdt_load_addr; 14174263e270SSunil V L uint64_t kernel_entry = 0; 141813bdfb8bSSunil V L BlockBackend *pflash_blk0; 14191c20d3ffSAlistair Francis 14207a87ba89SDaniel Henrique Barboza /* 14217a87ba89SDaniel Henrique Barboza * An user provided dtb must include everything, including 14227a87ba89SDaniel Henrique Barboza * dynamic sysbus devices. Our FDT needs to be finalized. 14237a87ba89SDaniel Henrique Barboza */ 14247a87ba89SDaniel Henrique Barboza if (machine->dtb == NULL) { 14257a87ba89SDaniel Henrique Barboza finalize_fdt(s); 142649554856SGuenter Roeck } 142749554856SGuenter Roeck 14281c20d3ffSAlistair Francis /* 14291c20d3ffSAlistair Francis * Only direct boot kernel is currently supported for KVM VM, 14301c20d3ffSAlistair Francis * so the "-bios" parameter is not supported when KVM is enabled. 14311c20d3ffSAlistair Francis */ 14321c20d3ffSAlistair Francis if (kvm_enabled()) { 14331c20d3ffSAlistair Francis if (machine->firmware) { 14341c20d3ffSAlistair Francis if (strcmp(machine->firmware, "none")) { 14351c20d3ffSAlistair Francis error_report("Machine mode firmware is not supported in " 14361c20d3ffSAlistair Francis "combination with KVM."); 14371c20d3ffSAlistair Francis exit(1); 14381c20d3ffSAlistair Francis } 14391c20d3ffSAlistair Francis } else { 14401c20d3ffSAlistair Francis machine->firmware = g_strdup("none"); 14411c20d3ffSAlistair Francis } 14421c20d3ffSAlistair Francis } 14431c20d3ffSAlistair Francis 14449d3f7108SDaniel Henrique Barboza firmware_end_addr = riscv_find_and_load_firmware(machine, firmware_name, 144555c13659SSamuel Holland &start_addr, NULL); 14461c20d3ffSAlistair Francis 144713bdfb8bSSunil V L pflash_blk0 = pflash_cfi01_get_blk(s->flash[0]); 144813bdfb8bSSunil V L if (pflash_blk0) { 14494263e270SSunil V L if (machine->firmware && !strcmp(machine->firmware, "none") && 14504263e270SSunil V L !kvm_enabled()) { 1451a5b0249dSSunil V L /* 14524263e270SSunil V L * Pflash was supplied but bios is none and not KVM guest, 14534263e270SSunil V L * let's overwrite the address we jump to after reset to 14544263e270SSunil V L * the base of the flash. 14554263e270SSunil V L */ 14564263e270SSunil V L start_addr = virt_memmap[VIRT_FLASH].base; 14574263e270SSunil V L } else { 14584263e270SSunil V L /* 14594263e270SSunil V L * Pflash was supplied but either KVM guest or bios is not none. 14604263e270SSunil V L * In this case, base of the flash would contain S-mode payload. 1461a5b0249dSSunil V L */ 1462a5b0249dSSunil V L riscv_setup_firmware_boot(machine); 14634263e270SSunil V L kernel_entry = virt_memmap[VIRT_FLASH].base; 14644263e270SSunil V L } 14654263e270SSunil V L } 14664263e270SSunil V L 14674263e270SSunil V L if (machine->kernel_filename && !kernel_entry) { 14681c20d3ffSAlistair Francis kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0], 14691c20d3ffSAlistair Francis firmware_end_addr); 14701c20d3ffSAlistair Francis 147162c5bc34SDaniel Henrique Barboza kernel_entry = riscv_load_kernel(machine, &s->soc[0], 1472487d73fcSDaniel Henrique Barboza kernel_start_addr, true, NULL); 14731c20d3ffSAlistair Francis } 14741c20d3ffSAlistair Francis 1475bc2c0153SDaniel Henrique Barboza fdt_load_addr = riscv_compute_fdt_addr(memmap[VIRT_DRAM].base, 14764b402886SDaniel Henrique Barboza memmap[VIRT_DRAM].size, 14774b402886SDaniel Henrique Barboza machine); 1478bc2c0153SDaniel Henrique Barboza riscv_load_fdt(fdt_load_addr, machine->fdt); 1479bc2c0153SDaniel Henrique Barboza 14801c20d3ffSAlistair Francis /* load the reset vector */ 14811c20d3ffSAlistair Francis riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr, 14821c20d3ffSAlistair Francis virt_memmap[VIRT_MROM].base, 14831c20d3ffSAlistair Francis virt_memmap[VIRT_MROM].size, kernel_entry, 14846934f15bSDaniel Henrique Barboza fdt_load_addr); 14851c20d3ffSAlistair Francis 14861c20d3ffSAlistair Francis /* 14871c20d3ffSAlistair Francis * Only direct boot kernel is currently supported for KVM VM, 14881c20d3ffSAlistair Francis * So here setup kernel start address and fdt address. 14891c20d3ffSAlistair Francis * TODO:Support firmware loading and integrate to TCG start 14901c20d3ffSAlistair Francis */ 14911c20d3ffSAlistair Francis if (kvm_enabled()) { 14921c20d3ffSAlistair Francis riscv_setup_direct_kernel(kernel_entry, fdt_load_addr); 14931c20d3ffSAlistair Francis } 1494f709360fSSunil V L 1495ecf28647SHeinrich Schuchardt virt_build_smbios(s); 1496ecf28647SHeinrich Schuchardt 1497f709360fSSunil V L if (virt_is_acpi_enabled(s)) { 1498f709360fSSunil V L virt_acpi_setup(s); 1499f709360fSSunil V L } 15001c20d3ffSAlistair Francis } 15011c20d3ffSAlistair Francis 1502b2a3a071SBin Meng static void virt_machine_init(MachineState *machine) 150304331d0bSMichael Clark { 150473261285SBin Meng const MemMapEntry *memmap = virt_memmap; 1505cdfc19e4SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(machine); 150604331d0bSMichael Clark MemoryRegion *system_memory = get_system_memory(); 15075aec3247SMichael Clark MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 1508e6faee65SAnup Patel DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip; 150933fcedfaSPeter Maydell int i, base_hartid, hart_count; 15102967f37dSDaniel Henrique Barboza int socket_count = riscv_socket_count(machine); 151104331d0bSMichael Clark 151218df0b46SAnup Patel /* Check socket count limit */ 15132967f37dSDaniel Henrique Barboza if (VIRT_SOCKETS_MAX < socket_count) { 151418df0b46SAnup Patel error_report("number of sockets/nodes should be less than %d", 151518df0b46SAnup Patel VIRT_SOCKETS_MAX); 151618df0b46SAnup Patel exit(1); 151718df0b46SAnup Patel } 151818df0b46SAnup Patel 1519f2d44e9cSDaniel Henrique Barboza if (!virt_aclint_allowed() && s->have_aclint) { 1520b274c238SDaniel Henrique Barboza error_report("'aclint' is only available with TCG acceleration"); 1521b274c238SDaniel Henrique Barboza exit(1); 1522b274c238SDaniel Henrique Barboza } 1523b274c238SDaniel Henrique Barboza 152418df0b46SAnup Patel /* Initialize sockets */ 1525e6faee65SAnup Patel mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL; 15262967f37dSDaniel Henrique Barboza for (i = 0; i < socket_count; i++) { 1527c70dc31fSDaniel Henrique Barboza g_autofree char *soc_name = g_strdup_printf("soc%d", i); 1528c70dc31fSDaniel Henrique Barboza 152918df0b46SAnup Patel if (!riscv_socket_check_hartids(machine, i)) { 153018df0b46SAnup Patel error_report("discontinuous hartids in socket%d", i); 153118df0b46SAnup Patel exit(1); 153218df0b46SAnup Patel } 153318df0b46SAnup Patel 153418df0b46SAnup Patel base_hartid = riscv_socket_first_hartid(machine, i); 153518df0b46SAnup Patel if (base_hartid < 0) { 153618df0b46SAnup Patel error_report("can't find hartid base for socket%d", i); 153718df0b46SAnup Patel exit(1); 153818df0b46SAnup Patel } 153918df0b46SAnup Patel 154018df0b46SAnup Patel hart_count = riscv_socket_hart_count(machine, i); 154118df0b46SAnup Patel if (hart_count < 0) { 154218df0b46SAnup Patel error_report("can't find hart count for socket%d", i); 154318df0b46SAnup Patel exit(1); 154418df0b46SAnup Patel } 154518df0b46SAnup Patel 154618df0b46SAnup Patel object_initialize_child(OBJECT(machine), soc_name, &s->soc[i], 154775a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 154818df0b46SAnup Patel object_property_set_str(OBJECT(&s->soc[i]), "cpu-type", 154918df0b46SAnup Patel machine->cpu_type, &error_abort); 155018df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "hartid-base", 155118df0b46SAnup Patel base_hartid, &error_abort); 155218df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "num-harts", 155318df0b46SAnup Patel hart_count, &error_abort); 15544bcfc391STsukasa OI sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_fatal); 155518df0b46SAnup Patel 1556f2d44e9cSDaniel Henrique Barboza if (virt_aclint_allowed() && s->have_aclint) { 155728d8c281SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) { 155828d8c281SAnup Patel /* Per-socket ACLINT MTIMER */ 155928d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 156028d8c281SAnup Patel i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 156128d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 156228d8c281SAnup Patel base_hartid, hart_count, 156328d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, 156428d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIME, 156528d8c281SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 156628d8c281SAnup Patel } else { 156728d8c281SAnup Patel /* Per-socket ACLINT MSWI, MTIMER, and SSWI */ 156828d8c281SAnup Patel riscv_aclint_swi_create(memmap[VIRT_CLINT].base + 156928d8c281SAnup Patel i * memmap[VIRT_CLINT].size, 157028d8c281SAnup Patel base_hartid, hart_count, false); 157128d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 157228d8c281SAnup Patel i * memmap[VIRT_CLINT].size + 157328d8c281SAnup Patel RISCV_ACLINT_SWI_SIZE, 157428d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 157528d8c281SAnup Patel base_hartid, hart_count, 157628d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, 157728d8c281SAnup Patel RISCV_ACLINT_DEFAULT_MTIME, 157828d8c281SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 157928d8c281SAnup Patel riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base + 158028d8c281SAnup Patel i * memmap[VIRT_ACLINT_SSWI].size, 158128d8c281SAnup Patel base_hartid, hart_count, true); 158228d8c281SAnup Patel } 1583f2d44e9cSDaniel Henrique Barboza } else if (tcg_enabled()) { 158428d8c281SAnup Patel /* Per-socket SiFive CLINT */ 1585b8fb878aSAnup Patel riscv_aclint_swi_create( 158618df0b46SAnup Patel memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size, 1587b8fb878aSAnup Patel base_hartid, hart_count, false); 158828d8c281SAnup Patel riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base + 158928d8c281SAnup Patel i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE, 1590b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count, 1591b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME, 1592b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 1593954886eaSAnup Patel } 1594954886eaSAnup Patel 1595e6faee65SAnup Patel /* Per-socket interrupt controller */ 1596e6faee65SAnup Patel if (s->aia_type == VIRT_AIA_TYPE_NONE) { 1597e6faee65SAnup Patel s->irqchip[i] = virt_create_plic(memmap, i, 1598e6faee65SAnup Patel base_hartid, hart_count); 1599e6faee65SAnup Patel } else { 160028d8c281SAnup Patel s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests, 160128d8c281SAnup Patel memmap, i, base_hartid, 160228d8c281SAnup Patel hart_count); 1603e6faee65SAnup Patel } 160418df0b46SAnup Patel 1605e6faee65SAnup Patel /* Try to use different IRQCHIP instance based device type */ 160618df0b46SAnup Patel if (i == 0) { 1607e6faee65SAnup Patel mmio_irqchip = s->irqchip[i]; 1608e6faee65SAnup Patel virtio_irqchip = s->irqchip[i]; 1609e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 161018df0b46SAnup Patel } 161118df0b46SAnup Patel if (i == 1) { 1612e6faee65SAnup Patel virtio_irqchip = s->irqchip[i]; 1613e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 161418df0b46SAnup Patel } 161518df0b46SAnup Patel if (i == 2) { 1616e6faee65SAnup Patel pcie_irqchip = s->irqchip[i]; 161718df0b46SAnup Patel } 161818df0b46SAnup Patel } 161904331d0bSMichael Clark 1620a51d4610SDaniel Henrique Barboza if (kvm_enabled() && virt_use_kvm_aia(s)) { 162148c2c33cSYong-Xuan Wang kvm_riscv_aia_create(machine, IMSIC_MMIO_GROUP_MIN_SHIFT, 162248c2c33cSYong-Xuan Wang VIRT_IRQCHIP_NUM_SOURCES, VIRT_IRQCHIP_NUM_MSIS, 162348c2c33cSYong-Xuan Wang memmap[VIRT_APLIC_S].base, 162448c2c33cSYong-Xuan Wang memmap[VIRT_IMSIC_S].base, 162548c2c33cSYong-Xuan Wang s->aia_guests); 162648c2c33cSYong-Xuan Wang } 162748c2c33cSYong-Xuan Wang 1628cfeb8a17SBin Meng if (riscv_is_32bit(&s->soc[0])) { 1629cfeb8a17SBin Meng #if HOST_LONG_BITS == 64 1630cfeb8a17SBin Meng /* limit RAM size in a 32-bit system */ 1631cfeb8a17SBin Meng if (machine->ram_size > 10 * GiB) { 1632cfeb8a17SBin Meng machine->ram_size = 10 * GiB; 1633cfeb8a17SBin Meng error_report("Limiting RAM size to 10 GiB"); 1634cfeb8a17SBin Meng } 1635cfeb8a17SBin Meng #endif 163619800265SBin Meng virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE; 163719800265SBin Meng virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE; 163819800265SBin Meng } else { 163919800265SBin Meng virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE; 164019800265SBin Meng virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size; 164119800265SBin Meng virt_high_pcie_memmap.base = 164219800265SBin Meng ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size); 1643cfeb8a17SBin Meng } 1644cfeb8a17SBin Meng 164571302ff3SSunil V L s->memmap = virt_memmap; 164671302ff3SSunil V L 164704331d0bSMichael Clark /* register system main memory (actual RAM) */ 164804331d0bSMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base, 164903fd0c5fSMingwang Li machine->ram); 165004331d0bSMichael Clark 165104331d0bSMichael Clark /* boot rom */ 16525aec3247SMichael Clark memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom", 16535aec3247SMichael Clark memmap[VIRT_MROM].size, &error_fatal); 16545aec3247SMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base, 16555aec3247SMichael Clark mask_rom); 165604331d0bSMichael Clark 1657b748352cSDaniel Henrique Barboza /* 1658b748352cSDaniel Henrique Barboza * Init fw_cfg. Must be done before riscv_load_fdt, otherwise the 1659b748352cSDaniel Henrique Barboza * device tree cannot be altered and we get FDT_ERR_NOSPACE. 1660b748352cSDaniel Henrique Barboza */ 1661b748352cSDaniel Henrique Barboza s->fw_cfg = create_fw_cfg(machine); 1662b748352cSDaniel Henrique Barboza rom_set_fw(s->fw_cfg); 1663b748352cSDaniel Henrique Barboza 166418df0b46SAnup Patel /* SiFive Test MMIO device */ 166504331d0bSMichael Clark sifive_test_create(memmap[VIRT_TEST].base); 166604331d0bSMichael Clark 166718df0b46SAnup Patel /* VirtIO MMIO devices */ 166804331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 166904331d0bSMichael Clark sysbus_create_simple("virtio-mmio", 167004331d0bSMichael Clark memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 16717d5b0d68SPhilippe Mathieu-Daudé qdev_get_gpio_in(virtio_irqchip, VIRTIO_IRQ + i)); 167204331d0bSMichael Clark } 167304331d0bSMichael Clark 1674e86e9527SSunil V L gpex_pcie_init(system_memory, pcie_irqchip, s); 16756d56e396SAlistair Francis 16767d5b0d68SPhilippe Mathieu-Daudé create_platform_bus(s, mmio_irqchip); 16771832b7cbSAlistair Francis 167804331d0bSMichael Clark serial_mm_init(system_memory, memmap[VIRT_UART0].base, 16797d5b0d68SPhilippe Mathieu-Daudé 0, qdev_get_gpio_in(mmio_irqchip, UART0_IRQ), 399193, 16809bca0edbSPeter Maydell serial_hd(0), DEVICE_LITTLE_ENDIAN); 1681b6aa6cedSMichael Clark 168267b5ef30SAnup Patel sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base, 16837d5b0d68SPhilippe Mathieu-Daudé qdev_get_gpio_in(mmio_irqchip, RTC_IRQ)); 168467b5ef30SAnup Patel 168571eb522cSAlistair Francis for (i = 0; i < ARRAY_SIZE(s->flash); i++) { 168671eb522cSAlistair Francis /* Map legacy -drive if=pflash to machine properties */ 168771eb522cSAlistair Francis pflash_cfi01_legacy_drive(s->flash[i], 168871eb522cSAlistair Francis drive_get(IF_PFLASH, 0, i)); 168971eb522cSAlistair Francis } 169071eb522cSAlistair Francis virt_flash_map(s, system_memory); 16911c20d3ffSAlistair Francis 16927a87ba89SDaniel Henrique Barboza /* load/create device tree */ 16937a87ba89SDaniel Henrique Barboza if (machine->dtb) { 16947a87ba89SDaniel Henrique Barboza machine->fdt = load_device_tree(machine->dtb, &s->fdt_size); 16957a87ba89SDaniel Henrique Barboza if (!machine->fdt) { 16967a87ba89SDaniel Henrique Barboza error_report("load_device_tree() failed"); 16977a87ba89SDaniel Henrique Barboza exit(1); 16987a87ba89SDaniel Henrique Barboza } 16997a87ba89SDaniel Henrique Barboza } else { 17007a87ba89SDaniel Henrique Barboza create_fdt(s, memmap); 17017a87ba89SDaniel Henrique Barboza } 17027a87ba89SDaniel Henrique Barboza 1703*2c12de14SSunil V L if (virt_is_iommu_sys_enabled(s)) { 1704*2c12de14SSunil V L DeviceState *iommu_sys = qdev_new(TYPE_RISCV_IOMMU_SYS); 1705*2c12de14SSunil V L 1706*2c12de14SSunil V L object_property_set_uint(OBJECT(iommu_sys), "addr", 1707*2c12de14SSunil V L s->memmap[VIRT_IOMMU_SYS].base, 1708*2c12de14SSunil V L &error_fatal); 1709*2c12de14SSunil V L object_property_set_uint(OBJECT(iommu_sys), "base-irq", 1710*2c12de14SSunil V L IOMMU_SYS_IRQ, 1711*2c12de14SSunil V L &error_fatal); 1712*2c12de14SSunil V L object_property_set_link(OBJECT(iommu_sys), "irqchip", 1713*2c12de14SSunil V L OBJECT(mmio_irqchip), 1714*2c12de14SSunil V L &error_fatal); 1715*2c12de14SSunil V L 1716*2c12de14SSunil V L sysbus_realize_and_unref(SYS_BUS_DEVICE(iommu_sys), &error_fatal); 1717*2c12de14SSunil V L } 1718*2c12de14SSunil V L 17191c20d3ffSAlistair Francis s->machine_done.notify = virt_machine_done; 17201c20d3ffSAlistair Francis qemu_add_machine_init_done_notifier(&s->machine_done); 172104331d0bSMichael Clark } 172204331d0bSMichael Clark 1723b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj) 172404331d0bSMichael Clark { 172590477a65SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 172690477a65SSunil V L 172713bdfb8bSSunil V L virt_flash_create(s); 172813bdfb8bSSunil V L 172990477a65SSunil V L s->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6); 173090477a65SSunil V L s->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8); 1731168b8c29SSunil V L s->acpi = ON_OFF_AUTO_AUTO; 1732*2c12de14SSunil V L s->iommu_sys = ON_OFF_AUTO_AUTO; 1733cdfc19e4SAlistair Francis } 1734cdfc19e4SAlistair Francis 173528d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp) 173628d8c281SAnup Patel { 173728d8c281SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 173828d8c281SAnup Patel 1739b8ff846eSPhilippe Mathieu-Daudé return g_strdup_printf("%d", s->aia_guests); 174028d8c281SAnup Patel } 174128d8c281SAnup Patel 174228d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp) 174328d8c281SAnup Patel { 174428d8c281SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 174528d8c281SAnup Patel 174628d8c281SAnup Patel s->aia_guests = atoi(val); 174728d8c281SAnup Patel if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) { 174828d8c281SAnup Patel error_setg(errp, "Invalid number of AIA IMSIC guests"); 174928d8c281SAnup Patel error_append_hint(errp, "Valid values be between 0 and %d.\n", 175028d8c281SAnup Patel VIRT_IRQCHIP_MAX_GUESTS); 175128d8c281SAnup Patel } 175228d8c281SAnup Patel } 175328d8c281SAnup Patel 1754e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp) 1755e6faee65SAnup Patel { 1756e6faee65SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1757e6faee65SAnup Patel const char *val; 1758e6faee65SAnup Patel 1759e6faee65SAnup Patel switch (s->aia_type) { 1760e6faee65SAnup Patel case VIRT_AIA_TYPE_APLIC: 1761e6faee65SAnup Patel val = "aplic"; 1762e6faee65SAnup Patel break; 176328d8c281SAnup Patel case VIRT_AIA_TYPE_APLIC_IMSIC: 176428d8c281SAnup Patel val = "aplic-imsic"; 176528d8c281SAnup Patel break; 1766e6faee65SAnup Patel default: 1767e6faee65SAnup Patel val = "none"; 1768e6faee65SAnup Patel break; 1769e6faee65SAnup Patel }; 1770e6faee65SAnup Patel 1771e6faee65SAnup Patel return g_strdup(val); 1772e6faee65SAnup Patel } 1773e6faee65SAnup Patel 1774e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp) 1775e6faee65SAnup Patel { 1776e6faee65SAnup Patel RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1777e6faee65SAnup Patel 1778e6faee65SAnup Patel if (!strcmp(val, "none")) { 1779e6faee65SAnup Patel s->aia_type = VIRT_AIA_TYPE_NONE; 1780e6faee65SAnup Patel } else if (!strcmp(val, "aplic")) { 1781e6faee65SAnup Patel s->aia_type = VIRT_AIA_TYPE_APLIC; 178228d8c281SAnup Patel } else if (!strcmp(val, "aplic-imsic")) { 178328d8c281SAnup Patel s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC; 1784e6faee65SAnup Patel } else { 1785e6faee65SAnup Patel error_setg(errp, "Invalid AIA interrupt controller type"); 178628d8c281SAnup Patel error_append_hint(errp, "Valid values are none, aplic, and " 178728d8c281SAnup Patel "aplic-imsic.\n"); 1788e6faee65SAnup Patel } 1789e6faee65SAnup Patel } 1790e6faee65SAnup Patel 1791954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp) 1792954886eaSAnup Patel { 17935474aa4fSBin Meng RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1794954886eaSAnup Patel 1795954886eaSAnup Patel return s->have_aclint; 1796954886eaSAnup Patel } 1797954886eaSAnup Patel 1798954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp) 1799954886eaSAnup Patel { 18005474aa4fSBin Meng RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1801954886eaSAnup Patel 1802954886eaSAnup Patel s->have_aclint = value; 1803954886eaSAnup Patel } 1804954886eaSAnup Patel 1805*2c12de14SSunil V L bool virt_is_iommu_sys_enabled(RISCVVirtState *s) 1806*2c12de14SSunil V L { 1807*2c12de14SSunil V L return s->iommu_sys == ON_OFF_AUTO_ON; 1808*2c12de14SSunil V L } 1809*2c12de14SSunil V L 1810*2c12de14SSunil V L static void virt_get_iommu_sys(Object *obj, Visitor *v, const char *name, 1811*2c12de14SSunil V L void *opaque, Error **errp) 1812*2c12de14SSunil V L { 1813*2c12de14SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1814*2c12de14SSunil V L OnOffAuto iommu_sys = s->iommu_sys; 1815*2c12de14SSunil V L 1816*2c12de14SSunil V L visit_type_OnOffAuto(v, name, &iommu_sys, errp); 1817*2c12de14SSunil V L } 1818*2c12de14SSunil V L 1819*2c12de14SSunil V L static void virt_set_iommu_sys(Object *obj, Visitor *v, const char *name, 1820*2c12de14SSunil V L void *opaque, Error **errp) 1821*2c12de14SSunil V L { 1822*2c12de14SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1823*2c12de14SSunil V L 1824*2c12de14SSunil V L visit_type_OnOffAuto(v, name, &s->iommu_sys, errp); 1825*2c12de14SSunil V L } 1826*2c12de14SSunil V L 1827168b8c29SSunil V L bool virt_is_acpi_enabled(RISCVVirtState *s) 1828168b8c29SSunil V L { 1829168b8c29SSunil V L return s->acpi != ON_OFF_AUTO_OFF; 1830168b8c29SSunil V L } 1831168b8c29SSunil V L 1832168b8c29SSunil V L static void virt_get_acpi(Object *obj, Visitor *v, const char *name, 1833168b8c29SSunil V L void *opaque, Error **errp) 1834168b8c29SSunil V L { 1835168b8c29SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1836168b8c29SSunil V L OnOffAuto acpi = s->acpi; 1837168b8c29SSunil V L 1838168b8c29SSunil V L visit_type_OnOffAuto(v, name, &acpi, errp); 1839168b8c29SSunil V L } 1840168b8c29SSunil V L 1841168b8c29SSunil V L static void virt_set_acpi(Object *obj, Visitor *v, const char *name, 1842168b8c29SSunil V L void *opaque, Error **errp) 1843168b8c29SSunil V L { 1844168b8c29SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(obj); 1845168b8c29SSunil V L 1846168b8c29SSunil V L visit_type_OnOffAuto(v, name, &s->acpi, errp); 1847168b8c29SSunil V L } 1848168b8c29SSunil V L 184958d5a5a7SAlistair Francis static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine, 185058d5a5a7SAlistair Francis DeviceState *dev) 185158d5a5a7SAlistair Francis { 185258d5a5a7SAlistair Francis MachineClass *mc = MACHINE_GET_CLASS(machine); 1853*2c12de14SSunil V L RISCVVirtState *s = RISCV_VIRT_MACHINE(machine); 185458d5a5a7SAlistair Francis 18557778cdddSDaniel Henrique Barboza if (device_is_dynamic_sysbus(mc, dev) || 1856df240d66STomasz Jeznach object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI) || 1857df240d66STomasz Jeznach object_dynamic_cast(OBJECT(dev), TYPE_RISCV_IOMMU_PCI)) { 1858*2c12de14SSunil V L s->iommu_sys = ON_OFF_AUTO_OFF; 185958d5a5a7SAlistair Francis return HOTPLUG_HANDLER(machine); 186058d5a5a7SAlistair Francis } 1861df240d66STomasz Jeznach 186258d5a5a7SAlistair Francis return NULL; 186358d5a5a7SAlistair Francis } 186458d5a5a7SAlistair Francis 186558d5a5a7SAlistair Francis static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev, 186658d5a5a7SAlistair Francis DeviceState *dev, Error **errp) 186758d5a5a7SAlistair Francis { 186858d5a5a7SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(hotplug_dev); 186958d5a5a7SAlistair Francis 187058d5a5a7SAlistair Francis if (s->platform_bus_dev) { 187158d5a5a7SAlistair Francis MachineClass *mc = MACHINE_GET_CLASS(s); 187258d5a5a7SAlistair Francis 187358d5a5a7SAlistair Francis if (device_is_dynamic_sysbus(mc, dev)) { 187458d5a5a7SAlistair Francis platform_bus_link_device(PLATFORM_BUS_DEVICE(s->platform_bus_dev), 187558d5a5a7SAlistair Francis SYS_BUS_DEVICE(dev)); 187658d5a5a7SAlistair Francis } 187758d5a5a7SAlistair Francis } 18787778cdddSDaniel Henrique Barboza 18797778cdddSDaniel Henrique Barboza if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI)) { 18807778cdddSDaniel Henrique Barboza create_fdt_virtio_iommu(s, pci_get_bdf(PCI_DEVICE(dev))); 18817778cdddSDaniel Henrique Barboza } 1882df240d66STomasz Jeznach 1883df240d66STomasz Jeznach if (object_dynamic_cast(OBJECT(dev), TYPE_RISCV_IOMMU_PCI)) { 1884df240d66STomasz Jeznach create_fdt_iommu(s, pci_get_bdf(PCI_DEVICE(dev))); 1885*2c12de14SSunil V L s->iommu_sys = ON_OFF_AUTO_OFF; 1886df240d66STomasz Jeznach } 188758d5a5a7SAlistair Francis } 188858d5a5a7SAlistair Francis 1889b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data) 1890cdfc19e4SAlistair Francis { 1891cdfc19e4SAlistair Francis MachineClass *mc = MACHINE_CLASS(oc); 189258d5a5a7SAlistair Francis HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc); 1893cdfc19e4SAlistair Francis 1894cdfc19e4SAlistair Francis mc->desc = "RISC-V VirtIO board"; 1895b2a3a071SBin Meng mc->init = virt_machine_init; 189618df0b46SAnup Patel mc->max_cpus = VIRT_CPUS_MAX; 189709fe1712SAlistair Francis mc->default_cpu_type = TYPE_RISCV_CPU_BASE; 18984406ba2bSSunil V L mc->block_default_type = IF_VIRTIO; 18994406ba2bSSunil V L mc->no_cdrom = 1; 1900acead54cSBin Meng mc->pci_allow_0_address = true; 190118df0b46SAnup Patel mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids; 190218df0b46SAnup Patel mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props; 190318df0b46SAnup Patel mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id; 190418df0b46SAnup Patel mc->numa_mem_supported = true; 19053d9981cdSGavin Shan /* platform instead of architectural choice */ 19063d9981cdSGavin Shan mc->cpu_cluster_has_numa_boundary = true; 190703fd0c5fSMingwang Li mc->default_ram_id = "riscv_virt_board.ram"; 190858d5a5a7SAlistair Francis assert(!mc->get_hotplug_handler); 190958d5a5a7SAlistair Francis mc->get_hotplug_handler = virt_machine_get_hotplug_handler; 191058d5a5a7SAlistair Francis 191158d5a5a7SAlistair Francis hc->plug = virt_machine_device_plug_cb; 1912c346749eSAsherah Connor 1913c346749eSAsherah Connor machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE); 1914325b7c4eSAlistair Francis #ifdef CONFIG_TPM 1915325b7c4eSAlistair Francis machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS); 1916325b7c4eSAlistair Francis #endif 1917954886eaSAnup Patel 1918954886eaSAnup Patel object_class_property_add_bool(oc, "aclint", virt_get_aclint, 1919954886eaSAnup Patel virt_set_aclint); 1920954886eaSAnup Patel object_class_property_set_description(oc, "aclint", 1921b274c238SDaniel Henrique Barboza "(TCG only) Set on/off to " 1922b274c238SDaniel Henrique Barboza "enable/disable emulating " 1923b274c238SDaniel Henrique Barboza "ACLINT devices"); 1924b274c238SDaniel Henrique Barboza 1925e6faee65SAnup Patel object_class_property_add_str(oc, "aia", virt_get_aia, 1926e6faee65SAnup Patel virt_set_aia); 1927e6faee65SAnup Patel object_class_property_set_description(oc, "aia", 1928e6faee65SAnup Patel "Set type of AIA interrupt " 1929c92ac07cSDaniel Henrique Barboza "controller. Valid values are " 193028d8c281SAnup Patel "none, aplic, and aplic-imsic."); 193128d8c281SAnup Patel 193228d8c281SAnup Patel object_class_property_add_str(oc, "aia-guests", 193328d8c281SAnup Patel virt_get_aia_guests, 193428d8c281SAnup Patel virt_set_aia_guests); 1935b8ff846eSPhilippe Mathieu-Daudé { 1936b8ff846eSPhilippe Mathieu-Daudé g_autofree char *str = 1937b8ff846eSPhilippe Mathieu-Daudé g_strdup_printf("Set number of guest MMIO pages for AIA IMSIC. " 1938b8ff846eSPhilippe Mathieu-Daudé "Valid value should be between 0 and %d.", 1939b8ff846eSPhilippe Mathieu-Daudé VIRT_IRQCHIP_MAX_GUESTS); 194028d8c281SAnup Patel object_class_property_set_description(oc, "aia-guests", str); 1941b8ff846eSPhilippe Mathieu-Daudé } 1942b8ff846eSPhilippe Mathieu-Daudé 1943168b8c29SSunil V L object_class_property_add(oc, "acpi", "OnOffAuto", 1944168b8c29SSunil V L virt_get_acpi, virt_set_acpi, 1945168b8c29SSunil V L NULL, NULL); 1946168b8c29SSunil V L object_class_property_set_description(oc, "acpi", 1947168b8c29SSunil V L "Enable ACPI"); 1948*2c12de14SSunil V L 1949*2c12de14SSunil V L object_class_property_add(oc, "iommu-sys", "OnOffAuto", 1950*2c12de14SSunil V L virt_get_iommu_sys, virt_set_iommu_sys, 1951*2c12de14SSunil V L NULL, NULL); 1952*2c12de14SSunil V L object_class_property_set_description(oc, "iommu-sys", 1953*2c12de14SSunil V L "Enable IOMMU platform device"); 195404331d0bSMichael Clark } 195504331d0bSMichael Clark 1956b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = { 1957cdfc19e4SAlistair Francis .name = MACHINE_TYPE_NAME("virt"), 1958cdfc19e4SAlistair Francis .parent = TYPE_MACHINE, 1959b2a3a071SBin Meng .class_init = virt_machine_class_init, 1960b2a3a071SBin Meng .instance_init = virt_machine_instance_init, 1961cdfc19e4SAlistair Francis .instance_size = sizeof(RISCVVirtState), 196258d5a5a7SAlistair Francis .interfaces = (InterfaceInfo[]) { 196358d5a5a7SAlistair Francis { TYPE_HOTPLUG_HANDLER }, 196458d5a5a7SAlistair Francis { } 196558d5a5a7SAlistair Francis }, 1966cdfc19e4SAlistair Francis }; 1967cdfc19e4SAlistair Francis 1968b2a3a071SBin Meng static void virt_machine_init_register_types(void) 1969cdfc19e4SAlistair Francis { 1970b2a3a071SBin Meng type_register_static(&virt_machine_typeinfo); 1971cdfc19e4SAlistair Francis } 1972cdfc19e4SAlistair Francis 1973b2a3a071SBin Meng type_init(virt_machine_init_register_types) 1974