xref: /qemu/hw/riscv/virt.c (revision 28d8c281200f20a060c456c81fd1564f3d119fda)
104331d0bSMichael Clark /*
204331d0bSMichael Clark  * QEMU RISC-V VirtIO Board
304331d0bSMichael Clark  *
404331d0bSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
504331d0bSMichael Clark  *
604331d0bSMichael Clark  * RISC-V machine with 16550a UART and VirtIO MMIO
704331d0bSMichael Clark  *
804331d0bSMichael Clark  * This program is free software; you can redistribute it and/or modify it
904331d0bSMichael Clark  * under the terms and conditions of the GNU General Public License,
1004331d0bSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
1104331d0bSMichael Clark  *
1204331d0bSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
1304331d0bSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1404331d0bSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1504331d0bSMichael Clark  * more details.
1604331d0bSMichael Clark  *
1704331d0bSMichael Clark  * You should have received a copy of the GNU General Public License along with
1804331d0bSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
1904331d0bSMichael Clark  */
2004331d0bSMichael Clark 
2104331d0bSMichael Clark #include "qemu/osdep.h"
224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h"
2304331d0bSMichael Clark #include "qemu/error-report.h"
2404331d0bSMichael Clark #include "qapi/error.h"
2504331d0bSMichael Clark #include "hw/boards.h"
2604331d0bSMichael Clark #include "hw/loader.h"
2704331d0bSMichael Clark #include "hw/sysbus.h"
2871eb522cSAlistair Francis #include "hw/qdev-properties.h"
2904331d0bSMichael Clark #include "hw/char/serial.h"
3004331d0bSMichael Clark #include "target/riscv/cpu.h"
3104331d0bSMichael Clark #include "hw/riscv/riscv_hart.h"
3204331d0bSMichael Clark #include "hw/riscv/virt.h"
330ac24d56SAlistair Francis #include "hw/riscv/boot.h"
3418df0b46SAnup Patel #include "hw/riscv/numa.h"
35cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h"
36e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h"
37*28d8c281SAnup Patel #include "hw/intc/riscv_imsic.h"
3884fcf3c1SBin Meng #include "hw/intc/sifive_plic.h"
39a4b84608SBin Meng #include "hw/misc/sifive_test.h"
4004331d0bSMichael Clark #include "chardev/char.h"
4104331d0bSMichael Clark #include "sysemu/device_tree.h"
4246517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
43ad40be27SYifei Jiang #include "sysemu/kvm.h"
446d56e396SAlistair Francis #include "hw/pci/pci.h"
456d56e396SAlistair Francis #include "hw/pci-host/gpex.h"
46c346749eSAsherah Connor #include "hw/display/ramfb.h"
4704331d0bSMichael Clark 
48*28d8c281SAnup Patel #define VIRT_IMSIC_GROUP_MAX_SIZE      (1U << IMSIC_MMIO_GROUP_MIN_SHIFT)
49*28d8c281SAnup Patel #if VIRT_IMSIC_GROUP_MAX_SIZE < \
50*28d8c281SAnup Patel     IMSIC_GROUP_SIZE(VIRT_CPUS_MAX_BITS, VIRT_IRQCHIP_MAX_GUESTS_BITS)
51*28d8c281SAnup Patel #error "Can't accomodate single IMSIC group in address space"
52*28d8c281SAnup Patel #endif
53*28d8c281SAnup Patel 
54*28d8c281SAnup Patel #define VIRT_IMSIC_MAX_SIZE            (VIRT_SOCKETS_MAX * \
55*28d8c281SAnup Patel                                         VIRT_IMSIC_GROUP_MAX_SIZE)
56*28d8c281SAnup Patel #if 0x4000000 < VIRT_IMSIC_MAX_SIZE
57*28d8c281SAnup Patel #error "Can't accomodate all IMSIC groups in address space"
58*28d8c281SAnup Patel #endif
59*28d8c281SAnup Patel 
6073261285SBin Meng static const MemMapEntry virt_memmap[] = {
6104331d0bSMichael Clark     [VIRT_DEBUG] =       {        0x0,         0x100 },
629eb8b14aSBin Meng     [VIRT_MROM] =        {     0x1000,        0xf000 },
635aec3247SMichael Clark     [VIRT_TEST] =        {   0x100000,        0x1000 },
6467b5ef30SAnup Patel     [VIRT_RTC] =         {   0x101000,        0x1000 },
6504331d0bSMichael Clark     [VIRT_CLINT] =       {  0x2000000,       0x10000 },
66954886eaSAnup Patel     [VIRT_ACLINT_SSWI] = {  0x2F00000,        0x4000 },
672c44bbf3SBin Meng     [VIRT_PCIE_PIO] =    {  0x3000000,       0x10000 },
6818df0b46SAnup Patel     [VIRT_PLIC] =        {  0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) },
69e6faee65SAnup Patel     [VIRT_APLIC_M] =     {  0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) },
70e6faee65SAnup Patel     [VIRT_APLIC_S] =     {  0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) },
7104331d0bSMichael Clark     [VIRT_UART0] =       { 0x10000000,         0x100 },
7204331d0bSMichael Clark     [VIRT_VIRTIO] =      { 0x10001000,        0x1000 },
730489348dSAsherah Connor     [VIRT_FW_CFG] =      { 0x10100000,          0x18 },
746911fde4SAlistair Francis     [VIRT_FLASH] =       { 0x20000000,     0x4000000 },
75*28d8c281SAnup Patel     [VIRT_IMSIC_M] =     { 0x24000000, VIRT_IMSIC_MAX_SIZE },
76*28d8c281SAnup Patel     [VIRT_IMSIC_S] =     { 0x28000000, VIRT_IMSIC_MAX_SIZE },
776d56e396SAlistair Francis     [VIRT_PCIE_ECAM] =   { 0x30000000,    0x10000000 },
782c44bbf3SBin Meng     [VIRT_PCIE_MMIO] =   { 0x40000000,    0x40000000 },
792c44bbf3SBin Meng     [VIRT_DRAM] =        { 0x80000000,           0x0 },
8004331d0bSMichael Clark };
8104331d0bSMichael Clark 
8219800265SBin Meng /* PCIe high mmio is fixed for RV32 */
8319800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE  0x300000000ULL
8419800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE  (4 * GiB)
8519800265SBin Meng 
8619800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */
8719800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE  (16 * GiB)
8819800265SBin Meng 
8919800265SBin Meng static MemMapEntry virt_high_pcie_memmap;
9019800265SBin Meng 
9171eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB)
9271eb522cSAlistair Francis 
9371eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s,
9471eb522cSAlistair Francis                                        const char *name,
9571eb522cSAlistair Francis                                        const char *alias_prop_name)
9671eb522cSAlistair Francis {
9771eb522cSAlistair Francis     /*
9871eb522cSAlistair Francis      * Create a single flash device.  We use the same parameters as
9971eb522cSAlistair Francis      * the flash devices on the ARM virt board.
10071eb522cSAlistair Francis      */
101df707969SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
10271eb522cSAlistair Francis 
10371eb522cSAlistair Francis     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
10471eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "width", 4);
10571eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "device-width", 2);
10671eb522cSAlistair Francis     qdev_prop_set_bit(dev, "big-endian", false);
10771eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id0", 0x89);
10871eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id1", 0x18);
10971eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id2", 0x00);
11071eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id3", 0x00);
11171eb522cSAlistair Francis     qdev_prop_set_string(dev, "name", name);
11271eb522cSAlistair Francis 
113d2623129SMarkus Armbruster     object_property_add_child(OBJECT(s), name, OBJECT(dev));
11471eb522cSAlistair Francis     object_property_add_alias(OBJECT(s), alias_prop_name,
115d2623129SMarkus Armbruster                               OBJECT(dev), "drive");
11671eb522cSAlistair Francis 
11771eb522cSAlistair Francis     return PFLASH_CFI01(dev);
11871eb522cSAlistair Francis }
11971eb522cSAlistair Francis 
12071eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s)
12171eb522cSAlistair Francis {
12271eb522cSAlistair Francis     s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0");
12371eb522cSAlistair Francis     s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1");
12471eb522cSAlistair Francis }
12571eb522cSAlistair Francis 
12671eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash,
12771eb522cSAlistair Francis                             hwaddr base, hwaddr size,
12871eb522cSAlistair Francis                             MemoryRegion *sysmem)
12971eb522cSAlistair Francis {
13071eb522cSAlistair Francis     DeviceState *dev = DEVICE(flash);
13171eb522cSAlistair Francis 
1324cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE));
13371eb522cSAlistair Francis     assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
13471eb522cSAlistair Francis     qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE);
1353c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
13671eb522cSAlistair Francis 
13771eb522cSAlistair Francis     memory_region_add_subregion(sysmem, base,
13871eb522cSAlistair Francis                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev),
13971eb522cSAlistair Francis                                                        0));
14071eb522cSAlistair Francis }
14171eb522cSAlistair Francis 
14271eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s,
14371eb522cSAlistair Francis                            MemoryRegion *sysmem)
14471eb522cSAlistair Francis {
14571eb522cSAlistair Francis     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
14671eb522cSAlistair Francis     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
14771eb522cSAlistair Francis 
14871eb522cSAlistair Francis     virt_flash_map1(s->flash[0], flashbase, flashsize,
14971eb522cSAlistair Francis                     sysmem);
15071eb522cSAlistair Francis     virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize,
15171eb522cSAlistair Francis                     sysmem);
15271eb522cSAlistair Francis }
15371eb522cSAlistair Francis 
154e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename,
155e6faee65SAnup Patel                                 uint32_t irqchip_phandle)
1566d56e396SAlistair Francis {
1576d56e396SAlistair Francis     int pin, dev;
158e6faee65SAnup Patel     uint32_t irq_map_stride = 0;
159e6faee65SAnup Patel     uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS *
160e6faee65SAnup Patel                           FDT_MAX_INT_MAP_WIDTH] = {};
1616d56e396SAlistair Francis     uint32_t *irq_map = full_irq_map;
1626d56e396SAlistair Francis 
1636d56e396SAlistair Francis     /* This code creates a standard swizzle of interrupts such that
1646d56e396SAlistair Francis      * each device's first interrupt is based on it's PCI_SLOT number.
1656d56e396SAlistair Francis      * (See pci_swizzle_map_irq_fn())
1666d56e396SAlistair Francis      *
1676d56e396SAlistair Francis      * We only need one entry per interrupt in the table (not one per
1686d56e396SAlistair Francis      * possible slot) seeing the interrupt-map-mask will allow the table
1696d56e396SAlistair Francis      * to wrap to any number of devices.
1706d56e396SAlistair Francis      */
1716d56e396SAlistair Francis     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
1726d56e396SAlistair Francis         int devfn = dev * 0x8;
1736d56e396SAlistair Francis 
1746d56e396SAlistair Francis         for (pin = 0; pin < GPEX_NUM_IRQS; pin++) {
1756d56e396SAlistair Francis             int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
1766d56e396SAlistair Francis             int i = 0;
1776d56e396SAlistair Francis 
178e6faee65SAnup Patel             /* Fill PCI address cells */
1796d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(devfn << 8);
1806d56e396SAlistair Francis             i += FDT_PCI_ADDR_CELLS;
181e6faee65SAnup Patel 
182e6faee65SAnup Patel             /* Fill PCI Interrupt cells */
1836d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(pin + 1);
1846d56e396SAlistair Francis             i += FDT_PCI_INT_CELLS;
1856d56e396SAlistair Francis 
186e6faee65SAnup Patel             /* Fill interrupt controller phandle and cells */
187e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irqchip_phandle);
188e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irq_nr);
189e6faee65SAnup Patel             if (s->aia_type != VIRT_AIA_TYPE_NONE) {
190e6faee65SAnup Patel                 irq_map[i++] = cpu_to_be32(0x4);
191e6faee65SAnup Patel             }
1926d56e396SAlistair Francis 
193e6faee65SAnup Patel             if (!irq_map_stride) {
194e6faee65SAnup Patel                 irq_map_stride = i;
195e6faee65SAnup Patel             }
196e6faee65SAnup Patel             irq_map += irq_map_stride;
1976d56e396SAlistair Francis         }
1986d56e396SAlistair Francis     }
1996d56e396SAlistair Francis 
200e6faee65SAnup Patel     qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map,
201e6faee65SAnup Patel                      GPEX_NUM_IRQS * GPEX_NUM_IRQS *
202e6faee65SAnup Patel                      irq_map_stride * sizeof(uint32_t));
2036d56e396SAlistair Francis 
2046d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask",
2056d56e396SAlistair Francis                            0x1800, 0, 0, 0x7);
2066d56e396SAlistair Francis }
2076d56e396SAlistair Francis 
2080ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket,
2090ffc1a95SAnup Patel                                    char *clust_name, uint32_t *phandle,
2100ffc1a95SAnup Patel                                    bool is_32_bit, uint32_t *intc_phandles)
21104331d0bSMichael Clark {
2120ffc1a95SAnup Patel     int cpu;
2130ffc1a95SAnup Patel     uint32_t cpu_phandle;
21418df0b46SAnup Patel     MachineState *mc = MACHINE(s);
2150ffc1a95SAnup Patel     char *name, *cpu_name, *core_name, *intc_name;
21618df0b46SAnup Patel 
21718df0b46SAnup Patel     for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) {
2180ffc1a95SAnup Patel         cpu_phandle = (*phandle)++;
21918df0b46SAnup Patel 
22018df0b46SAnup Patel         cpu_name = g_strdup_printf("/cpus/cpu@%d",
22118df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
2220ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, cpu_name);
2230ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "mmu-type",
2240ffc1a95SAnup Patel             (is_32_bit) ? "riscv,sv32" : "riscv,sv48");
22518df0b46SAnup Patel         name = riscv_isa_string(&s->soc[socket].harts[cpu]);
2260ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "riscv,isa", name);
22718df0b46SAnup Patel         g_free(name);
2280ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "compatible", "riscv");
2290ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "status", "okay");
2300ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, cpu_name, "reg",
23118df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
2320ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "device_type", "cpu");
2330ffc1a95SAnup Patel         riscv_socket_fdt_write_id(mc, mc->fdt, cpu_name, socket);
2340ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, cpu_name, "phandle", cpu_phandle);
2350ffc1a95SAnup Patel 
2360ffc1a95SAnup Patel         intc_phandles[cpu] = (*phandle)++;
23718df0b46SAnup Patel 
23818df0b46SAnup Patel         intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name);
2390ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, intc_name);
2400ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, intc_name, "phandle",
2410ffc1a95SAnup Patel             intc_phandles[cpu]);
242d207863cSAnup Patel         if (riscv_feature(&s->soc[socket].harts[cpu].env,
243d207863cSAnup Patel                           RISCV_FEATURE_AIA)) {
244d207863cSAnup Patel             static const char * const compat[2] = {
245d207863cSAnup Patel                 "riscv,cpu-intc-aia", "riscv,cpu-intc"
246d207863cSAnup Patel             };
247d207863cSAnup Patel             qemu_fdt_setprop_string_array(mc->fdt, intc_name, "compatible",
248d207863cSAnup Patel                                       (char **)&compat, ARRAY_SIZE(compat));
249d207863cSAnup Patel         } else {
2500ffc1a95SAnup Patel             qemu_fdt_setprop_string(mc->fdt, intc_name, "compatible",
25118df0b46SAnup Patel                 "riscv,cpu-intc");
252d207863cSAnup Patel         }
2530ffc1a95SAnup Patel         qemu_fdt_setprop(mc->fdt, intc_name, "interrupt-controller", NULL, 0);
2540ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, intc_name, "#interrupt-cells", 1);
25518df0b46SAnup Patel 
25618df0b46SAnup Patel         core_name = g_strdup_printf("%s/core%d", clust_name, cpu);
2570ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, core_name);
2580ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, core_name, "cpu", cpu_phandle);
25918df0b46SAnup Patel 
26018df0b46SAnup Patel         g_free(core_name);
26118df0b46SAnup Patel         g_free(intc_name);
26218df0b46SAnup Patel         g_free(cpu_name);
26328a4df97SAtish Patra     }
2640ffc1a95SAnup Patel }
2650ffc1a95SAnup Patel 
2660ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s,
2670ffc1a95SAnup Patel                                      const MemMapEntry *memmap, int socket)
2680ffc1a95SAnup Patel {
2690ffc1a95SAnup Patel     char *mem_name;
2700ffc1a95SAnup Patel     uint64_t addr, size;
2710ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
27228a4df97SAtish Patra 
27318df0b46SAnup Patel     addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(mc, socket);
27418df0b46SAnup Patel     size = riscv_socket_mem_size(mc, socket);
27518df0b46SAnup Patel     mem_name = g_strdup_printf("/memory@%lx", (long)addr);
2760ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, mem_name);
2770ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, mem_name, "reg",
27818df0b46SAnup Patel         addr >> 32, addr, size >> 32, size);
2790ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, mem_name, "device_type", "memory");
2800ffc1a95SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, mem_name, socket);
28118df0b46SAnup Patel     g_free(mem_name);
2820ffc1a95SAnup Patel }
28304331d0bSMichael Clark 
2840ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s,
2850ffc1a95SAnup Patel                                     const MemMapEntry *memmap, int socket,
2860ffc1a95SAnup Patel                                     uint32_t *intc_phandles)
2870ffc1a95SAnup Patel {
2880ffc1a95SAnup Patel     int cpu;
2890ffc1a95SAnup Patel     char *clint_name;
2900ffc1a95SAnup Patel     uint32_t *clint_cells;
2910ffc1a95SAnup Patel     unsigned long clint_addr;
2920ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
2930ffc1a95SAnup Patel     static const char * const clint_compat[2] = {
2940ffc1a95SAnup Patel         "sifive,clint0", "riscv,clint0"
2950ffc1a95SAnup Patel     };
2960ffc1a95SAnup Patel 
2970ffc1a95SAnup Patel     clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
2980ffc1a95SAnup Patel 
2990ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
3000ffc1a95SAnup Patel         clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
3010ffc1a95SAnup Patel         clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
3020ffc1a95SAnup Patel         clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
3030ffc1a95SAnup Patel         clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
3040ffc1a95SAnup Patel     }
3050ffc1a95SAnup Patel 
3060ffc1a95SAnup Patel     clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
30718df0b46SAnup Patel     clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr);
3080ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, clint_name);
3090ffc1a95SAnup Patel     qemu_fdt_setprop_string_array(mc->fdt, clint_name, "compatible",
3100ffc1a95SAnup Patel                                   (char **)&clint_compat,
3110ffc1a95SAnup Patel                                   ARRAY_SIZE(clint_compat));
3120ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, clint_name, "reg",
31318df0b46SAnup Patel         0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size);
3140ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, clint_name, "interrupts-extended",
31518df0b46SAnup Patel         clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
3160ffc1a95SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, clint_name, socket);
31718df0b46SAnup Patel     g_free(clint_name);
31818df0b46SAnup Patel 
3190ffc1a95SAnup Patel     g_free(clint_cells);
3200ffc1a95SAnup Patel }
3210ffc1a95SAnup Patel 
322954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s,
323954886eaSAnup Patel                                      const MemMapEntry *memmap, int socket,
324954886eaSAnup Patel                                      uint32_t *intc_phandles)
325954886eaSAnup Patel {
326954886eaSAnup Patel     int cpu;
327954886eaSAnup Patel     char *name;
328*28d8c281SAnup Patel     unsigned long addr, size;
329954886eaSAnup Patel     uint32_t aclint_cells_size;
330954886eaSAnup Patel     uint32_t *aclint_mswi_cells;
331954886eaSAnup Patel     uint32_t *aclint_sswi_cells;
332954886eaSAnup Patel     uint32_t *aclint_mtimer_cells;
333954886eaSAnup Patel     MachineState *mc = MACHINE(s);
334954886eaSAnup Patel 
335954886eaSAnup Patel     aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
336954886eaSAnup Patel     aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
337954886eaSAnup Patel     aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
338954886eaSAnup Patel 
339954886eaSAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
340954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
341954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT);
342954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
343954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER);
344954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
345954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT);
346954886eaSAnup Patel     }
347954886eaSAnup Patel     aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2;
348954886eaSAnup Patel 
349*28d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
350954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
351954886eaSAnup Patel         name = g_strdup_printf("/soc/mswi@%lx", addr);
352954886eaSAnup Patel         qemu_fdt_add_subnode(mc->fdt, name);
353*28d8c281SAnup Patel         qemu_fdt_setprop_string(mc->fdt, name, "compatible",
354*28d8c281SAnup Patel             "riscv,aclint-mswi");
355954886eaSAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "reg",
356954886eaSAnup Patel             0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE);
357954886eaSAnup Patel         qemu_fdt_setprop(mc->fdt, name, "interrupts-extended",
358954886eaSAnup Patel             aclint_mswi_cells, aclint_cells_size);
359954886eaSAnup Patel         qemu_fdt_setprop(mc->fdt, name, "interrupt-controller", NULL, 0);
360954886eaSAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 0);
361954886eaSAnup Patel         riscv_socket_fdt_write_id(mc, mc->fdt, name, socket);
362954886eaSAnup Patel         g_free(name);
363*28d8c281SAnup Patel     }
364954886eaSAnup Patel 
365*28d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
366*28d8c281SAnup Patel         addr = memmap[VIRT_CLINT].base +
367*28d8c281SAnup Patel                (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket);
368*28d8c281SAnup Patel         size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE;
369*28d8c281SAnup Patel     } else {
370954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE +
371954886eaSAnup Patel             (memmap[VIRT_CLINT].size * socket);
372*28d8c281SAnup Patel         size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE;
373*28d8c281SAnup Patel     }
374954886eaSAnup Patel     name = g_strdup_printf("/soc/mtimer@%lx", addr);
375954886eaSAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
376954886eaSAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible",
377954886eaSAnup Patel         "riscv,aclint-mtimer");
378954886eaSAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
379954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIME,
380*28d8c281SAnup Patel         0x0, size - RISCV_ACLINT_DEFAULT_MTIME,
381954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP,
382954886eaSAnup Patel         0x0, RISCV_ACLINT_DEFAULT_MTIME);
383954886eaSAnup Patel     qemu_fdt_setprop(mc->fdt, name, "interrupts-extended",
384954886eaSAnup Patel         aclint_mtimer_cells, aclint_cells_size);
385954886eaSAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, name, socket);
386954886eaSAnup Patel     g_free(name);
387954886eaSAnup Patel 
388*28d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
389954886eaSAnup Patel         addr = memmap[VIRT_ACLINT_SSWI].base +
390954886eaSAnup Patel             (memmap[VIRT_ACLINT_SSWI].size * socket);
391954886eaSAnup Patel         name = g_strdup_printf("/soc/sswi@%lx", addr);
392954886eaSAnup Patel         qemu_fdt_add_subnode(mc->fdt, name);
393*28d8c281SAnup Patel         qemu_fdt_setprop_string(mc->fdt, name, "compatible",
394*28d8c281SAnup Patel             "riscv,aclint-sswi");
395954886eaSAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "reg",
396954886eaSAnup Patel             0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size);
397954886eaSAnup Patel         qemu_fdt_setprop(mc->fdt, name, "interrupts-extended",
398954886eaSAnup Patel             aclint_sswi_cells, aclint_cells_size);
399954886eaSAnup Patel         qemu_fdt_setprop(mc->fdt, name, "interrupt-controller", NULL, 0);
400954886eaSAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 0);
401954886eaSAnup Patel         riscv_socket_fdt_write_id(mc, mc->fdt, name, socket);
402954886eaSAnup Patel         g_free(name);
403*28d8c281SAnup Patel     }
404954886eaSAnup Patel 
405954886eaSAnup Patel     g_free(aclint_mswi_cells);
406954886eaSAnup Patel     g_free(aclint_mtimer_cells);
407954886eaSAnup Patel     g_free(aclint_sswi_cells);
408954886eaSAnup Patel }
409954886eaSAnup Patel 
4100ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s,
4110ffc1a95SAnup Patel                                    const MemMapEntry *memmap, int socket,
4120ffc1a95SAnup Patel                                    uint32_t *phandle, uint32_t *intc_phandles,
4130ffc1a95SAnup Patel                                    uint32_t *plic_phandles)
4140ffc1a95SAnup Patel {
4150ffc1a95SAnup Patel     int cpu;
4160ffc1a95SAnup Patel     char *plic_name;
4170ffc1a95SAnup Patel     uint32_t *plic_cells;
4180ffc1a95SAnup Patel     unsigned long plic_addr;
4190ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
4200ffc1a95SAnup Patel     static const char * const plic_compat[2] = {
4210ffc1a95SAnup Patel         "sifive,plic-1.0.0", "riscv,plic0"
4220ffc1a95SAnup Patel     };
4230ffc1a95SAnup Patel 
424ad40be27SYifei Jiang     if (kvm_enabled()) {
425ad40be27SYifei Jiang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
426ad40be27SYifei Jiang     } else {
4270ffc1a95SAnup Patel         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
428ad40be27SYifei Jiang     }
4290ffc1a95SAnup Patel 
4300ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
431ad40be27SYifei Jiang         if (kvm_enabled()) {
432ad40be27SYifei Jiang             plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
433ad40be27SYifei Jiang             plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
434ad40be27SYifei Jiang         } else {
4350ffc1a95SAnup Patel             plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
4360ffc1a95SAnup Patel             plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT);
4370ffc1a95SAnup Patel             plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
4380ffc1a95SAnup Patel             plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT);
4390ffc1a95SAnup Patel         }
440ad40be27SYifei Jiang     }
4410ffc1a95SAnup Patel 
4420ffc1a95SAnup Patel     plic_phandles[socket] = (*phandle)++;
44318df0b46SAnup Patel     plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket);
44418df0b46SAnup Patel     plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr);
4450ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, plic_name);
4460ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, plic_name,
44718df0b46SAnup Patel         "#interrupt-cells", FDT_PLIC_INT_CELLS);
4480ffc1a95SAnup Patel     qemu_fdt_setprop_string_array(mc->fdt, plic_name, "compatible",
4490ffc1a95SAnup Patel                                   (char **)&plic_compat,
4500ffc1a95SAnup Patel                                   ARRAY_SIZE(plic_compat));
4510ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, plic_name, "interrupt-controller", NULL, 0);
4520ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, plic_name, "interrupts-extended",
45318df0b46SAnup Patel         plic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
4540ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, plic_name, "reg",
45518df0b46SAnup Patel         0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size);
4560ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, plic_name, "riscv,ndev", VIRTIO_NDEV);
4570ffc1a95SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, plic_name, socket);
4580ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, plic_name, "phandle",
4590ffc1a95SAnup Patel         plic_phandles[socket]);
46018df0b46SAnup Patel     g_free(plic_name);
46118df0b46SAnup Patel 
46218df0b46SAnup Patel     g_free(plic_cells);
4630ffc1a95SAnup Patel }
4640ffc1a95SAnup Patel 
465*28d8c281SAnup Patel static uint32_t imsic_num_bits(uint32_t count)
466*28d8c281SAnup Patel {
467*28d8c281SAnup Patel     uint32_t ret = 0;
468*28d8c281SAnup Patel 
469*28d8c281SAnup Patel     while (BIT(ret) < count) {
470*28d8c281SAnup Patel         ret++;
471*28d8c281SAnup Patel     }
472*28d8c281SAnup Patel 
473*28d8c281SAnup Patel     return ret;
474*28d8c281SAnup Patel }
475*28d8c281SAnup Patel 
476*28d8c281SAnup Patel static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap,
477e6faee65SAnup Patel                              uint32_t *phandle, uint32_t *intc_phandles,
478*28d8c281SAnup Patel                              uint32_t *msi_m_phandle, uint32_t *msi_s_phandle)
479*28d8c281SAnup Patel {
480*28d8c281SAnup Patel     int cpu, socket;
481*28d8c281SAnup Patel     char *imsic_name;
482*28d8c281SAnup Patel     MachineState *mc = MACHINE(s);
483*28d8c281SAnup Patel     uint32_t imsic_max_hart_per_socket, imsic_guest_bits;
484*28d8c281SAnup Patel     uint32_t *imsic_cells, *imsic_regs, imsic_addr, imsic_size;
485*28d8c281SAnup Patel 
486*28d8c281SAnup Patel     *msi_m_phandle = (*phandle)++;
487*28d8c281SAnup Patel     *msi_s_phandle = (*phandle)++;
488*28d8c281SAnup Patel     imsic_cells = g_new0(uint32_t, mc->smp.cpus * 2);
489*28d8c281SAnup Patel     imsic_regs = g_new0(uint32_t, riscv_socket_count(mc) * 4);
490*28d8c281SAnup Patel 
491*28d8c281SAnup Patel     /* M-level IMSIC node */
492*28d8c281SAnup Patel     for (cpu = 0; cpu < mc->smp.cpus; cpu++) {
493*28d8c281SAnup Patel         imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
494*28d8c281SAnup Patel         imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT);
495*28d8c281SAnup Patel     }
496*28d8c281SAnup Patel     imsic_max_hart_per_socket = 0;
497*28d8c281SAnup Patel     for (socket = 0; socket < riscv_socket_count(mc); socket++) {
498*28d8c281SAnup Patel         imsic_addr = memmap[VIRT_IMSIC_M].base +
499*28d8c281SAnup Patel                      socket * VIRT_IMSIC_GROUP_MAX_SIZE;
500*28d8c281SAnup Patel         imsic_size = IMSIC_HART_SIZE(0) * s->soc[socket].num_harts;
501*28d8c281SAnup Patel         imsic_regs[socket * 4 + 0] = 0;
502*28d8c281SAnup Patel         imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr);
503*28d8c281SAnup Patel         imsic_regs[socket * 4 + 2] = 0;
504*28d8c281SAnup Patel         imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size);
505*28d8c281SAnup Patel         if (imsic_max_hart_per_socket < s->soc[socket].num_harts) {
506*28d8c281SAnup Patel             imsic_max_hart_per_socket = s->soc[socket].num_harts;
507*28d8c281SAnup Patel         }
508*28d8c281SAnup Patel     }
509*28d8c281SAnup Patel     imsic_name = g_strdup_printf("/soc/imsics@%lx",
510*28d8c281SAnup Patel         (unsigned long)memmap[VIRT_IMSIC_M].base);
511*28d8c281SAnup Patel     qemu_fdt_add_subnode(mc->fdt, imsic_name);
512*28d8c281SAnup Patel     qemu_fdt_setprop_string(mc->fdt, imsic_name, "compatible",
513*28d8c281SAnup Patel         "riscv,imsics");
514*28d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "#interrupt-cells",
515*28d8c281SAnup Patel         FDT_IMSIC_INT_CELLS);
516*28d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "interrupt-controller",
517*28d8c281SAnup Patel         NULL, 0);
518*28d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "msi-controller",
519*28d8c281SAnup Patel         NULL, 0);
520*28d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "interrupts-extended",
521*28d8c281SAnup Patel         imsic_cells, mc->smp.cpus * sizeof(uint32_t) * 2);
522*28d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "reg", imsic_regs,
523*28d8c281SAnup Patel         riscv_socket_count(mc) * sizeof(uint32_t) * 4);
524*28d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,num-ids",
525*28d8c281SAnup Patel         VIRT_IRQCHIP_NUM_MSIS);
526*28d8c281SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, imsic_name, "riscv,ipi-id",
527*28d8c281SAnup Patel         VIRT_IRQCHIP_IPI_MSI);
528*28d8c281SAnup Patel     if (riscv_socket_count(mc) > 1) {
529*28d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,hart-index-bits",
530*28d8c281SAnup Patel             imsic_num_bits(imsic_max_hart_per_socket));
531*28d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-bits",
532*28d8c281SAnup Patel             imsic_num_bits(riscv_socket_count(mc)));
533*28d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-shift",
534*28d8c281SAnup Patel             IMSIC_MMIO_GROUP_MIN_SHIFT);
535*28d8c281SAnup Patel     }
536*28d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "phandle", *msi_m_phandle);
537*28d8c281SAnup Patel     g_free(imsic_name);
538*28d8c281SAnup Patel 
539*28d8c281SAnup Patel     /* S-level IMSIC node */
540*28d8c281SAnup Patel     for (cpu = 0; cpu < mc->smp.cpus; cpu++) {
541*28d8c281SAnup Patel         imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
542*28d8c281SAnup Patel         imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
543*28d8c281SAnup Patel     }
544*28d8c281SAnup Patel     imsic_guest_bits = imsic_num_bits(s->aia_guests + 1);
545*28d8c281SAnup Patel     imsic_max_hart_per_socket = 0;
546*28d8c281SAnup Patel     for (socket = 0; socket < riscv_socket_count(mc); socket++) {
547*28d8c281SAnup Patel         imsic_addr = memmap[VIRT_IMSIC_S].base +
548*28d8c281SAnup Patel                      socket * VIRT_IMSIC_GROUP_MAX_SIZE;
549*28d8c281SAnup Patel         imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) *
550*28d8c281SAnup Patel                      s->soc[socket].num_harts;
551*28d8c281SAnup Patel         imsic_regs[socket * 4 + 0] = 0;
552*28d8c281SAnup Patel         imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr);
553*28d8c281SAnup Patel         imsic_regs[socket * 4 + 2] = 0;
554*28d8c281SAnup Patel         imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size);
555*28d8c281SAnup Patel         if (imsic_max_hart_per_socket < s->soc[socket].num_harts) {
556*28d8c281SAnup Patel             imsic_max_hart_per_socket = s->soc[socket].num_harts;
557*28d8c281SAnup Patel         }
558*28d8c281SAnup Patel     }
559*28d8c281SAnup Patel     imsic_name = g_strdup_printf("/soc/imsics@%lx",
560*28d8c281SAnup Patel         (unsigned long)memmap[VIRT_IMSIC_S].base);
561*28d8c281SAnup Patel     qemu_fdt_add_subnode(mc->fdt, imsic_name);
562*28d8c281SAnup Patel     qemu_fdt_setprop_string(mc->fdt, imsic_name, "compatible",
563*28d8c281SAnup Patel         "riscv,imsics");
564*28d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "#interrupt-cells",
565*28d8c281SAnup Patel         FDT_IMSIC_INT_CELLS);
566*28d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "interrupt-controller",
567*28d8c281SAnup Patel         NULL, 0);
568*28d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "msi-controller",
569*28d8c281SAnup Patel         NULL, 0);
570*28d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "interrupts-extended",
571*28d8c281SAnup Patel         imsic_cells, mc->smp.cpus * sizeof(uint32_t) * 2);
572*28d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "reg", imsic_regs,
573*28d8c281SAnup Patel         riscv_socket_count(mc) * sizeof(uint32_t) * 4);
574*28d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,num-ids",
575*28d8c281SAnup Patel         VIRT_IRQCHIP_NUM_MSIS);
576*28d8c281SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, imsic_name, "riscv,ipi-id",
577*28d8c281SAnup Patel         VIRT_IRQCHIP_IPI_MSI);
578*28d8c281SAnup Patel     if (imsic_guest_bits) {
579*28d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,guest-index-bits",
580*28d8c281SAnup Patel             imsic_guest_bits);
581*28d8c281SAnup Patel     }
582*28d8c281SAnup Patel     if (riscv_socket_count(mc) > 1) {
583*28d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,hart-index-bits",
584*28d8c281SAnup Patel             imsic_num_bits(imsic_max_hart_per_socket));
585*28d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-bits",
586*28d8c281SAnup Patel             imsic_num_bits(riscv_socket_count(mc)));
587*28d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-shift",
588*28d8c281SAnup Patel             IMSIC_MMIO_GROUP_MIN_SHIFT);
589*28d8c281SAnup Patel     }
590*28d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "phandle", *msi_s_phandle);
591*28d8c281SAnup Patel     g_free(imsic_name);
592*28d8c281SAnup Patel 
593*28d8c281SAnup Patel     g_free(imsic_regs);
594*28d8c281SAnup Patel     g_free(imsic_cells);
595*28d8c281SAnup Patel }
596*28d8c281SAnup Patel 
597*28d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s,
598*28d8c281SAnup Patel                                     const MemMapEntry *memmap, int socket,
599*28d8c281SAnup Patel                                     uint32_t msi_m_phandle,
600*28d8c281SAnup Patel                                     uint32_t msi_s_phandle,
601*28d8c281SAnup Patel                                     uint32_t *phandle,
602*28d8c281SAnup Patel                                     uint32_t *intc_phandles,
603e6faee65SAnup Patel                                     uint32_t *aplic_phandles)
604e6faee65SAnup Patel {
605e6faee65SAnup Patel     int cpu;
606e6faee65SAnup Patel     char *aplic_name;
607e6faee65SAnup Patel     uint32_t *aplic_cells;
608e6faee65SAnup Patel     unsigned long aplic_addr;
609e6faee65SAnup Patel     MachineState *mc = MACHINE(s);
610e6faee65SAnup Patel     uint32_t aplic_m_phandle, aplic_s_phandle;
611e6faee65SAnup Patel 
612e6faee65SAnup Patel     aplic_m_phandle = (*phandle)++;
613e6faee65SAnup Patel     aplic_s_phandle = (*phandle)++;
614e6faee65SAnup Patel     aplic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
615e6faee65SAnup Patel 
616e6faee65SAnup Patel     /* M-level APLIC node */
617e6faee65SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
618e6faee65SAnup Patel         aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
619e6faee65SAnup Patel         aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT);
620e6faee65SAnup Patel     }
621e6faee65SAnup Patel     aplic_addr = memmap[VIRT_APLIC_M].base +
622e6faee65SAnup Patel                  (memmap[VIRT_APLIC_M].size * socket);
623e6faee65SAnup Patel     aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr);
624e6faee65SAnup Patel     qemu_fdt_add_subnode(mc->fdt, aplic_name);
625e6faee65SAnup Patel     qemu_fdt_setprop_string(mc->fdt, aplic_name, "compatible", "riscv,aplic");
626e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name,
627e6faee65SAnup Patel         "#interrupt-cells", FDT_APLIC_INT_CELLS);
628e6faee65SAnup Patel     qemu_fdt_setprop(mc->fdt, aplic_name, "interrupt-controller", NULL, 0);
629*28d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC) {
630e6faee65SAnup Patel         qemu_fdt_setprop(mc->fdt, aplic_name, "interrupts-extended",
631e6faee65SAnup Patel             aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2);
632*28d8c281SAnup Patel     } else {
633*28d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, aplic_name, "msi-parent",
634*28d8c281SAnup Patel             msi_m_phandle);
635*28d8c281SAnup Patel     }
636e6faee65SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, aplic_name, "reg",
637e6faee65SAnup Patel         0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_M].size);
638e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,num-sources",
639e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_SOURCES);
640e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,children",
641e6faee65SAnup Patel         aplic_s_phandle);
642e6faee65SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, aplic_name, "riscv,delegate",
643e6faee65SAnup Patel         aplic_s_phandle, 0x1, VIRT_IRQCHIP_NUM_SOURCES);
644e6faee65SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, aplic_name, socket);
645e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "phandle", aplic_m_phandle);
646e6faee65SAnup Patel     g_free(aplic_name);
647e6faee65SAnup Patel 
648e6faee65SAnup Patel     /* S-level APLIC node */
649e6faee65SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
650e6faee65SAnup Patel         aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
651e6faee65SAnup Patel         aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
652e6faee65SAnup Patel     }
653e6faee65SAnup Patel     aplic_addr = memmap[VIRT_APLIC_S].base +
654e6faee65SAnup Patel                  (memmap[VIRT_APLIC_S].size * socket);
655e6faee65SAnup Patel     aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr);
656e6faee65SAnup Patel     qemu_fdt_add_subnode(mc->fdt, aplic_name);
657e6faee65SAnup Patel     qemu_fdt_setprop_string(mc->fdt, aplic_name, "compatible", "riscv,aplic");
658e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name,
659e6faee65SAnup Patel         "#interrupt-cells", FDT_APLIC_INT_CELLS);
660e6faee65SAnup Patel     qemu_fdt_setprop(mc->fdt, aplic_name, "interrupt-controller", NULL, 0);
661*28d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC) {
662e6faee65SAnup Patel         qemu_fdt_setprop(mc->fdt, aplic_name, "interrupts-extended",
663e6faee65SAnup Patel             aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2);
664*28d8c281SAnup Patel     } else {
665*28d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, aplic_name, "msi-parent",
666*28d8c281SAnup Patel             msi_s_phandle);
667*28d8c281SAnup Patel     }
668e6faee65SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, aplic_name, "reg",
669e6faee65SAnup Patel         0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_S].size);
670e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,num-sources",
671e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_SOURCES);
672e6faee65SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, aplic_name, socket);
673e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "phandle", aplic_s_phandle);
674e6faee65SAnup Patel     g_free(aplic_name);
675e6faee65SAnup Patel 
676e6faee65SAnup Patel     g_free(aplic_cells);
677e6faee65SAnup Patel     aplic_phandles[socket] = aplic_s_phandle;
678e6faee65SAnup Patel }
679e6faee65SAnup Patel 
6800ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap,
6810ffc1a95SAnup Patel                                bool is_32_bit, uint32_t *phandle,
6820ffc1a95SAnup Patel                                uint32_t *irq_mmio_phandle,
6830ffc1a95SAnup Patel                                uint32_t *irq_pcie_phandle,
684*28d8c281SAnup Patel                                uint32_t *irq_virtio_phandle,
685*28d8c281SAnup Patel                                uint32_t *msi_pcie_phandle)
6860ffc1a95SAnup Patel {
6870ffc1a95SAnup Patel     char *clust_name;
688*28d8c281SAnup Patel     int socket, phandle_pos;
6890ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
690*28d8c281SAnup Patel     uint32_t msi_m_phandle = 0, msi_s_phandle = 0;
691*28d8c281SAnup Patel     uint32_t *intc_phandles, xplic_phandles[MAX_NODES];
6920ffc1a95SAnup Patel 
6930ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/cpus");
6940ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/cpus", "timebase-frequency",
6950ffc1a95SAnup Patel                           RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ);
6960ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/cpus", "#size-cells", 0x0);
6970ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/cpus", "#address-cells", 0x1);
6980ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/cpus/cpu-map");
6990ffc1a95SAnup Patel 
700*28d8c281SAnup Patel     intc_phandles = g_new0(uint32_t, mc->smp.cpus);
701*28d8c281SAnup Patel 
702*28d8c281SAnup Patel     phandle_pos = mc->smp.cpus;
7030ffc1a95SAnup Patel     for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) {
704*28d8c281SAnup Patel         phandle_pos -= s->soc[socket].num_harts;
705*28d8c281SAnup Patel 
7060ffc1a95SAnup Patel         clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket);
7070ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, clust_name);
7080ffc1a95SAnup Patel 
7090ffc1a95SAnup Patel         create_fdt_socket_cpus(s, socket, clust_name, phandle,
710*28d8c281SAnup Patel             is_32_bit, &intc_phandles[phandle_pos]);
7110ffc1a95SAnup Patel 
7120ffc1a95SAnup Patel         create_fdt_socket_memory(s, memmap, socket);
7130ffc1a95SAnup Patel 
714*28d8c281SAnup Patel         g_free(clust_name);
715*28d8c281SAnup Patel 
716ad40be27SYifei Jiang         if (!kvm_enabled()) {
717954886eaSAnup Patel             if (s->have_aclint) {
718*28d8c281SAnup Patel                 create_fdt_socket_aclint(s, memmap, socket,
719*28d8c281SAnup Patel                     &intc_phandles[phandle_pos]);
720954886eaSAnup Patel             } else {
721*28d8c281SAnup Patel                 create_fdt_socket_clint(s, memmap, socket,
722*28d8c281SAnup Patel                     &intc_phandles[phandle_pos]);
723954886eaSAnup Patel             }
724ad40be27SYifei Jiang         }
725*28d8c281SAnup Patel     }
726*28d8c281SAnup Patel 
727*28d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
728*28d8c281SAnup Patel         create_fdt_imsic(s, memmap, phandle, intc_phandles,
729*28d8c281SAnup Patel             &msi_m_phandle, &msi_s_phandle);
730*28d8c281SAnup Patel         *msi_pcie_phandle = msi_s_phandle;
731*28d8c281SAnup Patel     }
732*28d8c281SAnup Patel 
733*28d8c281SAnup Patel     phandle_pos = mc->smp.cpus;
734*28d8c281SAnup Patel     for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) {
735*28d8c281SAnup Patel         phandle_pos -= s->soc[socket].num_harts;
7360ffc1a95SAnup Patel 
737e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
7380ffc1a95SAnup Patel             create_fdt_socket_plic(s, memmap, socket, phandle,
739*28d8c281SAnup Patel                 &intc_phandles[phandle_pos], xplic_phandles);
740e6faee65SAnup Patel         } else {
741*28d8c281SAnup Patel             create_fdt_socket_aplic(s, memmap, socket,
742*28d8c281SAnup Patel                 msi_m_phandle, msi_s_phandle, phandle,
743*28d8c281SAnup Patel                 &intc_phandles[phandle_pos], xplic_phandles);
744*28d8c281SAnup Patel         }
745e6faee65SAnup Patel     }
7460ffc1a95SAnup Patel 
7470ffc1a95SAnup Patel     g_free(intc_phandles);
74818df0b46SAnup Patel 
74918df0b46SAnup Patel     for (socket = 0; socket < riscv_socket_count(mc); socket++) {
75018df0b46SAnup Patel         if (socket == 0) {
7510ffc1a95SAnup Patel             *irq_mmio_phandle = xplic_phandles[socket];
7520ffc1a95SAnup Patel             *irq_virtio_phandle = xplic_phandles[socket];
7530ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
75418df0b46SAnup Patel         }
75518df0b46SAnup Patel         if (socket == 1) {
7560ffc1a95SAnup Patel             *irq_virtio_phandle = xplic_phandles[socket];
7570ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
75818df0b46SAnup Patel         }
75918df0b46SAnup Patel         if (socket == 2) {
7600ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
76118df0b46SAnup Patel         }
76218df0b46SAnup Patel     }
76318df0b46SAnup Patel 
7640ffc1a95SAnup Patel     riscv_socket_fdt_write_distance_matrix(mc, mc->fdt);
7650ffc1a95SAnup Patel }
7660ffc1a95SAnup Patel 
7670ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap,
7680ffc1a95SAnup Patel                               uint32_t irq_virtio_phandle)
7690ffc1a95SAnup Patel {
7700ffc1a95SAnup Patel     int i;
7710ffc1a95SAnup Patel     char *name;
7720ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
77304331d0bSMichael Clark 
77404331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
77518df0b46SAnup Patel         name = g_strdup_printf("/soc/virtio_mmio@%lx",
77604331d0bSMichael Clark             (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size));
7770ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, name);
7780ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, name, "compatible", "virtio,mmio");
7790ffc1a95SAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "reg",
78004331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
78104331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].size);
7820ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent",
7830ffc1a95SAnup Patel             irq_virtio_phandle);
784e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
785e6faee65SAnup Patel             qemu_fdt_setprop_cell(mc->fdt, name, "interrupts",
786e6faee65SAnup Patel                                   VIRTIO_IRQ + i);
787e6faee65SAnup Patel         } else {
788e6faee65SAnup Patel             qemu_fdt_setprop_cells(mc->fdt, name, "interrupts",
789e6faee65SAnup Patel                                    VIRTIO_IRQ + i, 0x4);
790e6faee65SAnup Patel         }
79118df0b46SAnup Patel         g_free(name);
79204331d0bSMichael Clark     }
7930ffc1a95SAnup Patel }
7940ffc1a95SAnup Patel 
7950ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap,
796*28d8c281SAnup Patel                             uint32_t irq_pcie_phandle,
797*28d8c281SAnup Patel                             uint32_t msi_pcie_phandle)
7980ffc1a95SAnup Patel {
7990ffc1a95SAnup Patel     char *name;
8000ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
80104331d0bSMichael Clark 
80218df0b46SAnup Patel     name = g_strdup_printf("/soc/pci@%lx",
8036d56e396SAlistair Francis         (long) memmap[VIRT_PCIE_ECAM].base);
8040ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
8050ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "#address-cells",
8060ffc1a95SAnup Patel         FDT_PCI_ADDR_CELLS);
8070ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells",
8080ffc1a95SAnup Patel         FDT_PCI_INT_CELLS);
8090ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "#size-cells", 0x2);
8100ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible",
8110ffc1a95SAnup Patel         "pci-host-ecam-generic");
8120ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "device_type", "pci");
8130ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "linux,pci-domain", 0);
8140ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "bus-range", 0,
81518df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1);
8160ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, name, "dma-coherent", NULL, 0);
817*28d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
818*28d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "msi-parent", msi_pcie_phandle);
819*28d8c281SAnup Patel     }
8200ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg", 0,
82118df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size);
8220ffc1a95SAnup Patel     qemu_fdt_setprop_sized_cells(mc->fdt, name, "ranges",
8236d56e396SAlistair Francis         1, FDT_PCI_RANGE_IOPORT, 2, 0,
8246d56e396SAlistair Francis         2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size,
8256d56e396SAlistair Francis         1, FDT_PCI_RANGE_MMIO,
8266d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base,
82719800265SBin Meng         2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size,
82819800265SBin Meng         1, FDT_PCI_RANGE_MMIO_64BIT,
82919800265SBin Meng         2, virt_high_pcie_memmap.base,
83019800265SBin Meng         2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size);
83119800265SBin Meng 
832e6faee65SAnup Patel     create_pcie_irq_map(s, mc->fdt, name, irq_pcie_phandle);
83318df0b46SAnup Patel     g_free(name);
8340ffc1a95SAnup Patel }
8356d56e396SAlistair Francis 
8360ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap,
8370ffc1a95SAnup Patel                              uint32_t *phandle)
8380ffc1a95SAnup Patel {
8390ffc1a95SAnup Patel     char *name;
8400ffc1a95SAnup Patel     uint32_t test_phandle;
8410ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
8420ffc1a95SAnup Patel 
8430ffc1a95SAnup Patel     test_phandle = (*phandle)++;
84418df0b46SAnup Patel     name = g_strdup_printf("/soc/test@%lx",
84504331d0bSMichael Clark         (long)memmap[VIRT_TEST].base);
8460ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
8479c0fb20cSPalmer Dabbelt     {
8482cc04550SBin Meng         static const char * const compat[3] = {
8492cc04550SBin Meng             "sifive,test1", "sifive,test0", "syscon"
8502cc04550SBin Meng         };
8510ffc1a95SAnup Patel         qemu_fdt_setprop_string_array(mc->fdt, name, "compatible",
8520ffc1a95SAnup Patel                                       (char **)&compat, ARRAY_SIZE(compat));
8539c0fb20cSPalmer Dabbelt     }
8540ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
8550ffc1a95SAnup Patel         0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size);
8560ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "phandle", test_phandle);
8570ffc1a95SAnup Patel     test_phandle = qemu_fdt_get_phandle(mc->fdt, name);
85818df0b46SAnup Patel     g_free(name);
8590e404da0SAnup Patel 
86018df0b46SAnup Patel     name = g_strdup_printf("/soc/reboot");
8610ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
8620ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "syscon-reboot");
8630ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "regmap", test_phandle);
8640ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "offset", 0x0);
8650ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "value", FINISHER_RESET);
86618df0b46SAnup Patel     g_free(name);
8670e404da0SAnup Patel 
86818df0b46SAnup Patel     name = g_strdup_printf("/soc/poweroff");
8690ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
8700ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "syscon-poweroff");
8710ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "regmap", test_phandle);
8720ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "offset", 0x0);
8730ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "value", FINISHER_PASS);
87418df0b46SAnup Patel     g_free(name);
8750ffc1a95SAnup Patel }
8760ffc1a95SAnup Patel 
8770ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap,
8780ffc1a95SAnup Patel                             uint32_t irq_mmio_phandle)
8790ffc1a95SAnup Patel {
8800ffc1a95SAnup Patel     char *name;
8810ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
88204331d0bSMichael Clark 
88318df0b46SAnup Patel     name = g_strdup_printf("/soc/uart@%lx", (long)memmap[VIRT_UART0].base);
8840ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
8850ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "ns16550a");
8860ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
88704331d0bSMichael Clark         0x0, memmap[VIRT_UART0].base,
88804331d0bSMichael Clark         0x0, memmap[VIRT_UART0].size);
8890ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "clock-frequency", 3686400);
8900ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent", irq_mmio_phandle);
891e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
8920ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", UART0_IRQ);
893e6faee65SAnup Patel     } else {
894e6faee65SAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "interrupts", UART0_IRQ, 0x4);
895e6faee65SAnup Patel     }
89604331d0bSMichael Clark 
8970ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/chosen");
8980ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/chosen", "stdout-path", name);
89918df0b46SAnup Patel     g_free(name);
9000ffc1a95SAnup Patel }
9010ffc1a95SAnup Patel 
9020ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap,
9030ffc1a95SAnup Patel                            uint32_t irq_mmio_phandle)
9040ffc1a95SAnup Patel {
9050ffc1a95SAnup Patel     char *name;
9060ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
90771eb522cSAlistair Francis 
90818df0b46SAnup Patel     name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base);
9090ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
9100ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible",
9110ffc1a95SAnup Patel         "google,goldfish-rtc");
9120ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
9130ffc1a95SAnup Patel         0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size);
9140ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent",
9150ffc1a95SAnup Patel         irq_mmio_phandle);
916e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
9170ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", RTC_IRQ);
918e6faee65SAnup Patel     } else {
919e6faee65SAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "interrupts", RTC_IRQ, 0x4);
920e6faee65SAnup Patel     }
92118df0b46SAnup Patel     g_free(name);
9220ffc1a95SAnup Patel }
9230ffc1a95SAnup Patel 
9240ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap)
9250ffc1a95SAnup Patel {
9260ffc1a95SAnup Patel     char *name;
9270ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
9280ffc1a95SAnup Patel     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
9290ffc1a95SAnup Patel     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
93067b5ef30SAnup Patel 
93158bde469SBin Meng     name = g_strdup_printf("/flash@%" PRIx64, flashbase);
932c65d7080SAlex Bennée     qemu_fdt_add_subnode(mc->fdt, name);
933c65d7080SAlex Bennée     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "cfi-flash");
934c65d7080SAlex Bennée     qemu_fdt_setprop_sized_cells(mc->fdt, name, "reg",
93571eb522cSAlistair Francis                                  2, flashbase, 2, flashsize,
93671eb522cSAlistair Francis                                  2, flashbase + flashsize, 2, flashsize);
937c65d7080SAlex Bennée     qemu_fdt_setprop_cell(mc->fdt, name, "bank-width", 4);
93818df0b46SAnup Patel     g_free(name);
9390ffc1a95SAnup Patel }
9400ffc1a95SAnup Patel 
9410ffc1a95SAnup Patel static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap,
9420ffc1a95SAnup Patel                        uint64_t mem_size, const char *cmdline, bool is_32_bit)
9430ffc1a95SAnup Patel {
9440ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
945*28d8c281SAnup Patel     uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1;
9460ffc1a95SAnup Patel     uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1;
9470ffc1a95SAnup Patel 
9480ffc1a95SAnup Patel     if (mc->dtb) {
9490ffc1a95SAnup Patel         mc->fdt = load_device_tree(mc->dtb, &s->fdt_size);
9500ffc1a95SAnup Patel         if (!mc->fdt) {
9510ffc1a95SAnup Patel             error_report("load_device_tree() failed");
9520ffc1a95SAnup Patel             exit(1);
9530ffc1a95SAnup Patel         }
9540ffc1a95SAnup Patel         goto update_bootargs;
9550ffc1a95SAnup Patel     } else {
9560ffc1a95SAnup Patel         mc->fdt = create_device_tree(&s->fdt_size);
9570ffc1a95SAnup Patel         if (!mc->fdt) {
9580ffc1a95SAnup Patel             error_report("create_device_tree() failed");
9590ffc1a95SAnup Patel             exit(1);
9600ffc1a95SAnup Patel         }
9610ffc1a95SAnup Patel     }
9620ffc1a95SAnup Patel 
9630ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/", "model", "riscv-virtio,qemu");
9640ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/", "compatible", "riscv-virtio");
9650ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/", "#size-cells", 0x2);
9660ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/", "#address-cells", 0x2);
9670ffc1a95SAnup Patel 
9680ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/soc");
9690ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, "/soc", "ranges", NULL, 0);
9700ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/soc", "compatible", "simple-bus");
9710ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/soc", "#size-cells", 0x2);
9720ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/soc", "#address-cells", 0x2);
9730ffc1a95SAnup Patel 
9740ffc1a95SAnup Patel     create_fdt_sockets(s, memmap, is_32_bit, &phandle,
975*28d8c281SAnup Patel         &irq_mmio_phandle, &irq_pcie_phandle, &irq_virtio_phandle,
976*28d8c281SAnup Patel         &msi_pcie_phandle);
9770ffc1a95SAnup Patel 
9780ffc1a95SAnup Patel     create_fdt_virtio(s, memmap, irq_virtio_phandle);
9790ffc1a95SAnup Patel 
980*28d8c281SAnup Patel     create_fdt_pcie(s, memmap, irq_pcie_phandle, msi_pcie_phandle);
9810ffc1a95SAnup Patel 
9820ffc1a95SAnup Patel     create_fdt_reset(s, memmap, &phandle);
9830ffc1a95SAnup Patel 
9840ffc1a95SAnup Patel     create_fdt_uart(s, memmap, irq_mmio_phandle);
9850ffc1a95SAnup Patel 
9860ffc1a95SAnup Patel     create_fdt_rtc(s, memmap, irq_mmio_phandle);
9870ffc1a95SAnup Patel 
9880ffc1a95SAnup Patel     create_fdt_flash(s, memmap);
9894e1e3003SAnup Patel 
9904e1e3003SAnup Patel update_bootargs:
9914e1e3003SAnup Patel     if (cmdline) {
9920ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, "/chosen", "bootargs", cmdline);
9934e1e3003SAnup Patel     }
99404331d0bSMichael Clark }
99504331d0bSMichael Clark 
9966d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem,
9976d56e396SAlistair Francis                                           hwaddr ecam_base, hwaddr ecam_size,
9986d56e396SAlistair Francis                                           hwaddr mmio_base, hwaddr mmio_size,
99919800265SBin Meng                                           hwaddr high_mmio_base,
100019800265SBin Meng                                           hwaddr high_mmio_size,
10016d56e396SAlistair Francis                                           hwaddr pio_base,
1002e6faee65SAnup Patel                                           DeviceState *irqchip)
10036d56e396SAlistair Francis {
10046d56e396SAlistair Francis     DeviceState *dev;
10056d56e396SAlistair Francis     MemoryRegion *ecam_alias, *ecam_reg;
100619800265SBin Meng     MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg;
10076d56e396SAlistair Francis     qemu_irq irq;
10086d56e396SAlistair Francis     int i;
10096d56e396SAlistair Francis 
10103e80f690SMarkus Armbruster     dev = qdev_new(TYPE_GPEX_HOST);
10116d56e396SAlistair Francis 
10123c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
10136d56e396SAlistair Francis 
10146d56e396SAlistair Francis     ecam_alias = g_new0(MemoryRegion, 1);
10156d56e396SAlistair Francis     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
10166d56e396SAlistair Francis     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
10176d56e396SAlistair Francis                              ecam_reg, 0, ecam_size);
10186d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias);
10196d56e396SAlistair Francis 
10206d56e396SAlistair Francis     mmio_alias = g_new0(MemoryRegion, 1);
10216d56e396SAlistair Francis     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
10226d56e396SAlistair Francis     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
10236d56e396SAlistair Francis                              mmio_reg, mmio_base, mmio_size);
10246d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias);
10256d56e396SAlistair Francis 
102619800265SBin Meng     /* Map high MMIO space */
102719800265SBin Meng     high_mmio_alias = g_new0(MemoryRegion, 1);
102819800265SBin Meng     memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high",
102919800265SBin Meng                              mmio_reg, high_mmio_base, high_mmio_size);
103019800265SBin Meng     memory_region_add_subregion(get_system_memory(), high_mmio_base,
103119800265SBin Meng                                 high_mmio_alias);
103219800265SBin Meng 
10336d56e396SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base);
10346d56e396SAlistair Francis 
10356d56e396SAlistair Francis     for (i = 0; i < GPEX_NUM_IRQS; i++) {
1036e6faee65SAnup Patel         irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i);
10376d56e396SAlistair Francis 
10386d56e396SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq);
10396d56e396SAlistair Francis         gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i);
10406d56e396SAlistair Francis     }
10416d56e396SAlistair Francis 
10426d56e396SAlistair Francis     return dev;
10436d56e396SAlistair Francis }
10446d56e396SAlistair Francis 
10450489348dSAsherah Connor static FWCfgState *create_fw_cfg(const MachineState *mc)
10460489348dSAsherah Connor {
10470489348dSAsherah Connor     hwaddr base = virt_memmap[VIRT_FW_CFG].base;
10480489348dSAsherah Connor     hwaddr size = virt_memmap[VIRT_FW_CFG].size;
10490489348dSAsherah Connor     FWCfgState *fw_cfg;
10500489348dSAsherah Connor     char *nodename;
10510489348dSAsherah Connor 
10520489348dSAsherah Connor     fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16,
10530489348dSAsherah Connor                                   &address_space_memory);
10540489348dSAsherah Connor     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)mc->smp.cpus);
10550489348dSAsherah Connor 
10560489348dSAsherah Connor     nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base);
10570489348dSAsherah Connor     qemu_fdt_add_subnode(mc->fdt, nodename);
10580489348dSAsherah Connor     qemu_fdt_setprop_string(mc->fdt, nodename,
10590489348dSAsherah Connor                             "compatible", "qemu,fw-cfg-mmio");
10600489348dSAsherah Connor     qemu_fdt_setprop_sized_cells(mc->fdt, nodename, "reg",
10610489348dSAsherah Connor                                  2, base, 2, size);
10620489348dSAsherah Connor     qemu_fdt_setprop(mc->fdt, nodename, "dma-coherent", NULL, 0);
10630489348dSAsherah Connor     g_free(nodename);
10640489348dSAsherah Connor     return fw_cfg;
10650489348dSAsherah Connor }
10660489348dSAsherah Connor 
1067e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket,
1068e6faee65SAnup Patel                                      int base_hartid, int hart_count)
1069e6faee65SAnup Patel {
1070e6faee65SAnup Patel     DeviceState *ret;
1071e6faee65SAnup Patel     char *plic_hart_config;
1072e6faee65SAnup Patel 
1073e6faee65SAnup Patel     /* Per-socket PLIC hart topology configuration string */
1074e6faee65SAnup Patel     plic_hart_config = riscv_plic_hart_config_string(hart_count);
1075e6faee65SAnup Patel 
1076e6faee65SAnup Patel     /* Per-socket PLIC */
1077e6faee65SAnup Patel     ret = sifive_plic_create(
1078e6faee65SAnup Patel             memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size,
1079e6faee65SAnup Patel             plic_hart_config, hart_count, base_hartid,
1080e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_SOURCES,
1081e6faee65SAnup Patel             ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1),
1082e6faee65SAnup Patel             VIRT_PLIC_PRIORITY_BASE,
1083e6faee65SAnup Patel             VIRT_PLIC_PENDING_BASE,
1084e6faee65SAnup Patel             VIRT_PLIC_ENABLE_BASE,
1085e6faee65SAnup Patel             VIRT_PLIC_ENABLE_STRIDE,
1086e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_BASE,
1087e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_STRIDE,
1088e6faee65SAnup Patel             memmap[VIRT_PLIC].size);
1089e6faee65SAnup Patel 
1090e6faee65SAnup Patel     g_free(plic_hart_config);
1091e6faee65SAnup Patel 
1092e6faee65SAnup Patel     return ret;
1093e6faee65SAnup Patel }
1094e6faee65SAnup Patel 
1095*28d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests,
1096e6faee65SAnup Patel                                     const MemMapEntry *memmap, int socket,
1097e6faee65SAnup Patel                                     int base_hartid, int hart_count)
1098e6faee65SAnup Patel {
1099*28d8c281SAnup Patel     int i;
1100*28d8c281SAnup Patel     hwaddr addr;
1101*28d8c281SAnup Patel     uint32_t guest_bits;
1102e6faee65SAnup Patel     DeviceState *aplic_m;
1103*28d8c281SAnup Patel     bool msimode = (aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) ? true : false;
1104*28d8c281SAnup Patel 
1105*28d8c281SAnup Patel     if (msimode) {
1106*28d8c281SAnup Patel         /* Per-socket M-level IMSICs */
1107*28d8c281SAnup Patel         addr = memmap[VIRT_IMSIC_M].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
1108*28d8c281SAnup Patel         for (i = 0; i < hart_count; i++) {
1109*28d8c281SAnup Patel             riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0),
1110*28d8c281SAnup Patel                                base_hartid + i, true, 1,
1111*28d8c281SAnup Patel                                VIRT_IRQCHIP_NUM_MSIS);
1112*28d8c281SAnup Patel         }
1113*28d8c281SAnup Patel 
1114*28d8c281SAnup Patel         /* Per-socket S-level IMSICs */
1115*28d8c281SAnup Patel         guest_bits = imsic_num_bits(aia_guests + 1);
1116*28d8c281SAnup Patel         addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
1117*28d8c281SAnup Patel         for (i = 0; i < hart_count; i++) {
1118*28d8c281SAnup Patel             riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits),
1119*28d8c281SAnup Patel                                base_hartid + i, false, 1 + aia_guests,
1120*28d8c281SAnup Patel                                VIRT_IRQCHIP_NUM_MSIS);
1121*28d8c281SAnup Patel         }
1122*28d8c281SAnup Patel     }
1123e6faee65SAnup Patel 
1124e6faee65SAnup Patel     /* Per-socket M-level APLIC */
1125e6faee65SAnup Patel     aplic_m = riscv_aplic_create(
1126e6faee65SAnup Patel         memmap[VIRT_APLIC_M].base + socket * memmap[VIRT_APLIC_M].size,
1127e6faee65SAnup Patel         memmap[VIRT_APLIC_M].size,
1128*28d8c281SAnup Patel         (msimode) ? 0 : base_hartid,
1129*28d8c281SAnup Patel         (msimode) ? 0 : hart_count,
1130e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_SOURCES,
1131e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_PRIO_BITS,
1132*28d8c281SAnup Patel         msimode, true, NULL);
1133e6faee65SAnup Patel 
1134e6faee65SAnup Patel     if (aplic_m) {
1135e6faee65SAnup Patel         /* Per-socket S-level APLIC */
1136e6faee65SAnup Patel         riscv_aplic_create(
1137e6faee65SAnup Patel             memmap[VIRT_APLIC_S].base + socket * memmap[VIRT_APLIC_S].size,
1138e6faee65SAnup Patel             memmap[VIRT_APLIC_S].size,
1139*28d8c281SAnup Patel             (msimode) ? 0 : base_hartid,
1140*28d8c281SAnup Patel             (msimode) ? 0 : hart_count,
1141e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_SOURCES,
1142e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_PRIO_BITS,
1143*28d8c281SAnup Patel             msimode, false, aplic_m);
1144e6faee65SAnup Patel     }
1145e6faee65SAnup Patel 
1146e6faee65SAnup Patel     return aplic_m;
1147e6faee65SAnup Patel }
1148e6faee65SAnup Patel 
1149b2a3a071SBin Meng static void virt_machine_init(MachineState *machine)
115004331d0bSMichael Clark {
115173261285SBin Meng     const MemMapEntry *memmap = virt_memmap;
1152cdfc19e4SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(machine);
115304331d0bSMichael Clark     MemoryRegion *system_memory = get_system_memory();
11545aec3247SMichael Clark     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
1155e6faee65SAnup Patel     char *soc_name;
11562738b3b5SAlistair Francis     target_ulong start_addr = memmap[VIRT_DRAM].base;
115738bc4e34SAlistair Francis     target_ulong firmware_end_addr, kernel_start_addr;
115866b1205bSAtish Patra     uint32_t fdt_load_addr;
1159dc144fe1SAtish Patra     uint64_t kernel_entry;
1160e6faee65SAnup Patel     DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip;
116133fcedfaSPeter Maydell     int i, base_hartid, hart_count;
116204331d0bSMichael Clark 
116318df0b46SAnup Patel     /* Check socket count limit */
116418df0b46SAnup Patel     if (VIRT_SOCKETS_MAX < riscv_socket_count(machine)) {
116518df0b46SAnup Patel         error_report("number of sockets/nodes should be less than %d",
116618df0b46SAnup Patel             VIRT_SOCKETS_MAX);
116718df0b46SAnup Patel         exit(1);
116818df0b46SAnup Patel     }
116918df0b46SAnup Patel 
117018df0b46SAnup Patel     /* Initialize sockets */
1171e6faee65SAnup Patel     mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL;
117218df0b46SAnup Patel     for (i = 0; i < riscv_socket_count(machine); i++) {
117318df0b46SAnup Patel         if (!riscv_socket_check_hartids(machine, i)) {
117418df0b46SAnup Patel             error_report("discontinuous hartids in socket%d", i);
117518df0b46SAnup Patel             exit(1);
117618df0b46SAnup Patel         }
117718df0b46SAnup Patel 
117818df0b46SAnup Patel         base_hartid = riscv_socket_first_hartid(machine, i);
117918df0b46SAnup Patel         if (base_hartid < 0) {
118018df0b46SAnup Patel             error_report("can't find hartid base for socket%d", i);
118118df0b46SAnup Patel             exit(1);
118218df0b46SAnup Patel         }
118318df0b46SAnup Patel 
118418df0b46SAnup Patel         hart_count = riscv_socket_hart_count(machine, i);
118518df0b46SAnup Patel         if (hart_count < 0) {
118618df0b46SAnup Patel             error_report("can't find hart count for socket%d", i);
118718df0b46SAnup Patel             exit(1);
118818df0b46SAnup Patel         }
118918df0b46SAnup Patel 
119018df0b46SAnup Patel         soc_name = g_strdup_printf("soc%d", i);
119118df0b46SAnup Patel         object_initialize_child(OBJECT(machine), soc_name, &s->soc[i],
119275a6ed87SMarkus Armbruster                                 TYPE_RISCV_HART_ARRAY);
119318df0b46SAnup Patel         g_free(soc_name);
119418df0b46SAnup Patel         object_property_set_str(OBJECT(&s->soc[i]), "cpu-type",
119518df0b46SAnup Patel                                 machine->cpu_type, &error_abort);
119618df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "hartid-base",
119718df0b46SAnup Patel                                 base_hartid, &error_abort);
119818df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "num-harts",
119918df0b46SAnup Patel                                 hart_count, &error_abort);
120018df0b46SAnup Patel         sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_abort);
120118df0b46SAnup Patel 
1202ad40be27SYifei Jiang         if (!kvm_enabled()) {
1203*28d8c281SAnup Patel             if (s->have_aclint) {
1204*28d8c281SAnup Patel                 if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
1205*28d8c281SAnup Patel                     /* Per-socket ACLINT MTIMER */
1206*28d8c281SAnup Patel                     riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
1207*28d8c281SAnup Patel                             i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
1208*28d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
1209*28d8c281SAnup Patel                         base_hartid, hart_count,
1210*28d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
1211*28d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
1212*28d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
1213*28d8c281SAnup Patel                 } else {
1214*28d8c281SAnup Patel                     /* Per-socket ACLINT MSWI, MTIMER, and SSWI */
1215*28d8c281SAnup Patel                     riscv_aclint_swi_create(memmap[VIRT_CLINT].base +
1216*28d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size,
1217*28d8c281SAnup Patel                         base_hartid, hart_count, false);
1218*28d8c281SAnup Patel                     riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
1219*28d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size +
1220*28d8c281SAnup Patel                             RISCV_ACLINT_SWI_SIZE,
1221*28d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
1222*28d8c281SAnup Patel                         base_hartid, hart_count,
1223*28d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
1224*28d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
1225*28d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
1226*28d8c281SAnup Patel                     riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base +
1227*28d8c281SAnup Patel                             i * memmap[VIRT_ACLINT_SSWI].size,
1228*28d8c281SAnup Patel                         base_hartid, hart_count, true);
1229*28d8c281SAnup Patel                 }
1230*28d8c281SAnup Patel             } else {
1231*28d8c281SAnup Patel                 /* Per-socket SiFive CLINT */
1232b8fb878aSAnup Patel                 riscv_aclint_swi_create(
123318df0b46SAnup Patel                     memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size,
1234b8fb878aSAnup Patel                     base_hartid, hart_count, false);
1235*28d8c281SAnup Patel                 riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
1236*28d8c281SAnup Patel                         i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE,
1237b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count,
1238b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME,
1239b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
1240954886eaSAnup Patel             }
1241ad40be27SYifei Jiang         }
1242954886eaSAnup Patel 
1243e6faee65SAnup Patel         /* Per-socket interrupt controller */
1244e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
1245e6faee65SAnup Patel             s->irqchip[i] = virt_create_plic(memmap, i,
1246e6faee65SAnup Patel                                              base_hartid, hart_count);
1247e6faee65SAnup Patel         } else {
1248*28d8c281SAnup Patel             s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests,
1249*28d8c281SAnup Patel                                             memmap, i, base_hartid,
1250*28d8c281SAnup Patel                                             hart_count);
1251e6faee65SAnup Patel         }
125218df0b46SAnup Patel 
1253e6faee65SAnup Patel         /* Try to use different IRQCHIP instance based device type */
125418df0b46SAnup Patel         if (i == 0) {
1255e6faee65SAnup Patel             mmio_irqchip = s->irqchip[i];
1256e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1257e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
125818df0b46SAnup Patel         }
125918df0b46SAnup Patel         if (i == 1) {
1260e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1261e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
126218df0b46SAnup Patel         }
126318df0b46SAnup Patel         if (i == 2) {
1264e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
126518df0b46SAnup Patel         }
126618df0b46SAnup Patel     }
126704331d0bSMichael Clark 
1268cfeb8a17SBin Meng     if (riscv_is_32bit(&s->soc[0])) {
1269cfeb8a17SBin Meng #if HOST_LONG_BITS == 64
1270cfeb8a17SBin Meng         /* limit RAM size in a 32-bit system */
1271cfeb8a17SBin Meng         if (machine->ram_size > 10 * GiB) {
1272cfeb8a17SBin Meng             machine->ram_size = 10 * GiB;
1273cfeb8a17SBin Meng             error_report("Limiting RAM size to 10 GiB");
1274cfeb8a17SBin Meng         }
1275cfeb8a17SBin Meng #endif
127619800265SBin Meng         virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE;
127719800265SBin Meng         virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE;
127819800265SBin Meng     } else {
127919800265SBin Meng         virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE;
128019800265SBin Meng         virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size;
128119800265SBin Meng         virt_high_pcie_memmap.base =
128219800265SBin Meng             ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size);
1283cfeb8a17SBin Meng     }
1284cfeb8a17SBin Meng 
128504331d0bSMichael Clark     /* register system main memory (actual RAM) */
128604331d0bSMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base,
128703fd0c5fSMingwang Li         machine->ram);
128804331d0bSMichael Clark 
128904331d0bSMichael Clark     /* create device tree */
12909d011430SAlistair Francis     create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline,
1291a8259b53SAlistair Francis                riscv_is_32bit(&s->soc[0]));
129204331d0bSMichael Clark 
129304331d0bSMichael Clark     /* boot rom */
12945aec3247SMichael Clark     memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom",
12955aec3247SMichael Clark                            memmap[VIRT_MROM].size, &error_fatal);
12965aec3247SMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base,
12975aec3247SMichael Clark                                 mask_rom);
129804331d0bSMichael Clark 
1299ad40be27SYifei Jiang     /*
1300ad40be27SYifei Jiang      * Only direct boot kernel is currently supported for KVM VM,
1301ad40be27SYifei Jiang      * so the "-bios" parameter is ignored and treated like "-bios none"
1302ad40be27SYifei Jiang      * when KVM is enabled.
1303ad40be27SYifei Jiang      */
1304ad40be27SYifei Jiang     if (kvm_enabled()) {
1305ad40be27SYifei Jiang         g_free(machine->firmware);
1306ad40be27SYifei Jiang         machine->firmware = g_strdup("none");
1307ad40be27SYifei Jiang     }
1308ad40be27SYifei Jiang 
1309a8259b53SAlistair Francis     if (riscv_is_32bit(&s->soc[0])) {
13109d011430SAlistair Francis         firmware_end_addr = riscv_find_and_load_firmware(machine,
1311a0acd0a1SBin Meng                                     RISCV32_BIOS_BIN, start_addr, NULL);
13129d011430SAlistair Francis     } else {
13139d011430SAlistair Francis         firmware_end_addr = riscv_find_and_load_firmware(machine,
1314a0acd0a1SBin Meng                                     RISCV64_BIOS_BIN, start_addr, NULL);
13159d011430SAlistair Francis     }
1316b3042223SAlistair Francis 
131704331d0bSMichael Clark     if (machine->kernel_filename) {
1318a8259b53SAlistair Francis         kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0],
131938bc4e34SAlistair Francis                                                          firmware_end_addr);
132038bc4e34SAlistair Francis 
132138bc4e34SAlistair Francis         kernel_entry = riscv_load_kernel(machine->kernel_filename,
132238bc4e34SAlistair Francis                                          kernel_start_addr, NULL);
132304331d0bSMichael Clark 
132404331d0bSMichael Clark         if (machine->initrd_filename) {
132504331d0bSMichael Clark             hwaddr start;
13260ac24d56SAlistair Francis             hwaddr end = riscv_load_initrd(machine->initrd_filename,
132704331d0bSMichael Clark                                            machine->ram_size, kernel_entry,
132804331d0bSMichael Clark                                            &start);
1329c65d7080SAlex Bennée             qemu_fdt_setprop_cell(machine->fdt, "/chosen",
133004331d0bSMichael Clark                                   "linux,initrd-start", start);
1331c65d7080SAlex Bennée             qemu_fdt_setprop_cell(machine->fdt, "/chosen", "linux,initrd-end",
133204331d0bSMichael Clark                                   end);
133304331d0bSMichael Clark         }
1334dc144fe1SAtish Patra     } else {
1335dc144fe1SAtish Patra        /*
1336dc144fe1SAtish Patra         * If dynamic firmware is used, it doesn't know where is the next mode
1337dc144fe1SAtish Patra         * if kernel argument is not set.
1338dc144fe1SAtish Patra         */
1339dc144fe1SAtish Patra         kernel_entry = 0;
134004331d0bSMichael Clark     }
134104331d0bSMichael Clark 
13422738b3b5SAlistair Francis     if (drive_get(IF_PFLASH, 0, 0)) {
13432738b3b5SAlistair Francis         /*
13442738b3b5SAlistair Francis          * Pflash was supplied, let's overwrite the address we jump to after
13452738b3b5SAlistair Francis          * reset to the base of the flash.
13462738b3b5SAlistair Francis          */
13472738b3b5SAlistair Francis         start_addr = virt_memmap[VIRT_FLASH].base;
13482738b3b5SAlistair Francis     }
13492738b3b5SAlistair Francis 
13500489348dSAsherah Connor     /*
13510489348dSAsherah Connor      * Init fw_cfg.  Must be done before riscv_load_fdt, otherwise the device
13520489348dSAsherah Connor      * tree cannot be altered and we get FDT_ERR_NOSPACE.
13530489348dSAsherah Connor      */
13540489348dSAsherah Connor     s->fw_cfg = create_fw_cfg(machine);
13550489348dSAsherah Connor     rom_set_fw(s->fw_cfg);
13560489348dSAsherah Connor 
135766b1205bSAtish Patra     /* Compute the fdt load address in dram */
135866b1205bSAtish Patra     fdt_load_addr = riscv_load_fdt(memmap[VIRT_DRAM].base,
1359c65d7080SAlex Bennée                                    machine->ram_size, machine->fdt);
136043cf723aSAtish Patra     /* load the reset vector */
1361a8259b53SAlistair Francis     riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr,
13623ed2b8acSAlistair Francis                               virt_memmap[VIRT_MROM].base,
1363dc144fe1SAtish Patra                               virt_memmap[VIRT_MROM].size, kernel_entry,
1364c65d7080SAlex Bennée                               fdt_load_addr, machine->fdt);
136504331d0bSMichael Clark 
1366ad40be27SYifei Jiang     /*
1367ad40be27SYifei Jiang      * Only direct boot kernel is currently supported for KVM VM,
1368ad40be27SYifei Jiang      * So here setup kernel start address and fdt address.
1369ad40be27SYifei Jiang      * TODO:Support firmware loading and integrate to TCG start
1370ad40be27SYifei Jiang      */
1371ad40be27SYifei Jiang     if (kvm_enabled()) {
1372ad40be27SYifei Jiang         riscv_setup_direct_kernel(kernel_entry, fdt_load_addr);
1373ad40be27SYifei Jiang     }
1374ad40be27SYifei Jiang 
137518df0b46SAnup Patel     /* SiFive Test MMIO device */
137604331d0bSMichael Clark     sifive_test_create(memmap[VIRT_TEST].base);
137704331d0bSMichael Clark 
137818df0b46SAnup Patel     /* VirtIO MMIO devices */
137904331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
138004331d0bSMichael Clark         sysbus_create_simple("virtio-mmio",
138104331d0bSMichael Clark             memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
1382e6faee65SAnup Patel             qdev_get_gpio_in(DEVICE(virtio_irqchip), VIRTIO_IRQ + i));
138304331d0bSMichael Clark     }
138404331d0bSMichael Clark 
13856d56e396SAlistair Francis     gpex_pcie_init(system_memory,
13866d56e396SAlistair Francis                    memmap[VIRT_PCIE_ECAM].base,
13876d56e396SAlistair Francis                    memmap[VIRT_PCIE_ECAM].size,
13886d56e396SAlistair Francis                    memmap[VIRT_PCIE_MMIO].base,
13896d56e396SAlistair Francis                    memmap[VIRT_PCIE_MMIO].size,
139019800265SBin Meng                    virt_high_pcie_memmap.base,
139119800265SBin Meng                    virt_high_pcie_memmap.size,
13926d56e396SAlistair Francis                    memmap[VIRT_PCIE_PIO].base,
1393e6faee65SAnup Patel                    DEVICE(pcie_irqchip));
13946d56e396SAlistair Francis 
139504331d0bSMichael Clark     serial_mm_init(system_memory, memmap[VIRT_UART0].base,
1396e6faee65SAnup Patel         0, qdev_get_gpio_in(DEVICE(mmio_irqchip), UART0_IRQ), 399193,
13979bca0edbSPeter Maydell         serial_hd(0), DEVICE_LITTLE_ENDIAN);
1398b6aa6cedSMichael Clark 
139967b5ef30SAnup Patel     sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base,
1400e6faee65SAnup Patel         qdev_get_gpio_in(DEVICE(mmio_irqchip), RTC_IRQ));
140167b5ef30SAnup Patel 
140271eb522cSAlistair Francis     virt_flash_create(s);
140371eb522cSAlistair Francis 
140471eb522cSAlistair Francis     for (i = 0; i < ARRAY_SIZE(s->flash); i++) {
140571eb522cSAlistair Francis         /* Map legacy -drive if=pflash to machine properties */
140671eb522cSAlistair Francis         pflash_cfi01_legacy_drive(s->flash[i],
140771eb522cSAlistair Francis                                   drive_get(IF_PFLASH, 0, i));
140871eb522cSAlistair Francis     }
140971eb522cSAlistair Francis     virt_flash_map(s, system_memory);
141004331d0bSMichael Clark }
141104331d0bSMichael Clark 
1412b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj)
141304331d0bSMichael Clark {
1414cdfc19e4SAlistair Francis }
1415cdfc19e4SAlistair Francis 
1416*28d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp)
1417*28d8c281SAnup Patel {
1418*28d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1419*28d8c281SAnup Patel     char val[32];
1420*28d8c281SAnup Patel 
1421*28d8c281SAnup Patel     sprintf(val, "%d", s->aia_guests);
1422*28d8c281SAnup Patel     return g_strdup(val);
1423*28d8c281SAnup Patel }
1424*28d8c281SAnup Patel 
1425*28d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp)
1426*28d8c281SAnup Patel {
1427*28d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1428*28d8c281SAnup Patel 
1429*28d8c281SAnup Patel     s->aia_guests = atoi(val);
1430*28d8c281SAnup Patel     if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) {
1431*28d8c281SAnup Patel         error_setg(errp, "Invalid number of AIA IMSIC guests");
1432*28d8c281SAnup Patel         error_append_hint(errp, "Valid values be between 0 and %d.\n",
1433*28d8c281SAnup Patel                           VIRT_IRQCHIP_MAX_GUESTS);
1434*28d8c281SAnup Patel     }
1435*28d8c281SAnup Patel }
1436*28d8c281SAnup Patel 
1437e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp)
1438e6faee65SAnup Patel {
1439e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1440e6faee65SAnup Patel     const char *val;
1441e6faee65SAnup Patel 
1442e6faee65SAnup Patel     switch (s->aia_type) {
1443e6faee65SAnup Patel     case VIRT_AIA_TYPE_APLIC:
1444e6faee65SAnup Patel         val = "aplic";
1445e6faee65SAnup Patel         break;
1446*28d8c281SAnup Patel     case VIRT_AIA_TYPE_APLIC_IMSIC:
1447*28d8c281SAnup Patel         val = "aplic-imsic";
1448*28d8c281SAnup Patel         break;
1449e6faee65SAnup Patel     default:
1450e6faee65SAnup Patel         val = "none";
1451e6faee65SAnup Patel         break;
1452e6faee65SAnup Patel     };
1453e6faee65SAnup Patel 
1454e6faee65SAnup Patel     return g_strdup(val);
1455e6faee65SAnup Patel }
1456e6faee65SAnup Patel 
1457e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp)
1458e6faee65SAnup Patel {
1459e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1460e6faee65SAnup Patel 
1461e6faee65SAnup Patel     if (!strcmp(val, "none")) {
1462e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_NONE;
1463e6faee65SAnup Patel     } else if (!strcmp(val, "aplic")) {
1464e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC;
1465*28d8c281SAnup Patel     } else if (!strcmp(val, "aplic-imsic")) {
1466*28d8c281SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC;
1467e6faee65SAnup Patel     } else {
1468e6faee65SAnup Patel         error_setg(errp, "Invalid AIA interrupt controller type");
1469*28d8c281SAnup Patel         error_append_hint(errp, "Valid values are none, aplic, and "
1470*28d8c281SAnup Patel                           "aplic-imsic.\n");
1471e6faee65SAnup Patel     }
1472e6faee65SAnup Patel }
1473e6faee65SAnup Patel 
1474954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp)
1475954886eaSAnup Patel {
1476954886eaSAnup Patel     MachineState *ms = MACHINE(obj);
1477954886eaSAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(ms);
1478954886eaSAnup Patel 
1479954886eaSAnup Patel     return s->have_aclint;
1480954886eaSAnup Patel }
1481954886eaSAnup Patel 
1482954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp)
1483954886eaSAnup Patel {
1484954886eaSAnup Patel     MachineState *ms = MACHINE(obj);
1485954886eaSAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(ms);
1486954886eaSAnup Patel 
1487954886eaSAnup Patel     s->have_aclint = value;
1488954886eaSAnup Patel }
1489954886eaSAnup Patel 
1490b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data)
1491cdfc19e4SAlistair Francis {
1492*28d8c281SAnup Patel     char str[128];
1493cdfc19e4SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
1494cdfc19e4SAlistair Francis 
1495cdfc19e4SAlistair Francis     mc->desc = "RISC-V VirtIO board";
1496b2a3a071SBin Meng     mc->init = virt_machine_init;
149718df0b46SAnup Patel     mc->max_cpus = VIRT_CPUS_MAX;
149809fe1712SAlistair Francis     mc->default_cpu_type = TYPE_RISCV_CPU_BASE;
1499acead54cSBin Meng     mc->pci_allow_0_address = true;
150018df0b46SAnup Patel     mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids;
150118df0b46SAnup Patel     mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props;
150218df0b46SAnup Patel     mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id;
150318df0b46SAnup Patel     mc->numa_mem_supported = true;
150403fd0c5fSMingwang Li     mc->default_ram_id = "riscv_virt_board.ram";
1505c346749eSAsherah Connor 
1506c346749eSAsherah Connor     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
1507954886eaSAnup Patel 
1508954886eaSAnup Patel     object_class_property_add_bool(oc, "aclint", virt_get_aclint,
1509954886eaSAnup Patel                                    virt_set_aclint);
1510954886eaSAnup Patel     object_class_property_set_description(oc, "aclint",
1511954886eaSAnup Patel                                           "Set on/off to enable/disable "
1512954886eaSAnup Patel                                           "emulating ACLINT devices");
1513e6faee65SAnup Patel 
1514e6faee65SAnup Patel     object_class_property_add_str(oc, "aia", virt_get_aia,
1515e6faee65SAnup Patel                                   virt_set_aia);
1516e6faee65SAnup Patel     object_class_property_set_description(oc, "aia",
1517e6faee65SAnup Patel                                           "Set type of AIA interrupt "
1518e6faee65SAnup Patel                                           "conttoller. Valid values are "
1519*28d8c281SAnup Patel                                           "none, aplic, and aplic-imsic.");
1520*28d8c281SAnup Patel 
1521*28d8c281SAnup Patel     object_class_property_add_str(oc, "aia-guests",
1522*28d8c281SAnup Patel                                   virt_get_aia_guests,
1523*28d8c281SAnup Patel                                   virt_set_aia_guests);
1524*28d8c281SAnup Patel     sprintf(str, "Set number of guest MMIO pages for AIA IMSIC. Valid value "
1525*28d8c281SAnup Patel                  "should be between 0 and %d.", VIRT_IRQCHIP_MAX_GUESTS);
1526*28d8c281SAnup Patel     object_class_property_set_description(oc, "aia-guests", str);
152704331d0bSMichael Clark }
152804331d0bSMichael Clark 
1529b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = {
1530cdfc19e4SAlistair Francis     .name       = MACHINE_TYPE_NAME("virt"),
1531cdfc19e4SAlistair Francis     .parent     = TYPE_MACHINE,
1532b2a3a071SBin Meng     .class_init = virt_machine_class_init,
1533b2a3a071SBin Meng     .instance_init = virt_machine_instance_init,
1534cdfc19e4SAlistair Francis     .instance_size = sizeof(RISCVVirtState),
1535cdfc19e4SAlistair Francis };
1536cdfc19e4SAlistair Francis 
1537b2a3a071SBin Meng static void virt_machine_init_register_types(void)
1538cdfc19e4SAlistair Francis {
1539b2a3a071SBin Meng     type_register_static(&virt_machine_typeinfo);
1540cdfc19e4SAlistair Francis }
1541cdfc19e4SAlistair Francis 
1542b2a3a071SBin Meng type_init(virt_machine_init_register_types)
1543