xref: /qemu/hw/riscv/virt.c (revision 18df0b4695c06103f513dd6b0fb9d44482462bd5)
104331d0bSMichael Clark /*
204331d0bSMichael Clark  * QEMU RISC-V VirtIO Board
304331d0bSMichael Clark  *
404331d0bSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
504331d0bSMichael Clark  *
604331d0bSMichael Clark  * RISC-V machine with 16550a UART and VirtIO MMIO
704331d0bSMichael Clark  *
804331d0bSMichael Clark  * This program is free software; you can redistribute it and/or modify it
904331d0bSMichael Clark  * under the terms and conditions of the GNU General Public License,
1004331d0bSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
1104331d0bSMichael Clark  *
1204331d0bSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
1304331d0bSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1404331d0bSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1504331d0bSMichael Clark  * more details.
1604331d0bSMichael Clark  *
1704331d0bSMichael Clark  * You should have received a copy of the GNU General Public License along with
1804331d0bSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
1904331d0bSMichael Clark  */
2004331d0bSMichael Clark 
2104331d0bSMichael Clark #include "qemu/osdep.h"
224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h"
2304331d0bSMichael Clark #include "qemu/log.h"
2404331d0bSMichael Clark #include "qemu/error-report.h"
2504331d0bSMichael Clark #include "qapi/error.h"
2604331d0bSMichael Clark #include "hw/boards.h"
2704331d0bSMichael Clark #include "hw/loader.h"
2804331d0bSMichael Clark #include "hw/sysbus.h"
2971eb522cSAlistair Francis #include "hw/qdev-properties.h"
3004331d0bSMichael Clark #include "hw/char/serial.h"
3104331d0bSMichael Clark #include "target/riscv/cpu.h"
3204331d0bSMichael Clark #include "hw/riscv/riscv_hart.h"
3304331d0bSMichael Clark #include "hw/riscv/sifive_plic.h"
3404331d0bSMichael Clark #include "hw/riscv/sifive_clint.h"
3504331d0bSMichael Clark #include "hw/riscv/sifive_test.h"
3604331d0bSMichael Clark #include "hw/riscv/virt.h"
370ac24d56SAlistair Francis #include "hw/riscv/boot.h"
38*18df0b46SAnup Patel #include "hw/riscv/numa.h"
3904331d0bSMichael Clark #include "chardev/char.h"
4004331d0bSMichael Clark #include "sysemu/arch_init.h"
4104331d0bSMichael Clark #include "sysemu/device_tree.h"
4246517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
436d56e396SAlistair Francis #include "hw/pci/pci.h"
446d56e396SAlistair Francis #include "hw/pci-host/gpex.h"
4504331d0bSMichael Clark 
46fdd1bda4SAlistair Francis #if defined(TARGET_RISCV32)
472cacd841SBin Meng # define BIOS_FILENAME "opensbi-riscv32-generic-fw_dynamic.bin"
48fdd1bda4SAlistair Francis #else
492cacd841SBin Meng # define BIOS_FILENAME "opensbi-riscv64-generic-fw_dynamic.bin"
50fdd1bda4SAlistair Francis #endif
51fdd1bda4SAlistair Francis 
5204331d0bSMichael Clark static const struct MemmapEntry {
5304331d0bSMichael Clark     hwaddr base;
5404331d0bSMichael Clark     hwaddr size;
5504331d0bSMichael Clark } virt_memmap[] = {
5604331d0bSMichael Clark     [VIRT_DEBUG] =       {        0x0,         0x100 },
579eb8b14aSBin Meng     [VIRT_MROM] =        {     0x1000,        0xf000 },
585aec3247SMichael Clark     [VIRT_TEST] =        {   0x100000,        0x1000 },
5967b5ef30SAnup Patel     [VIRT_RTC] =         {   0x101000,        0x1000 },
6004331d0bSMichael Clark     [VIRT_CLINT] =       {  0x2000000,       0x10000 },
612c44bbf3SBin Meng     [VIRT_PCIE_PIO] =    {  0x3000000,       0x10000 },
62*18df0b46SAnup Patel     [VIRT_PLIC] =        {  0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) },
6304331d0bSMichael Clark     [VIRT_UART0] =       { 0x10000000,         0x100 },
6404331d0bSMichael Clark     [VIRT_VIRTIO] =      { 0x10001000,        0x1000 },
656911fde4SAlistair Francis     [VIRT_FLASH] =       { 0x20000000,     0x4000000 },
666d56e396SAlistair Francis     [VIRT_PCIE_ECAM] =   { 0x30000000,    0x10000000 },
672c44bbf3SBin Meng     [VIRT_PCIE_MMIO] =   { 0x40000000,    0x40000000 },
682c44bbf3SBin Meng     [VIRT_DRAM] =        { 0x80000000,           0x0 },
6904331d0bSMichael Clark };
7004331d0bSMichael Clark 
7171eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB)
7271eb522cSAlistair Francis 
7371eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s,
7471eb522cSAlistair Francis                                        const char *name,
7571eb522cSAlistair Francis                                        const char *alias_prop_name)
7671eb522cSAlistair Francis {
7771eb522cSAlistair Francis     /*
7871eb522cSAlistair Francis      * Create a single flash device.  We use the same parameters as
7971eb522cSAlistair Francis      * the flash devices on the ARM virt board.
8071eb522cSAlistair Francis      */
81df707969SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
8271eb522cSAlistair Francis 
8371eb522cSAlistair Francis     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
8471eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "width", 4);
8571eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "device-width", 2);
8671eb522cSAlistair Francis     qdev_prop_set_bit(dev, "big-endian", false);
8771eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id0", 0x89);
8871eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id1", 0x18);
8971eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id2", 0x00);
9071eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id3", 0x00);
9171eb522cSAlistair Francis     qdev_prop_set_string(dev, "name", name);
9271eb522cSAlistair Francis 
93d2623129SMarkus Armbruster     object_property_add_child(OBJECT(s), name, OBJECT(dev));
9471eb522cSAlistair Francis     object_property_add_alias(OBJECT(s), alias_prop_name,
95d2623129SMarkus Armbruster                               OBJECT(dev), "drive");
9671eb522cSAlistair Francis 
9771eb522cSAlistair Francis     return PFLASH_CFI01(dev);
9871eb522cSAlistair Francis }
9971eb522cSAlistair Francis 
10071eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s)
10171eb522cSAlistair Francis {
10271eb522cSAlistair Francis     s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0");
10371eb522cSAlistair Francis     s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1");
10471eb522cSAlistair Francis }
10571eb522cSAlistair Francis 
10671eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash,
10771eb522cSAlistair Francis                             hwaddr base, hwaddr size,
10871eb522cSAlistair Francis                             MemoryRegion *sysmem)
10971eb522cSAlistair Francis {
11071eb522cSAlistair Francis     DeviceState *dev = DEVICE(flash);
11171eb522cSAlistair Francis 
1124cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE));
11371eb522cSAlistair Francis     assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
11471eb522cSAlistair Francis     qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE);
1153c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
11671eb522cSAlistair Francis 
11771eb522cSAlistair Francis     memory_region_add_subregion(sysmem, base,
11871eb522cSAlistair Francis                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev),
11971eb522cSAlistair Francis                                                        0));
12071eb522cSAlistair Francis }
12171eb522cSAlistair Francis 
12271eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s,
12371eb522cSAlistair Francis                            MemoryRegion *sysmem)
12471eb522cSAlistair Francis {
12571eb522cSAlistair Francis     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
12671eb522cSAlistair Francis     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
12771eb522cSAlistair Francis 
12871eb522cSAlistair Francis     virt_flash_map1(s->flash[0], flashbase, flashsize,
12971eb522cSAlistair Francis                     sysmem);
13071eb522cSAlistair Francis     virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize,
13171eb522cSAlistair Francis                     sysmem);
13271eb522cSAlistair Francis }
13371eb522cSAlistair Francis 
1346d56e396SAlistair Francis static void create_pcie_irq_map(void *fdt, char *nodename,
1356d56e396SAlistair Francis                                 uint32_t plic_phandle)
1366d56e396SAlistair Francis {
1376d56e396SAlistair Francis     int pin, dev;
1386d56e396SAlistair Francis     uint32_t
1396d56e396SAlistair Francis         full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * FDT_INT_MAP_WIDTH] = {};
1406d56e396SAlistair Francis     uint32_t *irq_map = full_irq_map;
1416d56e396SAlistair Francis 
1426d56e396SAlistair Francis     /* This code creates a standard swizzle of interrupts such that
1436d56e396SAlistair Francis      * each device's first interrupt is based on it's PCI_SLOT number.
1446d56e396SAlistair Francis      * (See pci_swizzle_map_irq_fn())
1456d56e396SAlistair Francis      *
1466d56e396SAlistair Francis      * We only need one entry per interrupt in the table (not one per
1476d56e396SAlistair Francis      * possible slot) seeing the interrupt-map-mask will allow the table
1486d56e396SAlistair Francis      * to wrap to any number of devices.
1496d56e396SAlistair Francis      */
1506d56e396SAlistair Francis     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
1516d56e396SAlistair Francis         int devfn = dev * 0x8;
1526d56e396SAlistair Francis 
1536d56e396SAlistair Francis         for (pin = 0; pin < GPEX_NUM_IRQS; pin++) {
1546d56e396SAlistair Francis             int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
1556d56e396SAlistair Francis             int i = 0;
1566d56e396SAlistair Francis 
1576d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(devfn << 8);
1586d56e396SAlistair Francis 
1596d56e396SAlistair Francis             i += FDT_PCI_ADDR_CELLS;
1606d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(pin + 1);
1616d56e396SAlistair Francis 
1626d56e396SAlistair Francis             i += FDT_PCI_INT_CELLS;
1636d56e396SAlistair Francis             irq_map[i++] = cpu_to_be32(plic_phandle);
1646d56e396SAlistair Francis 
1656d56e396SAlistair Francis             i += FDT_PLIC_ADDR_CELLS;
1666d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(irq_nr);
1676d56e396SAlistair Francis 
1686d56e396SAlistair Francis             irq_map += FDT_INT_MAP_WIDTH;
1696d56e396SAlistair Francis         }
1706d56e396SAlistair Francis     }
1716d56e396SAlistair Francis 
1726d56e396SAlistair Francis     qemu_fdt_setprop(fdt, nodename, "interrupt-map",
1736d56e396SAlistair Francis                      full_irq_map, sizeof(full_irq_map));
1746d56e396SAlistair Francis 
1756d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask",
1766d56e396SAlistair Francis                            0x1800, 0, 0, 0x7);
1776d56e396SAlistair Francis }
1786d56e396SAlistair Francis 
1799f79638eSBin Meng static void create_fdt(RISCVVirtState *s, const struct MemmapEntry *memmap,
18004331d0bSMichael Clark     uint64_t mem_size, const char *cmdline)
18104331d0bSMichael Clark {
18204331d0bSMichael Clark     void *fdt;
183*18df0b46SAnup Patel     int i, cpu, socket;
184*18df0b46SAnup Patel     MachineState *mc = MACHINE(s);
185*18df0b46SAnup Patel     uint64_t addr, size;
186*18df0b46SAnup Patel     uint32_t *clint_cells, *plic_cells;
187*18df0b46SAnup Patel     unsigned long clint_addr, plic_addr;
188*18df0b46SAnup Patel     uint32_t plic_phandle[MAX_NODES];
189*18df0b46SAnup Patel     uint32_t cpu_phandle, intc_phandle, test_phandle;
190*18df0b46SAnup Patel     uint32_t phandle = 1, plic_mmio_phandle = 1;
191*18df0b46SAnup Patel     uint32_t plic_pcie_phandle = 1, plic_virtio_phandle = 1;
192*18df0b46SAnup Patel     char *mem_name, *cpu_name, *core_name, *intc_name;
193*18df0b46SAnup Patel     char *name, *clint_name, *plic_name, *clust_name;
19471eb522cSAlistair Francis     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
19571eb522cSAlistair Francis     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
19604331d0bSMichael Clark 
19704331d0bSMichael Clark     fdt = s->fdt = create_device_tree(&s->fdt_size);
19804331d0bSMichael Clark     if (!fdt) {
19904331d0bSMichael Clark         error_report("create_device_tree() failed");
20004331d0bSMichael Clark         exit(1);
20104331d0bSMichael Clark     }
20204331d0bSMichael Clark 
20304331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, "/", "model", "riscv-virtio,qemu");
20404331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, "/", "compatible", "riscv-virtio");
20504331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2);
20604331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2);
20704331d0bSMichael Clark 
20804331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, "/soc");
20904331d0bSMichael Clark     qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0);
21053f54508SAlistair Francis     qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus");
21104331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2);
21204331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2);
21304331d0bSMichael Clark 
21404331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, "/cpus");
2152a8756edSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency",
2162a8756edSMichael Clark                           SIFIVE_CLINT_TIMEBASE_FREQ);
21704331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
21804331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
21928a4df97SAtish Patra     qemu_fdt_add_subnode(fdt, "/cpus/cpu-map");
220*18df0b46SAnup Patel 
221*18df0b46SAnup Patel     for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) {
222*18df0b46SAnup Patel         clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket);
223*18df0b46SAnup Patel         qemu_fdt_add_subnode(fdt, clust_name);
224*18df0b46SAnup Patel 
225*18df0b46SAnup Patel         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
226*18df0b46SAnup Patel         clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
227*18df0b46SAnup Patel 
228*18df0b46SAnup Patel         for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) {
229*18df0b46SAnup Patel             cpu_phandle = phandle++;
230*18df0b46SAnup Patel 
231*18df0b46SAnup Patel             cpu_name = g_strdup_printf("/cpus/cpu@%d",
232*18df0b46SAnup Patel                 s->soc[socket].hartid_base + cpu);
233*18df0b46SAnup Patel             qemu_fdt_add_subnode(fdt, cpu_name);
234*18df0b46SAnup Patel #if defined(TARGET_RISCV32)
235*18df0b46SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "mmu-type", "riscv,sv32");
236*18df0b46SAnup Patel #else
237*18df0b46SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "mmu-type", "riscv,sv48");
238*18df0b46SAnup Patel #endif
239*18df0b46SAnup Patel             name = riscv_isa_string(&s->soc[socket].harts[cpu]);
240*18df0b46SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "riscv,isa", name);
241*18df0b46SAnup Patel             g_free(name);
242*18df0b46SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "compatible", "riscv");
243*18df0b46SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "status", "okay");
244*18df0b46SAnup Patel             qemu_fdt_setprop_cell(fdt, cpu_name, "reg",
245*18df0b46SAnup Patel                 s->soc[socket].hartid_base + cpu);
246*18df0b46SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "device_type", "cpu");
247*18df0b46SAnup Patel             riscv_socket_fdt_write_id(mc, fdt, cpu_name, socket);
248*18df0b46SAnup Patel             qemu_fdt_setprop_cell(fdt, cpu_name, "phandle", cpu_phandle);
249*18df0b46SAnup Patel 
250*18df0b46SAnup Patel             intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name);
251*18df0b46SAnup Patel             qemu_fdt_add_subnode(fdt, intc_name);
252*18df0b46SAnup Patel             intc_phandle = phandle++;
253*18df0b46SAnup Patel             qemu_fdt_setprop_cell(fdt, intc_name, "phandle", intc_phandle);
254*18df0b46SAnup Patel             qemu_fdt_setprop_string(fdt, intc_name, "compatible",
255*18df0b46SAnup Patel                 "riscv,cpu-intc");
256*18df0b46SAnup Patel             qemu_fdt_setprop(fdt, intc_name, "interrupt-controller", NULL, 0);
257*18df0b46SAnup Patel             qemu_fdt_setprop_cell(fdt, intc_name, "#interrupt-cells", 1);
258*18df0b46SAnup Patel 
259*18df0b46SAnup Patel             clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
260*18df0b46SAnup Patel             clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
261*18df0b46SAnup Patel             clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
262*18df0b46SAnup Patel             clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
263*18df0b46SAnup Patel 
264*18df0b46SAnup Patel             plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
265*18df0b46SAnup Patel             plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT);
266*18df0b46SAnup Patel             plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
267*18df0b46SAnup Patel             plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT);
268*18df0b46SAnup Patel 
269*18df0b46SAnup Patel             core_name = g_strdup_printf("%s/core%d", clust_name, cpu);
270*18df0b46SAnup Patel             qemu_fdt_add_subnode(fdt, core_name);
271*18df0b46SAnup Patel             qemu_fdt_setprop_cell(fdt, core_name, "cpu", cpu_phandle);
272*18df0b46SAnup Patel 
273*18df0b46SAnup Patel             g_free(core_name);
274*18df0b46SAnup Patel             g_free(intc_name);
275*18df0b46SAnup Patel             g_free(cpu_name);
27628a4df97SAtish Patra         }
27728a4df97SAtish Patra 
278*18df0b46SAnup Patel         addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(mc, socket);
279*18df0b46SAnup Patel         size = riscv_socket_mem_size(mc, socket);
280*18df0b46SAnup Patel         mem_name = g_strdup_printf("/memory@%lx", (long)addr);
281*18df0b46SAnup Patel         qemu_fdt_add_subnode(fdt, mem_name);
282*18df0b46SAnup Patel         qemu_fdt_setprop_cells(fdt, mem_name, "reg",
283*18df0b46SAnup Patel             addr >> 32, addr, size >> 32, size);
284*18df0b46SAnup Patel         qemu_fdt_setprop_string(fdt, mem_name, "device_type", "memory");
285*18df0b46SAnup Patel         riscv_socket_fdt_write_id(mc, fdt, mem_name, socket);
286*18df0b46SAnup Patel         g_free(mem_name);
28704331d0bSMichael Clark 
288*18df0b46SAnup Patel         clint_addr = memmap[VIRT_CLINT].base +
289*18df0b46SAnup Patel             (memmap[VIRT_CLINT].size * socket);
290*18df0b46SAnup Patel         clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr);
291*18df0b46SAnup Patel         qemu_fdt_add_subnode(fdt, clint_name);
292*18df0b46SAnup Patel         qemu_fdt_setprop_string(fdt, clint_name, "compatible", "riscv,clint0");
293*18df0b46SAnup Patel         qemu_fdt_setprop_cells(fdt, clint_name, "reg",
294*18df0b46SAnup Patel             0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size);
295*18df0b46SAnup Patel         qemu_fdt_setprop(fdt, clint_name, "interrupts-extended",
296*18df0b46SAnup Patel             clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
297*18df0b46SAnup Patel         riscv_socket_fdt_write_id(mc, fdt, clint_name, socket);
298*18df0b46SAnup Patel         g_free(clint_name);
299*18df0b46SAnup Patel 
300*18df0b46SAnup Patel         plic_phandle[socket] = phandle++;
301*18df0b46SAnup Patel         plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket);
302*18df0b46SAnup Patel         plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr);
303*18df0b46SAnup Patel         qemu_fdt_add_subnode(fdt, plic_name);
304*18df0b46SAnup Patel         qemu_fdt_setprop_cell(fdt, plic_name,
305*18df0b46SAnup Patel             "#address-cells", FDT_PLIC_ADDR_CELLS);
306*18df0b46SAnup Patel         qemu_fdt_setprop_cell(fdt, plic_name,
307*18df0b46SAnup Patel             "#interrupt-cells", FDT_PLIC_INT_CELLS);
308*18df0b46SAnup Patel         qemu_fdt_setprop_string(fdt, plic_name, "compatible", "riscv,plic0");
309*18df0b46SAnup Patel         qemu_fdt_setprop(fdt, plic_name, "interrupt-controller", NULL, 0);
310*18df0b46SAnup Patel         qemu_fdt_setprop(fdt, plic_name, "interrupts-extended",
311*18df0b46SAnup Patel             plic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
312*18df0b46SAnup Patel         qemu_fdt_setprop_cells(fdt, plic_name, "reg",
313*18df0b46SAnup Patel             0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size);
314*18df0b46SAnup Patel         qemu_fdt_setprop_cell(fdt, plic_name, "riscv,ndev", VIRTIO_NDEV);
315*18df0b46SAnup Patel         riscv_socket_fdt_write_id(mc, fdt, plic_name, socket);
316*18df0b46SAnup Patel         qemu_fdt_setprop_cell(fdt, plic_name, "phandle", plic_phandle[socket]);
317*18df0b46SAnup Patel         g_free(plic_name);
318*18df0b46SAnup Patel 
319*18df0b46SAnup Patel         g_free(clint_cells);
320*18df0b46SAnup Patel         g_free(plic_cells);
321*18df0b46SAnup Patel         g_free(clust_name);
32204331d0bSMichael Clark     }
323*18df0b46SAnup Patel 
324*18df0b46SAnup Patel     for (socket = 0; socket < riscv_socket_count(mc); socket++) {
325*18df0b46SAnup Patel         if (socket == 0) {
326*18df0b46SAnup Patel             plic_mmio_phandle = plic_phandle[socket];
327*18df0b46SAnup Patel             plic_virtio_phandle = plic_phandle[socket];
328*18df0b46SAnup Patel             plic_pcie_phandle = plic_phandle[socket];
329*18df0b46SAnup Patel         }
330*18df0b46SAnup Patel         if (socket == 1) {
331*18df0b46SAnup Patel             plic_virtio_phandle = plic_phandle[socket];
332*18df0b46SAnup Patel             plic_pcie_phandle = plic_phandle[socket];
333*18df0b46SAnup Patel         }
334*18df0b46SAnup Patel         if (socket == 2) {
335*18df0b46SAnup Patel             plic_pcie_phandle = plic_phandle[socket];
336*18df0b46SAnup Patel         }
337*18df0b46SAnup Patel     }
338*18df0b46SAnup Patel 
339*18df0b46SAnup Patel     riscv_socket_fdt_write_distance_matrix(mc, fdt);
34004331d0bSMichael Clark 
34104331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
342*18df0b46SAnup Patel         name = g_strdup_printf("/soc/virtio_mmio@%lx",
34304331d0bSMichael Clark             (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size));
344*18df0b46SAnup Patel         qemu_fdt_add_subnode(fdt, name);
345*18df0b46SAnup Patel         qemu_fdt_setprop_string(fdt, name, "compatible", "virtio,mmio");
346*18df0b46SAnup Patel         qemu_fdt_setprop_cells(fdt, name, "reg",
34704331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
34804331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].size);
349*18df0b46SAnup Patel         qemu_fdt_setprop_cell(fdt, name, "interrupt-parent",
350*18df0b46SAnup Patel             plic_virtio_phandle);
351*18df0b46SAnup Patel         qemu_fdt_setprop_cell(fdt, name, "interrupts", VIRTIO_IRQ + i);
352*18df0b46SAnup Patel         g_free(name);
35304331d0bSMichael Clark     }
35404331d0bSMichael Clark 
355*18df0b46SAnup Patel     name = g_strdup_printf("/soc/pci@%lx",
3566d56e396SAlistair Francis         (long) memmap[VIRT_PCIE_ECAM].base);
357*18df0b46SAnup Patel     qemu_fdt_add_subnode(fdt, name);
358*18df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "#address-cells", FDT_PCI_ADDR_CELLS);
359*18df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "#interrupt-cells", FDT_PCI_INT_CELLS);
360*18df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "#size-cells", 0x2);
361*18df0b46SAnup Patel     qemu_fdt_setprop_string(fdt, name, "compatible", "pci-host-ecam-generic");
362*18df0b46SAnup Patel     qemu_fdt_setprop_string(fdt, name, "device_type", "pci");
363*18df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "linux,pci-domain", 0);
364*18df0b46SAnup Patel     qemu_fdt_setprop_cells(fdt, name, "bus-range", 0,
365*18df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1);
366*18df0b46SAnup Patel     qemu_fdt_setprop(fdt, name, "dma-coherent", NULL, 0);
367*18df0b46SAnup Patel     qemu_fdt_setprop_cells(fdt, name, "reg", 0,
368*18df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size);
369*18df0b46SAnup Patel     qemu_fdt_setprop_sized_cells(fdt, name, "ranges",
3706d56e396SAlistair Francis         1, FDT_PCI_RANGE_IOPORT, 2, 0,
3716d56e396SAlistair Francis         2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size,
3726d56e396SAlistair Francis         1, FDT_PCI_RANGE_MMIO,
3736d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base,
3746d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size);
375*18df0b46SAnup Patel     create_pcie_irq_map(fdt, name, plic_pcie_phandle);
376*18df0b46SAnup Patel     g_free(name);
3776d56e396SAlistair Francis 
3780e404da0SAnup Patel     test_phandle = phandle++;
379*18df0b46SAnup Patel     name = g_strdup_printf("/soc/test@%lx",
38004331d0bSMichael Clark         (long)memmap[VIRT_TEST].base);
381*18df0b46SAnup Patel     qemu_fdt_add_subnode(fdt, name);
3829c0fb20cSPalmer Dabbelt     {
3830e404da0SAnup Patel         const char compat[] = "sifive,test1\0sifive,test0\0syscon";
384*18df0b46SAnup Patel         qemu_fdt_setprop(fdt, name, "compatible", compat, sizeof(compat));
3859c0fb20cSPalmer Dabbelt     }
386*18df0b46SAnup Patel     qemu_fdt_setprop_cells(fdt, name, "reg",
38704331d0bSMichael Clark         0x0, memmap[VIRT_TEST].base,
38804331d0bSMichael Clark         0x0, memmap[VIRT_TEST].size);
389*18df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "phandle", test_phandle);
390*18df0b46SAnup Patel     test_phandle = qemu_fdt_get_phandle(fdt, name);
391*18df0b46SAnup Patel     g_free(name);
3920e404da0SAnup Patel 
393*18df0b46SAnup Patel     name = g_strdup_printf("/soc/reboot");
394*18df0b46SAnup Patel     qemu_fdt_add_subnode(fdt, name);
395*18df0b46SAnup Patel     qemu_fdt_setprop_string(fdt, name, "compatible", "syscon-reboot");
396*18df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "regmap", test_phandle);
397*18df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "offset", 0x0);
398*18df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "value", FINISHER_RESET);
399*18df0b46SAnup Patel     g_free(name);
4000e404da0SAnup Patel 
401*18df0b46SAnup Patel     name = g_strdup_printf("/soc/poweroff");
402*18df0b46SAnup Patel     qemu_fdt_add_subnode(fdt, name);
403*18df0b46SAnup Patel     qemu_fdt_setprop_string(fdt, name, "compatible", "syscon-poweroff");
404*18df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "regmap", test_phandle);
405*18df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "offset", 0x0);
406*18df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "value", FINISHER_PASS);
407*18df0b46SAnup Patel     g_free(name);
40804331d0bSMichael Clark 
409*18df0b46SAnup Patel     name = g_strdup_printf("/soc/uart@%lx", (long)memmap[VIRT_UART0].base);
410*18df0b46SAnup Patel     qemu_fdt_add_subnode(fdt, name);
411*18df0b46SAnup Patel     qemu_fdt_setprop_string(fdt, name, "compatible", "ns16550a");
412*18df0b46SAnup Patel     qemu_fdt_setprop_cells(fdt, name, "reg",
41304331d0bSMichael Clark         0x0, memmap[VIRT_UART0].base,
41404331d0bSMichael Clark         0x0, memmap[VIRT_UART0].size);
415*18df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "clock-frequency", 3686400);
416*18df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "interrupt-parent", plic_mmio_phandle);
417*18df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "interrupts", UART0_IRQ);
41804331d0bSMichael Clark 
41904331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, "/chosen");
420*18df0b46SAnup Patel     qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", name);
4217c28f4daSMichael Clark     if (cmdline) {
42204331d0bSMichael Clark         qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline);
4237c28f4daSMichael Clark     }
424*18df0b46SAnup Patel     g_free(name);
42571eb522cSAlistair Francis 
426*18df0b46SAnup Patel     name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base);
427*18df0b46SAnup Patel     qemu_fdt_add_subnode(fdt, name);
428*18df0b46SAnup Patel     qemu_fdt_setprop_string(fdt, name, "compatible", "google,goldfish-rtc");
429*18df0b46SAnup Patel     qemu_fdt_setprop_cells(fdt, name, "reg",
43067b5ef30SAnup Patel         0x0, memmap[VIRT_RTC].base,
43167b5ef30SAnup Patel         0x0, memmap[VIRT_RTC].size);
432*18df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "interrupt-parent", plic_mmio_phandle);
433*18df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "interrupts", RTC_IRQ);
434*18df0b46SAnup Patel     g_free(name);
43567b5ef30SAnup Patel 
436*18df0b46SAnup Patel     name = g_strdup_printf("/soc/flash@%" PRIx64, flashbase);
437*18df0b46SAnup Patel     qemu_fdt_add_subnode(s->fdt, name);
438*18df0b46SAnup Patel     qemu_fdt_setprop_string(s->fdt, name, "compatible", "cfi-flash");
439*18df0b46SAnup Patel     qemu_fdt_setprop_sized_cells(s->fdt, name, "reg",
44071eb522cSAlistair Francis                                  2, flashbase, 2, flashsize,
44171eb522cSAlistair Francis                                  2, flashbase + flashsize, 2, flashsize);
442*18df0b46SAnup Patel     qemu_fdt_setprop_cell(s->fdt, name, "bank-width", 4);
443*18df0b46SAnup Patel     g_free(name);
44404331d0bSMichael Clark }
44504331d0bSMichael Clark 
4466d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem,
4476d56e396SAlistair Francis                                           hwaddr ecam_base, hwaddr ecam_size,
4486d56e396SAlistair Francis                                           hwaddr mmio_base, hwaddr mmio_size,
4496d56e396SAlistair Francis                                           hwaddr pio_base,
4506d56e396SAlistair Francis                                           DeviceState *plic, bool link_up)
4516d56e396SAlistair Francis {
4526d56e396SAlistair Francis     DeviceState *dev;
4536d56e396SAlistair Francis     MemoryRegion *ecam_alias, *ecam_reg;
4546d56e396SAlistair Francis     MemoryRegion *mmio_alias, *mmio_reg;
4556d56e396SAlistair Francis     qemu_irq irq;
4566d56e396SAlistair Francis     int i;
4576d56e396SAlistair Francis 
4583e80f690SMarkus Armbruster     dev = qdev_new(TYPE_GPEX_HOST);
4596d56e396SAlistair Francis 
4603c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
4616d56e396SAlistair Francis 
4626d56e396SAlistair Francis     ecam_alias = g_new0(MemoryRegion, 1);
4636d56e396SAlistair Francis     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
4646d56e396SAlistair Francis     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
4656d56e396SAlistair Francis                              ecam_reg, 0, ecam_size);
4666d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias);
4676d56e396SAlistair Francis 
4686d56e396SAlistair Francis     mmio_alias = g_new0(MemoryRegion, 1);
4696d56e396SAlistair Francis     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
4706d56e396SAlistair Francis     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
4716d56e396SAlistair Francis                              mmio_reg, mmio_base, mmio_size);
4726d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias);
4736d56e396SAlistair Francis 
4746d56e396SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base);
4756d56e396SAlistair Francis 
4766d56e396SAlistair Francis     for (i = 0; i < GPEX_NUM_IRQS; i++) {
4776d56e396SAlistair Francis         irq = qdev_get_gpio_in(plic, PCIE_IRQ + i);
4786d56e396SAlistair Francis 
4796d56e396SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq);
4806d56e396SAlistair Francis         gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i);
4816d56e396SAlistair Francis     }
4826d56e396SAlistair Francis 
4836d56e396SAlistair Francis     return dev;
4846d56e396SAlistair Francis }
4856d56e396SAlistair Francis 
486b2a3a071SBin Meng static void virt_machine_init(MachineState *machine)
48704331d0bSMichael Clark {
48804331d0bSMichael Clark     const struct MemmapEntry *memmap = virt_memmap;
489cdfc19e4SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(machine);
49004331d0bSMichael Clark     MemoryRegion *system_memory = get_system_memory();
49104331d0bSMichael Clark     MemoryRegion *main_mem = g_new(MemoryRegion, 1);
4925aec3247SMichael Clark     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
493*18df0b46SAnup Patel     char *plic_hart_config, *soc_name;
49404331d0bSMichael Clark     size_t plic_hart_config_len;
4952738b3b5SAlistair Francis     target_ulong start_addr = memmap[VIRT_DRAM].base;
49666b1205bSAtish Patra     uint32_t fdt_load_addr;
497dc144fe1SAtish Patra     uint64_t kernel_entry;
498*18df0b46SAnup Patel     DeviceState *mmio_plic, *virtio_plic, *pcie_plic;
499*18df0b46SAnup Patel     int i, j, base_hartid, hart_count;
50004331d0bSMichael Clark 
501*18df0b46SAnup Patel     /* Check socket count limit */
502*18df0b46SAnup Patel     if (VIRT_SOCKETS_MAX < riscv_socket_count(machine)) {
503*18df0b46SAnup Patel         error_report("number of sockets/nodes should be less than %d",
504*18df0b46SAnup Patel             VIRT_SOCKETS_MAX);
505*18df0b46SAnup Patel         exit(1);
506*18df0b46SAnup Patel     }
507*18df0b46SAnup Patel 
508*18df0b46SAnup Patel     /* Initialize sockets */
509*18df0b46SAnup Patel     mmio_plic = virtio_plic = pcie_plic = NULL;
510*18df0b46SAnup Patel     for (i = 0; i < riscv_socket_count(machine); i++) {
511*18df0b46SAnup Patel         if (!riscv_socket_check_hartids(machine, i)) {
512*18df0b46SAnup Patel             error_report("discontinuous hartids in socket%d", i);
513*18df0b46SAnup Patel             exit(1);
514*18df0b46SAnup Patel         }
515*18df0b46SAnup Patel 
516*18df0b46SAnup Patel         base_hartid = riscv_socket_first_hartid(machine, i);
517*18df0b46SAnup Patel         if (base_hartid < 0) {
518*18df0b46SAnup Patel             error_report("can't find hartid base for socket%d", i);
519*18df0b46SAnup Patel             exit(1);
520*18df0b46SAnup Patel         }
521*18df0b46SAnup Patel 
522*18df0b46SAnup Patel         hart_count = riscv_socket_hart_count(machine, i);
523*18df0b46SAnup Patel         if (hart_count < 0) {
524*18df0b46SAnup Patel             error_report("can't find hart count for socket%d", i);
525*18df0b46SAnup Patel             exit(1);
526*18df0b46SAnup Patel         }
527*18df0b46SAnup Patel 
528*18df0b46SAnup Patel         soc_name = g_strdup_printf("soc%d", i);
529*18df0b46SAnup Patel         object_initialize_child(OBJECT(machine), soc_name, &s->soc[i],
53075a6ed87SMarkus Armbruster                                 TYPE_RISCV_HART_ARRAY);
531*18df0b46SAnup Patel         g_free(soc_name);
532*18df0b46SAnup Patel         object_property_set_str(OBJECT(&s->soc[i]), "cpu-type",
533*18df0b46SAnup Patel                                 machine->cpu_type, &error_abort);
534*18df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "hartid-base",
535*18df0b46SAnup Patel                                 base_hartid, &error_abort);
536*18df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "num-harts",
537*18df0b46SAnup Patel                                 hart_count, &error_abort);
538*18df0b46SAnup Patel         sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_abort);
539*18df0b46SAnup Patel 
540*18df0b46SAnup Patel         /* Per-socket CLINT */
541*18df0b46SAnup Patel         sifive_clint_create(
542*18df0b46SAnup Patel             memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size,
543*18df0b46SAnup Patel             memmap[VIRT_CLINT].size, base_hartid, hart_count,
544*18df0b46SAnup Patel             SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE, true);
545*18df0b46SAnup Patel 
546*18df0b46SAnup Patel         /* Per-socket PLIC hart topology configuration string */
547*18df0b46SAnup Patel         plic_hart_config_len =
548*18df0b46SAnup Patel             (strlen(VIRT_PLIC_HART_CONFIG) + 1) * hart_count;
549*18df0b46SAnup Patel         plic_hart_config = g_malloc0(plic_hart_config_len);
550*18df0b46SAnup Patel         for (j = 0; j < hart_count; j++) {
551*18df0b46SAnup Patel             if (j != 0) {
552*18df0b46SAnup Patel                 strncat(plic_hart_config, ",", plic_hart_config_len);
553*18df0b46SAnup Patel             }
554*18df0b46SAnup Patel             strncat(plic_hart_config, VIRT_PLIC_HART_CONFIG,
555*18df0b46SAnup Patel                 plic_hart_config_len);
556*18df0b46SAnup Patel             plic_hart_config_len -= (strlen(VIRT_PLIC_HART_CONFIG) + 1);
557*18df0b46SAnup Patel         }
558*18df0b46SAnup Patel 
559*18df0b46SAnup Patel         /* Per-socket PLIC */
560*18df0b46SAnup Patel         s->plic[i] = sifive_plic_create(
561*18df0b46SAnup Patel             memmap[VIRT_PLIC].base + i * memmap[VIRT_PLIC].size,
562*18df0b46SAnup Patel             plic_hart_config, base_hartid,
563*18df0b46SAnup Patel             VIRT_PLIC_NUM_SOURCES,
564*18df0b46SAnup Patel             VIRT_PLIC_NUM_PRIORITIES,
565*18df0b46SAnup Patel             VIRT_PLIC_PRIORITY_BASE,
566*18df0b46SAnup Patel             VIRT_PLIC_PENDING_BASE,
567*18df0b46SAnup Patel             VIRT_PLIC_ENABLE_BASE,
568*18df0b46SAnup Patel             VIRT_PLIC_ENABLE_STRIDE,
569*18df0b46SAnup Patel             VIRT_PLIC_CONTEXT_BASE,
570*18df0b46SAnup Patel             VIRT_PLIC_CONTEXT_STRIDE,
571*18df0b46SAnup Patel             memmap[VIRT_PLIC].size);
572*18df0b46SAnup Patel         g_free(plic_hart_config);
573*18df0b46SAnup Patel 
574*18df0b46SAnup Patel         /* Try to use different PLIC instance based device type */
575*18df0b46SAnup Patel         if (i == 0) {
576*18df0b46SAnup Patel             mmio_plic = s->plic[i];
577*18df0b46SAnup Patel             virtio_plic = s->plic[i];
578*18df0b46SAnup Patel             pcie_plic = s->plic[i];
579*18df0b46SAnup Patel         }
580*18df0b46SAnup Patel         if (i == 1) {
581*18df0b46SAnup Patel             virtio_plic = s->plic[i];
582*18df0b46SAnup Patel             pcie_plic = s->plic[i];
583*18df0b46SAnup Patel         }
584*18df0b46SAnup Patel         if (i == 2) {
585*18df0b46SAnup Patel             pcie_plic = s->plic[i];
586*18df0b46SAnup Patel         }
587*18df0b46SAnup Patel     }
58804331d0bSMichael Clark 
58904331d0bSMichael Clark     /* register system main memory (actual RAM) */
59004331d0bSMichael Clark     memory_region_init_ram(main_mem, NULL, "riscv_virt_board.ram",
59104331d0bSMichael Clark                            machine->ram_size, &error_fatal);
59204331d0bSMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base,
59304331d0bSMichael Clark         main_mem);
59404331d0bSMichael Clark 
59504331d0bSMichael Clark     /* create device tree */
5969f79638eSBin Meng     create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline);
59704331d0bSMichael Clark 
59804331d0bSMichael Clark     /* boot rom */
5995aec3247SMichael Clark     memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom",
6005aec3247SMichael Clark                            memmap[VIRT_MROM].size, &error_fatal);
6015aec3247SMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base,
6025aec3247SMichael Clark                                 mask_rom);
60304331d0bSMichael Clark 
604fdd1bda4SAlistair Francis     riscv_find_and_load_firmware(machine, BIOS_FILENAME,
60502777ac3SAnup Patel                                  memmap[VIRT_DRAM].base, NULL);
606b3042223SAlistair Francis 
60704331d0bSMichael Clark     if (machine->kernel_filename) {
608dc144fe1SAtish Patra         kernel_entry = riscv_load_kernel(machine->kernel_filename, NULL);
60904331d0bSMichael Clark 
61004331d0bSMichael Clark         if (machine->initrd_filename) {
61104331d0bSMichael Clark             hwaddr start;
6120ac24d56SAlistair Francis             hwaddr end = riscv_load_initrd(machine->initrd_filename,
61304331d0bSMichael Clark                                            machine->ram_size, kernel_entry,
61404331d0bSMichael Clark                                            &start);
6159f79638eSBin Meng             qemu_fdt_setprop_cell(s->fdt, "/chosen",
61604331d0bSMichael Clark                                   "linux,initrd-start", start);
6179f79638eSBin Meng             qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end",
61804331d0bSMichael Clark                                   end);
61904331d0bSMichael Clark         }
620dc144fe1SAtish Patra     } else {
621dc144fe1SAtish Patra        /*
622dc144fe1SAtish Patra         * If dynamic firmware is used, it doesn't know where is the next mode
623dc144fe1SAtish Patra         * if kernel argument is not set.
624dc144fe1SAtish Patra         */
625dc144fe1SAtish Patra         kernel_entry = 0;
62604331d0bSMichael Clark     }
62704331d0bSMichael Clark 
6282738b3b5SAlistair Francis     if (drive_get(IF_PFLASH, 0, 0)) {
6292738b3b5SAlistair Francis         /*
6302738b3b5SAlistair Francis          * Pflash was supplied, let's overwrite the address we jump to after
6312738b3b5SAlistair Francis          * reset to the base of the flash.
6322738b3b5SAlistair Francis          */
6332738b3b5SAlistair Francis         start_addr = virt_memmap[VIRT_FLASH].base;
6342738b3b5SAlistair Francis     }
6352738b3b5SAlistair Francis 
63666b1205bSAtish Patra     /* Compute the fdt load address in dram */
63766b1205bSAtish Patra     fdt_load_addr = riscv_load_fdt(memmap[VIRT_DRAM].base,
63866b1205bSAtish Patra                                    machine->ram_size, s->fdt);
63943cf723aSAtish Patra     /* load the reset vector */
64043cf723aSAtish Patra     riscv_setup_rom_reset_vec(start_addr, virt_memmap[VIRT_MROM].base,
641dc144fe1SAtish Patra                               virt_memmap[VIRT_MROM].size, kernel_entry,
64266b1205bSAtish Patra                               fdt_load_addr, s->fdt);
64304331d0bSMichael Clark 
644*18df0b46SAnup Patel     /* SiFive Test MMIO device */
64504331d0bSMichael Clark     sifive_test_create(memmap[VIRT_TEST].base);
64604331d0bSMichael Clark 
647*18df0b46SAnup Patel     /* VirtIO MMIO devices */
64804331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
64904331d0bSMichael Clark         sysbus_create_simple("virtio-mmio",
65004331d0bSMichael Clark             memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
651*18df0b46SAnup Patel             qdev_get_gpio_in(DEVICE(virtio_plic), VIRTIO_IRQ + i));
65204331d0bSMichael Clark     }
65304331d0bSMichael Clark 
6546d56e396SAlistair Francis     gpex_pcie_init(system_memory,
6556d56e396SAlistair Francis                          memmap[VIRT_PCIE_ECAM].base,
6566d56e396SAlistair Francis                          memmap[VIRT_PCIE_ECAM].size,
6576d56e396SAlistair Francis                          memmap[VIRT_PCIE_MMIO].base,
6586d56e396SAlistair Francis                          memmap[VIRT_PCIE_MMIO].size,
6596d56e396SAlistair Francis                          memmap[VIRT_PCIE_PIO].base,
660*18df0b46SAnup Patel                          DEVICE(pcie_plic), true);
6616d56e396SAlistair Francis 
66204331d0bSMichael Clark     serial_mm_init(system_memory, memmap[VIRT_UART0].base,
663*18df0b46SAnup Patel         0, qdev_get_gpio_in(DEVICE(mmio_plic), UART0_IRQ), 399193,
6649bca0edbSPeter Maydell         serial_hd(0), DEVICE_LITTLE_ENDIAN);
665b6aa6cedSMichael Clark 
66667b5ef30SAnup Patel     sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base,
667*18df0b46SAnup Patel         qdev_get_gpio_in(DEVICE(mmio_plic), RTC_IRQ));
66867b5ef30SAnup Patel 
66971eb522cSAlistair Francis     virt_flash_create(s);
67071eb522cSAlistair Francis 
67171eb522cSAlistair Francis     for (i = 0; i < ARRAY_SIZE(s->flash); i++) {
67271eb522cSAlistair Francis         /* Map legacy -drive if=pflash to machine properties */
67371eb522cSAlistair Francis         pflash_cfi01_legacy_drive(s->flash[i],
67471eb522cSAlistair Francis                                   drive_get(IF_PFLASH, 0, i));
67571eb522cSAlistair Francis     }
67671eb522cSAlistair Francis     virt_flash_map(s, system_memory);
67704331d0bSMichael Clark }
67804331d0bSMichael Clark 
679b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj)
68004331d0bSMichael Clark {
681cdfc19e4SAlistair Francis }
682cdfc19e4SAlistair Francis 
683b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data)
684cdfc19e4SAlistair Francis {
685cdfc19e4SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
686cdfc19e4SAlistair Francis 
687cdfc19e4SAlistair Francis     mc->desc = "RISC-V VirtIO board";
688b2a3a071SBin Meng     mc->init = virt_machine_init;
689*18df0b46SAnup Patel     mc->max_cpus = VIRT_CPUS_MAX;
690ceb2ffd5SAlistair Francis     mc->default_cpu_type = VIRT_CPU;
691acead54cSBin Meng     mc->pci_allow_0_address = true;
692*18df0b46SAnup Patel     mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids;
693*18df0b46SAnup Patel     mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props;
694*18df0b46SAnup Patel     mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id;
695*18df0b46SAnup Patel     mc->numa_mem_supported = true;
69604331d0bSMichael Clark }
69704331d0bSMichael Clark 
698b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = {
699cdfc19e4SAlistair Francis     .name       = MACHINE_TYPE_NAME("virt"),
700cdfc19e4SAlistair Francis     .parent     = TYPE_MACHINE,
701b2a3a071SBin Meng     .class_init = virt_machine_class_init,
702b2a3a071SBin Meng     .instance_init = virt_machine_instance_init,
703cdfc19e4SAlistair Francis     .instance_size = sizeof(RISCVVirtState),
704cdfc19e4SAlistair Francis };
705cdfc19e4SAlistair Francis 
706b2a3a071SBin Meng static void virt_machine_init_register_types(void)
707cdfc19e4SAlistair Francis {
708b2a3a071SBin Meng     type_register_static(&virt_machine_typeinfo);
709cdfc19e4SAlistair Francis }
710cdfc19e4SAlistair Francis 
711b2a3a071SBin Meng type_init(virt_machine_init_register_types)
712