xref: /qemu/hw/riscv/virt.c (revision 1832b7cb3f6450c2c98e5181c7688b8e753fe7fd)
104331d0bSMichael Clark /*
204331d0bSMichael Clark  * QEMU RISC-V VirtIO Board
304331d0bSMichael Clark  *
404331d0bSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
504331d0bSMichael Clark  *
604331d0bSMichael Clark  * RISC-V machine with 16550a UART and VirtIO MMIO
704331d0bSMichael Clark  *
804331d0bSMichael Clark  * This program is free software; you can redistribute it and/or modify it
904331d0bSMichael Clark  * under the terms and conditions of the GNU General Public License,
1004331d0bSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
1104331d0bSMichael Clark  *
1204331d0bSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
1304331d0bSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1404331d0bSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1504331d0bSMichael Clark  * more details.
1604331d0bSMichael Clark  *
1704331d0bSMichael Clark  * You should have received a copy of the GNU General Public License along with
1804331d0bSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
1904331d0bSMichael Clark  */
2004331d0bSMichael Clark 
2104331d0bSMichael Clark #include "qemu/osdep.h"
224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h"
2304331d0bSMichael Clark #include "qemu/error-report.h"
2404331d0bSMichael Clark #include "qapi/error.h"
2504331d0bSMichael Clark #include "hw/boards.h"
2604331d0bSMichael Clark #include "hw/loader.h"
2704331d0bSMichael Clark #include "hw/sysbus.h"
2871eb522cSAlistair Francis #include "hw/qdev-properties.h"
2904331d0bSMichael Clark #include "hw/char/serial.h"
3004331d0bSMichael Clark #include "target/riscv/cpu.h"
3104331d0bSMichael Clark #include "hw/riscv/riscv_hart.h"
3204331d0bSMichael Clark #include "hw/riscv/virt.h"
330ac24d56SAlistair Francis #include "hw/riscv/boot.h"
3418df0b46SAnup Patel #include "hw/riscv/numa.h"
35cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h"
36e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h"
3728d8c281SAnup Patel #include "hw/intc/riscv_imsic.h"
3884fcf3c1SBin Meng #include "hw/intc/sifive_plic.h"
39a4b84608SBin Meng #include "hw/misc/sifive_test.h"
40*1832b7cbSAlistair Francis #include "hw/platform-bus.h"
4104331d0bSMichael Clark #include "chardev/char.h"
4204331d0bSMichael Clark #include "sysemu/device_tree.h"
4346517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
44ad40be27SYifei Jiang #include "sysemu/kvm.h"
456d56e396SAlistair Francis #include "hw/pci/pci.h"
466d56e396SAlistair Francis #include "hw/pci-host/gpex.h"
47c346749eSAsherah Connor #include "hw/display/ramfb.h"
4804331d0bSMichael Clark 
490631aaaeSAnup Patel /*
500631aaaeSAnup Patel  * The virt machine physical address space used by some of the devices
510631aaaeSAnup Patel  * namely ACLINT, PLIC, APLIC, and IMSIC depend on number of Sockets,
520631aaaeSAnup Patel  * number of CPUs, and number of IMSIC guest files.
530631aaaeSAnup Patel  *
540631aaaeSAnup Patel  * Various limits defined by VIRT_SOCKETS_MAX_BITS, VIRT_CPUS_MAX_BITS,
550631aaaeSAnup Patel  * and VIRT_IRQCHIP_MAX_GUESTS_BITS are tuned for maximum utilization
560631aaaeSAnup Patel  * of virt machine physical address space.
570631aaaeSAnup Patel  */
580631aaaeSAnup Patel 
5928d8c281SAnup Patel #define VIRT_IMSIC_GROUP_MAX_SIZE      (1U << IMSIC_MMIO_GROUP_MIN_SHIFT)
6028d8c281SAnup Patel #if VIRT_IMSIC_GROUP_MAX_SIZE < \
6128d8c281SAnup Patel     IMSIC_GROUP_SIZE(VIRT_CPUS_MAX_BITS, VIRT_IRQCHIP_MAX_GUESTS_BITS)
6228d8c281SAnup Patel #error "Can't accomodate single IMSIC group in address space"
6328d8c281SAnup Patel #endif
6428d8c281SAnup Patel 
6528d8c281SAnup Patel #define VIRT_IMSIC_MAX_SIZE            (VIRT_SOCKETS_MAX * \
6628d8c281SAnup Patel                                         VIRT_IMSIC_GROUP_MAX_SIZE)
6728d8c281SAnup Patel #if 0x4000000 < VIRT_IMSIC_MAX_SIZE
6828d8c281SAnup Patel #error "Can't accomodate all IMSIC groups in address space"
6928d8c281SAnup Patel #endif
7028d8c281SAnup Patel 
7173261285SBin Meng static const MemMapEntry virt_memmap[] = {
7204331d0bSMichael Clark     [VIRT_DEBUG] =        {        0x0,         0x100 },
739eb8b14aSBin Meng     [VIRT_MROM] =         {     0x1000,        0xf000 },
745aec3247SMichael Clark     [VIRT_TEST] =         {   0x100000,        0x1000 },
7567b5ef30SAnup Patel     [VIRT_RTC] =          {   0x101000,        0x1000 },
7604331d0bSMichael Clark     [VIRT_CLINT] =        {  0x2000000,       0x10000 },
77954886eaSAnup Patel     [VIRT_ACLINT_SSWI] =  {  0x2F00000,        0x4000 },
782c44bbf3SBin Meng     [VIRT_PCIE_PIO] =     {  0x3000000,       0x10000 },
79*1832b7cbSAlistair Francis     [VIRT_PLATFORM_BUS] = {  0x4000000,     0x2000000 },
8018df0b46SAnup Patel     [VIRT_PLIC] =         {  0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) },
81e6faee65SAnup Patel     [VIRT_APLIC_M] =      {  0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) },
82e6faee65SAnup Patel     [VIRT_APLIC_S] =      {  0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) },
8304331d0bSMichael Clark     [VIRT_UART0] =        { 0x10000000,         0x100 },
8404331d0bSMichael Clark     [VIRT_VIRTIO] =       { 0x10001000,        0x1000 },
850489348dSAsherah Connor     [VIRT_FW_CFG] =       { 0x10100000,          0x18 },
866911fde4SAlistair Francis     [VIRT_FLASH] =        { 0x20000000,     0x4000000 },
8728d8c281SAnup Patel     [VIRT_IMSIC_M] =      { 0x24000000, VIRT_IMSIC_MAX_SIZE },
8828d8c281SAnup Patel     [VIRT_IMSIC_S] =      { 0x28000000, VIRT_IMSIC_MAX_SIZE },
896d56e396SAlistair Francis     [VIRT_PCIE_ECAM] =    { 0x30000000,    0x10000000 },
902c44bbf3SBin Meng     [VIRT_PCIE_MMIO] =    { 0x40000000,    0x40000000 },
912c44bbf3SBin Meng     [VIRT_DRAM] =         { 0x80000000,           0x0 },
9204331d0bSMichael Clark };
9304331d0bSMichael Clark 
9419800265SBin Meng /* PCIe high mmio is fixed for RV32 */
9519800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE  0x300000000ULL
9619800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE  (4 * GiB)
9719800265SBin Meng 
9819800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */
9919800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE  (16 * GiB)
10019800265SBin Meng 
10119800265SBin Meng static MemMapEntry virt_high_pcie_memmap;
10219800265SBin Meng 
10371eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB)
10471eb522cSAlistair Francis 
10571eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s,
10671eb522cSAlistair Francis                                        const char *name,
10771eb522cSAlistair Francis                                        const char *alias_prop_name)
10871eb522cSAlistair Francis {
10971eb522cSAlistair Francis     /*
11071eb522cSAlistair Francis      * Create a single flash device.  We use the same parameters as
11171eb522cSAlistair Francis      * the flash devices on the ARM virt board.
11271eb522cSAlistair Francis      */
113df707969SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
11471eb522cSAlistair Francis 
11571eb522cSAlistair Francis     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
11671eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "width", 4);
11771eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "device-width", 2);
11871eb522cSAlistair Francis     qdev_prop_set_bit(dev, "big-endian", false);
11971eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id0", 0x89);
12071eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id1", 0x18);
12171eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id2", 0x00);
12271eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id3", 0x00);
12371eb522cSAlistair Francis     qdev_prop_set_string(dev, "name", name);
12471eb522cSAlistair Francis 
125d2623129SMarkus Armbruster     object_property_add_child(OBJECT(s), name, OBJECT(dev));
12671eb522cSAlistair Francis     object_property_add_alias(OBJECT(s), alias_prop_name,
127d2623129SMarkus Armbruster                               OBJECT(dev), "drive");
12871eb522cSAlistair Francis 
12971eb522cSAlistair Francis     return PFLASH_CFI01(dev);
13071eb522cSAlistair Francis }
13171eb522cSAlistair Francis 
13271eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s)
13371eb522cSAlistair Francis {
13471eb522cSAlistair Francis     s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0");
13571eb522cSAlistair Francis     s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1");
13671eb522cSAlistair Francis }
13771eb522cSAlistair Francis 
13871eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash,
13971eb522cSAlistair Francis                             hwaddr base, hwaddr size,
14071eb522cSAlistair Francis                             MemoryRegion *sysmem)
14171eb522cSAlistair Francis {
14271eb522cSAlistair Francis     DeviceState *dev = DEVICE(flash);
14371eb522cSAlistair Francis 
1444cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE));
14571eb522cSAlistair Francis     assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
14671eb522cSAlistair Francis     qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE);
1473c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
14871eb522cSAlistair Francis 
14971eb522cSAlistair Francis     memory_region_add_subregion(sysmem, base,
15071eb522cSAlistair Francis                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev),
15171eb522cSAlistair Francis                                                        0));
15271eb522cSAlistair Francis }
15371eb522cSAlistair Francis 
15471eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s,
15571eb522cSAlistair Francis                            MemoryRegion *sysmem)
15671eb522cSAlistair Francis {
15771eb522cSAlistair Francis     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
15871eb522cSAlistair Francis     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
15971eb522cSAlistair Francis 
16071eb522cSAlistair Francis     virt_flash_map1(s->flash[0], flashbase, flashsize,
16171eb522cSAlistair Francis                     sysmem);
16271eb522cSAlistair Francis     virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize,
16371eb522cSAlistair Francis                     sysmem);
16471eb522cSAlistair Francis }
16571eb522cSAlistair Francis 
166e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename,
167e6faee65SAnup Patel                                 uint32_t irqchip_phandle)
1686d56e396SAlistair Francis {
1696d56e396SAlistair Francis     int pin, dev;
170e6faee65SAnup Patel     uint32_t irq_map_stride = 0;
171e6faee65SAnup Patel     uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS *
172e6faee65SAnup Patel                           FDT_MAX_INT_MAP_WIDTH] = {};
1736d56e396SAlistair Francis     uint32_t *irq_map = full_irq_map;
1746d56e396SAlistair Francis 
1756d56e396SAlistair Francis     /* This code creates a standard swizzle of interrupts such that
1766d56e396SAlistair Francis      * each device's first interrupt is based on it's PCI_SLOT number.
1776d56e396SAlistair Francis      * (See pci_swizzle_map_irq_fn())
1786d56e396SAlistair Francis      *
1796d56e396SAlistair Francis      * We only need one entry per interrupt in the table (not one per
1806d56e396SAlistair Francis      * possible slot) seeing the interrupt-map-mask will allow the table
1816d56e396SAlistair Francis      * to wrap to any number of devices.
1826d56e396SAlistair Francis      */
1836d56e396SAlistair Francis     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
1846d56e396SAlistair Francis         int devfn = dev * 0x8;
1856d56e396SAlistair Francis 
1866d56e396SAlistair Francis         for (pin = 0; pin < GPEX_NUM_IRQS; pin++) {
1876d56e396SAlistair Francis             int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
1886d56e396SAlistair Francis             int i = 0;
1896d56e396SAlistair Francis 
190e6faee65SAnup Patel             /* Fill PCI address cells */
1916d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(devfn << 8);
1926d56e396SAlistair Francis             i += FDT_PCI_ADDR_CELLS;
193e6faee65SAnup Patel 
194e6faee65SAnup Patel             /* Fill PCI Interrupt cells */
1956d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(pin + 1);
1966d56e396SAlistair Francis             i += FDT_PCI_INT_CELLS;
1976d56e396SAlistair Francis 
198e6faee65SAnup Patel             /* Fill interrupt controller phandle and cells */
199e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irqchip_phandle);
200e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irq_nr);
201e6faee65SAnup Patel             if (s->aia_type != VIRT_AIA_TYPE_NONE) {
202e6faee65SAnup Patel                 irq_map[i++] = cpu_to_be32(0x4);
203e6faee65SAnup Patel             }
2046d56e396SAlistair Francis 
205e6faee65SAnup Patel             if (!irq_map_stride) {
206e6faee65SAnup Patel                 irq_map_stride = i;
207e6faee65SAnup Patel             }
208e6faee65SAnup Patel             irq_map += irq_map_stride;
2096d56e396SAlistair Francis         }
2106d56e396SAlistair Francis     }
2116d56e396SAlistair Francis 
212e6faee65SAnup Patel     qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map,
213e6faee65SAnup Patel                      GPEX_NUM_IRQS * GPEX_NUM_IRQS *
214e6faee65SAnup Patel                      irq_map_stride * sizeof(uint32_t));
2156d56e396SAlistair Francis 
2166d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask",
2176d56e396SAlistair Francis                            0x1800, 0, 0, 0x7);
2186d56e396SAlistair Francis }
2196d56e396SAlistair Francis 
2200ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket,
2210ffc1a95SAnup Patel                                    char *clust_name, uint32_t *phandle,
2220ffc1a95SAnup Patel                                    bool is_32_bit, uint32_t *intc_phandles)
22304331d0bSMichael Clark {
2240ffc1a95SAnup Patel     int cpu;
2250ffc1a95SAnup Patel     uint32_t cpu_phandle;
22618df0b46SAnup Patel     MachineState *mc = MACHINE(s);
2270ffc1a95SAnup Patel     char *name, *cpu_name, *core_name, *intc_name;
22818df0b46SAnup Patel 
22918df0b46SAnup Patel     for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) {
2300ffc1a95SAnup Patel         cpu_phandle = (*phandle)++;
23118df0b46SAnup Patel 
23218df0b46SAnup Patel         cpu_name = g_strdup_printf("/cpus/cpu@%d",
23318df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
2340ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, cpu_name);
235d6db2c0fSNiklas Cassel         if (riscv_feature(&s->soc[socket].harts[cpu].env,
236d6db2c0fSNiklas Cassel                           RISCV_FEATURE_MMU)) {
2370ffc1a95SAnup Patel             qemu_fdt_setprop_string(mc->fdt, cpu_name, "mmu-type",
2380ffc1a95SAnup Patel                                     (is_32_bit) ? "riscv,sv32" : "riscv,sv48");
239d6db2c0fSNiklas Cassel         } else {
240d6db2c0fSNiklas Cassel             qemu_fdt_setprop_string(mc->fdt, cpu_name, "mmu-type",
241d6db2c0fSNiklas Cassel                                     "riscv,none");
242d6db2c0fSNiklas Cassel         }
24318df0b46SAnup Patel         name = riscv_isa_string(&s->soc[socket].harts[cpu]);
2440ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "riscv,isa", name);
24518df0b46SAnup Patel         g_free(name);
2460ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "compatible", "riscv");
2470ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "status", "okay");
2480ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, cpu_name, "reg",
24918df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
2500ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, cpu_name, "device_type", "cpu");
2510ffc1a95SAnup Patel         riscv_socket_fdt_write_id(mc, mc->fdt, cpu_name, socket);
2520ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, cpu_name, "phandle", cpu_phandle);
2530ffc1a95SAnup Patel 
2540ffc1a95SAnup Patel         intc_phandles[cpu] = (*phandle)++;
25518df0b46SAnup Patel 
25618df0b46SAnup Patel         intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name);
2570ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, intc_name);
2580ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, intc_name, "phandle",
2590ffc1a95SAnup Patel             intc_phandles[cpu]);
260d207863cSAnup Patel         if (riscv_feature(&s->soc[socket].harts[cpu].env,
261d207863cSAnup Patel                           RISCV_FEATURE_AIA)) {
262d207863cSAnup Patel             static const char * const compat[2] = {
263d207863cSAnup Patel                 "riscv,cpu-intc-aia", "riscv,cpu-intc"
264d207863cSAnup Patel             };
265d207863cSAnup Patel             qemu_fdt_setprop_string_array(mc->fdt, intc_name, "compatible",
266d207863cSAnup Patel                                       (char **)&compat, ARRAY_SIZE(compat));
267d207863cSAnup Patel         } else {
2680ffc1a95SAnup Patel             qemu_fdt_setprop_string(mc->fdt, intc_name, "compatible",
26918df0b46SAnup Patel                 "riscv,cpu-intc");
270d207863cSAnup Patel         }
2710ffc1a95SAnup Patel         qemu_fdt_setprop(mc->fdt, intc_name, "interrupt-controller", NULL, 0);
2720ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, intc_name, "#interrupt-cells", 1);
27318df0b46SAnup Patel 
27418df0b46SAnup Patel         core_name = g_strdup_printf("%s/core%d", clust_name, cpu);
2750ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, core_name);
2760ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, core_name, "cpu", cpu_phandle);
27718df0b46SAnup Patel 
27818df0b46SAnup Patel         g_free(core_name);
27918df0b46SAnup Patel         g_free(intc_name);
28018df0b46SAnup Patel         g_free(cpu_name);
28128a4df97SAtish Patra     }
2820ffc1a95SAnup Patel }
2830ffc1a95SAnup Patel 
2840ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s,
2850ffc1a95SAnup Patel                                      const MemMapEntry *memmap, int socket)
2860ffc1a95SAnup Patel {
2870ffc1a95SAnup Patel     char *mem_name;
2880ffc1a95SAnup Patel     uint64_t addr, size;
2890ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
29028a4df97SAtish Patra 
29118df0b46SAnup Patel     addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(mc, socket);
29218df0b46SAnup Patel     size = riscv_socket_mem_size(mc, socket);
29318df0b46SAnup Patel     mem_name = g_strdup_printf("/memory@%lx", (long)addr);
2940ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, mem_name);
2950ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, mem_name, "reg",
29618df0b46SAnup Patel         addr >> 32, addr, size >> 32, size);
2970ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, mem_name, "device_type", "memory");
2980ffc1a95SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, mem_name, socket);
29918df0b46SAnup Patel     g_free(mem_name);
3000ffc1a95SAnup Patel }
30104331d0bSMichael Clark 
3020ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s,
3030ffc1a95SAnup Patel                                     const MemMapEntry *memmap, int socket,
3040ffc1a95SAnup Patel                                     uint32_t *intc_phandles)
3050ffc1a95SAnup Patel {
3060ffc1a95SAnup Patel     int cpu;
3070ffc1a95SAnup Patel     char *clint_name;
3080ffc1a95SAnup Patel     uint32_t *clint_cells;
3090ffc1a95SAnup Patel     unsigned long clint_addr;
3100ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
3110ffc1a95SAnup Patel     static const char * const clint_compat[2] = {
3120ffc1a95SAnup Patel         "sifive,clint0", "riscv,clint0"
3130ffc1a95SAnup Patel     };
3140ffc1a95SAnup Patel 
3150ffc1a95SAnup Patel     clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
3160ffc1a95SAnup Patel 
3170ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
3180ffc1a95SAnup Patel         clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
3190ffc1a95SAnup Patel         clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
3200ffc1a95SAnup Patel         clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
3210ffc1a95SAnup Patel         clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
3220ffc1a95SAnup Patel     }
3230ffc1a95SAnup Patel 
3240ffc1a95SAnup Patel     clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
32518df0b46SAnup Patel     clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr);
3260ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, clint_name);
3270ffc1a95SAnup Patel     qemu_fdt_setprop_string_array(mc->fdt, clint_name, "compatible",
3280ffc1a95SAnup Patel                                   (char **)&clint_compat,
3290ffc1a95SAnup Patel                                   ARRAY_SIZE(clint_compat));
3300ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, clint_name, "reg",
33118df0b46SAnup Patel         0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size);
3320ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, clint_name, "interrupts-extended",
33318df0b46SAnup Patel         clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
3340ffc1a95SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, clint_name, socket);
33518df0b46SAnup Patel     g_free(clint_name);
33618df0b46SAnup Patel 
3370ffc1a95SAnup Patel     g_free(clint_cells);
3380ffc1a95SAnup Patel }
3390ffc1a95SAnup Patel 
340954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s,
341954886eaSAnup Patel                                      const MemMapEntry *memmap, int socket,
342954886eaSAnup Patel                                      uint32_t *intc_phandles)
343954886eaSAnup Patel {
344954886eaSAnup Patel     int cpu;
345954886eaSAnup Patel     char *name;
34628d8c281SAnup Patel     unsigned long addr, size;
347954886eaSAnup Patel     uint32_t aclint_cells_size;
348954886eaSAnup Patel     uint32_t *aclint_mswi_cells;
349954886eaSAnup Patel     uint32_t *aclint_sswi_cells;
350954886eaSAnup Patel     uint32_t *aclint_mtimer_cells;
351954886eaSAnup Patel     MachineState *mc = MACHINE(s);
352954886eaSAnup Patel 
353954886eaSAnup Patel     aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
354954886eaSAnup Patel     aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
355954886eaSAnup Patel     aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
356954886eaSAnup Patel 
357954886eaSAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
358954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
359954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT);
360954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
361954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER);
362954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
363954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT);
364954886eaSAnup Patel     }
365954886eaSAnup Patel     aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2;
366954886eaSAnup Patel 
36728d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
368954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket);
369954886eaSAnup Patel         name = g_strdup_printf("/soc/mswi@%lx", addr);
370954886eaSAnup Patel         qemu_fdt_add_subnode(mc->fdt, name);
37128d8c281SAnup Patel         qemu_fdt_setprop_string(mc->fdt, name, "compatible",
37228d8c281SAnup Patel             "riscv,aclint-mswi");
373954886eaSAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "reg",
374954886eaSAnup Patel             0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE);
375954886eaSAnup Patel         qemu_fdt_setprop(mc->fdt, name, "interrupts-extended",
376954886eaSAnup Patel             aclint_mswi_cells, aclint_cells_size);
377954886eaSAnup Patel         qemu_fdt_setprop(mc->fdt, name, "interrupt-controller", NULL, 0);
378954886eaSAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 0);
379954886eaSAnup Patel         riscv_socket_fdt_write_id(mc, mc->fdt, name, socket);
380954886eaSAnup Patel         g_free(name);
38128d8c281SAnup Patel     }
382954886eaSAnup Patel 
38328d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
38428d8c281SAnup Patel         addr = memmap[VIRT_CLINT].base +
38528d8c281SAnup Patel                (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket);
38628d8c281SAnup Patel         size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE;
38728d8c281SAnup Patel     } else {
388954886eaSAnup Patel         addr = memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE +
389954886eaSAnup Patel             (memmap[VIRT_CLINT].size * socket);
39028d8c281SAnup Patel         size = memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE;
39128d8c281SAnup Patel     }
392954886eaSAnup Patel     name = g_strdup_printf("/soc/mtimer@%lx", addr);
393954886eaSAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
394954886eaSAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible",
395954886eaSAnup Patel         "riscv,aclint-mtimer");
396954886eaSAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
397954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIME,
39828d8c281SAnup Patel         0x0, size - RISCV_ACLINT_DEFAULT_MTIME,
399954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP,
400954886eaSAnup Patel         0x0, RISCV_ACLINT_DEFAULT_MTIME);
401954886eaSAnup Patel     qemu_fdt_setprop(mc->fdt, name, "interrupts-extended",
402954886eaSAnup Patel         aclint_mtimer_cells, aclint_cells_size);
403954886eaSAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, name, socket);
404954886eaSAnup Patel     g_free(name);
405954886eaSAnup Patel 
40628d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
407954886eaSAnup Patel         addr = memmap[VIRT_ACLINT_SSWI].base +
408954886eaSAnup Patel             (memmap[VIRT_ACLINT_SSWI].size * socket);
409954886eaSAnup Patel         name = g_strdup_printf("/soc/sswi@%lx", addr);
410954886eaSAnup Patel         qemu_fdt_add_subnode(mc->fdt, name);
41128d8c281SAnup Patel         qemu_fdt_setprop_string(mc->fdt, name, "compatible",
41228d8c281SAnup Patel             "riscv,aclint-sswi");
413954886eaSAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "reg",
414954886eaSAnup Patel             0x0, addr, 0x0, memmap[VIRT_ACLINT_SSWI].size);
415954886eaSAnup Patel         qemu_fdt_setprop(mc->fdt, name, "interrupts-extended",
416954886eaSAnup Patel             aclint_sswi_cells, aclint_cells_size);
417954886eaSAnup Patel         qemu_fdt_setprop(mc->fdt, name, "interrupt-controller", NULL, 0);
418954886eaSAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 0);
419954886eaSAnup Patel         riscv_socket_fdt_write_id(mc, mc->fdt, name, socket);
420954886eaSAnup Patel         g_free(name);
42128d8c281SAnup Patel     }
422954886eaSAnup Patel 
423954886eaSAnup Patel     g_free(aclint_mswi_cells);
424954886eaSAnup Patel     g_free(aclint_mtimer_cells);
425954886eaSAnup Patel     g_free(aclint_sswi_cells);
426954886eaSAnup Patel }
427954886eaSAnup Patel 
4280ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s,
4290ffc1a95SAnup Patel                                    const MemMapEntry *memmap, int socket,
4300ffc1a95SAnup Patel                                    uint32_t *phandle, uint32_t *intc_phandles,
4310ffc1a95SAnup Patel                                    uint32_t *plic_phandles)
4320ffc1a95SAnup Patel {
4330ffc1a95SAnup Patel     int cpu;
4340ffc1a95SAnup Patel     char *plic_name;
4350ffc1a95SAnup Patel     uint32_t *plic_cells;
4360ffc1a95SAnup Patel     unsigned long plic_addr;
4370ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
4380ffc1a95SAnup Patel     static const char * const plic_compat[2] = {
4390ffc1a95SAnup Patel         "sifive,plic-1.0.0", "riscv,plic0"
4400ffc1a95SAnup Patel     };
4410ffc1a95SAnup Patel 
442ad40be27SYifei Jiang     if (kvm_enabled()) {
443ad40be27SYifei Jiang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
444ad40be27SYifei Jiang     } else {
4450ffc1a95SAnup Patel         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
446ad40be27SYifei Jiang     }
4470ffc1a95SAnup Patel 
4480ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
449ad40be27SYifei Jiang         if (kvm_enabled()) {
450ad40be27SYifei Jiang             plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
451ad40be27SYifei Jiang             plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
452ad40be27SYifei Jiang         } else {
4530ffc1a95SAnup Patel             plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
4540ffc1a95SAnup Patel             plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT);
4550ffc1a95SAnup Patel             plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
4560ffc1a95SAnup Patel             plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT);
4570ffc1a95SAnup Patel         }
458ad40be27SYifei Jiang     }
4590ffc1a95SAnup Patel 
4600ffc1a95SAnup Patel     plic_phandles[socket] = (*phandle)++;
46118df0b46SAnup Patel     plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket);
46218df0b46SAnup Patel     plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr);
4630ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, plic_name);
4640ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, plic_name,
46518df0b46SAnup Patel         "#interrupt-cells", FDT_PLIC_INT_CELLS);
4660ffc1a95SAnup Patel     qemu_fdt_setprop_string_array(mc->fdt, plic_name, "compatible",
4670ffc1a95SAnup Patel                                   (char **)&plic_compat,
4680ffc1a95SAnup Patel                                   ARRAY_SIZE(plic_compat));
4690ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, plic_name, "interrupt-controller", NULL, 0);
4700ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, plic_name, "interrupts-extended",
47118df0b46SAnup Patel         plic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
4720ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, plic_name, "reg",
47318df0b46SAnup Patel         0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size);
4740ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, plic_name, "riscv,ndev", VIRTIO_NDEV);
4750ffc1a95SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, plic_name, socket);
4760ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, plic_name, "phandle",
4770ffc1a95SAnup Patel         plic_phandles[socket]);
47818df0b46SAnup Patel     g_free(plic_name);
47918df0b46SAnup Patel 
48018df0b46SAnup Patel     g_free(plic_cells);
4810ffc1a95SAnup Patel }
4820ffc1a95SAnup Patel 
48328d8c281SAnup Patel static uint32_t imsic_num_bits(uint32_t count)
48428d8c281SAnup Patel {
48528d8c281SAnup Patel     uint32_t ret = 0;
48628d8c281SAnup Patel 
48728d8c281SAnup Patel     while (BIT(ret) < count) {
48828d8c281SAnup Patel         ret++;
48928d8c281SAnup Patel     }
49028d8c281SAnup Patel 
49128d8c281SAnup Patel     return ret;
49228d8c281SAnup Patel }
49328d8c281SAnup Patel 
49428d8c281SAnup Patel static void create_fdt_imsic(RISCVVirtState *s, const MemMapEntry *memmap,
495e6faee65SAnup Patel                              uint32_t *phandle, uint32_t *intc_phandles,
49628d8c281SAnup Patel                              uint32_t *msi_m_phandle, uint32_t *msi_s_phandle)
49728d8c281SAnup Patel {
49828d8c281SAnup Patel     int cpu, socket;
49928d8c281SAnup Patel     char *imsic_name;
50028d8c281SAnup Patel     MachineState *mc = MACHINE(s);
50128d8c281SAnup Patel     uint32_t imsic_max_hart_per_socket, imsic_guest_bits;
50228d8c281SAnup Patel     uint32_t *imsic_cells, *imsic_regs, imsic_addr, imsic_size;
50328d8c281SAnup Patel 
50428d8c281SAnup Patel     *msi_m_phandle = (*phandle)++;
50528d8c281SAnup Patel     *msi_s_phandle = (*phandle)++;
50628d8c281SAnup Patel     imsic_cells = g_new0(uint32_t, mc->smp.cpus * 2);
50728d8c281SAnup Patel     imsic_regs = g_new0(uint32_t, riscv_socket_count(mc) * 4);
50828d8c281SAnup Patel 
50928d8c281SAnup Patel     /* M-level IMSIC node */
51028d8c281SAnup Patel     for (cpu = 0; cpu < mc->smp.cpus; cpu++) {
51128d8c281SAnup Patel         imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
51228d8c281SAnup Patel         imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT);
51328d8c281SAnup Patel     }
51428d8c281SAnup Patel     imsic_max_hart_per_socket = 0;
51528d8c281SAnup Patel     for (socket = 0; socket < riscv_socket_count(mc); socket++) {
51628d8c281SAnup Patel         imsic_addr = memmap[VIRT_IMSIC_M].base +
51728d8c281SAnup Patel                      socket * VIRT_IMSIC_GROUP_MAX_SIZE;
51828d8c281SAnup Patel         imsic_size = IMSIC_HART_SIZE(0) * s->soc[socket].num_harts;
51928d8c281SAnup Patel         imsic_regs[socket * 4 + 0] = 0;
52028d8c281SAnup Patel         imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr);
52128d8c281SAnup Patel         imsic_regs[socket * 4 + 2] = 0;
52228d8c281SAnup Patel         imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size);
52328d8c281SAnup Patel         if (imsic_max_hart_per_socket < s->soc[socket].num_harts) {
52428d8c281SAnup Patel             imsic_max_hart_per_socket = s->soc[socket].num_harts;
52528d8c281SAnup Patel         }
52628d8c281SAnup Patel     }
52728d8c281SAnup Patel     imsic_name = g_strdup_printf("/soc/imsics@%lx",
52828d8c281SAnup Patel         (unsigned long)memmap[VIRT_IMSIC_M].base);
52928d8c281SAnup Patel     qemu_fdt_add_subnode(mc->fdt, imsic_name);
53028d8c281SAnup Patel     qemu_fdt_setprop_string(mc->fdt, imsic_name, "compatible",
53128d8c281SAnup Patel         "riscv,imsics");
53228d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "#interrupt-cells",
53328d8c281SAnup Patel         FDT_IMSIC_INT_CELLS);
53428d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "interrupt-controller",
53528d8c281SAnup Patel         NULL, 0);
53628d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "msi-controller",
53728d8c281SAnup Patel         NULL, 0);
53828d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "interrupts-extended",
53928d8c281SAnup Patel         imsic_cells, mc->smp.cpus * sizeof(uint32_t) * 2);
54028d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "reg", imsic_regs,
54128d8c281SAnup Patel         riscv_socket_count(mc) * sizeof(uint32_t) * 4);
54228d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,num-ids",
54328d8c281SAnup Patel         VIRT_IRQCHIP_NUM_MSIS);
54428d8c281SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, imsic_name, "riscv,ipi-id",
54528d8c281SAnup Patel         VIRT_IRQCHIP_IPI_MSI);
54628d8c281SAnup Patel     if (riscv_socket_count(mc) > 1) {
54728d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,hart-index-bits",
54828d8c281SAnup Patel             imsic_num_bits(imsic_max_hart_per_socket));
54928d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-bits",
55028d8c281SAnup Patel             imsic_num_bits(riscv_socket_count(mc)));
55128d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-shift",
55228d8c281SAnup Patel             IMSIC_MMIO_GROUP_MIN_SHIFT);
55328d8c281SAnup Patel     }
55428d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "phandle", *msi_m_phandle);
55528d8c281SAnup Patel     g_free(imsic_name);
55628d8c281SAnup Patel 
55728d8c281SAnup Patel     /* S-level IMSIC node */
55828d8c281SAnup Patel     for (cpu = 0; cpu < mc->smp.cpus; cpu++) {
55928d8c281SAnup Patel         imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
56028d8c281SAnup Patel         imsic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
56128d8c281SAnup Patel     }
56228d8c281SAnup Patel     imsic_guest_bits = imsic_num_bits(s->aia_guests + 1);
56328d8c281SAnup Patel     imsic_max_hart_per_socket = 0;
56428d8c281SAnup Patel     for (socket = 0; socket < riscv_socket_count(mc); socket++) {
56528d8c281SAnup Patel         imsic_addr = memmap[VIRT_IMSIC_S].base +
56628d8c281SAnup Patel                      socket * VIRT_IMSIC_GROUP_MAX_SIZE;
56728d8c281SAnup Patel         imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) *
56828d8c281SAnup Patel                      s->soc[socket].num_harts;
56928d8c281SAnup Patel         imsic_regs[socket * 4 + 0] = 0;
57028d8c281SAnup Patel         imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr);
57128d8c281SAnup Patel         imsic_regs[socket * 4 + 2] = 0;
57228d8c281SAnup Patel         imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size);
57328d8c281SAnup Patel         if (imsic_max_hart_per_socket < s->soc[socket].num_harts) {
57428d8c281SAnup Patel             imsic_max_hart_per_socket = s->soc[socket].num_harts;
57528d8c281SAnup Patel         }
57628d8c281SAnup Patel     }
57728d8c281SAnup Patel     imsic_name = g_strdup_printf("/soc/imsics@%lx",
57828d8c281SAnup Patel         (unsigned long)memmap[VIRT_IMSIC_S].base);
57928d8c281SAnup Patel     qemu_fdt_add_subnode(mc->fdt, imsic_name);
58028d8c281SAnup Patel     qemu_fdt_setprop_string(mc->fdt, imsic_name, "compatible",
58128d8c281SAnup Patel         "riscv,imsics");
58228d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "#interrupt-cells",
58328d8c281SAnup Patel         FDT_IMSIC_INT_CELLS);
58428d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "interrupt-controller",
58528d8c281SAnup Patel         NULL, 0);
58628d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "msi-controller",
58728d8c281SAnup Patel         NULL, 0);
58828d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "interrupts-extended",
58928d8c281SAnup Patel         imsic_cells, mc->smp.cpus * sizeof(uint32_t) * 2);
59028d8c281SAnup Patel     qemu_fdt_setprop(mc->fdt, imsic_name, "reg", imsic_regs,
59128d8c281SAnup Patel         riscv_socket_count(mc) * sizeof(uint32_t) * 4);
59228d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,num-ids",
59328d8c281SAnup Patel         VIRT_IRQCHIP_NUM_MSIS);
59428d8c281SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, imsic_name, "riscv,ipi-id",
59528d8c281SAnup Patel         VIRT_IRQCHIP_IPI_MSI);
59628d8c281SAnup Patel     if (imsic_guest_bits) {
59728d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,guest-index-bits",
59828d8c281SAnup Patel             imsic_guest_bits);
59928d8c281SAnup Patel     }
60028d8c281SAnup Patel     if (riscv_socket_count(mc) > 1) {
60128d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,hart-index-bits",
60228d8c281SAnup Patel             imsic_num_bits(imsic_max_hart_per_socket));
60328d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-bits",
60428d8c281SAnup Patel             imsic_num_bits(riscv_socket_count(mc)));
60528d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, imsic_name, "riscv,group-index-shift",
60628d8c281SAnup Patel             IMSIC_MMIO_GROUP_MIN_SHIFT);
60728d8c281SAnup Patel     }
60828d8c281SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, imsic_name, "phandle", *msi_s_phandle);
60928d8c281SAnup Patel     g_free(imsic_name);
61028d8c281SAnup Patel 
61128d8c281SAnup Patel     g_free(imsic_regs);
61228d8c281SAnup Patel     g_free(imsic_cells);
61328d8c281SAnup Patel }
61428d8c281SAnup Patel 
61528d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s,
61628d8c281SAnup Patel                                     const MemMapEntry *memmap, int socket,
61728d8c281SAnup Patel                                     uint32_t msi_m_phandle,
61828d8c281SAnup Patel                                     uint32_t msi_s_phandle,
61928d8c281SAnup Patel                                     uint32_t *phandle,
62028d8c281SAnup Patel                                     uint32_t *intc_phandles,
621e6faee65SAnup Patel                                     uint32_t *aplic_phandles)
622e6faee65SAnup Patel {
623e6faee65SAnup Patel     int cpu;
624e6faee65SAnup Patel     char *aplic_name;
625e6faee65SAnup Patel     uint32_t *aplic_cells;
626e6faee65SAnup Patel     unsigned long aplic_addr;
627e6faee65SAnup Patel     MachineState *mc = MACHINE(s);
628e6faee65SAnup Patel     uint32_t aplic_m_phandle, aplic_s_phandle;
629e6faee65SAnup Patel 
630e6faee65SAnup Patel     aplic_m_phandle = (*phandle)++;
631e6faee65SAnup Patel     aplic_s_phandle = (*phandle)++;
632e6faee65SAnup Patel     aplic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
633e6faee65SAnup Patel 
634e6faee65SAnup Patel     /* M-level APLIC node */
635e6faee65SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
636e6faee65SAnup Patel         aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
637e6faee65SAnup Patel         aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_EXT);
638e6faee65SAnup Patel     }
639e6faee65SAnup Patel     aplic_addr = memmap[VIRT_APLIC_M].base +
640e6faee65SAnup Patel                  (memmap[VIRT_APLIC_M].size * socket);
641e6faee65SAnup Patel     aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr);
642e6faee65SAnup Patel     qemu_fdt_add_subnode(mc->fdt, aplic_name);
643e6faee65SAnup Patel     qemu_fdt_setprop_string(mc->fdt, aplic_name, "compatible", "riscv,aplic");
644e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name,
645e6faee65SAnup Patel         "#interrupt-cells", FDT_APLIC_INT_CELLS);
646e6faee65SAnup Patel     qemu_fdt_setprop(mc->fdt, aplic_name, "interrupt-controller", NULL, 0);
64728d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC) {
648e6faee65SAnup Patel         qemu_fdt_setprop(mc->fdt, aplic_name, "interrupts-extended",
649e6faee65SAnup Patel             aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2);
65028d8c281SAnup Patel     } else {
65128d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, aplic_name, "msi-parent",
65228d8c281SAnup Patel             msi_m_phandle);
65328d8c281SAnup Patel     }
654e6faee65SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, aplic_name, "reg",
655e6faee65SAnup Patel         0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_M].size);
656e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,num-sources",
657e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_SOURCES);
658e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,children",
659e6faee65SAnup Patel         aplic_s_phandle);
660e6faee65SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, aplic_name, "riscv,delegate",
661e6faee65SAnup Patel         aplic_s_phandle, 0x1, VIRT_IRQCHIP_NUM_SOURCES);
662e6faee65SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, aplic_name, socket);
663e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "phandle", aplic_m_phandle);
664e6faee65SAnup Patel     g_free(aplic_name);
665e6faee65SAnup Patel 
666e6faee65SAnup Patel     /* S-level APLIC node */
667e6faee65SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
668e6faee65SAnup Patel         aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
669e6faee65SAnup Patel         aplic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
670e6faee65SAnup Patel     }
671e6faee65SAnup Patel     aplic_addr = memmap[VIRT_APLIC_S].base +
672e6faee65SAnup Patel                  (memmap[VIRT_APLIC_S].size * socket);
673e6faee65SAnup Patel     aplic_name = g_strdup_printf("/soc/aplic@%lx", aplic_addr);
674e6faee65SAnup Patel     qemu_fdt_add_subnode(mc->fdt, aplic_name);
675e6faee65SAnup Patel     qemu_fdt_setprop_string(mc->fdt, aplic_name, "compatible", "riscv,aplic");
676e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name,
677e6faee65SAnup Patel         "#interrupt-cells", FDT_APLIC_INT_CELLS);
678e6faee65SAnup Patel     qemu_fdt_setprop(mc->fdt, aplic_name, "interrupt-controller", NULL, 0);
67928d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC) {
680e6faee65SAnup Patel         qemu_fdt_setprop(mc->fdt, aplic_name, "interrupts-extended",
681e6faee65SAnup Patel             aplic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 2);
68228d8c281SAnup Patel     } else {
68328d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, aplic_name, "msi-parent",
68428d8c281SAnup Patel             msi_s_phandle);
68528d8c281SAnup Patel     }
686e6faee65SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, aplic_name, "reg",
687e6faee65SAnup Patel         0x0, aplic_addr, 0x0, memmap[VIRT_APLIC_S].size);
688e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "riscv,num-sources",
689e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_SOURCES);
690e6faee65SAnup Patel     riscv_socket_fdt_write_id(mc, mc->fdt, aplic_name, socket);
691e6faee65SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, aplic_name, "phandle", aplic_s_phandle);
692e6faee65SAnup Patel     g_free(aplic_name);
693e6faee65SAnup Patel 
694e6faee65SAnup Patel     g_free(aplic_cells);
695e6faee65SAnup Patel     aplic_phandles[socket] = aplic_s_phandle;
696e6faee65SAnup Patel }
697e6faee65SAnup Patel 
6980ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap,
6990ffc1a95SAnup Patel                                bool is_32_bit, uint32_t *phandle,
7000ffc1a95SAnup Patel                                uint32_t *irq_mmio_phandle,
7010ffc1a95SAnup Patel                                uint32_t *irq_pcie_phandle,
70228d8c281SAnup Patel                                uint32_t *irq_virtio_phandle,
70328d8c281SAnup Patel                                uint32_t *msi_pcie_phandle)
7040ffc1a95SAnup Patel {
7050ffc1a95SAnup Patel     char *clust_name;
70628d8c281SAnup Patel     int socket, phandle_pos;
7070ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
70828d8c281SAnup Patel     uint32_t msi_m_phandle = 0, msi_s_phandle = 0;
70928d8c281SAnup Patel     uint32_t *intc_phandles, xplic_phandles[MAX_NODES];
7100ffc1a95SAnup Patel 
7110ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/cpus");
7120ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/cpus", "timebase-frequency",
7130ffc1a95SAnup Patel                           RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ);
7140ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/cpus", "#size-cells", 0x0);
7150ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/cpus", "#address-cells", 0x1);
7160ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/cpus/cpu-map");
7170ffc1a95SAnup Patel 
71828d8c281SAnup Patel     intc_phandles = g_new0(uint32_t, mc->smp.cpus);
71928d8c281SAnup Patel 
72028d8c281SAnup Patel     phandle_pos = mc->smp.cpus;
7210ffc1a95SAnup Patel     for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) {
72228d8c281SAnup Patel         phandle_pos -= s->soc[socket].num_harts;
72328d8c281SAnup Patel 
7240ffc1a95SAnup Patel         clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket);
7250ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, clust_name);
7260ffc1a95SAnup Patel 
7270ffc1a95SAnup Patel         create_fdt_socket_cpus(s, socket, clust_name, phandle,
72828d8c281SAnup Patel             is_32_bit, &intc_phandles[phandle_pos]);
7290ffc1a95SAnup Patel 
7300ffc1a95SAnup Patel         create_fdt_socket_memory(s, memmap, socket);
7310ffc1a95SAnup Patel 
73228d8c281SAnup Patel         g_free(clust_name);
73328d8c281SAnup Patel 
734ad40be27SYifei Jiang         if (!kvm_enabled()) {
735954886eaSAnup Patel             if (s->have_aclint) {
73628d8c281SAnup Patel                 create_fdt_socket_aclint(s, memmap, socket,
73728d8c281SAnup Patel                     &intc_phandles[phandle_pos]);
738954886eaSAnup Patel             } else {
73928d8c281SAnup Patel                 create_fdt_socket_clint(s, memmap, socket,
74028d8c281SAnup Patel                     &intc_phandles[phandle_pos]);
741954886eaSAnup Patel             }
742ad40be27SYifei Jiang         }
74328d8c281SAnup Patel     }
74428d8c281SAnup Patel 
74528d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
74628d8c281SAnup Patel         create_fdt_imsic(s, memmap, phandle, intc_phandles,
74728d8c281SAnup Patel             &msi_m_phandle, &msi_s_phandle);
74828d8c281SAnup Patel         *msi_pcie_phandle = msi_s_phandle;
74928d8c281SAnup Patel     }
75028d8c281SAnup Patel 
75128d8c281SAnup Patel     phandle_pos = mc->smp.cpus;
75228d8c281SAnup Patel     for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) {
75328d8c281SAnup Patel         phandle_pos -= s->soc[socket].num_harts;
7540ffc1a95SAnup Patel 
755e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
7560ffc1a95SAnup Patel             create_fdt_socket_plic(s, memmap, socket, phandle,
75728d8c281SAnup Patel                 &intc_phandles[phandle_pos], xplic_phandles);
758e6faee65SAnup Patel         } else {
75928d8c281SAnup Patel             create_fdt_socket_aplic(s, memmap, socket,
76028d8c281SAnup Patel                 msi_m_phandle, msi_s_phandle, phandle,
76128d8c281SAnup Patel                 &intc_phandles[phandle_pos], xplic_phandles);
76228d8c281SAnup Patel         }
763e6faee65SAnup Patel     }
7640ffc1a95SAnup Patel 
7650ffc1a95SAnup Patel     g_free(intc_phandles);
76618df0b46SAnup Patel 
76718df0b46SAnup Patel     for (socket = 0; socket < riscv_socket_count(mc); socket++) {
76818df0b46SAnup Patel         if (socket == 0) {
7690ffc1a95SAnup Patel             *irq_mmio_phandle = xplic_phandles[socket];
7700ffc1a95SAnup Patel             *irq_virtio_phandle = xplic_phandles[socket];
7710ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
77218df0b46SAnup Patel         }
77318df0b46SAnup Patel         if (socket == 1) {
7740ffc1a95SAnup Patel             *irq_virtio_phandle = xplic_phandles[socket];
7750ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
77618df0b46SAnup Patel         }
77718df0b46SAnup Patel         if (socket == 2) {
7780ffc1a95SAnup Patel             *irq_pcie_phandle = xplic_phandles[socket];
77918df0b46SAnup Patel         }
78018df0b46SAnup Patel     }
78118df0b46SAnup Patel 
7820ffc1a95SAnup Patel     riscv_socket_fdt_write_distance_matrix(mc, mc->fdt);
7830ffc1a95SAnup Patel }
7840ffc1a95SAnup Patel 
7850ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap,
7860ffc1a95SAnup Patel                               uint32_t irq_virtio_phandle)
7870ffc1a95SAnup Patel {
7880ffc1a95SAnup Patel     int i;
7890ffc1a95SAnup Patel     char *name;
7900ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
79104331d0bSMichael Clark 
79204331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
79318df0b46SAnup Patel         name = g_strdup_printf("/soc/virtio_mmio@%lx",
79404331d0bSMichael Clark             (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size));
7950ffc1a95SAnup Patel         qemu_fdt_add_subnode(mc->fdt, name);
7960ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, name, "compatible", "virtio,mmio");
7970ffc1a95SAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "reg",
79804331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
79904331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].size);
8000ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent",
8010ffc1a95SAnup Patel             irq_virtio_phandle);
802e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
803e6faee65SAnup Patel             qemu_fdt_setprop_cell(mc->fdt, name, "interrupts",
804e6faee65SAnup Patel                                   VIRTIO_IRQ + i);
805e6faee65SAnup Patel         } else {
806e6faee65SAnup Patel             qemu_fdt_setprop_cells(mc->fdt, name, "interrupts",
807e6faee65SAnup Patel                                    VIRTIO_IRQ + i, 0x4);
808e6faee65SAnup Patel         }
80918df0b46SAnup Patel         g_free(name);
81004331d0bSMichael Clark     }
8110ffc1a95SAnup Patel }
8120ffc1a95SAnup Patel 
8130ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap,
81428d8c281SAnup Patel                             uint32_t irq_pcie_phandle,
81528d8c281SAnup Patel                             uint32_t msi_pcie_phandle)
8160ffc1a95SAnup Patel {
8170ffc1a95SAnup Patel     char *name;
8180ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
81904331d0bSMichael Clark 
82018df0b46SAnup Patel     name = g_strdup_printf("/soc/pci@%lx",
8216d56e396SAlistair Francis         (long) memmap[VIRT_PCIE_ECAM].base);
8220ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
8230ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "#address-cells",
8240ffc1a95SAnup Patel         FDT_PCI_ADDR_CELLS);
8250ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells",
8260ffc1a95SAnup Patel         FDT_PCI_INT_CELLS);
8270ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "#size-cells", 0x2);
8280ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible",
8290ffc1a95SAnup Patel         "pci-host-ecam-generic");
8300ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "device_type", "pci");
8310ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "linux,pci-domain", 0);
8320ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "bus-range", 0,
83318df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1);
8340ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, name, "dma-coherent", NULL, 0);
83528d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
83628d8c281SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "msi-parent", msi_pcie_phandle);
83728d8c281SAnup Patel     }
8380ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg", 0,
83918df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size);
8400ffc1a95SAnup Patel     qemu_fdt_setprop_sized_cells(mc->fdt, name, "ranges",
8416d56e396SAlistair Francis         1, FDT_PCI_RANGE_IOPORT, 2, 0,
8426d56e396SAlistair Francis         2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size,
8436d56e396SAlistair Francis         1, FDT_PCI_RANGE_MMIO,
8446d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base,
84519800265SBin Meng         2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size,
84619800265SBin Meng         1, FDT_PCI_RANGE_MMIO_64BIT,
84719800265SBin Meng         2, virt_high_pcie_memmap.base,
84819800265SBin Meng         2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size);
84919800265SBin Meng 
850e6faee65SAnup Patel     create_pcie_irq_map(s, mc->fdt, name, irq_pcie_phandle);
85118df0b46SAnup Patel     g_free(name);
8520ffc1a95SAnup Patel }
8536d56e396SAlistair Francis 
8540ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap,
8550ffc1a95SAnup Patel                              uint32_t *phandle)
8560ffc1a95SAnup Patel {
8570ffc1a95SAnup Patel     char *name;
8580ffc1a95SAnup Patel     uint32_t test_phandle;
8590ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
8600ffc1a95SAnup Patel 
8610ffc1a95SAnup Patel     test_phandle = (*phandle)++;
86218df0b46SAnup Patel     name = g_strdup_printf("/soc/test@%lx",
86304331d0bSMichael Clark         (long)memmap[VIRT_TEST].base);
8640ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
8659c0fb20cSPalmer Dabbelt     {
8662cc04550SBin Meng         static const char * const compat[3] = {
8672cc04550SBin Meng             "sifive,test1", "sifive,test0", "syscon"
8682cc04550SBin Meng         };
8690ffc1a95SAnup Patel         qemu_fdt_setprop_string_array(mc->fdt, name, "compatible",
8700ffc1a95SAnup Patel                                       (char **)&compat, ARRAY_SIZE(compat));
8719c0fb20cSPalmer Dabbelt     }
8720ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
8730ffc1a95SAnup Patel         0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size);
8740ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "phandle", test_phandle);
8750ffc1a95SAnup Patel     test_phandle = qemu_fdt_get_phandle(mc->fdt, name);
87618df0b46SAnup Patel     g_free(name);
8770e404da0SAnup Patel 
87818df0b46SAnup Patel     name = g_strdup_printf("/soc/reboot");
8790ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
8800ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "syscon-reboot");
8810ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "regmap", test_phandle);
8820ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "offset", 0x0);
8830ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "value", FINISHER_RESET);
88418df0b46SAnup Patel     g_free(name);
8850e404da0SAnup Patel 
88618df0b46SAnup Patel     name = g_strdup_printf("/soc/poweroff");
8870ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
8880ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "syscon-poweroff");
8890ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "regmap", test_phandle);
8900ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "offset", 0x0);
8910ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "value", FINISHER_PASS);
89218df0b46SAnup Patel     g_free(name);
8930ffc1a95SAnup Patel }
8940ffc1a95SAnup Patel 
8950ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap,
8960ffc1a95SAnup Patel                             uint32_t irq_mmio_phandle)
8970ffc1a95SAnup Patel {
8980ffc1a95SAnup Patel     char *name;
8990ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
90004331d0bSMichael Clark 
90118df0b46SAnup Patel     name = g_strdup_printf("/soc/uart@%lx", (long)memmap[VIRT_UART0].base);
9020ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
9030ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "ns16550a");
9040ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
90504331d0bSMichael Clark         0x0, memmap[VIRT_UART0].base,
90604331d0bSMichael Clark         0x0, memmap[VIRT_UART0].size);
9070ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "clock-frequency", 3686400);
9080ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent", irq_mmio_phandle);
909e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
9100ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", UART0_IRQ);
911e6faee65SAnup Patel     } else {
912e6faee65SAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "interrupts", UART0_IRQ, 0x4);
913e6faee65SAnup Patel     }
91404331d0bSMichael Clark 
9150ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/chosen");
9160ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/chosen", "stdout-path", name);
91718df0b46SAnup Patel     g_free(name);
9180ffc1a95SAnup Patel }
9190ffc1a95SAnup Patel 
9200ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap,
9210ffc1a95SAnup Patel                            uint32_t irq_mmio_phandle)
9220ffc1a95SAnup Patel {
9230ffc1a95SAnup Patel     char *name;
9240ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
92571eb522cSAlistair Francis 
92618df0b46SAnup Patel     name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base);
9270ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, name);
9280ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, name, "compatible",
9290ffc1a95SAnup Patel         "google,goldfish-rtc");
9300ffc1a95SAnup Patel     qemu_fdt_setprop_cells(mc->fdt, name, "reg",
9310ffc1a95SAnup Patel         0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size);
9320ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent",
9330ffc1a95SAnup Patel         irq_mmio_phandle);
934e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
9350ffc1a95SAnup Patel         qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", RTC_IRQ);
936e6faee65SAnup Patel     } else {
937e6faee65SAnup Patel         qemu_fdt_setprop_cells(mc->fdt, name, "interrupts", RTC_IRQ, 0x4);
938e6faee65SAnup Patel     }
93918df0b46SAnup Patel     g_free(name);
9400ffc1a95SAnup Patel }
9410ffc1a95SAnup Patel 
9420ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap)
9430ffc1a95SAnup Patel {
9440ffc1a95SAnup Patel     char *name;
9450ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
9460ffc1a95SAnup Patel     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
9470ffc1a95SAnup Patel     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
94867b5ef30SAnup Patel 
94958bde469SBin Meng     name = g_strdup_printf("/flash@%" PRIx64, flashbase);
950c65d7080SAlex Bennée     qemu_fdt_add_subnode(mc->fdt, name);
951c65d7080SAlex Bennée     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "cfi-flash");
952c65d7080SAlex Bennée     qemu_fdt_setprop_sized_cells(mc->fdt, name, "reg",
95371eb522cSAlistair Francis                                  2, flashbase, 2, flashsize,
95471eb522cSAlistair Francis                                  2, flashbase + flashsize, 2, flashsize);
955c65d7080SAlex Bennée     qemu_fdt_setprop_cell(mc->fdt, name, "bank-width", 4);
95618df0b46SAnup Patel     g_free(name);
9570ffc1a95SAnup Patel }
9580ffc1a95SAnup Patel 
9590ffc1a95SAnup Patel static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap,
9600ffc1a95SAnup Patel                        uint64_t mem_size, const char *cmdline, bool is_32_bit)
9610ffc1a95SAnup Patel {
9620ffc1a95SAnup Patel     MachineState *mc = MACHINE(s);
96328d8c281SAnup Patel     uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1;
9640ffc1a95SAnup Patel     uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1;
9650ffc1a95SAnup Patel 
9660ffc1a95SAnup Patel     if (mc->dtb) {
9670ffc1a95SAnup Patel         mc->fdt = load_device_tree(mc->dtb, &s->fdt_size);
9680ffc1a95SAnup Patel         if (!mc->fdt) {
9690ffc1a95SAnup Patel             error_report("load_device_tree() failed");
9700ffc1a95SAnup Patel             exit(1);
9710ffc1a95SAnup Patel         }
9720ffc1a95SAnup Patel         goto update_bootargs;
9730ffc1a95SAnup Patel     } else {
9740ffc1a95SAnup Patel         mc->fdt = create_device_tree(&s->fdt_size);
9750ffc1a95SAnup Patel         if (!mc->fdt) {
9760ffc1a95SAnup Patel             error_report("create_device_tree() failed");
9770ffc1a95SAnup Patel             exit(1);
9780ffc1a95SAnup Patel         }
9790ffc1a95SAnup Patel     }
9800ffc1a95SAnup Patel 
9810ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/", "model", "riscv-virtio,qemu");
9820ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/", "compatible", "riscv-virtio");
9830ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/", "#size-cells", 0x2);
9840ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/", "#address-cells", 0x2);
9850ffc1a95SAnup Patel 
9860ffc1a95SAnup Patel     qemu_fdt_add_subnode(mc->fdt, "/soc");
9870ffc1a95SAnup Patel     qemu_fdt_setprop(mc->fdt, "/soc", "ranges", NULL, 0);
9880ffc1a95SAnup Patel     qemu_fdt_setprop_string(mc->fdt, "/soc", "compatible", "simple-bus");
9890ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/soc", "#size-cells", 0x2);
9900ffc1a95SAnup Patel     qemu_fdt_setprop_cell(mc->fdt, "/soc", "#address-cells", 0x2);
9910ffc1a95SAnup Patel 
9920ffc1a95SAnup Patel     create_fdt_sockets(s, memmap, is_32_bit, &phandle,
99328d8c281SAnup Patel         &irq_mmio_phandle, &irq_pcie_phandle, &irq_virtio_phandle,
99428d8c281SAnup Patel         &msi_pcie_phandle);
9950ffc1a95SAnup Patel 
9960ffc1a95SAnup Patel     create_fdt_virtio(s, memmap, irq_virtio_phandle);
9970ffc1a95SAnup Patel 
99828d8c281SAnup Patel     create_fdt_pcie(s, memmap, irq_pcie_phandle, msi_pcie_phandle);
9990ffc1a95SAnup Patel 
10000ffc1a95SAnup Patel     create_fdt_reset(s, memmap, &phandle);
10010ffc1a95SAnup Patel 
10020ffc1a95SAnup Patel     create_fdt_uart(s, memmap, irq_mmio_phandle);
10030ffc1a95SAnup Patel 
10040ffc1a95SAnup Patel     create_fdt_rtc(s, memmap, irq_mmio_phandle);
10050ffc1a95SAnup Patel 
10060ffc1a95SAnup Patel     create_fdt_flash(s, memmap);
10074e1e3003SAnup Patel 
10084e1e3003SAnup Patel update_bootargs:
100958303fc0SBin Meng     if (cmdline && *cmdline) {
10100ffc1a95SAnup Patel         qemu_fdt_setprop_string(mc->fdt, "/chosen", "bootargs", cmdline);
10114e1e3003SAnup Patel     }
101204331d0bSMichael Clark }
101304331d0bSMichael Clark 
10146d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem,
10156d56e396SAlistair Francis                                           hwaddr ecam_base, hwaddr ecam_size,
10166d56e396SAlistair Francis                                           hwaddr mmio_base, hwaddr mmio_size,
101719800265SBin Meng                                           hwaddr high_mmio_base,
101819800265SBin Meng                                           hwaddr high_mmio_size,
10196d56e396SAlistair Francis                                           hwaddr pio_base,
1020e6faee65SAnup Patel                                           DeviceState *irqchip)
10216d56e396SAlistair Francis {
10226d56e396SAlistair Francis     DeviceState *dev;
10236d56e396SAlistair Francis     MemoryRegion *ecam_alias, *ecam_reg;
102419800265SBin Meng     MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg;
10256d56e396SAlistair Francis     qemu_irq irq;
10266d56e396SAlistair Francis     int i;
10276d56e396SAlistair Francis 
10283e80f690SMarkus Armbruster     dev = qdev_new(TYPE_GPEX_HOST);
10296d56e396SAlistair Francis 
10303c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
10316d56e396SAlistair Francis 
10326d56e396SAlistair Francis     ecam_alias = g_new0(MemoryRegion, 1);
10336d56e396SAlistair Francis     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
10346d56e396SAlistair Francis     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
10356d56e396SAlistair Francis                              ecam_reg, 0, ecam_size);
10366d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias);
10376d56e396SAlistair Francis 
10386d56e396SAlistair Francis     mmio_alias = g_new0(MemoryRegion, 1);
10396d56e396SAlistair Francis     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
10406d56e396SAlistair Francis     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
10416d56e396SAlistair Francis                              mmio_reg, mmio_base, mmio_size);
10426d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias);
10436d56e396SAlistair Francis 
104419800265SBin Meng     /* Map high MMIO space */
104519800265SBin Meng     high_mmio_alias = g_new0(MemoryRegion, 1);
104619800265SBin Meng     memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high",
104719800265SBin Meng                              mmio_reg, high_mmio_base, high_mmio_size);
104819800265SBin Meng     memory_region_add_subregion(get_system_memory(), high_mmio_base,
104919800265SBin Meng                                 high_mmio_alias);
105019800265SBin Meng 
10516d56e396SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base);
10526d56e396SAlistair Francis 
10536d56e396SAlistair Francis     for (i = 0; i < GPEX_NUM_IRQS; i++) {
1054e6faee65SAnup Patel         irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i);
10556d56e396SAlistair Francis 
10566d56e396SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq);
10576d56e396SAlistair Francis         gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i);
10586d56e396SAlistair Francis     }
10596d56e396SAlistair Francis 
10606d56e396SAlistair Francis     return dev;
10616d56e396SAlistair Francis }
10626d56e396SAlistair Francis 
10630489348dSAsherah Connor static FWCfgState *create_fw_cfg(const MachineState *mc)
10640489348dSAsherah Connor {
10650489348dSAsherah Connor     hwaddr base = virt_memmap[VIRT_FW_CFG].base;
10660489348dSAsherah Connor     hwaddr size = virt_memmap[VIRT_FW_CFG].size;
10670489348dSAsherah Connor     FWCfgState *fw_cfg;
10680489348dSAsherah Connor     char *nodename;
10690489348dSAsherah Connor 
10700489348dSAsherah Connor     fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16,
10710489348dSAsherah Connor                                   &address_space_memory);
10720489348dSAsherah Connor     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)mc->smp.cpus);
10730489348dSAsherah Connor 
10740489348dSAsherah Connor     nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base);
10750489348dSAsherah Connor     qemu_fdt_add_subnode(mc->fdt, nodename);
10760489348dSAsherah Connor     qemu_fdt_setprop_string(mc->fdt, nodename,
10770489348dSAsherah Connor                             "compatible", "qemu,fw-cfg-mmio");
10780489348dSAsherah Connor     qemu_fdt_setprop_sized_cells(mc->fdt, nodename, "reg",
10790489348dSAsherah Connor                                  2, base, 2, size);
10800489348dSAsherah Connor     qemu_fdt_setprop(mc->fdt, nodename, "dma-coherent", NULL, 0);
10810489348dSAsherah Connor     g_free(nodename);
10820489348dSAsherah Connor     return fw_cfg;
10830489348dSAsherah Connor }
10840489348dSAsherah Connor 
1085e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket,
1086e6faee65SAnup Patel                                      int base_hartid, int hart_count)
1087e6faee65SAnup Patel {
1088e6faee65SAnup Patel     DeviceState *ret;
1089e6faee65SAnup Patel     char *plic_hart_config;
1090e6faee65SAnup Patel 
1091e6faee65SAnup Patel     /* Per-socket PLIC hart topology configuration string */
1092e6faee65SAnup Patel     plic_hart_config = riscv_plic_hart_config_string(hart_count);
1093e6faee65SAnup Patel 
1094e6faee65SAnup Patel     /* Per-socket PLIC */
1095e6faee65SAnup Patel     ret = sifive_plic_create(
1096e6faee65SAnup Patel             memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size,
1097e6faee65SAnup Patel             plic_hart_config, hart_count, base_hartid,
1098e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_SOURCES,
1099e6faee65SAnup Patel             ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1),
1100e6faee65SAnup Patel             VIRT_PLIC_PRIORITY_BASE,
1101e6faee65SAnup Patel             VIRT_PLIC_PENDING_BASE,
1102e6faee65SAnup Patel             VIRT_PLIC_ENABLE_BASE,
1103e6faee65SAnup Patel             VIRT_PLIC_ENABLE_STRIDE,
1104e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_BASE,
1105e6faee65SAnup Patel             VIRT_PLIC_CONTEXT_STRIDE,
1106e6faee65SAnup Patel             memmap[VIRT_PLIC].size);
1107e6faee65SAnup Patel 
1108e6faee65SAnup Patel     g_free(plic_hart_config);
1109e6faee65SAnup Patel 
1110e6faee65SAnup Patel     return ret;
1111e6faee65SAnup Patel }
1112e6faee65SAnup Patel 
111328d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests,
1114e6faee65SAnup Patel                                     const MemMapEntry *memmap, int socket,
1115e6faee65SAnup Patel                                     int base_hartid, int hart_count)
1116e6faee65SAnup Patel {
111728d8c281SAnup Patel     int i;
111828d8c281SAnup Patel     hwaddr addr;
111928d8c281SAnup Patel     uint32_t guest_bits;
1120e6faee65SAnup Patel     DeviceState *aplic_m;
112128d8c281SAnup Patel     bool msimode = (aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) ? true : false;
112228d8c281SAnup Patel 
112328d8c281SAnup Patel     if (msimode) {
112428d8c281SAnup Patel         /* Per-socket M-level IMSICs */
112528d8c281SAnup Patel         addr = memmap[VIRT_IMSIC_M].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
112628d8c281SAnup Patel         for (i = 0; i < hart_count; i++) {
112728d8c281SAnup Patel             riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0),
112828d8c281SAnup Patel                                base_hartid + i, true, 1,
112928d8c281SAnup Patel                                VIRT_IRQCHIP_NUM_MSIS);
113028d8c281SAnup Patel         }
113128d8c281SAnup Patel 
113228d8c281SAnup Patel         /* Per-socket S-level IMSICs */
113328d8c281SAnup Patel         guest_bits = imsic_num_bits(aia_guests + 1);
113428d8c281SAnup Patel         addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
113528d8c281SAnup Patel         for (i = 0; i < hart_count; i++) {
113628d8c281SAnup Patel             riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits),
113728d8c281SAnup Patel                                base_hartid + i, false, 1 + aia_guests,
113828d8c281SAnup Patel                                VIRT_IRQCHIP_NUM_MSIS);
113928d8c281SAnup Patel         }
114028d8c281SAnup Patel     }
1141e6faee65SAnup Patel 
1142e6faee65SAnup Patel     /* Per-socket M-level APLIC */
1143e6faee65SAnup Patel     aplic_m = riscv_aplic_create(
1144e6faee65SAnup Patel         memmap[VIRT_APLIC_M].base + socket * memmap[VIRT_APLIC_M].size,
1145e6faee65SAnup Patel         memmap[VIRT_APLIC_M].size,
114628d8c281SAnup Patel         (msimode) ? 0 : base_hartid,
114728d8c281SAnup Patel         (msimode) ? 0 : hart_count,
1148e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_SOURCES,
1149e6faee65SAnup Patel         VIRT_IRQCHIP_NUM_PRIO_BITS,
115028d8c281SAnup Patel         msimode, true, NULL);
1151e6faee65SAnup Patel 
1152e6faee65SAnup Patel     if (aplic_m) {
1153e6faee65SAnup Patel         /* Per-socket S-level APLIC */
1154e6faee65SAnup Patel         riscv_aplic_create(
1155e6faee65SAnup Patel             memmap[VIRT_APLIC_S].base + socket * memmap[VIRT_APLIC_S].size,
1156e6faee65SAnup Patel             memmap[VIRT_APLIC_S].size,
115728d8c281SAnup Patel             (msimode) ? 0 : base_hartid,
115828d8c281SAnup Patel             (msimode) ? 0 : hart_count,
1159e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_SOURCES,
1160e6faee65SAnup Patel             VIRT_IRQCHIP_NUM_PRIO_BITS,
116128d8c281SAnup Patel             msimode, false, aplic_m);
1162e6faee65SAnup Patel     }
1163e6faee65SAnup Patel 
1164e6faee65SAnup Patel     return aplic_m;
1165e6faee65SAnup Patel }
1166e6faee65SAnup Patel 
1167*1832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip)
1168*1832b7cbSAlistair Francis {
1169*1832b7cbSAlistair Francis     DeviceState *dev;
1170*1832b7cbSAlistair Francis     SysBusDevice *sysbus;
1171*1832b7cbSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
1172*1832b7cbSAlistair Francis     int i;
1173*1832b7cbSAlistair Francis     MemoryRegion *sysmem = get_system_memory();
1174*1832b7cbSAlistair Francis 
1175*1832b7cbSAlistair Francis     dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
1176*1832b7cbSAlistair Francis     dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE);
1177*1832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS);
1178*1832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "mmio_size", memmap[VIRT_PLATFORM_BUS].size);
1179*1832b7cbSAlistair Francis     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
1180*1832b7cbSAlistair Francis     s->platform_bus_dev = dev;
1181*1832b7cbSAlistair Francis 
1182*1832b7cbSAlistair Francis     sysbus = SYS_BUS_DEVICE(dev);
1183*1832b7cbSAlistair Francis     for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) {
1184*1832b7cbSAlistair Francis         int irq = VIRT_PLATFORM_BUS_IRQ + i;
1185*1832b7cbSAlistair Francis         sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq));
1186*1832b7cbSAlistair Francis     }
1187*1832b7cbSAlistair Francis 
1188*1832b7cbSAlistair Francis     memory_region_add_subregion(sysmem,
1189*1832b7cbSAlistair Francis                                 memmap[VIRT_PLATFORM_BUS].base,
1190*1832b7cbSAlistair Francis                                 sysbus_mmio_get_region(sysbus, 0));
1191*1832b7cbSAlistair Francis }
1192*1832b7cbSAlistair Francis 
11931c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data)
11941c20d3ffSAlistair Francis {
11951c20d3ffSAlistair Francis     RISCVVirtState *s = container_of(notifier, RISCVVirtState,
11961c20d3ffSAlistair Francis                                      machine_done);
11971c20d3ffSAlistair Francis     const MemMapEntry *memmap = virt_memmap;
11981c20d3ffSAlistair Francis     MachineState *machine = MACHINE(s);
11991c20d3ffSAlistair Francis     target_ulong start_addr = memmap[VIRT_DRAM].base;
12001c20d3ffSAlistair Francis     target_ulong firmware_end_addr, kernel_start_addr;
12011c20d3ffSAlistair Francis     uint32_t fdt_load_addr;
12021c20d3ffSAlistair Francis     uint64_t kernel_entry;
12031c20d3ffSAlistair Francis 
12041c20d3ffSAlistair Francis     /*
12051c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
12061c20d3ffSAlistair Francis      * so the "-bios" parameter is not supported when KVM is enabled.
12071c20d3ffSAlistair Francis      */
12081c20d3ffSAlistair Francis     if (kvm_enabled()) {
12091c20d3ffSAlistair Francis         if (machine->firmware) {
12101c20d3ffSAlistair Francis             if (strcmp(machine->firmware, "none")) {
12111c20d3ffSAlistair Francis                 error_report("Machine mode firmware is not supported in "
12121c20d3ffSAlistair Francis                              "combination with KVM.");
12131c20d3ffSAlistair Francis                 exit(1);
12141c20d3ffSAlistair Francis             }
12151c20d3ffSAlistair Francis         } else {
12161c20d3ffSAlistair Francis             machine->firmware = g_strdup("none");
12171c20d3ffSAlistair Francis         }
12181c20d3ffSAlistair Francis     }
12191c20d3ffSAlistair Francis 
12201c20d3ffSAlistair Francis     if (riscv_is_32bit(&s->soc[0])) {
12211c20d3ffSAlistair Francis         firmware_end_addr = riscv_find_and_load_firmware(machine,
12221c20d3ffSAlistair Francis                                     RISCV32_BIOS_BIN, start_addr, NULL);
12231c20d3ffSAlistair Francis     } else {
12241c20d3ffSAlistair Francis         firmware_end_addr = riscv_find_and_load_firmware(machine,
12251c20d3ffSAlistair Francis                                     RISCV64_BIOS_BIN, start_addr, NULL);
12261c20d3ffSAlistair Francis     }
12271c20d3ffSAlistair Francis 
12281c20d3ffSAlistair Francis     if (machine->kernel_filename) {
12291c20d3ffSAlistair Francis         kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0],
12301c20d3ffSAlistair Francis                                                          firmware_end_addr);
12311c20d3ffSAlistair Francis 
12321c20d3ffSAlistair Francis         kernel_entry = riscv_load_kernel(machine->kernel_filename,
12331c20d3ffSAlistair Francis                                          kernel_start_addr, NULL);
12341c20d3ffSAlistair Francis 
12351c20d3ffSAlistair Francis         if (machine->initrd_filename) {
12361c20d3ffSAlistair Francis             hwaddr start;
12371c20d3ffSAlistair Francis             hwaddr end = riscv_load_initrd(machine->initrd_filename,
12381c20d3ffSAlistair Francis                                            machine->ram_size, kernel_entry,
12391c20d3ffSAlistair Francis                                            &start);
12401c20d3ffSAlistair Francis             qemu_fdt_setprop_cell(machine->fdt, "/chosen",
12411c20d3ffSAlistair Francis                                   "linux,initrd-start", start);
12421c20d3ffSAlistair Francis             qemu_fdt_setprop_cell(machine->fdt, "/chosen", "linux,initrd-end",
12431c20d3ffSAlistair Francis                                   end);
12441c20d3ffSAlistair Francis         }
12451c20d3ffSAlistair Francis     } else {
12461c20d3ffSAlistair Francis        /*
12471c20d3ffSAlistair Francis         * If dynamic firmware is used, it doesn't know where is the next mode
12481c20d3ffSAlistair Francis         * if kernel argument is not set.
12491c20d3ffSAlistair Francis         */
12501c20d3ffSAlistair Francis         kernel_entry = 0;
12511c20d3ffSAlistair Francis     }
12521c20d3ffSAlistair Francis 
12531c20d3ffSAlistair Francis     if (drive_get(IF_PFLASH, 0, 0)) {
12541c20d3ffSAlistair Francis         /*
12551c20d3ffSAlistair Francis          * Pflash was supplied, let's overwrite the address we jump to after
12561c20d3ffSAlistair Francis          * reset to the base of the flash.
12571c20d3ffSAlistair Francis          */
12581c20d3ffSAlistair Francis         start_addr = virt_memmap[VIRT_FLASH].base;
12591c20d3ffSAlistair Francis     }
12601c20d3ffSAlistair Francis 
12611c20d3ffSAlistair Francis     /*
12621c20d3ffSAlistair Francis      * Init fw_cfg.  Must be done before riscv_load_fdt, otherwise the device
12631c20d3ffSAlistair Francis      * tree cannot be altered and we get FDT_ERR_NOSPACE.
12641c20d3ffSAlistair Francis      */
12651c20d3ffSAlistair Francis     s->fw_cfg = create_fw_cfg(machine);
12661c20d3ffSAlistair Francis     rom_set_fw(s->fw_cfg);
12671c20d3ffSAlistair Francis 
12681c20d3ffSAlistair Francis     /* Compute the fdt load address in dram */
12691c20d3ffSAlistair Francis     fdt_load_addr = riscv_load_fdt(memmap[VIRT_DRAM].base,
12701c20d3ffSAlistair Francis                                    machine->ram_size, machine->fdt);
12711c20d3ffSAlistair Francis     /* load the reset vector */
12721c20d3ffSAlistair Francis     riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr,
12731c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].base,
12741c20d3ffSAlistair Francis                               virt_memmap[VIRT_MROM].size, kernel_entry,
12751c20d3ffSAlistair Francis                               fdt_load_addr, machine->fdt);
12761c20d3ffSAlistair Francis 
12771c20d3ffSAlistair Francis     /*
12781c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
12791c20d3ffSAlistair Francis      * So here setup kernel start address and fdt address.
12801c20d3ffSAlistair Francis      * TODO:Support firmware loading and integrate to TCG start
12811c20d3ffSAlistair Francis      */
12821c20d3ffSAlistair Francis     if (kvm_enabled()) {
12831c20d3ffSAlistair Francis         riscv_setup_direct_kernel(kernel_entry, fdt_load_addr);
12841c20d3ffSAlistair Francis     }
12851c20d3ffSAlistair Francis }
12861c20d3ffSAlistair Francis 
1287b2a3a071SBin Meng static void virt_machine_init(MachineState *machine)
128804331d0bSMichael Clark {
128973261285SBin Meng     const MemMapEntry *memmap = virt_memmap;
1290cdfc19e4SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(machine);
129104331d0bSMichael Clark     MemoryRegion *system_memory = get_system_memory();
12925aec3247SMichael Clark     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
1293e6faee65SAnup Patel     char *soc_name;
1294e6faee65SAnup Patel     DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip;
129533fcedfaSPeter Maydell     int i, base_hartid, hart_count;
129604331d0bSMichael Clark 
129718df0b46SAnup Patel     /* Check socket count limit */
129818df0b46SAnup Patel     if (VIRT_SOCKETS_MAX < riscv_socket_count(machine)) {
129918df0b46SAnup Patel         error_report("number of sockets/nodes should be less than %d",
130018df0b46SAnup Patel             VIRT_SOCKETS_MAX);
130118df0b46SAnup Patel         exit(1);
130218df0b46SAnup Patel     }
130318df0b46SAnup Patel 
130418df0b46SAnup Patel     /* Initialize sockets */
1305e6faee65SAnup Patel     mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL;
130618df0b46SAnup Patel     for (i = 0; i < riscv_socket_count(machine); i++) {
130718df0b46SAnup Patel         if (!riscv_socket_check_hartids(machine, i)) {
130818df0b46SAnup Patel             error_report("discontinuous hartids in socket%d", i);
130918df0b46SAnup Patel             exit(1);
131018df0b46SAnup Patel         }
131118df0b46SAnup Patel 
131218df0b46SAnup Patel         base_hartid = riscv_socket_first_hartid(machine, i);
131318df0b46SAnup Patel         if (base_hartid < 0) {
131418df0b46SAnup Patel             error_report("can't find hartid base for socket%d", i);
131518df0b46SAnup Patel             exit(1);
131618df0b46SAnup Patel         }
131718df0b46SAnup Patel 
131818df0b46SAnup Patel         hart_count = riscv_socket_hart_count(machine, i);
131918df0b46SAnup Patel         if (hart_count < 0) {
132018df0b46SAnup Patel             error_report("can't find hart count for socket%d", i);
132118df0b46SAnup Patel             exit(1);
132218df0b46SAnup Patel         }
132318df0b46SAnup Patel 
132418df0b46SAnup Patel         soc_name = g_strdup_printf("soc%d", i);
132518df0b46SAnup Patel         object_initialize_child(OBJECT(machine), soc_name, &s->soc[i],
132675a6ed87SMarkus Armbruster                                 TYPE_RISCV_HART_ARRAY);
132718df0b46SAnup Patel         g_free(soc_name);
132818df0b46SAnup Patel         object_property_set_str(OBJECT(&s->soc[i]), "cpu-type",
132918df0b46SAnup Patel                                 machine->cpu_type, &error_abort);
133018df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "hartid-base",
133118df0b46SAnup Patel                                 base_hartid, &error_abort);
133218df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "num-harts",
133318df0b46SAnup Patel                                 hart_count, &error_abort);
133418df0b46SAnup Patel         sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_abort);
133518df0b46SAnup Patel 
1336ad40be27SYifei Jiang         if (!kvm_enabled()) {
133728d8c281SAnup Patel             if (s->have_aclint) {
133828d8c281SAnup Patel                 if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
133928d8c281SAnup Patel                     /* Per-socket ACLINT MTIMER */
134028d8c281SAnup Patel                     riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
134128d8c281SAnup Patel                             i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
134228d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
134328d8c281SAnup Patel                         base_hartid, hart_count,
134428d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
134528d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
134628d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
134728d8c281SAnup Patel                 } else {
134828d8c281SAnup Patel                     /* Per-socket ACLINT MSWI, MTIMER, and SSWI */
134928d8c281SAnup Patel                     riscv_aclint_swi_create(memmap[VIRT_CLINT].base +
135028d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size,
135128d8c281SAnup Patel                         base_hartid, hart_count, false);
135228d8c281SAnup Patel                     riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
135328d8c281SAnup Patel                             i * memmap[VIRT_CLINT].size +
135428d8c281SAnup Patel                             RISCV_ACLINT_SWI_SIZE,
135528d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
135628d8c281SAnup Patel                         base_hartid, hart_count,
135728d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
135828d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
135928d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
136028d8c281SAnup Patel                     riscv_aclint_swi_create(memmap[VIRT_ACLINT_SSWI].base +
136128d8c281SAnup Patel                             i * memmap[VIRT_ACLINT_SSWI].size,
136228d8c281SAnup Patel                         base_hartid, hart_count, true);
136328d8c281SAnup Patel                 }
136428d8c281SAnup Patel             } else {
136528d8c281SAnup Patel                 /* Per-socket SiFive CLINT */
1366b8fb878aSAnup Patel                 riscv_aclint_swi_create(
136718df0b46SAnup Patel                     memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size,
1368b8fb878aSAnup Patel                     base_hartid, hart_count, false);
136928d8c281SAnup Patel                 riscv_aclint_mtimer_create(memmap[VIRT_CLINT].base +
137028d8c281SAnup Patel                         i * memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE,
1371b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count,
1372b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME,
1373b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
1374954886eaSAnup Patel             }
1375ad40be27SYifei Jiang         }
1376954886eaSAnup Patel 
1377e6faee65SAnup Patel         /* Per-socket interrupt controller */
1378e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
1379e6faee65SAnup Patel             s->irqchip[i] = virt_create_plic(memmap, i,
1380e6faee65SAnup Patel                                              base_hartid, hart_count);
1381e6faee65SAnup Patel         } else {
138228d8c281SAnup Patel             s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests,
138328d8c281SAnup Patel                                             memmap, i, base_hartid,
138428d8c281SAnup Patel                                             hart_count);
1385e6faee65SAnup Patel         }
138618df0b46SAnup Patel 
1387e6faee65SAnup Patel         /* Try to use different IRQCHIP instance based device type */
138818df0b46SAnup Patel         if (i == 0) {
1389e6faee65SAnup Patel             mmio_irqchip = s->irqchip[i];
1390e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1391e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
139218df0b46SAnup Patel         }
139318df0b46SAnup Patel         if (i == 1) {
1394e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1395e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
139618df0b46SAnup Patel         }
139718df0b46SAnup Patel         if (i == 2) {
1398e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
139918df0b46SAnup Patel         }
140018df0b46SAnup Patel     }
140104331d0bSMichael Clark 
1402cfeb8a17SBin Meng     if (riscv_is_32bit(&s->soc[0])) {
1403cfeb8a17SBin Meng #if HOST_LONG_BITS == 64
1404cfeb8a17SBin Meng         /* limit RAM size in a 32-bit system */
1405cfeb8a17SBin Meng         if (machine->ram_size > 10 * GiB) {
1406cfeb8a17SBin Meng             machine->ram_size = 10 * GiB;
1407cfeb8a17SBin Meng             error_report("Limiting RAM size to 10 GiB");
1408cfeb8a17SBin Meng         }
1409cfeb8a17SBin Meng #endif
141019800265SBin Meng         virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE;
141119800265SBin Meng         virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE;
141219800265SBin Meng     } else {
141319800265SBin Meng         virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE;
141419800265SBin Meng         virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size;
141519800265SBin Meng         virt_high_pcie_memmap.base =
141619800265SBin Meng             ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size);
1417cfeb8a17SBin Meng     }
1418cfeb8a17SBin Meng 
141904331d0bSMichael Clark     /* register system main memory (actual RAM) */
142004331d0bSMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base,
142103fd0c5fSMingwang Li         machine->ram);
142204331d0bSMichael Clark 
142304331d0bSMichael Clark     /* boot rom */
14245aec3247SMichael Clark     memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom",
14255aec3247SMichael Clark                            memmap[VIRT_MROM].size, &error_fatal);
14265aec3247SMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base,
14275aec3247SMichael Clark                                 mask_rom);
142804331d0bSMichael Clark 
142918df0b46SAnup Patel     /* SiFive Test MMIO device */
143004331d0bSMichael Clark     sifive_test_create(memmap[VIRT_TEST].base);
143104331d0bSMichael Clark 
143218df0b46SAnup Patel     /* VirtIO MMIO devices */
143304331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
143404331d0bSMichael Clark         sysbus_create_simple("virtio-mmio",
143504331d0bSMichael Clark             memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
1436e6faee65SAnup Patel             qdev_get_gpio_in(DEVICE(virtio_irqchip), VIRTIO_IRQ + i));
143704331d0bSMichael Clark     }
143804331d0bSMichael Clark 
14396d56e396SAlistair Francis     gpex_pcie_init(system_memory,
14406d56e396SAlistair Francis                    memmap[VIRT_PCIE_ECAM].base,
14416d56e396SAlistair Francis                    memmap[VIRT_PCIE_ECAM].size,
14426d56e396SAlistair Francis                    memmap[VIRT_PCIE_MMIO].base,
14436d56e396SAlistair Francis                    memmap[VIRT_PCIE_MMIO].size,
144419800265SBin Meng                    virt_high_pcie_memmap.base,
144519800265SBin Meng                    virt_high_pcie_memmap.size,
14466d56e396SAlistair Francis                    memmap[VIRT_PCIE_PIO].base,
1447e6faee65SAnup Patel                    DEVICE(pcie_irqchip));
14486d56e396SAlistair Francis 
1449*1832b7cbSAlistair Francis     create_platform_bus(s, DEVICE(mmio_irqchip));
1450*1832b7cbSAlistair Francis 
145104331d0bSMichael Clark     serial_mm_init(system_memory, memmap[VIRT_UART0].base,
1452e6faee65SAnup Patel         0, qdev_get_gpio_in(DEVICE(mmio_irqchip), UART0_IRQ), 399193,
14539bca0edbSPeter Maydell         serial_hd(0), DEVICE_LITTLE_ENDIAN);
1454b6aa6cedSMichael Clark 
145567b5ef30SAnup Patel     sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base,
1456e6faee65SAnup Patel         qdev_get_gpio_in(DEVICE(mmio_irqchip), RTC_IRQ));
145767b5ef30SAnup Patel 
145871eb522cSAlistair Francis     virt_flash_create(s);
145971eb522cSAlistair Francis 
146071eb522cSAlistair Francis     for (i = 0; i < ARRAY_SIZE(s->flash); i++) {
146171eb522cSAlistair Francis         /* Map legacy -drive if=pflash to machine properties */
146271eb522cSAlistair Francis         pflash_cfi01_legacy_drive(s->flash[i],
146371eb522cSAlistair Francis                                   drive_get(IF_PFLASH, 0, i));
146471eb522cSAlistair Francis     }
146571eb522cSAlistair Francis     virt_flash_map(s, system_memory);
14661c20d3ffSAlistair Francis 
14671c20d3ffSAlistair Francis     /* create device tree */
14681c20d3ffSAlistair Francis     create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline,
14691c20d3ffSAlistair Francis                riscv_is_32bit(&s->soc[0]));
14701c20d3ffSAlistair Francis 
14711c20d3ffSAlistair Francis     s->machine_done.notify = virt_machine_done;
14721c20d3ffSAlistair Francis     qemu_add_machine_init_done_notifier(&s->machine_done);
147304331d0bSMichael Clark }
147404331d0bSMichael Clark 
1475b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj)
147604331d0bSMichael Clark {
1477cdfc19e4SAlistair Francis }
1478cdfc19e4SAlistair Francis 
147928d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp)
148028d8c281SAnup Patel {
148128d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
148228d8c281SAnup Patel     char val[32];
148328d8c281SAnup Patel 
148428d8c281SAnup Patel     sprintf(val, "%d", s->aia_guests);
148528d8c281SAnup Patel     return g_strdup(val);
148628d8c281SAnup Patel }
148728d8c281SAnup Patel 
148828d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp)
148928d8c281SAnup Patel {
149028d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
149128d8c281SAnup Patel 
149228d8c281SAnup Patel     s->aia_guests = atoi(val);
149328d8c281SAnup Patel     if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) {
149428d8c281SAnup Patel         error_setg(errp, "Invalid number of AIA IMSIC guests");
149528d8c281SAnup Patel         error_append_hint(errp, "Valid values be between 0 and %d.\n",
149628d8c281SAnup Patel                           VIRT_IRQCHIP_MAX_GUESTS);
149728d8c281SAnup Patel     }
149828d8c281SAnup Patel }
149928d8c281SAnup Patel 
1500e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp)
1501e6faee65SAnup Patel {
1502e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1503e6faee65SAnup Patel     const char *val;
1504e6faee65SAnup Patel 
1505e6faee65SAnup Patel     switch (s->aia_type) {
1506e6faee65SAnup Patel     case VIRT_AIA_TYPE_APLIC:
1507e6faee65SAnup Patel         val = "aplic";
1508e6faee65SAnup Patel         break;
150928d8c281SAnup Patel     case VIRT_AIA_TYPE_APLIC_IMSIC:
151028d8c281SAnup Patel         val = "aplic-imsic";
151128d8c281SAnup Patel         break;
1512e6faee65SAnup Patel     default:
1513e6faee65SAnup Patel         val = "none";
1514e6faee65SAnup Patel         break;
1515e6faee65SAnup Patel     };
1516e6faee65SAnup Patel 
1517e6faee65SAnup Patel     return g_strdup(val);
1518e6faee65SAnup Patel }
1519e6faee65SAnup Patel 
1520e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp)
1521e6faee65SAnup Patel {
1522e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1523e6faee65SAnup Patel 
1524e6faee65SAnup Patel     if (!strcmp(val, "none")) {
1525e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_NONE;
1526e6faee65SAnup Patel     } else if (!strcmp(val, "aplic")) {
1527e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC;
152828d8c281SAnup Patel     } else if (!strcmp(val, "aplic-imsic")) {
152928d8c281SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC;
1530e6faee65SAnup Patel     } else {
1531e6faee65SAnup Patel         error_setg(errp, "Invalid AIA interrupt controller type");
153228d8c281SAnup Patel         error_append_hint(errp, "Valid values are none, aplic, and "
153328d8c281SAnup Patel                           "aplic-imsic.\n");
1534e6faee65SAnup Patel     }
1535e6faee65SAnup Patel }
1536e6faee65SAnup Patel 
1537954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp)
1538954886eaSAnup Patel {
1539954886eaSAnup Patel     MachineState *ms = MACHINE(obj);
1540954886eaSAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(ms);
1541954886eaSAnup Patel 
1542954886eaSAnup Patel     return s->have_aclint;
1543954886eaSAnup Patel }
1544954886eaSAnup Patel 
1545954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp)
1546954886eaSAnup Patel {
1547954886eaSAnup Patel     MachineState *ms = MACHINE(obj);
1548954886eaSAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(ms);
1549954886eaSAnup Patel 
1550954886eaSAnup Patel     s->have_aclint = value;
1551954886eaSAnup Patel }
1552954886eaSAnup Patel 
1553b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data)
1554cdfc19e4SAlistair Francis {
155528d8c281SAnup Patel     char str[128];
1556cdfc19e4SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
1557cdfc19e4SAlistair Francis 
1558cdfc19e4SAlistair Francis     mc->desc = "RISC-V VirtIO board";
1559b2a3a071SBin Meng     mc->init = virt_machine_init;
156018df0b46SAnup Patel     mc->max_cpus = VIRT_CPUS_MAX;
156109fe1712SAlistair Francis     mc->default_cpu_type = TYPE_RISCV_CPU_BASE;
1562acead54cSBin Meng     mc->pci_allow_0_address = true;
156318df0b46SAnup Patel     mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids;
156418df0b46SAnup Patel     mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props;
156518df0b46SAnup Patel     mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id;
156618df0b46SAnup Patel     mc->numa_mem_supported = true;
156703fd0c5fSMingwang Li     mc->default_ram_id = "riscv_virt_board.ram";
1568c346749eSAsherah Connor 
1569c346749eSAsherah Connor     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
1570954886eaSAnup Patel 
1571954886eaSAnup Patel     object_class_property_add_bool(oc, "aclint", virt_get_aclint,
1572954886eaSAnup Patel                                    virt_set_aclint);
1573954886eaSAnup Patel     object_class_property_set_description(oc, "aclint",
1574954886eaSAnup Patel                                           "Set on/off to enable/disable "
1575954886eaSAnup Patel                                           "emulating ACLINT devices");
1576e6faee65SAnup Patel 
1577e6faee65SAnup Patel     object_class_property_add_str(oc, "aia", virt_get_aia,
1578e6faee65SAnup Patel                                   virt_set_aia);
1579e6faee65SAnup Patel     object_class_property_set_description(oc, "aia",
1580e6faee65SAnup Patel                                           "Set type of AIA interrupt "
1581e6faee65SAnup Patel                                           "conttoller. Valid values are "
158228d8c281SAnup Patel                                           "none, aplic, and aplic-imsic.");
158328d8c281SAnup Patel 
158428d8c281SAnup Patel     object_class_property_add_str(oc, "aia-guests",
158528d8c281SAnup Patel                                   virt_get_aia_guests,
158628d8c281SAnup Patel                                   virt_set_aia_guests);
158728d8c281SAnup Patel     sprintf(str, "Set number of guest MMIO pages for AIA IMSIC. Valid value "
158828d8c281SAnup Patel                  "should be between 0 and %d.", VIRT_IRQCHIP_MAX_GUESTS);
158928d8c281SAnup Patel     object_class_property_set_description(oc, "aia-guests", str);
159004331d0bSMichael Clark }
159104331d0bSMichael Clark 
1592b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = {
1593cdfc19e4SAlistair Francis     .name       = MACHINE_TYPE_NAME("virt"),
1594cdfc19e4SAlistair Francis     .parent     = TYPE_MACHINE,
1595b2a3a071SBin Meng     .class_init = virt_machine_class_init,
1596b2a3a071SBin Meng     .instance_init = virt_machine_instance_init,
1597cdfc19e4SAlistair Francis     .instance_size = sizeof(RISCVVirtState),
1598cdfc19e4SAlistair Francis };
1599cdfc19e4SAlistair Francis 
1600b2a3a071SBin Meng static void virt_machine_init_register_types(void)
1601cdfc19e4SAlistair Francis {
1602b2a3a071SBin Meng     type_register_static(&virt_machine_typeinfo);
1603cdfc19e4SAlistair Francis }
1604cdfc19e4SAlistair Francis 
1605b2a3a071SBin Meng type_init(virt_machine_init_register_types)
1606