104331d0bSMichael Clark /* 204331d0bSMichael Clark * QEMU RISC-V VirtIO Board 304331d0bSMichael Clark * 404331d0bSMichael Clark * Copyright (c) 2017 SiFive, Inc. 504331d0bSMichael Clark * 604331d0bSMichael Clark * RISC-V machine with 16550a UART and VirtIO MMIO 704331d0bSMichael Clark * 804331d0bSMichael Clark * This program is free software; you can redistribute it and/or modify it 904331d0bSMichael Clark * under the terms and conditions of the GNU General Public License, 1004331d0bSMichael Clark * version 2 or later, as published by the Free Software Foundation. 1104331d0bSMichael Clark * 1204331d0bSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 1304331d0bSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1404331d0bSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1504331d0bSMichael Clark * more details. 1604331d0bSMichael Clark * 1704331d0bSMichael Clark * You should have received a copy of the GNU General Public License along with 1804331d0bSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 1904331d0bSMichael Clark */ 2004331d0bSMichael Clark 2104331d0bSMichael Clark #include "qemu/osdep.h" 224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h" 2304331d0bSMichael Clark #include "qemu/error-report.h" 2404331d0bSMichael Clark #include "qapi/error.h" 2504331d0bSMichael Clark #include "hw/boards.h" 2604331d0bSMichael Clark #include "hw/loader.h" 2704331d0bSMichael Clark #include "hw/sysbus.h" 2871eb522cSAlistair Francis #include "hw/qdev-properties.h" 2904331d0bSMichael Clark #include "hw/char/serial.h" 3004331d0bSMichael Clark #include "target/riscv/cpu.h" 3104331d0bSMichael Clark #include "hw/riscv/riscv_hart.h" 3204331d0bSMichael Clark #include "hw/riscv/virt.h" 330ac24d56SAlistair Francis #include "hw/riscv/boot.h" 3418df0b46SAnup Patel #include "hw/riscv/numa.h" 35cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h" 3684fcf3c1SBin Meng #include "hw/intc/sifive_plic.h" 37a4b84608SBin Meng #include "hw/misc/sifive_test.h" 3804331d0bSMichael Clark #include "chardev/char.h" 3904331d0bSMichael Clark #include "sysemu/device_tree.h" 4046517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 416d56e396SAlistair Francis #include "hw/pci/pci.h" 426d56e396SAlistair Francis #include "hw/pci-host/gpex.h" 43c346749eSAsherah Connor #include "hw/display/ramfb.h" 4404331d0bSMichael Clark 4573261285SBin Meng static const MemMapEntry virt_memmap[] = { 4604331d0bSMichael Clark [VIRT_DEBUG] = { 0x0, 0x100 }, 479eb8b14aSBin Meng [VIRT_MROM] = { 0x1000, 0xf000 }, 485aec3247SMichael Clark [VIRT_TEST] = { 0x100000, 0x1000 }, 4967b5ef30SAnup Patel [VIRT_RTC] = { 0x101000, 0x1000 }, 5004331d0bSMichael Clark [VIRT_CLINT] = { 0x2000000, 0x10000 }, 512c44bbf3SBin Meng [VIRT_PCIE_PIO] = { 0x3000000, 0x10000 }, 5218df0b46SAnup Patel [VIRT_PLIC] = { 0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) }, 5304331d0bSMichael Clark [VIRT_UART0] = { 0x10000000, 0x100 }, 5404331d0bSMichael Clark [VIRT_VIRTIO] = { 0x10001000, 0x1000 }, 550489348dSAsherah Connor [VIRT_FW_CFG] = { 0x10100000, 0x18 }, 566911fde4SAlistair Francis [VIRT_FLASH] = { 0x20000000, 0x4000000 }, 576d56e396SAlistair Francis [VIRT_PCIE_ECAM] = { 0x30000000, 0x10000000 }, 582c44bbf3SBin Meng [VIRT_PCIE_MMIO] = { 0x40000000, 0x40000000 }, 592c44bbf3SBin Meng [VIRT_DRAM] = { 0x80000000, 0x0 }, 6004331d0bSMichael Clark }; 6104331d0bSMichael Clark 6219800265SBin Meng /* PCIe high mmio is fixed for RV32 */ 6319800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE 0x300000000ULL 6419800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE (4 * GiB) 6519800265SBin Meng 6619800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */ 6719800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE (16 * GiB) 6819800265SBin Meng 6919800265SBin Meng static MemMapEntry virt_high_pcie_memmap; 7019800265SBin Meng 7171eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB) 7271eb522cSAlistair Francis 7371eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s, 7471eb522cSAlistair Francis const char *name, 7571eb522cSAlistair Francis const char *alias_prop_name) 7671eb522cSAlistair Francis { 7771eb522cSAlistair Francis /* 7871eb522cSAlistair Francis * Create a single flash device. We use the same parameters as 7971eb522cSAlistair Francis * the flash devices on the ARM virt board. 8071eb522cSAlistair Francis */ 81df707969SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 8271eb522cSAlistair Francis 8371eb522cSAlistair Francis qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE); 8471eb522cSAlistair Francis qdev_prop_set_uint8(dev, "width", 4); 8571eb522cSAlistair Francis qdev_prop_set_uint8(dev, "device-width", 2); 8671eb522cSAlistair Francis qdev_prop_set_bit(dev, "big-endian", false); 8771eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id0", 0x89); 8871eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id1", 0x18); 8971eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id2", 0x00); 9071eb522cSAlistair Francis qdev_prop_set_uint16(dev, "id3", 0x00); 9171eb522cSAlistair Francis qdev_prop_set_string(dev, "name", name); 9271eb522cSAlistair Francis 93d2623129SMarkus Armbruster object_property_add_child(OBJECT(s), name, OBJECT(dev)); 9471eb522cSAlistair Francis object_property_add_alias(OBJECT(s), alias_prop_name, 95d2623129SMarkus Armbruster OBJECT(dev), "drive"); 9671eb522cSAlistair Francis 9771eb522cSAlistair Francis return PFLASH_CFI01(dev); 9871eb522cSAlistair Francis } 9971eb522cSAlistair Francis 10071eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s) 10171eb522cSAlistair Francis { 10271eb522cSAlistair Francis s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0"); 10371eb522cSAlistair Francis s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1"); 10471eb522cSAlistair Francis } 10571eb522cSAlistair Francis 10671eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash, 10771eb522cSAlistair Francis hwaddr base, hwaddr size, 10871eb522cSAlistair Francis MemoryRegion *sysmem) 10971eb522cSAlistair Francis { 11071eb522cSAlistair Francis DeviceState *dev = DEVICE(flash); 11171eb522cSAlistair Francis 1124cdd0a77SPhilippe Mathieu-Daudé assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE)); 11371eb522cSAlistair Francis assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX); 11471eb522cSAlistair Francis qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE); 1153c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 11671eb522cSAlistair Francis 11771eb522cSAlistair Francis memory_region_add_subregion(sysmem, base, 11871eb522cSAlistair Francis sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 11971eb522cSAlistair Francis 0)); 12071eb522cSAlistair Francis } 12171eb522cSAlistair Francis 12271eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s, 12371eb522cSAlistair Francis MemoryRegion *sysmem) 12471eb522cSAlistair Francis { 12571eb522cSAlistair Francis hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 12671eb522cSAlistair Francis hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 12771eb522cSAlistair Francis 12871eb522cSAlistair Francis virt_flash_map1(s->flash[0], flashbase, flashsize, 12971eb522cSAlistair Francis sysmem); 13071eb522cSAlistair Francis virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize, 13171eb522cSAlistair Francis sysmem); 13271eb522cSAlistair Francis } 13371eb522cSAlistair Francis 1346d56e396SAlistair Francis static void create_pcie_irq_map(void *fdt, char *nodename, 1356d56e396SAlistair Francis uint32_t plic_phandle) 1366d56e396SAlistair Francis { 1376d56e396SAlistair Francis int pin, dev; 1386d56e396SAlistair Francis uint32_t 1396d56e396SAlistair Francis full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * FDT_INT_MAP_WIDTH] = {}; 1406d56e396SAlistair Francis uint32_t *irq_map = full_irq_map; 1416d56e396SAlistair Francis 1426d56e396SAlistair Francis /* This code creates a standard swizzle of interrupts such that 1436d56e396SAlistair Francis * each device's first interrupt is based on it's PCI_SLOT number. 1446d56e396SAlistair Francis * (See pci_swizzle_map_irq_fn()) 1456d56e396SAlistair Francis * 1466d56e396SAlistair Francis * We only need one entry per interrupt in the table (not one per 1476d56e396SAlistair Francis * possible slot) seeing the interrupt-map-mask will allow the table 1486d56e396SAlistair Francis * to wrap to any number of devices. 1496d56e396SAlistair Francis */ 1506d56e396SAlistair Francis for (dev = 0; dev < GPEX_NUM_IRQS; dev++) { 1516d56e396SAlistair Francis int devfn = dev * 0x8; 1526d56e396SAlistair Francis 1536d56e396SAlistair Francis for (pin = 0; pin < GPEX_NUM_IRQS; pin++) { 1546d56e396SAlistair Francis int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS); 1556d56e396SAlistair Francis int i = 0; 1566d56e396SAlistair Francis 1576d56e396SAlistair Francis irq_map[i] = cpu_to_be32(devfn << 8); 1586d56e396SAlistair Francis 1596d56e396SAlistair Francis i += FDT_PCI_ADDR_CELLS; 1606d56e396SAlistair Francis irq_map[i] = cpu_to_be32(pin + 1); 1616d56e396SAlistair Francis 1626d56e396SAlistair Francis i += FDT_PCI_INT_CELLS; 1636d56e396SAlistair Francis irq_map[i++] = cpu_to_be32(plic_phandle); 1646d56e396SAlistair Francis 1656d56e396SAlistair Francis i += FDT_PLIC_ADDR_CELLS; 1666d56e396SAlistair Francis irq_map[i] = cpu_to_be32(irq_nr); 1676d56e396SAlistair Francis 1686d56e396SAlistair Francis irq_map += FDT_INT_MAP_WIDTH; 1696d56e396SAlistair Francis } 1706d56e396SAlistair Francis } 1716d56e396SAlistair Francis 1726d56e396SAlistair Francis qemu_fdt_setprop(fdt, nodename, "interrupt-map", 1736d56e396SAlistair Francis full_irq_map, sizeof(full_irq_map)); 1746d56e396SAlistair Francis 1756d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask", 1766d56e396SAlistair Francis 0x1800, 0, 0, 0x7); 1776d56e396SAlistair Francis } 1786d56e396SAlistair Francis 179*0ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket, 180*0ffc1a95SAnup Patel char *clust_name, uint32_t *phandle, 181*0ffc1a95SAnup Patel bool is_32_bit, uint32_t *intc_phandles) 18204331d0bSMichael Clark { 183*0ffc1a95SAnup Patel int cpu; 184*0ffc1a95SAnup Patel uint32_t cpu_phandle; 18518df0b46SAnup Patel MachineState *mc = MACHINE(s); 186*0ffc1a95SAnup Patel char *name, *cpu_name, *core_name, *intc_name; 18718df0b46SAnup Patel 18818df0b46SAnup Patel for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) { 189*0ffc1a95SAnup Patel cpu_phandle = (*phandle)++; 19018df0b46SAnup Patel 19118df0b46SAnup Patel cpu_name = g_strdup_printf("/cpus/cpu@%d", 19218df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 193*0ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, cpu_name); 194*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "mmu-type", 195*0ffc1a95SAnup Patel (is_32_bit) ? "riscv,sv32" : "riscv,sv48"); 19618df0b46SAnup Patel name = riscv_isa_string(&s->soc[socket].harts[cpu]); 197*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "riscv,isa", name); 19818df0b46SAnup Patel g_free(name); 199*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "compatible", "riscv"); 200*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "status", "okay"); 201*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, cpu_name, "reg", 20218df0b46SAnup Patel s->soc[socket].hartid_base + cpu); 203*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, cpu_name, "device_type", "cpu"); 204*0ffc1a95SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, cpu_name, socket); 205*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, cpu_name, "phandle", cpu_phandle); 206*0ffc1a95SAnup Patel 207*0ffc1a95SAnup Patel intc_phandles[cpu] = (*phandle)++; 20818df0b46SAnup Patel 20918df0b46SAnup Patel intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name); 210*0ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, intc_name); 211*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, intc_name, "phandle", 212*0ffc1a95SAnup Patel intc_phandles[cpu]); 213*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, intc_name, "compatible", 21418df0b46SAnup Patel "riscv,cpu-intc"); 215*0ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, intc_name, "interrupt-controller", NULL, 0); 216*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, intc_name, "#interrupt-cells", 1); 21718df0b46SAnup Patel 21818df0b46SAnup Patel core_name = g_strdup_printf("%s/core%d", clust_name, cpu); 219*0ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, core_name); 220*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, core_name, "cpu", cpu_phandle); 22118df0b46SAnup Patel 22218df0b46SAnup Patel g_free(core_name); 22318df0b46SAnup Patel g_free(intc_name); 22418df0b46SAnup Patel g_free(cpu_name); 22528a4df97SAtish Patra } 226*0ffc1a95SAnup Patel } 227*0ffc1a95SAnup Patel 228*0ffc1a95SAnup Patel static void create_fdt_socket_memory(RISCVVirtState *s, 229*0ffc1a95SAnup Patel const MemMapEntry *memmap, int socket) 230*0ffc1a95SAnup Patel { 231*0ffc1a95SAnup Patel char *mem_name; 232*0ffc1a95SAnup Patel uint64_t addr, size; 233*0ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 23428a4df97SAtish Patra 23518df0b46SAnup Patel addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(mc, socket); 23618df0b46SAnup Patel size = riscv_socket_mem_size(mc, socket); 23718df0b46SAnup Patel mem_name = g_strdup_printf("/memory@%lx", (long)addr); 238*0ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, mem_name); 239*0ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, mem_name, "reg", 24018df0b46SAnup Patel addr >> 32, addr, size >> 32, size); 241*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, mem_name, "device_type", "memory"); 242*0ffc1a95SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, mem_name, socket); 24318df0b46SAnup Patel g_free(mem_name); 244*0ffc1a95SAnup Patel } 24504331d0bSMichael Clark 246*0ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s, 247*0ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 248*0ffc1a95SAnup Patel uint32_t *intc_phandles) 249*0ffc1a95SAnup Patel { 250*0ffc1a95SAnup Patel int cpu; 251*0ffc1a95SAnup Patel char *clint_name; 252*0ffc1a95SAnup Patel uint32_t *clint_cells; 253*0ffc1a95SAnup Patel unsigned long clint_addr; 254*0ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 255*0ffc1a95SAnup Patel static const char * const clint_compat[2] = { 256*0ffc1a95SAnup Patel "sifive,clint0", "riscv,clint0" 257*0ffc1a95SAnup Patel }; 258*0ffc1a95SAnup Patel 259*0ffc1a95SAnup Patel clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 260*0ffc1a95SAnup Patel 261*0ffc1a95SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 262*0ffc1a95SAnup Patel clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 263*0ffc1a95SAnup Patel clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 264*0ffc1a95SAnup Patel clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 265*0ffc1a95SAnup Patel clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 266*0ffc1a95SAnup Patel } 267*0ffc1a95SAnup Patel 268*0ffc1a95SAnup Patel clint_addr = memmap[VIRT_CLINT].base + (memmap[VIRT_CLINT].size * socket); 26918df0b46SAnup Patel clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr); 270*0ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, clint_name); 271*0ffc1a95SAnup Patel qemu_fdt_setprop_string_array(mc->fdt, clint_name, "compatible", 272*0ffc1a95SAnup Patel (char **)&clint_compat, 273*0ffc1a95SAnup Patel ARRAY_SIZE(clint_compat)); 274*0ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, clint_name, "reg", 27518df0b46SAnup Patel 0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size); 276*0ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, clint_name, "interrupts-extended", 27718df0b46SAnup Patel clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4); 278*0ffc1a95SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, clint_name, socket); 27918df0b46SAnup Patel g_free(clint_name); 28018df0b46SAnup Patel 281*0ffc1a95SAnup Patel g_free(clint_cells); 282*0ffc1a95SAnup Patel } 283*0ffc1a95SAnup Patel 284*0ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s, 285*0ffc1a95SAnup Patel const MemMapEntry *memmap, int socket, 286*0ffc1a95SAnup Patel uint32_t *phandle, uint32_t *intc_phandles, 287*0ffc1a95SAnup Patel uint32_t *plic_phandles) 288*0ffc1a95SAnup Patel { 289*0ffc1a95SAnup Patel int cpu; 290*0ffc1a95SAnup Patel char *plic_name; 291*0ffc1a95SAnup Patel uint32_t *plic_cells; 292*0ffc1a95SAnup Patel unsigned long plic_addr; 293*0ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 294*0ffc1a95SAnup Patel static const char * const plic_compat[2] = { 295*0ffc1a95SAnup Patel "sifive,plic-1.0.0", "riscv,plic0" 296*0ffc1a95SAnup Patel }; 297*0ffc1a95SAnup Patel 298*0ffc1a95SAnup Patel plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4); 299*0ffc1a95SAnup Patel 300*0ffc1a95SAnup Patel for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) { 301*0ffc1a95SAnup Patel plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]); 302*0ffc1a95SAnup Patel plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT); 303*0ffc1a95SAnup Patel plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]); 304*0ffc1a95SAnup Patel plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT); 305*0ffc1a95SAnup Patel } 306*0ffc1a95SAnup Patel 307*0ffc1a95SAnup Patel plic_phandles[socket] = (*phandle)++; 30818df0b46SAnup Patel plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket); 30918df0b46SAnup Patel plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr); 310*0ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, plic_name); 311*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, plic_name, 31218df0b46SAnup Patel "#address-cells", FDT_PLIC_ADDR_CELLS); 313*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, plic_name, 31418df0b46SAnup Patel "#interrupt-cells", FDT_PLIC_INT_CELLS); 315*0ffc1a95SAnup Patel qemu_fdt_setprop_string_array(mc->fdt, plic_name, "compatible", 316*0ffc1a95SAnup Patel (char **)&plic_compat, 317*0ffc1a95SAnup Patel ARRAY_SIZE(plic_compat)); 318*0ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, plic_name, "interrupt-controller", NULL, 0); 319*0ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, plic_name, "interrupts-extended", 32018df0b46SAnup Patel plic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4); 321*0ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, plic_name, "reg", 32218df0b46SAnup Patel 0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size); 323*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, plic_name, "riscv,ndev", VIRTIO_NDEV); 324*0ffc1a95SAnup Patel riscv_socket_fdt_write_id(mc, mc->fdt, plic_name, socket); 325*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, plic_name, "phandle", 326*0ffc1a95SAnup Patel plic_phandles[socket]); 32718df0b46SAnup Patel g_free(plic_name); 32818df0b46SAnup Patel 32918df0b46SAnup Patel g_free(plic_cells); 330*0ffc1a95SAnup Patel } 331*0ffc1a95SAnup Patel 332*0ffc1a95SAnup Patel static void create_fdt_sockets(RISCVVirtState *s, const MemMapEntry *memmap, 333*0ffc1a95SAnup Patel bool is_32_bit, uint32_t *phandle, 334*0ffc1a95SAnup Patel uint32_t *irq_mmio_phandle, 335*0ffc1a95SAnup Patel uint32_t *irq_pcie_phandle, 336*0ffc1a95SAnup Patel uint32_t *irq_virtio_phandle) 337*0ffc1a95SAnup Patel { 338*0ffc1a95SAnup Patel int socket; 339*0ffc1a95SAnup Patel char *clust_name; 340*0ffc1a95SAnup Patel uint32_t *intc_phandles; 341*0ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 342*0ffc1a95SAnup Patel uint32_t xplic_phandles[MAX_NODES]; 343*0ffc1a95SAnup Patel 344*0ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, "/cpus"); 345*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/cpus", "timebase-frequency", 346*0ffc1a95SAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ); 347*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/cpus", "#size-cells", 0x0); 348*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/cpus", "#address-cells", 0x1); 349*0ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, "/cpus/cpu-map"); 350*0ffc1a95SAnup Patel 351*0ffc1a95SAnup Patel for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) { 352*0ffc1a95SAnup Patel clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket); 353*0ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, clust_name); 354*0ffc1a95SAnup Patel 355*0ffc1a95SAnup Patel intc_phandles = g_new0(uint32_t, s->soc[socket].num_harts); 356*0ffc1a95SAnup Patel 357*0ffc1a95SAnup Patel create_fdt_socket_cpus(s, socket, clust_name, phandle, 358*0ffc1a95SAnup Patel is_32_bit, intc_phandles); 359*0ffc1a95SAnup Patel 360*0ffc1a95SAnup Patel create_fdt_socket_memory(s, memmap, socket); 361*0ffc1a95SAnup Patel 362*0ffc1a95SAnup Patel create_fdt_socket_clint(s, memmap, socket, intc_phandles); 363*0ffc1a95SAnup Patel 364*0ffc1a95SAnup Patel create_fdt_socket_plic(s, memmap, socket, phandle, 365*0ffc1a95SAnup Patel intc_phandles, xplic_phandles); 366*0ffc1a95SAnup Patel 367*0ffc1a95SAnup Patel g_free(intc_phandles); 36818df0b46SAnup Patel g_free(clust_name); 36904331d0bSMichael Clark } 37018df0b46SAnup Patel 37118df0b46SAnup Patel for (socket = 0; socket < riscv_socket_count(mc); socket++) { 37218df0b46SAnup Patel if (socket == 0) { 373*0ffc1a95SAnup Patel *irq_mmio_phandle = xplic_phandles[socket]; 374*0ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 375*0ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 37618df0b46SAnup Patel } 37718df0b46SAnup Patel if (socket == 1) { 378*0ffc1a95SAnup Patel *irq_virtio_phandle = xplic_phandles[socket]; 379*0ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 38018df0b46SAnup Patel } 38118df0b46SAnup Patel if (socket == 2) { 382*0ffc1a95SAnup Patel *irq_pcie_phandle = xplic_phandles[socket]; 38318df0b46SAnup Patel } 38418df0b46SAnup Patel } 38518df0b46SAnup Patel 386*0ffc1a95SAnup Patel riscv_socket_fdt_write_distance_matrix(mc, mc->fdt); 387*0ffc1a95SAnup Patel } 388*0ffc1a95SAnup Patel 389*0ffc1a95SAnup Patel static void create_fdt_virtio(RISCVVirtState *s, const MemMapEntry *memmap, 390*0ffc1a95SAnup Patel uint32_t irq_virtio_phandle) 391*0ffc1a95SAnup Patel { 392*0ffc1a95SAnup Patel int i; 393*0ffc1a95SAnup Patel char *name; 394*0ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 39504331d0bSMichael Clark 39604331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 39718df0b46SAnup Patel name = g_strdup_printf("/soc/virtio_mmio@%lx", 39804331d0bSMichael Clark (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size)); 399*0ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 400*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", "virtio,mmio"); 401*0ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 40204331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 40304331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].size); 404*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent", 405*0ffc1a95SAnup Patel irq_virtio_phandle); 406*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", VIRTIO_IRQ + i); 40718df0b46SAnup Patel g_free(name); 40804331d0bSMichael Clark } 409*0ffc1a95SAnup Patel } 410*0ffc1a95SAnup Patel 411*0ffc1a95SAnup Patel static void create_fdt_pcie(RISCVVirtState *s, const MemMapEntry *memmap, 412*0ffc1a95SAnup Patel uint32_t irq_pcie_phandle) 413*0ffc1a95SAnup Patel { 414*0ffc1a95SAnup Patel char *name; 415*0ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 41604331d0bSMichael Clark 41718df0b46SAnup Patel name = g_strdup_printf("/soc/pci@%lx", 4186d56e396SAlistair Francis (long) memmap[VIRT_PCIE_ECAM].base); 419*0ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 420*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "#address-cells", 421*0ffc1a95SAnup Patel FDT_PCI_ADDR_CELLS); 422*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "#interrupt-cells", 423*0ffc1a95SAnup Patel FDT_PCI_INT_CELLS); 424*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "#size-cells", 0x2); 425*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", 426*0ffc1a95SAnup Patel "pci-host-ecam-generic"); 427*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "device_type", "pci"); 428*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "linux,pci-domain", 0); 429*0ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "bus-range", 0, 43018df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1); 431*0ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, name, "dma-coherent", NULL, 0); 432*0ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 0, 43318df0b46SAnup Patel memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size); 434*0ffc1a95SAnup Patel qemu_fdt_setprop_sized_cells(mc->fdt, name, "ranges", 4356d56e396SAlistair Francis 1, FDT_PCI_RANGE_IOPORT, 2, 0, 4366d56e396SAlistair Francis 2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size, 4376d56e396SAlistair Francis 1, FDT_PCI_RANGE_MMIO, 4386d56e396SAlistair Francis 2, memmap[VIRT_PCIE_MMIO].base, 43919800265SBin Meng 2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size, 44019800265SBin Meng 1, FDT_PCI_RANGE_MMIO_64BIT, 44119800265SBin Meng 2, virt_high_pcie_memmap.base, 44219800265SBin Meng 2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size); 44319800265SBin Meng 444*0ffc1a95SAnup Patel create_pcie_irq_map(mc->fdt, name, irq_pcie_phandle); 44518df0b46SAnup Patel g_free(name); 446*0ffc1a95SAnup Patel } 4476d56e396SAlistair Francis 448*0ffc1a95SAnup Patel static void create_fdt_reset(RISCVVirtState *s, const MemMapEntry *memmap, 449*0ffc1a95SAnup Patel uint32_t *phandle) 450*0ffc1a95SAnup Patel { 451*0ffc1a95SAnup Patel char *name; 452*0ffc1a95SAnup Patel uint32_t test_phandle; 453*0ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 454*0ffc1a95SAnup Patel 455*0ffc1a95SAnup Patel test_phandle = (*phandle)++; 45618df0b46SAnup Patel name = g_strdup_printf("/soc/test@%lx", 45704331d0bSMichael Clark (long)memmap[VIRT_TEST].base); 458*0ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 4599c0fb20cSPalmer Dabbelt { 4602cc04550SBin Meng static const char * const compat[3] = { 4612cc04550SBin Meng "sifive,test1", "sifive,test0", "syscon" 4622cc04550SBin Meng }; 463*0ffc1a95SAnup Patel qemu_fdt_setprop_string_array(mc->fdt, name, "compatible", 464*0ffc1a95SAnup Patel (char **)&compat, ARRAY_SIZE(compat)); 4659c0fb20cSPalmer Dabbelt } 466*0ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 467*0ffc1a95SAnup Patel 0x0, memmap[VIRT_TEST].base, 0x0, memmap[VIRT_TEST].size); 468*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "phandle", test_phandle); 469*0ffc1a95SAnup Patel test_phandle = qemu_fdt_get_phandle(mc->fdt, name); 47018df0b46SAnup Patel g_free(name); 4710e404da0SAnup Patel 47218df0b46SAnup Patel name = g_strdup_printf("/soc/reboot"); 473*0ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 474*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", "syscon-reboot"); 475*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "regmap", test_phandle); 476*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "offset", 0x0); 477*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "value", FINISHER_RESET); 47818df0b46SAnup Patel g_free(name); 4790e404da0SAnup Patel 48018df0b46SAnup Patel name = g_strdup_printf("/soc/poweroff"); 481*0ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 482*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", "syscon-poweroff"); 483*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "regmap", test_phandle); 484*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "offset", 0x0); 485*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "value", FINISHER_PASS); 48618df0b46SAnup Patel g_free(name); 487*0ffc1a95SAnup Patel } 488*0ffc1a95SAnup Patel 489*0ffc1a95SAnup Patel static void create_fdt_uart(RISCVVirtState *s, const MemMapEntry *memmap, 490*0ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 491*0ffc1a95SAnup Patel { 492*0ffc1a95SAnup Patel char *name; 493*0ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 49404331d0bSMichael Clark 49518df0b46SAnup Patel name = g_strdup_printf("/soc/uart@%lx", (long)memmap[VIRT_UART0].base); 496*0ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 497*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", "ns16550a"); 498*0ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 49904331d0bSMichael Clark 0x0, memmap[VIRT_UART0].base, 50004331d0bSMichael Clark 0x0, memmap[VIRT_UART0].size); 501*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "clock-frequency", 3686400); 502*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent", irq_mmio_phandle); 503*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", UART0_IRQ); 50404331d0bSMichael Clark 505*0ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, "/chosen"); 506*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/chosen", "stdout-path", name); 50718df0b46SAnup Patel g_free(name); 508*0ffc1a95SAnup Patel } 509*0ffc1a95SAnup Patel 510*0ffc1a95SAnup Patel static void create_fdt_rtc(RISCVVirtState *s, const MemMapEntry *memmap, 511*0ffc1a95SAnup Patel uint32_t irq_mmio_phandle) 512*0ffc1a95SAnup Patel { 513*0ffc1a95SAnup Patel char *name; 514*0ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 51571eb522cSAlistair Francis 51618df0b46SAnup Patel name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base); 517*0ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, name); 518*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, name, "compatible", 519*0ffc1a95SAnup Patel "google,goldfish-rtc"); 520*0ffc1a95SAnup Patel qemu_fdt_setprop_cells(mc->fdt, name, "reg", 521*0ffc1a95SAnup Patel 0x0, memmap[VIRT_RTC].base, 0x0, memmap[VIRT_RTC].size); 522*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupt-parent", 523*0ffc1a95SAnup Patel irq_mmio_phandle); 524*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, name, "interrupts", RTC_IRQ); 52518df0b46SAnup Patel g_free(name); 526*0ffc1a95SAnup Patel } 527*0ffc1a95SAnup Patel 528*0ffc1a95SAnup Patel static void create_fdt_flash(RISCVVirtState *s, const MemMapEntry *memmap) 529*0ffc1a95SAnup Patel { 530*0ffc1a95SAnup Patel char *name; 531*0ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 532*0ffc1a95SAnup Patel hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2; 533*0ffc1a95SAnup Patel hwaddr flashbase = virt_memmap[VIRT_FLASH].base; 53467b5ef30SAnup Patel 53558bde469SBin Meng name = g_strdup_printf("/flash@%" PRIx64, flashbase); 536c65d7080SAlex Bennée qemu_fdt_add_subnode(mc->fdt, name); 537c65d7080SAlex Bennée qemu_fdt_setprop_string(mc->fdt, name, "compatible", "cfi-flash"); 538c65d7080SAlex Bennée qemu_fdt_setprop_sized_cells(mc->fdt, name, "reg", 53971eb522cSAlistair Francis 2, flashbase, 2, flashsize, 54071eb522cSAlistair Francis 2, flashbase + flashsize, 2, flashsize); 541c65d7080SAlex Bennée qemu_fdt_setprop_cell(mc->fdt, name, "bank-width", 4); 54218df0b46SAnup Patel g_free(name); 543*0ffc1a95SAnup Patel } 544*0ffc1a95SAnup Patel 545*0ffc1a95SAnup Patel static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap, 546*0ffc1a95SAnup Patel uint64_t mem_size, const char *cmdline, bool is_32_bit) 547*0ffc1a95SAnup Patel { 548*0ffc1a95SAnup Patel MachineState *mc = MACHINE(s); 549*0ffc1a95SAnup Patel uint32_t phandle = 1, irq_mmio_phandle = 1; 550*0ffc1a95SAnup Patel uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1; 551*0ffc1a95SAnup Patel 552*0ffc1a95SAnup Patel if (mc->dtb) { 553*0ffc1a95SAnup Patel mc->fdt = load_device_tree(mc->dtb, &s->fdt_size); 554*0ffc1a95SAnup Patel if (!mc->fdt) { 555*0ffc1a95SAnup Patel error_report("load_device_tree() failed"); 556*0ffc1a95SAnup Patel exit(1); 557*0ffc1a95SAnup Patel } 558*0ffc1a95SAnup Patel goto update_bootargs; 559*0ffc1a95SAnup Patel } else { 560*0ffc1a95SAnup Patel mc->fdt = create_device_tree(&s->fdt_size); 561*0ffc1a95SAnup Patel if (!mc->fdt) { 562*0ffc1a95SAnup Patel error_report("create_device_tree() failed"); 563*0ffc1a95SAnup Patel exit(1); 564*0ffc1a95SAnup Patel } 565*0ffc1a95SAnup Patel } 566*0ffc1a95SAnup Patel 567*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/", "model", "riscv-virtio,qemu"); 568*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/", "compatible", "riscv-virtio"); 569*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/", "#size-cells", 0x2); 570*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/", "#address-cells", 0x2); 571*0ffc1a95SAnup Patel 572*0ffc1a95SAnup Patel qemu_fdt_add_subnode(mc->fdt, "/soc"); 573*0ffc1a95SAnup Patel qemu_fdt_setprop(mc->fdt, "/soc", "ranges", NULL, 0); 574*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/soc", "compatible", "simple-bus"); 575*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/soc", "#size-cells", 0x2); 576*0ffc1a95SAnup Patel qemu_fdt_setprop_cell(mc->fdt, "/soc", "#address-cells", 0x2); 577*0ffc1a95SAnup Patel 578*0ffc1a95SAnup Patel create_fdt_sockets(s, memmap, is_32_bit, &phandle, 579*0ffc1a95SAnup Patel &irq_mmio_phandle, &irq_pcie_phandle, &irq_virtio_phandle); 580*0ffc1a95SAnup Patel 581*0ffc1a95SAnup Patel create_fdt_virtio(s, memmap, irq_virtio_phandle); 582*0ffc1a95SAnup Patel 583*0ffc1a95SAnup Patel create_fdt_pcie(s, memmap, irq_pcie_phandle); 584*0ffc1a95SAnup Patel 585*0ffc1a95SAnup Patel create_fdt_reset(s, memmap, &phandle); 586*0ffc1a95SAnup Patel 587*0ffc1a95SAnup Patel create_fdt_uart(s, memmap, irq_mmio_phandle); 588*0ffc1a95SAnup Patel 589*0ffc1a95SAnup Patel create_fdt_rtc(s, memmap, irq_mmio_phandle); 590*0ffc1a95SAnup Patel 591*0ffc1a95SAnup Patel create_fdt_flash(s, memmap); 5924e1e3003SAnup Patel 5934e1e3003SAnup Patel update_bootargs: 5944e1e3003SAnup Patel if (cmdline) { 595*0ffc1a95SAnup Patel qemu_fdt_setprop_string(mc->fdt, "/chosen", "bootargs", cmdline); 5964e1e3003SAnup Patel } 59704331d0bSMichael Clark } 59804331d0bSMichael Clark 5996d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem, 6006d56e396SAlistair Francis hwaddr ecam_base, hwaddr ecam_size, 6016d56e396SAlistair Francis hwaddr mmio_base, hwaddr mmio_size, 60219800265SBin Meng hwaddr high_mmio_base, 60319800265SBin Meng hwaddr high_mmio_size, 6046d56e396SAlistair Francis hwaddr pio_base, 6052fa3c7b6SBin Meng DeviceState *plic) 6066d56e396SAlistair Francis { 6076d56e396SAlistair Francis DeviceState *dev; 6086d56e396SAlistair Francis MemoryRegion *ecam_alias, *ecam_reg; 60919800265SBin Meng MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg; 6106d56e396SAlistair Francis qemu_irq irq; 6116d56e396SAlistair Francis int i; 6126d56e396SAlistair Francis 6133e80f690SMarkus Armbruster dev = qdev_new(TYPE_GPEX_HOST); 6146d56e396SAlistair Francis 6153c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 6166d56e396SAlistair Francis 6176d56e396SAlistair Francis ecam_alias = g_new0(MemoryRegion, 1); 6186d56e396SAlistair Francis ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 6196d56e396SAlistair Francis memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam", 6206d56e396SAlistair Francis ecam_reg, 0, ecam_size); 6216d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias); 6226d56e396SAlistair Francis 6236d56e396SAlistair Francis mmio_alias = g_new0(MemoryRegion, 1); 6246d56e396SAlistair Francis mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 6256d56e396SAlistair Francis memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio", 6266d56e396SAlistair Francis mmio_reg, mmio_base, mmio_size); 6276d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias); 6286d56e396SAlistair Francis 62919800265SBin Meng /* Map high MMIO space */ 63019800265SBin Meng high_mmio_alias = g_new0(MemoryRegion, 1); 63119800265SBin Meng memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high", 63219800265SBin Meng mmio_reg, high_mmio_base, high_mmio_size); 63319800265SBin Meng memory_region_add_subregion(get_system_memory(), high_mmio_base, 63419800265SBin Meng high_mmio_alias); 63519800265SBin Meng 6366d56e396SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base); 6376d56e396SAlistair Francis 6386d56e396SAlistair Francis for (i = 0; i < GPEX_NUM_IRQS; i++) { 6396d56e396SAlistair Francis irq = qdev_get_gpio_in(plic, PCIE_IRQ + i); 6406d56e396SAlistair Francis 6416d56e396SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq); 6426d56e396SAlistair Francis gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i); 6436d56e396SAlistair Francis } 6446d56e396SAlistair Francis 6456d56e396SAlistair Francis return dev; 6466d56e396SAlistair Francis } 6476d56e396SAlistair Francis 6480489348dSAsherah Connor static FWCfgState *create_fw_cfg(const MachineState *mc) 6490489348dSAsherah Connor { 6500489348dSAsherah Connor hwaddr base = virt_memmap[VIRT_FW_CFG].base; 6510489348dSAsherah Connor hwaddr size = virt_memmap[VIRT_FW_CFG].size; 6520489348dSAsherah Connor FWCfgState *fw_cfg; 6530489348dSAsherah Connor char *nodename; 6540489348dSAsherah Connor 6550489348dSAsherah Connor fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16, 6560489348dSAsherah Connor &address_space_memory); 6570489348dSAsherah Connor fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)mc->smp.cpus); 6580489348dSAsherah Connor 6590489348dSAsherah Connor nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base); 6600489348dSAsherah Connor qemu_fdt_add_subnode(mc->fdt, nodename); 6610489348dSAsherah Connor qemu_fdt_setprop_string(mc->fdt, nodename, 6620489348dSAsherah Connor "compatible", "qemu,fw-cfg-mmio"); 6630489348dSAsherah Connor qemu_fdt_setprop_sized_cells(mc->fdt, nodename, "reg", 6640489348dSAsherah Connor 2, base, 2, size); 6650489348dSAsherah Connor qemu_fdt_setprop(mc->fdt, nodename, "dma-coherent", NULL, 0); 6660489348dSAsherah Connor g_free(nodename); 6670489348dSAsherah Connor return fw_cfg; 6680489348dSAsherah Connor } 6690489348dSAsherah Connor 67033fcedfaSPeter Maydell /* 67133fcedfaSPeter Maydell * Return the per-socket PLIC hart topology configuration string 67233fcedfaSPeter Maydell * (caller must free with g_free()) 67333fcedfaSPeter Maydell */ 67433fcedfaSPeter Maydell static char *plic_hart_config_string(int hart_count) 67533fcedfaSPeter Maydell { 67633fcedfaSPeter Maydell g_autofree const char **vals = g_new(const char *, hart_count + 1); 67733fcedfaSPeter Maydell int i; 67833fcedfaSPeter Maydell 67933fcedfaSPeter Maydell for (i = 0; i < hart_count; i++) { 68033fcedfaSPeter Maydell vals[i] = VIRT_PLIC_HART_CONFIG; 68133fcedfaSPeter Maydell } 68233fcedfaSPeter Maydell vals[i] = NULL; 68333fcedfaSPeter Maydell 68433fcedfaSPeter Maydell /* g_strjoinv() obliges us to cast away const here */ 68533fcedfaSPeter Maydell return g_strjoinv(",", (char **)vals); 68633fcedfaSPeter Maydell } 68733fcedfaSPeter Maydell 688b2a3a071SBin Meng static void virt_machine_init(MachineState *machine) 68904331d0bSMichael Clark { 69073261285SBin Meng const MemMapEntry *memmap = virt_memmap; 691cdfc19e4SAlistair Francis RISCVVirtState *s = RISCV_VIRT_MACHINE(machine); 69204331d0bSMichael Clark MemoryRegion *system_memory = get_system_memory(); 69304331d0bSMichael Clark MemoryRegion *main_mem = g_new(MemoryRegion, 1); 6945aec3247SMichael Clark MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 69518df0b46SAnup Patel char *plic_hart_config, *soc_name; 6962738b3b5SAlistair Francis target_ulong start_addr = memmap[VIRT_DRAM].base; 69738bc4e34SAlistair Francis target_ulong firmware_end_addr, kernel_start_addr; 69866b1205bSAtish Patra uint32_t fdt_load_addr; 699dc144fe1SAtish Patra uint64_t kernel_entry; 70018df0b46SAnup Patel DeviceState *mmio_plic, *virtio_plic, *pcie_plic; 70133fcedfaSPeter Maydell int i, base_hartid, hart_count; 70204331d0bSMichael Clark 70318df0b46SAnup Patel /* Check socket count limit */ 70418df0b46SAnup Patel if (VIRT_SOCKETS_MAX < riscv_socket_count(machine)) { 70518df0b46SAnup Patel error_report("number of sockets/nodes should be less than %d", 70618df0b46SAnup Patel VIRT_SOCKETS_MAX); 70718df0b46SAnup Patel exit(1); 70818df0b46SAnup Patel } 70918df0b46SAnup Patel 71018df0b46SAnup Patel /* Initialize sockets */ 71118df0b46SAnup Patel mmio_plic = virtio_plic = pcie_plic = NULL; 71218df0b46SAnup Patel for (i = 0; i < riscv_socket_count(machine); i++) { 71318df0b46SAnup Patel if (!riscv_socket_check_hartids(machine, i)) { 71418df0b46SAnup Patel error_report("discontinuous hartids in socket%d", i); 71518df0b46SAnup Patel exit(1); 71618df0b46SAnup Patel } 71718df0b46SAnup Patel 71818df0b46SAnup Patel base_hartid = riscv_socket_first_hartid(machine, i); 71918df0b46SAnup Patel if (base_hartid < 0) { 72018df0b46SAnup Patel error_report("can't find hartid base for socket%d", i); 72118df0b46SAnup Patel exit(1); 72218df0b46SAnup Patel } 72318df0b46SAnup Patel 72418df0b46SAnup Patel hart_count = riscv_socket_hart_count(machine, i); 72518df0b46SAnup Patel if (hart_count < 0) { 72618df0b46SAnup Patel error_report("can't find hart count for socket%d", i); 72718df0b46SAnup Patel exit(1); 72818df0b46SAnup Patel } 72918df0b46SAnup Patel 73018df0b46SAnup Patel soc_name = g_strdup_printf("soc%d", i); 73118df0b46SAnup Patel object_initialize_child(OBJECT(machine), soc_name, &s->soc[i], 73275a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 73318df0b46SAnup Patel g_free(soc_name); 73418df0b46SAnup Patel object_property_set_str(OBJECT(&s->soc[i]), "cpu-type", 73518df0b46SAnup Patel machine->cpu_type, &error_abort); 73618df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "hartid-base", 73718df0b46SAnup Patel base_hartid, &error_abort); 73818df0b46SAnup Patel object_property_set_int(OBJECT(&s->soc[i]), "num-harts", 73918df0b46SAnup Patel hart_count, &error_abort); 74018df0b46SAnup Patel sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_abort); 74118df0b46SAnup Patel 74218df0b46SAnup Patel /* Per-socket CLINT */ 743b8fb878aSAnup Patel riscv_aclint_swi_create( 74418df0b46SAnup Patel memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size, 745b8fb878aSAnup Patel base_hartid, hart_count, false); 746b8fb878aSAnup Patel riscv_aclint_mtimer_create( 747b8fb878aSAnup Patel memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size + 748b8fb878aSAnup Patel RISCV_ACLINT_SWI_SIZE, 749b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count, 750b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME, 751b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true); 75218df0b46SAnup Patel 75318df0b46SAnup Patel /* Per-socket PLIC hart topology configuration string */ 75433fcedfaSPeter Maydell plic_hart_config = plic_hart_config_string(hart_count); 75518df0b46SAnup Patel 75618df0b46SAnup Patel /* Per-socket PLIC */ 75718df0b46SAnup Patel s->plic[i] = sifive_plic_create( 75818df0b46SAnup Patel memmap[VIRT_PLIC].base + i * memmap[VIRT_PLIC].size, 759f436ecc3SAlistair Francis plic_hart_config, hart_count, base_hartid, 76018df0b46SAnup Patel VIRT_PLIC_NUM_SOURCES, 76118df0b46SAnup Patel VIRT_PLIC_NUM_PRIORITIES, 76218df0b46SAnup Patel VIRT_PLIC_PRIORITY_BASE, 76318df0b46SAnup Patel VIRT_PLIC_PENDING_BASE, 76418df0b46SAnup Patel VIRT_PLIC_ENABLE_BASE, 76518df0b46SAnup Patel VIRT_PLIC_ENABLE_STRIDE, 76618df0b46SAnup Patel VIRT_PLIC_CONTEXT_BASE, 76718df0b46SAnup Patel VIRT_PLIC_CONTEXT_STRIDE, 76818df0b46SAnup Patel memmap[VIRT_PLIC].size); 76918df0b46SAnup Patel g_free(plic_hart_config); 77018df0b46SAnup Patel 77118df0b46SAnup Patel /* Try to use different PLIC instance based device type */ 77218df0b46SAnup Patel if (i == 0) { 77318df0b46SAnup Patel mmio_plic = s->plic[i]; 77418df0b46SAnup Patel virtio_plic = s->plic[i]; 77518df0b46SAnup Patel pcie_plic = s->plic[i]; 77618df0b46SAnup Patel } 77718df0b46SAnup Patel if (i == 1) { 77818df0b46SAnup Patel virtio_plic = s->plic[i]; 77918df0b46SAnup Patel pcie_plic = s->plic[i]; 78018df0b46SAnup Patel } 78118df0b46SAnup Patel if (i == 2) { 78218df0b46SAnup Patel pcie_plic = s->plic[i]; 78318df0b46SAnup Patel } 78418df0b46SAnup Patel } 78504331d0bSMichael Clark 786cfeb8a17SBin Meng if (riscv_is_32bit(&s->soc[0])) { 787cfeb8a17SBin Meng #if HOST_LONG_BITS == 64 788cfeb8a17SBin Meng /* limit RAM size in a 32-bit system */ 789cfeb8a17SBin Meng if (machine->ram_size > 10 * GiB) { 790cfeb8a17SBin Meng machine->ram_size = 10 * GiB; 791cfeb8a17SBin Meng error_report("Limiting RAM size to 10 GiB"); 792cfeb8a17SBin Meng } 793cfeb8a17SBin Meng #endif 79419800265SBin Meng virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE; 79519800265SBin Meng virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE; 79619800265SBin Meng } else { 79719800265SBin Meng virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE; 79819800265SBin Meng virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size; 79919800265SBin Meng virt_high_pcie_memmap.base = 80019800265SBin Meng ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size); 801cfeb8a17SBin Meng } 802cfeb8a17SBin Meng 80304331d0bSMichael Clark /* register system main memory (actual RAM) */ 80404331d0bSMichael Clark memory_region_init_ram(main_mem, NULL, "riscv_virt_board.ram", 80504331d0bSMichael Clark machine->ram_size, &error_fatal); 80604331d0bSMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base, 80704331d0bSMichael Clark main_mem); 80804331d0bSMichael Clark 80904331d0bSMichael Clark /* create device tree */ 8109d011430SAlistair Francis create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline, 811a8259b53SAlistair Francis riscv_is_32bit(&s->soc[0])); 81204331d0bSMichael Clark 81304331d0bSMichael Clark /* boot rom */ 8145aec3247SMichael Clark memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom", 8155aec3247SMichael Clark memmap[VIRT_MROM].size, &error_fatal); 8165aec3247SMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base, 8175aec3247SMichael Clark mask_rom); 81804331d0bSMichael Clark 819a8259b53SAlistair Francis if (riscv_is_32bit(&s->soc[0])) { 8209d011430SAlistair Francis firmware_end_addr = riscv_find_and_load_firmware(machine, 821a0acd0a1SBin Meng RISCV32_BIOS_BIN, start_addr, NULL); 8229d011430SAlistair Francis } else { 8239d011430SAlistair Francis firmware_end_addr = riscv_find_and_load_firmware(machine, 824a0acd0a1SBin Meng RISCV64_BIOS_BIN, start_addr, NULL); 8259d011430SAlistair Francis } 826b3042223SAlistair Francis 82704331d0bSMichael Clark if (machine->kernel_filename) { 828a8259b53SAlistair Francis kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0], 82938bc4e34SAlistair Francis firmware_end_addr); 83038bc4e34SAlistair Francis 83138bc4e34SAlistair Francis kernel_entry = riscv_load_kernel(machine->kernel_filename, 83238bc4e34SAlistair Francis kernel_start_addr, NULL); 83304331d0bSMichael Clark 83404331d0bSMichael Clark if (machine->initrd_filename) { 83504331d0bSMichael Clark hwaddr start; 8360ac24d56SAlistair Francis hwaddr end = riscv_load_initrd(machine->initrd_filename, 83704331d0bSMichael Clark machine->ram_size, kernel_entry, 83804331d0bSMichael Clark &start); 839c65d7080SAlex Bennée qemu_fdt_setprop_cell(machine->fdt, "/chosen", 84004331d0bSMichael Clark "linux,initrd-start", start); 841c65d7080SAlex Bennée qemu_fdt_setprop_cell(machine->fdt, "/chosen", "linux,initrd-end", 84204331d0bSMichael Clark end); 84304331d0bSMichael Clark } 844dc144fe1SAtish Patra } else { 845dc144fe1SAtish Patra /* 846dc144fe1SAtish Patra * If dynamic firmware is used, it doesn't know where is the next mode 847dc144fe1SAtish Patra * if kernel argument is not set. 848dc144fe1SAtish Patra */ 849dc144fe1SAtish Patra kernel_entry = 0; 85004331d0bSMichael Clark } 85104331d0bSMichael Clark 8522738b3b5SAlistair Francis if (drive_get(IF_PFLASH, 0, 0)) { 8532738b3b5SAlistair Francis /* 8542738b3b5SAlistair Francis * Pflash was supplied, let's overwrite the address we jump to after 8552738b3b5SAlistair Francis * reset to the base of the flash. 8562738b3b5SAlistair Francis */ 8572738b3b5SAlistair Francis start_addr = virt_memmap[VIRT_FLASH].base; 8582738b3b5SAlistair Francis } 8592738b3b5SAlistair Francis 8600489348dSAsherah Connor /* 8610489348dSAsherah Connor * Init fw_cfg. Must be done before riscv_load_fdt, otherwise the device 8620489348dSAsherah Connor * tree cannot be altered and we get FDT_ERR_NOSPACE. 8630489348dSAsherah Connor */ 8640489348dSAsherah Connor s->fw_cfg = create_fw_cfg(machine); 8650489348dSAsherah Connor rom_set_fw(s->fw_cfg); 8660489348dSAsherah Connor 86766b1205bSAtish Patra /* Compute the fdt load address in dram */ 86866b1205bSAtish Patra fdt_load_addr = riscv_load_fdt(memmap[VIRT_DRAM].base, 869c65d7080SAlex Bennée machine->ram_size, machine->fdt); 87043cf723aSAtish Patra /* load the reset vector */ 871a8259b53SAlistair Francis riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr, 8723ed2b8acSAlistair Francis virt_memmap[VIRT_MROM].base, 873dc144fe1SAtish Patra virt_memmap[VIRT_MROM].size, kernel_entry, 874c65d7080SAlex Bennée fdt_load_addr, machine->fdt); 87504331d0bSMichael Clark 87618df0b46SAnup Patel /* SiFive Test MMIO device */ 87704331d0bSMichael Clark sifive_test_create(memmap[VIRT_TEST].base); 87804331d0bSMichael Clark 87918df0b46SAnup Patel /* VirtIO MMIO devices */ 88004331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 88104331d0bSMichael Clark sysbus_create_simple("virtio-mmio", 88204331d0bSMichael Clark memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 88318df0b46SAnup Patel qdev_get_gpio_in(DEVICE(virtio_plic), VIRTIO_IRQ + i)); 88404331d0bSMichael Clark } 88504331d0bSMichael Clark 8866d56e396SAlistair Francis gpex_pcie_init(system_memory, 8876d56e396SAlistair Francis memmap[VIRT_PCIE_ECAM].base, 8886d56e396SAlistair Francis memmap[VIRT_PCIE_ECAM].size, 8896d56e396SAlistair Francis memmap[VIRT_PCIE_MMIO].base, 8906d56e396SAlistair Francis memmap[VIRT_PCIE_MMIO].size, 89119800265SBin Meng virt_high_pcie_memmap.base, 89219800265SBin Meng virt_high_pcie_memmap.size, 8936d56e396SAlistair Francis memmap[VIRT_PCIE_PIO].base, 8942fa3c7b6SBin Meng DEVICE(pcie_plic)); 8956d56e396SAlistair Francis 89604331d0bSMichael Clark serial_mm_init(system_memory, memmap[VIRT_UART0].base, 89718df0b46SAnup Patel 0, qdev_get_gpio_in(DEVICE(mmio_plic), UART0_IRQ), 399193, 8989bca0edbSPeter Maydell serial_hd(0), DEVICE_LITTLE_ENDIAN); 899b6aa6cedSMichael Clark 90067b5ef30SAnup Patel sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base, 90118df0b46SAnup Patel qdev_get_gpio_in(DEVICE(mmio_plic), RTC_IRQ)); 90267b5ef30SAnup Patel 90371eb522cSAlistair Francis virt_flash_create(s); 90471eb522cSAlistair Francis 90571eb522cSAlistair Francis for (i = 0; i < ARRAY_SIZE(s->flash); i++) { 90671eb522cSAlistair Francis /* Map legacy -drive if=pflash to machine properties */ 90771eb522cSAlistair Francis pflash_cfi01_legacy_drive(s->flash[i], 90871eb522cSAlistair Francis drive_get(IF_PFLASH, 0, i)); 90971eb522cSAlistair Francis } 91071eb522cSAlistair Francis virt_flash_map(s, system_memory); 91104331d0bSMichael Clark } 91204331d0bSMichael Clark 913b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj) 91404331d0bSMichael Clark { 915cdfc19e4SAlistair Francis } 916cdfc19e4SAlistair Francis 917b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data) 918cdfc19e4SAlistair Francis { 919cdfc19e4SAlistair Francis MachineClass *mc = MACHINE_CLASS(oc); 920cdfc19e4SAlistair Francis 921cdfc19e4SAlistair Francis mc->desc = "RISC-V VirtIO board"; 922b2a3a071SBin Meng mc->init = virt_machine_init; 92318df0b46SAnup Patel mc->max_cpus = VIRT_CPUS_MAX; 92409fe1712SAlistair Francis mc->default_cpu_type = TYPE_RISCV_CPU_BASE; 925acead54cSBin Meng mc->pci_allow_0_address = true; 92618df0b46SAnup Patel mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids; 92718df0b46SAnup Patel mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props; 92818df0b46SAnup Patel mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id; 92918df0b46SAnup Patel mc->numa_mem_supported = true; 930c346749eSAsherah Connor 931c346749eSAsherah Connor machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE); 93204331d0bSMichael Clark } 93304331d0bSMichael Clark 934b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = { 935cdfc19e4SAlistair Francis .name = MACHINE_TYPE_NAME("virt"), 936cdfc19e4SAlistair Francis .parent = TYPE_MACHINE, 937b2a3a071SBin Meng .class_init = virt_machine_class_init, 938b2a3a071SBin Meng .instance_init = virt_machine_instance_init, 939cdfc19e4SAlistair Francis .instance_size = sizeof(RISCVVirtState), 940cdfc19e4SAlistair Francis }; 941cdfc19e4SAlistair Francis 942b2a3a071SBin Meng static void virt_machine_init_register_types(void) 943cdfc19e4SAlistair Francis { 944b2a3a071SBin Meng type_register_static(&virt_machine_typeinfo); 945cdfc19e4SAlistair Francis } 946cdfc19e4SAlistair Francis 947b2a3a071SBin Meng type_init(virt_machine_init_register_types) 948