104331d0bSMichael Clark /* 204331d0bSMichael Clark * QEMU RISC-V VirtIO Board 304331d0bSMichael Clark * 404331d0bSMichael Clark * Copyright (c) 2017 SiFive, Inc. 504331d0bSMichael Clark * 604331d0bSMichael Clark * RISC-V machine with 16550a UART and VirtIO MMIO 704331d0bSMichael Clark * 804331d0bSMichael Clark * This program is free software; you can redistribute it and/or modify it 904331d0bSMichael Clark * under the terms and conditions of the GNU General Public License, 1004331d0bSMichael Clark * version 2 or later, as published by the Free Software Foundation. 1104331d0bSMichael Clark * 1204331d0bSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 1304331d0bSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1404331d0bSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1504331d0bSMichael Clark * more details. 1604331d0bSMichael Clark * 1704331d0bSMichael Clark * You should have received a copy of the GNU General Public License along with 1804331d0bSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 1904331d0bSMichael Clark */ 2004331d0bSMichael Clark 2104331d0bSMichael Clark #include "qemu/osdep.h" 224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h" 2304331d0bSMichael Clark #include "qemu/log.h" 2404331d0bSMichael Clark #include "qemu/error-report.h" 2504331d0bSMichael Clark #include "qapi/error.h" 2604331d0bSMichael Clark #include "hw/hw.h" 2704331d0bSMichael Clark #include "hw/boards.h" 2804331d0bSMichael Clark #include "hw/loader.h" 2904331d0bSMichael Clark #include "hw/sysbus.h" 3004331d0bSMichael Clark #include "hw/char/serial.h" 3104331d0bSMichael Clark #include "target/riscv/cpu.h" 3204331d0bSMichael Clark #include "hw/riscv/riscv_hart.h" 3304331d0bSMichael Clark #include "hw/riscv/sifive_plic.h" 3404331d0bSMichael Clark #include "hw/riscv/sifive_clint.h" 3504331d0bSMichael Clark #include "hw/riscv/sifive_test.h" 3604331d0bSMichael Clark #include "hw/riscv/virt.h" 37*0ac24d56SAlistair Francis #include "hw/riscv/boot.h" 3804331d0bSMichael Clark #include "chardev/char.h" 3904331d0bSMichael Clark #include "sysemu/arch_init.h" 4004331d0bSMichael Clark #include "sysemu/device_tree.h" 4104331d0bSMichael Clark #include "exec/address-spaces.h" 426d56e396SAlistair Francis #include "hw/pci/pci.h" 436d56e396SAlistair Francis #include "hw/pci-host/gpex.h" 4404331d0bSMichael Clark 455aec3247SMichael Clark #include <libfdt.h> 465aec3247SMichael Clark 4704331d0bSMichael Clark static const struct MemmapEntry { 4804331d0bSMichael Clark hwaddr base; 4904331d0bSMichael Clark hwaddr size; 5004331d0bSMichael Clark } virt_memmap[] = { 5104331d0bSMichael Clark [VIRT_DEBUG] = { 0x0, 0x100 }, 525aec3247SMichael Clark [VIRT_MROM] = { 0x1000, 0x11000 }, 535aec3247SMichael Clark [VIRT_TEST] = { 0x100000, 0x1000 }, 5404331d0bSMichael Clark [VIRT_CLINT] = { 0x2000000, 0x10000 }, 5504331d0bSMichael Clark [VIRT_PLIC] = { 0xc000000, 0x4000000 }, 5604331d0bSMichael Clark [VIRT_UART0] = { 0x10000000, 0x100 }, 5704331d0bSMichael Clark [VIRT_VIRTIO] = { 0x10001000, 0x1000 }, 5804331d0bSMichael Clark [VIRT_DRAM] = { 0x80000000, 0x0 }, 596d56e396SAlistair Francis [VIRT_PCIE_MMIO] = { 0x40000000, 0x40000000 }, 606d56e396SAlistair Francis [VIRT_PCIE_PIO] = { 0x03000000, 0x00010000 }, 616d56e396SAlistair Francis [VIRT_PCIE_ECAM] = { 0x30000000, 0x10000000 }, 6204331d0bSMichael Clark }; 6304331d0bSMichael Clark 646d56e396SAlistair Francis static void create_pcie_irq_map(void *fdt, char *nodename, 656d56e396SAlistair Francis uint32_t plic_phandle) 666d56e396SAlistair Francis { 676d56e396SAlistair Francis int pin, dev; 686d56e396SAlistair Francis uint32_t 696d56e396SAlistair Francis full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * FDT_INT_MAP_WIDTH] = {}; 706d56e396SAlistair Francis uint32_t *irq_map = full_irq_map; 716d56e396SAlistair Francis 726d56e396SAlistair Francis /* This code creates a standard swizzle of interrupts such that 736d56e396SAlistair Francis * each device's first interrupt is based on it's PCI_SLOT number. 746d56e396SAlistair Francis * (See pci_swizzle_map_irq_fn()) 756d56e396SAlistair Francis * 766d56e396SAlistair Francis * We only need one entry per interrupt in the table (not one per 776d56e396SAlistair Francis * possible slot) seeing the interrupt-map-mask will allow the table 786d56e396SAlistair Francis * to wrap to any number of devices. 796d56e396SAlistair Francis */ 806d56e396SAlistair Francis for (dev = 0; dev < GPEX_NUM_IRQS; dev++) { 816d56e396SAlistair Francis int devfn = dev * 0x8; 826d56e396SAlistair Francis 836d56e396SAlistair Francis for (pin = 0; pin < GPEX_NUM_IRQS; pin++) { 846d56e396SAlistair Francis int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS); 856d56e396SAlistair Francis int i = 0; 866d56e396SAlistair Francis 876d56e396SAlistair Francis irq_map[i] = cpu_to_be32(devfn << 8); 886d56e396SAlistair Francis 896d56e396SAlistair Francis i += FDT_PCI_ADDR_CELLS; 906d56e396SAlistair Francis irq_map[i] = cpu_to_be32(pin + 1); 916d56e396SAlistair Francis 926d56e396SAlistair Francis i += FDT_PCI_INT_CELLS; 936d56e396SAlistair Francis irq_map[i++] = cpu_to_be32(plic_phandle); 946d56e396SAlistair Francis 956d56e396SAlistair Francis i += FDT_PLIC_ADDR_CELLS; 966d56e396SAlistair Francis irq_map[i] = cpu_to_be32(irq_nr); 976d56e396SAlistair Francis 986d56e396SAlistair Francis irq_map += FDT_INT_MAP_WIDTH; 996d56e396SAlistair Francis } 1006d56e396SAlistair Francis } 1016d56e396SAlistair Francis 1026d56e396SAlistair Francis qemu_fdt_setprop(fdt, nodename, "interrupt-map", 1036d56e396SAlistair Francis full_irq_map, sizeof(full_irq_map)); 1046d56e396SAlistair Francis 1056d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask", 1066d56e396SAlistair Francis 0x1800, 0, 0, 0x7); 1076d56e396SAlistair Francis } 1086d56e396SAlistair Francis 10904331d0bSMichael Clark static void *create_fdt(RISCVVirtState *s, const struct MemmapEntry *memmap, 11004331d0bSMichael Clark uint64_t mem_size, const char *cmdline) 11104331d0bSMichael Clark { 11204331d0bSMichael Clark void *fdt; 11304331d0bSMichael Clark int cpu; 11404331d0bSMichael Clark uint32_t *cells; 11504331d0bSMichael Clark char *nodename; 11604331d0bSMichael Clark uint32_t plic_phandle, phandle = 1; 11704331d0bSMichael Clark int i; 11804331d0bSMichael Clark 11904331d0bSMichael Clark fdt = s->fdt = create_device_tree(&s->fdt_size); 12004331d0bSMichael Clark if (!fdt) { 12104331d0bSMichael Clark error_report("create_device_tree() failed"); 12204331d0bSMichael Clark exit(1); 12304331d0bSMichael Clark } 12404331d0bSMichael Clark 12504331d0bSMichael Clark qemu_fdt_setprop_string(fdt, "/", "model", "riscv-virtio,qemu"); 12604331d0bSMichael Clark qemu_fdt_setprop_string(fdt, "/", "compatible", "riscv-virtio"); 12704331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); 12804331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); 12904331d0bSMichael Clark 13004331d0bSMichael Clark qemu_fdt_add_subnode(fdt, "/soc"); 13104331d0bSMichael Clark qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0); 13253f54508SAlistair Francis qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus"); 13304331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2); 13404331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2); 13504331d0bSMichael Clark 13604331d0bSMichael Clark nodename = g_strdup_printf("/memory@%lx", 13704331d0bSMichael Clark (long)memmap[VIRT_DRAM].base); 13804331d0bSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 13904331d0bSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 14004331d0bSMichael Clark memmap[VIRT_DRAM].base >> 32, memmap[VIRT_DRAM].base, 14104331d0bSMichael Clark mem_size >> 32, mem_size); 14204331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); 14304331d0bSMichael Clark g_free(nodename); 14404331d0bSMichael Clark 14504331d0bSMichael Clark qemu_fdt_add_subnode(fdt, "/cpus"); 1462a8756edSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency", 1472a8756edSMichael Clark SIFIVE_CLINT_TIMEBASE_FREQ); 14804331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0); 14904331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1); 15004331d0bSMichael Clark 15104331d0bSMichael Clark for (cpu = s->soc.num_harts - 1; cpu >= 0; cpu--) { 15204331d0bSMichael Clark int cpu_phandle = phandle++; 15328a4df97SAtish Patra int intc_phandle; 15404331d0bSMichael Clark nodename = g_strdup_printf("/cpus/cpu@%d", cpu); 15504331d0bSMichael Clark char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 15604331d0bSMichael Clark char *isa = riscv_isa_string(&s->soc.harts[cpu]); 15704331d0bSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 1582a8756edSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 1592a8756edSMichael Clark VIRT_CLOCK_FREQ); 16004331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48"); 16104331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa); 16204331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv"); 16304331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "status", "okay"); 16404331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu); 16504331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu"); 16628a4df97SAtish Patra qemu_fdt_setprop_cell(fdt, nodename, "phandle", cpu_phandle); 16728a4df97SAtish Patra qemu_fdt_setprop_cell(fdt, nodename, "linux,phandle", cpu_phandle); 16828a4df97SAtish Patra intc_phandle = phandle++; 16904331d0bSMichael Clark qemu_fdt_add_subnode(fdt, intc); 17028a4df97SAtish Patra qemu_fdt_setprop_cell(fdt, intc, "phandle", intc_phandle); 17128a4df97SAtish Patra qemu_fdt_setprop_cell(fdt, intc, "linux,phandle", intc_phandle); 17204331d0bSMichael Clark qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc"); 17304331d0bSMichael Clark qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0); 17404331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1); 17504331d0bSMichael Clark g_free(isa); 17604331d0bSMichael Clark g_free(intc); 17704331d0bSMichael Clark g_free(nodename); 17804331d0bSMichael Clark } 17904331d0bSMichael Clark 18028a4df97SAtish Patra /* Add cpu-topology node */ 18128a4df97SAtish Patra qemu_fdt_add_subnode(fdt, "/cpus/cpu-map"); 18228a4df97SAtish Patra qemu_fdt_add_subnode(fdt, "/cpus/cpu-map/cluster0"); 18328a4df97SAtish Patra for (cpu = s->soc.num_harts - 1; cpu >= 0; cpu--) { 18428a4df97SAtish Patra char *core_nodename = g_strdup_printf("/cpus/cpu-map/cluster0/core%d", 18528a4df97SAtish Patra cpu); 18628a4df97SAtish Patra char *cpu_nodename = g_strdup_printf("/cpus/cpu@%d", cpu); 18728a4df97SAtish Patra uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, cpu_nodename); 18828a4df97SAtish Patra qemu_fdt_add_subnode(fdt, core_nodename); 18928a4df97SAtish Patra qemu_fdt_setprop_cell(fdt, core_nodename, "cpu", intc_phandle); 19028a4df97SAtish Patra g_free(core_nodename); 19128a4df97SAtish Patra g_free(cpu_nodename); 19228a4df97SAtish Patra } 19328a4df97SAtish Patra 19404331d0bSMichael Clark cells = g_new0(uint32_t, s->soc.num_harts * 4); 19504331d0bSMichael Clark for (cpu = 0; cpu < s->soc.num_harts; cpu++) { 19604331d0bSMichael Clark nodename = 19704331d0bSMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 19804331d0bSMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 19904331d0bSMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 20004331d0bSMichael Clark cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 20104331d0bSMichael Clark cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle); 20204331d0bSMichael Clark cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 20304331d0bSMichael Clark g_free(nodename); 20404331d0bSMichael Clark } 20504331d0bSMichael Clark nodename = g_strdup_printf("/soc/clint@%lx", 20604331d0bSMichael Clark (long)memmap[VIRT_CLINT].base); 20704331d0bSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 20804331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,clint0"); 20904331d0bSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 21004331d0bSMichael Clark 0x0, memmap[VIRT_CLINT].base, 21104331d0bSMichael Clark 0x0, memmap[VIRT_CLINT].size); 21204331d0bSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 21304331d0bSMichael Clark cells, s->soc.num_harts * sizeof(uint32_t) * 4); 21404331d0bSMichael Clark g_free(cells); 21504331d0bSMichael Clark g_free(nodename); 21604331d0bSMichael Clark 21704331d0bSMichael Clark plic_phandle = phandle++; 21804331d0bSMichael Clark cells = g_new0(uint32_t, s->soc.num_harts * 4); 21904331d0bSMichael Clark for (cpu = 0; cpu < s->soc.num_harts; cpu++) { 22004331d0bSMichael Clark nodename = 22104331d0bSMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 22204331d0bSMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 22304331d0bSMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 22404331d0bSMichael Clark cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT); 22504331d0bSMichael Clark cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle); 22604331d0bSMichael Clark cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT); 22704331d0bSMichael Clark g_free(nodename); 22804331d0bSMichael Clark } 22904331d0bSMichael Clark nodename = g_strdup_printf("/soc/interrupt-controller@%lx", 23004331d0bSMichael Clark (long)memmap[VIRT_PLIC].base); 23104331d0bSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 2326d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "#address-cells", 2336d56e396SAlistair Francis FDT_PLIC_ADDR_CELLS); 2346d56e396SAlistair Francis qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 2356d56e396SAlistair Francis FDT_PLIC_INT_CELLS); 23604331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,plic0"); 23704331d0bSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0); 23804331d0bSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 23904331d0bSMichael Clark cells, s->soc.num_harts * sizeof(uint32_t) * 4); 24004331d0bSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 24104331d0bSMichael Clark 0x0, memmap[VIRT_PLIC].base, 24204331d0bSMichael Clark 0x0, memmap[VIRT_PLIC].size); 24304331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "reg-names", "control"); 24404331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "riscv,max-priority", 7); 24504331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "riscv,ndev", VIRTIO_NDEV); 24604331d0bSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "phandle", plic_phandle); 24704331d0bSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "linux,phandle", plic_phandle); 24804331d0bSMichael Clark plic_phandle = qemu_fdt_get_phandle(fdt, nodename); 24904331d0bSMichael Clark g_free(cells); 25004331d0bSMichael Clark g_free(nodename); 25104331d0bSMichael Clark 25204331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 25304331d0bSMichael Clark nodename = g_strdup_printf("/virtio_mmio@%lx", 25404331d0bSMichael Clark (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size)); 25504331d0bSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 25604331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "virtio,mmio"); 25704331d0bSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 25804331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 25904331d0bSMichael Clark 0x0, memmap[VIRT_VIRTIO].size); 26004331d0bSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "interrupt-parent", plic_phandle); 26104331d0bSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "interrupts", VIRTIO_IRQ + i); 26204331d0bSMichael Clark g_free(nodename); 26304331d0bSMichael Clark } 26404331d0bSMichael Clark 2656d56e396SAlistair Francis nodename = g_strdup_printf("/soc/pci@%lx", 2666d56e396SAlistair Francis (long) memmap[VIRT_PCIE_ECAM].base); 2676d56e396SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 2686d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "#address-cells", 2696d56e396SAlistair Francis FDT_PCI_ADDR_CELLS); 2706d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "#interrupt-cells", 2716d56e396SAlistair Francis FDT_PCI_INT_CELLS); 2726d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "#size-cells", 0x2); 2736d56e396SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "compatible", 2746d56e396SAlistair Francis "pci-host-ecam-generic"); 2756d56e396SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "device_type", "pci"); 2766d56e396SAlistair Francis qemu_fdt_setprop_cell(fdt, nodename, "linux,pci-domain", 0); 2776d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "bus-range", 0, 2785b7ae1ceSBin Meng memmap[VIRT_PCIE_ECAM].size / 2796d56e396SAlistair Francis PCIE_MMCFG_SIZE_MIN - 1); 2806d56e396SAlistair Francis qemu_fdt_setprop(fdt, nodename, "dma-coherent", NULL, 0); 2816d56e396SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "reg", 0, memmap[VIRT_PCIE_ECAM].base, 2826d56e396SAlistair Francis 0, memmap[VIRT_PCIE_ECAM].size); 2836d56e396SAlistair Francis qemu_fdt_setprop_sized_cells(fdt, nodename, "ranges", 2846d56e396SAlistair Francis 1, FDT_PCI_RANGE_IOPORT, 2, 0, 2856d56e396SAlistair Francis 2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size, 2866d56e396SAlistair Francis 1, FDT_PCI_RANGE_MMIO, 2876d56e396SAlistair Francis 2, memmap[VIRT_PCIE_MMIO].base, 2886d56e396SAlistair Francis 2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size); 2896d56e396SAlistair Francis create_pcie_irq_map(fdt, nodename, plic_phandle); 2906d56e396SAlistair Francis g_free(nodename); 2916d56e396SAlistair Francis 29204331d0bSMichael Clark nodename = g_strdup_printf("/test@%lx", 29304331d0bSMichael Clark (long)memmap[VIRT_TEST].base); 29404331d0bSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 29504331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,test0"); 29604331d0bSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 29704331d0bSMichael Clark 0x0, memmap[VIRT_TEST].base, 29804331d0bSMichael Clark 0x0, memmap[VIRT_TEST].size); 299632fb279SAlistair Francis g_free(nodename); 30004331d0bSMichael Clark 30104331d0bSMichael Clark nodename = g_strdup_printf("/uart@%lx", 30204331d0bSMichael Clark (long)memmap[VIRT_UART0].base); 30304331d0bSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 30404331d0bSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "ns16550a"); 30504331d0bSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 30604331d0bSMichael Clark 0x0, memmap[VIRT_UART0].base, 30704331d0bSMichael Clark 0x0, memmap[VIRT_UART0].size); 30804331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 3686400); 30904331d0bSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "interrupt-parent", plic_phandle); 31004331d0bSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "interrupts", UART0_IRQ); 31104331d0bSMichael Clark 31204331d0bSMichael Clark qemu_fdt_add_subnode(fdt, "/chosen"); 31304331d0bSMichael Clark qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename); 3147c28f4daSMichael Clark if (cmdline) { 31504331d0bSMichael Clark qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline); 3167c28f4daSMichael Clark } 31704331d0bSMichael Clark g_free(nodename); 31804331d0bSMichael Clark 31904331d0bSMichael Clark return fdt; 32004331d0bSMichael Clark } 32104331d0bSMichael Clark 3226d56e396SAlistair Francis 3236d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem, 3246d56e396SAlistair Francis hwaddr ecam_base, hwaddr ecam_size, 3256d56e396SAlistair Francis hwaddr mmio_base, hwaddr mmio_size, 3266d56e396SAlistair Francis hwaddr pio_base, 3276d56e396SAlistair Francis DeviceState *plic, bool link_up) 3286d56e396SAlistair Francis { 3296d56e396SAlistair Francis DeviceState *dev; 3306d56e396SAlistair Francis MemoryRegion *ecam_alias, *ecam_reg; 3316d56e396SAlistair Francis MemoryRegion *mmio_alias, *mmio_reg; 3326d56e396SAlistair Francis qemu_irq irq; 3336d56e396SAlistair Francis int i; 3346d56e396SAlistair Francis 3356d56e396SAlistair Francis dev = qdev_create(NULL, TYPE_GPEX_HOST); 3366d56e396SAlistair Francis 3376d56e396SAlistair Francis qdev_init_nofail(dev); 3386d56e396SAlistair Francis 3396d56e396SAlistair Francis ecam_alias = g_new0(MemoryRegion, 1); 3406d56e396SAlistair Francis ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 3416d56e396SAlistair Francis memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam", 3426d56e396SAlistair Francis ecam_reg, 0, ecam_size); 3436d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias); 3446d56e396SAlistair Francis 3456d56e396SAlistair Francis mmio_alias = g_new0(MemoryRegion, 1); 3466d56e396SAlistair Francis mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 3476d56e396SAlistair Francis memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio", 3486d56e396SAlistair Francis mmio_reg, mmio_base, mmio_size); 3496d56e396SAlistair Francis memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias); 3506d56e396SAlistair Francis 3516d56e396SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base); 3526d56e396SAlistair Francis 3536d56e396SAlistair Francis for (i = 0; i < GPEX_NUM_IRQS; i++) { 3546d56e396SAlistair Francis irq = qdev_get_gpio_in(plic, PCIE_IRQ + i); 3556d56e396SAlistair Francis 3566d56e396SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq); 3576d56e396SAlistair Francis gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i); 3586d56e396SAlistair Francis } 3596d56e396SAlistair Francis 3606d56e396SAlistair Francis return dev; 3616d56e396SAlistair Francis } 3626d56e396SAlistair Francis 36304331d0bSMichael Clark static void riscv_virt_board_init(MachineState *machine) 36404331d0bSMichael Clark { 36504331d0bSMichael Clark const struct MemmapEntry *memmap = virt_memmap; 36604331d0bSMichael Clark 36704331d0bSMichael Clark RISCVVirtState *s = g_new0(RISCVVirtState, 1); 36804331d0bSMichael Clark MemoryRegion *system_memory = get_system_memory(); 36904331d0bSMichael Clark MemoryRegion *main_mem = g_new(MemoryRegion, 1); 3705aec3247SMichael Clark MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 37104331d0bSMichael Clark char *plic_hart_config; 37204331d0bSMichael Clark size_t plic_hart_config_len; 37304331d0bSMichael Clark int i; 37404331d0bSMichael Clark void *fdt; 37504331d0bSMichael Clark 37604331d0bSMichael Clark /* Initialize SOC */ 377a993cb15SAlistair Francis object_initialize_child(OBJECT(machine), "soc", &s->soc, sizeof(s->soc), 378a993cb15SAlistair Francis TYPE_RISCV_HART_ARRAY, &error_abort, NULL); 379ceb2ffd5SAlistair Francis object_property_set_str(OBJECT(&s->soc), machine->cpu_type, "cpu-type", 38004331d0bSMichael Clark &error_abort); 38104331d0bSMichael Clark object_property_set_int(OBJECT(&s->soc), smp_cpus, "num-harts", 38204331d0bSMichael Clark &error_abort); 38304331d0bSMichael Clark object_property_set_bool(OBJECT(&s->soc), true, "realized", 38404331d0bSMichael Clark &error_abort); 38504331d0bSMichael Clark 38604331d0bSMichael Clark /* register system main memory (actual RAM) */ 38704331d0bSMichael Clark memory_region_init_ram(main_mem, NULL, "riscv_virt_board.ram", 38804331d0bSMichael Clark machine->ram_size, &error_fatal); 38904331d0bSMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base, 39004331d0bSMichael Clark main_mem); 39104331d0bSMichael Clark 39204331d0bSMichael Clark /* create device tree */ 39304331d0bSMichael Clark fdt = create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline); 39404331d0bSMichael Clark 39504331d0bSMichael Clark /* boot rom */ 3965aec3247SMichael Clark memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom", 3975aec3247SMichael Clark memmap[VIRT_MROM].size, &error_fatal); 3985aec3247SMichael Clark memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base, 3995aec3247SMichael Clark mask_rom); 40004331d0bSMichael Clark 40104331d0bSMichael Clark if (machine->kernel_filename) { 402*0ac24d56SAlistair Francis uint64_t kernel_entry = riscv_load_kernel(machine->kernel_filename); 40304331d0bSMichael Clark 40404331d0bSMichael Clark if (machine->initrd_filename) { 40504331d0bSMichael Clark hwaddr start; 406*0ac24d56SAlistair Francis hwaddr end = riscv_load_initrd(machine->initrd_filename, 40704331d0bSMichael Clark machine->ram_size, kernel_entry, 40804331d0bSMichael Clark &start); 40904331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/chosen", 41004331d0bSMichael Clark "linux,initrd-start", start); 41104331d0bSMichael Clark qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end", 41204331d0bSMichael Clark end); 41304331d0bSMichael Clark } 41404331d0bSMichael Clark } 41504331d0bSMichael Clark 41604331d0bSMichael Clark /* reset vector */ 41704331d0bSMichael Clark uint32_t reset_vec[8] = { 41804331d0bSMichael Clark 0x00000297, /* 1: auipc t0, %pcrel_hi(dtb) */ 41904331d0bSMichael Clark 0x02028593, /* addi a1, t0, %pcrel_lo(1b) */ 42004331d0bSMichael Clark 0xf1402573, /* csrr a0, mhartid */ 42104331d0bSMichael Clark #if defined(TARGET_RISCV32) 42204331d0bSMichael Clark 0x0182a283, /* lw t0, 24(t0) */ 42304331d0bSMichael Clark #elif defined(TARGET_RISCV64) 42404331d0bSMichael Clark 0x0182b283, /* ld t0, 24(t0) */ 42504331d0bSMichael Clark #endif 42604331d0bSMichael Clark 0x00028067, /* jr t0 */ 42704331d0bSMichael Clark 0x00000000, 42804331d0bSMichael Clark memmap[VIRT_DRAM].base, /* start: .dword memmap[VIRT_DRAM].base */ 42904331d0bSMichael Clark 0x00000000, 43004331d0bSMichael Clark /* dtb: */ 43104331d0bSMichael Clark }; 43204331d0bSMichael Clark 4335aec3247SMichael Clark /* copy in the reset vector in little_endian byte order */ 4345aec3247SMichael Clark for (i = 0; i < sizeof(reset_vec) >> 2; i++) { 4355aec3247SMichael Clark reset_vec[i] = cpu_to_le32(reset_vec[i]); 4365aec3247SMichael Clark } 4375aec3247SMichael Clark rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec), 4385aec3247SMichael Clark memmap[VIRT_MROM].base, &address_space_memory); 43904331d0bSMichael Clark 44004331d0bSMichael Clark /* copy in the device tree */ 4415aec3247SMichael Clark if (fdt_pack(s->fdt) || fdt_totalsize(s->fdt) > 4425aec3247SMichael Clark memmap[VIRT_MROM].size - sizeof(reset_vec)) { 4435aec3247SMichael Clark error_report("not enough space to store device-tree"); 4445aec3247SMichael Clark exit(1); 4455aec3247SMichael Clark } 4465aec3247SMichael Clark qemu_fdt_dumpdtb(s->fdt, fdt_totalsize(s->fdt)); 4475aec3247SMichael Clark rom_add_blob_fixed_as("mrom.fdt", s->fdt, fdt_totalsize(s->fdt), 4485aec3247SMichael Clark memmap[VIRT_MROM].base + sizeof(reset_vec), 4495aec3247SMichael Clark &address_space_memory); 45004331d0bSMichael Clark 45104331d0bSMichael Clark /* create PLIC hart topology configuration string */ 45204331d0bSMichael Clark plic_hart_config_len = (strlen(VIRT_PLIC_HART_CONFIG) + 1) * smp_cpus; 45304331d0bSMichael Clark plic_hart_config = g_malloc0(plic_hart_config_len); 45404331d0bSMichael Clark for (i = 0; i < smp_cpus; i++) { 45504331d0bSMichael Clark if (i != 0) { 45604331d0bSMichael Clark strncat(plic_hart_config, ",", plic_hart_config_len); 45704331d0bSMichael Clark } 45804331d0bSMichael Clark strncat(plic_hart_config, VIRT_PLIC_HART_CONFIG, plic_hart_config_len); 45904331d0bSMichael Clark plic_hart_config_len -= (strlen(VIRT_PLIC_HART_CONFIG) + 1); 46004331d0bSMichael Clark } 46104331d0bSMichael Clark 46204331d0bSMichael Clark /* MMIO */ 46304331d0bSMichael Clark s->plic = sifive_plic_create(memmap[VIRT_PLIC].base, 46404331d0bSMichael Clark plic_hart_config, 46504331d0bSMichael Clark VIRT_PLIC_NUM_SOURCES, 46604331d0bSMichael Clark VIRT_PLIC_NUM_PRIORITIES, 46704331d0bSMichael Clark VIRT_PLIC_PRIORITY_BASE, 46804331d0bSMichael Clark VIRT_PLIC_PENDING_BASE, 46904331d0bSMichael Clark VIRT_PLIC_ENABLE_BASE, 47004331d0bSMichael Clark VIRT_PLIC_ENABLE_STRIDE, 47104331d0bSMichael Clark VIRT_PLIC_CONTEXT_BASE, 47204331d0bSMichael Clark VIRT_PLIC_CONTEXT_STRIDE, 47304331d0bSMichael Clark memmap[VIRT_PLIC].size); 47404331d0bSMichael Clark sifive_clint_create(memmap[VIRT_CLINT].base, 47504331d0bSMichael Clark memmap[VIRT_CLINT].size, smp_cpus, 47604331d0bSMichael Clark SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE); 47704331d0bSMichael Clark sifive_test_create(memmap[VIRT_TEST].base); 47804331d0bSMichael Clark 47904331d0bSMichael Clark for (i = 0; i < VIRTIO_COUNT; i++) { 48004331d0bSMichael Clark sysbus_create_simple("virtio-mmio", 48104331d0bSMichael Clark memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size, 482647a70a1SAlistair Francis qdev_get_gpio_in(DEVICE(s->plic), VIRTIO_IRQ + i)); 48304331d0bSMichael Clark } 48404331d0bSMichael Clark 4856d56e396SAlistair Francis gpex_pcie_init(system_memory, 4866d56e396SAlistair Francis memmap[VIRT_PCIE_ECAM].base, 4876d56e396SAlistair Francis memmap[VIRT_PCIE_ECAM].size, 4886d56e396SAlistair Francis memmap[VIRT_PCIE_MMIO].base, 4896d56e396SAlistair Francis memmap[VIRT_PCIE_MMIO].size, 4906d56e396SAlistair Francis memmap[VIRT_PCIE_PIO].base, 4916d56e396SAlistair Francis DEVICE(s->plic), true); 4926d56e396SAlistair Francis 49304331d0bSMichael Clark serial_mm_init(system_memory, memmap[VIRT_UART0].base, 494647a70a1SAlistair Francis 0, qdev_get_gpio_in(DEVICE(s->plic), UART0_IRQ), 399193, 4959bca0edbSPeter Maydell serial_hd(0), DEVICE_LITTLE_ENDIAN); 496b6aa6cedSMichael Clark 497b6aa6cedSMichael Clark g_free(plic_hart_config); 49804331d0bSMichael Clark } 49904331d0bSMichael Clark 50004331d0bSMichael Clark static void riscv_virt_board_machine_init(MachineClass *mc) 50104331d0bSMichael Clark { 50277ff5bbaSMichael Clark mc->desc = "RISC-V VirtIO Board (Privileged ISA v1.10)"; 50304331d0bSMichael Clark mc->init = riscv_virt_board_init; 50404331d0bSMichael Clark mc->max_cpus = 8; /* hardcoded limit in BBL */ 505ceb2ffd5SAlistair Francis mc->default_cpu_type = VIRT_CPU; 50604331d0bSMichael Clark } 50704331d0bSMichael Clark 50804331d0bSMichael Clark DEFINE_MACHINE("virt", riscv_virt_board_machine_init) 509