xref: /qemu/hw/riscv/virt.c (revision 0489348d0d31f216e925855f3ac37a6fc666aaaf)
104331d0bSMichael Clark /*
204331d0bSMichael Clark  * QEMU RISC-V VirtIO Board
304331d0bSMichael Clark  *
404331d0bSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
504331d0bSMichael Clark  *
604331d0bSMichael Clark  * RISC-V machine with 16550a UART and VirtIO MMIO
704331d0bSMichael Clark  *
804331d0bSMichael Clark  * This program is free software; you can redistribute it and/or modify it
904331d0bSMichael Clark  * under the terms and conditions of the GNU General Public License,
1004331d0bSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
1104331d0bSMichael Clark  *
1204331d0bSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
1304331d0bSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1404331d0bSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1504331d0bSMichael Clark  * more details.
1604331d0bSMichael Clark  *
1704331d0bSMichael Clark  * You should have received a copy of the GNU General Public License along with
1804331d0bSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
1904331d0bSMichael Clark  */
2004331d0bSMichael Clark 
2104331d0bSMichael Clark #include "qemu/osdep.h"
224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h"
2304331d0bSMichael Clark #include "qemu/log.h"
2404331d0bSMichael Clark #include "qemu/error-report.h"
2504331d0bSMichael Clark #include "qapi/error.h"
2604331d0bSMichael Clark #include "hw/boards.h"
2704331d0bSMichael Clark #include "hw/loader.h"
2804331d0bSMichael Clark #include "hw/sysbus.h"
2971eb522cSAlistair Francis #include "hw/qdev-properties.h"
3004331d0bSMichael Clark #include "hw/char/serial.h"
3104331d0bSMichael Clark #include "target/riscv/cpu.h"
3204331d0bSMichael Clark #include "hw/riscv/riscv_hart.h"
3304331d0bSMichael Clark #include "hw/riscv/virt.h"
340ac24d56SAlistair Francis #include "hw/riscv/boot.h"
3518df0b46SAnup Patel #include "hw/riscv/numa.h"
36406fafd5SBin Meng #include "hw/intc/sifive_clint.h"
3784fcf3c1SBin Meng #include "hw/intc/sifive_plic.h"
38a4b84608SBin Meng #include "hw/misc/sifive_test.h"
3904331d0bSMichael Clark #include "chardev/char.h"
4004331d0bSMichael Clark #include "sysemu/arch_init.h"
4104331d0bSMichael Clark #include "sysemu/device_tree.h"
4246517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
436d56e396SAlistair Francis #include "hw/pci/pci.h"
446d56e396SAlistair Francis #include "hw/pci-host/gpex.h"
4504331d0bSMichael Clark 
4673261285SBin Meng static const MemMapEntry virt_memmap[] = {
4704331d0bSMichael Clark     [VIRT_DEBUG] =       {        0x0,         0x100 },
489eb8b14aSBin Meng     [VIRT_MROM] =        {     0x1000,        0xf000 },
495aec3247SMichael Clark     [VIRT_TEST] =        {   0x100000,        0x1000 },
5067b5ef30SAnup Patel     [VIRT_RTC] =         {   0x101000,        0x1000 },
5104331d0bSMichael Clark     [VIRT_CLINT] =       {  0x2000000,       0x10000 },
522c44bbf3SBin Meng     [VIRT_PCIE_PIO] =    {  0x3000000,       0x10000 },
5318df0b46SAnup Patel     [VIRT_PLIC] =        {  0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) },
5404331d0bSMichael Clark     [VIRT_UART0] =       { 0x10000000,         0x100 },
5504331d0bSMichael Clark     [VIRT_VIRTIO] =      { 0x10001000,        0x1000 },
56*0489348dSAsherah Connor     [VIRT_FW_CFG] =      { 0x10100000,          0x18 },
576911fde4SAlistair Francis     [VIRT_FLASH] =       { 0x20000000,     0x4000000 },
586d56e396SAlistair Francis     [VIRT_PCIE_ECAM] =   { 0x30000000,    0x10000000 },
592c44bbf3SBin Meng     [VIRT_PCIE_MMIO] =   { 0x40000000,    0x40000000 },
602c44bbf3SBin Meng     [VIRT_DRAM] =        { 0x80000000,           0x0 },
6104331d0bSMichael Clark };
6204331d0bSMichael Clark 
6319800265SBin Meng /* PCIe high mmio is fixed for RV32 */
6419800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE  0x300000000ULL
6519800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE  (4 * GiB)
6619800265SBin Meng 
6719800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */
6819800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE  (16 * GiB)
6919800265SBin Meng 
7019800265SBin Meng static MemMapEntry virt_high_pcie_memmap;
7119800265SBin Meng 
7271eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB)
7371eb522cSAlistair Francis 
7471eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s,
7571eb522cSAlistair Francis                                        const char *name,
7671eb522cSAlistair Francis                                        const char *alias_prop_name)
7771eb522cSAlistair Francis {
7871eb522cSAlistair Francis     /*
7971eb522cSAlistair Francis      * Create a single flash device.  We use the same parameters as
8071eb522cSAlistair Francis      * the flash devices on the ARM virt board.
8171eb522cSAlistair Francis      */
82df707969SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
8371eb522cSAlistair Francis 
8471eb522cSAlistair Francis     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
8571eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "width", 4);
8671eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "device-width", 2);
8771eb522cSAlistair Francis     qdev_prop_set_bit(dev, "big-endian", false);
8871eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id0", 0x89);
8971eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id1", 0x18);
9071eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id2", 0x00);
9171eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id3", 0x00);
9271eb522cSAlistair Francis     qdev_prop_set_string(dev, "name", name);
9371eb522cSAlistair Francis 
94d2623129SMarkus Armbruster     object_property_add_child(OBJECT(s), name, OBJECT(dev));
9571eb522cSAlistair Francis     object_property_add_alias(OBJECT(s), alias_prop_name,
96d2623129SMarkus Armbruster                               OBJECT(dev), "drive");
9771eb522cSAlistair Francis 
9871eb522cSAlistair Francis     return PFLASH_CFI01(dev);
9971eb522cSAlistair Francis }
10071eb522cSAlistair Francis 
10171eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s)
10271eb522cSAlistair Francis {
10371eb522cSAlistair Francis     s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0");
10471eb522cSAlistair Francis     s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1");
10571eb522cSAlistair Francis }
10671eb522cSAlistair Francis 
10771eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash,
10871eb522cSAlistair Francis                             hwaddr base, hwaddr size,
10971eb522cSAlistair Francis                             MemoryRegion *sysmem)
11071eb522cSAlistair Francis {
11171eb522cSAlistair Francis     DeviceState *dev = DEVICE(flash);
11271eb522cSAlistair Francis 
1134cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE));
11471eb522cSAlistair Francis     assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
11571eb522cSAlistair Francis     qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE);
1163c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
11771eb522cSAlistair Francis 
11871eb522cSAlistair Francis     memory_region_add_subregion(sysmem, base,
11971eb522cSAlistair Francis                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev),
12071eb522cSAlistair Francis                                                        0));
12171eb522cSAlistair Francis }
12271eb522cSAlistair Francis 
12371eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s,
12471eb522cSAlistair Francis                            MemoryRegion *sysmem)
12571eb522cSAlistair Francis {
12671eb522cSAlistair Francis     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
12771eb522cSAlistair Francis     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
12871eb522cSAlistair Francis 
12971eb522cSAlistair Francis     virt_flash_map1(s->flash[0], flashbase, flashsize,
13071eb522cSAlistair Francis                     sysmem);
13171eb522cSAlistair Francis     virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize,
13271eb522cSAlistair Francis                     sysmem);
13371eb522cSAlistair Francis }
13471eb522cSAlistair Francis 
1356d56e396SAlistair Francis static void create_pcie_irq_map(void *fdt, char *nodename,
1366d56e396SAlistair Francis                                 uint32_t plic_phandle)
1376d56e396SAlistair Francis {
1386d56e396SAlistair Francis     int pin, dev;
1396d56e396SAlistair Francis     uint32_t
1406d56e396SAlistair Francis         full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * FDT_INT_MAP_WIDTH] = {};
1416d56e396SAlistair Francis     uint32_t *irq_map = full_irq_map;
1426d56e396SAlistair Francis 
1436d56e396SAlistair Francis     /* This code creates a standard swizzle of interrupts such that
1446d56e396SAlistair Francis      * each device's first interrupt is based on it's PCI_SLOT number.
1456d56e396SAlistair Francis      * (See pci_swizzle_map_irq_fn())
1466d56e396SAlistair Francis      *
1476d56e396SAlistair Francis      * We only need one entry per interrupt in the table (not one per
1486d56e396SAlistair Francis      * possible slot) seeing the interrupt-map-mask will allow the table
1496d56e396SAlistair Francis      * to wrap to any number of devices.
1506d56e396SAlistair Francis      */
1516d56e396SAlistair Francis     for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
1526d56e396SAlistair Francis         int devfn = dev * 0x8;
1536d56e396SAlistair Francis 
1546d56e396SAlistair Francis         for (pin = 0; pin < GPEX_NUM_IRQS; pin++) {
1556d56e396SAlistair Francis             int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
1566d56e396SAlistair Francis             int i = 0;
1576d56e396SAlistair Francis 
1586d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(devfn << 8);
1596d56e396SAlistair Francis 
1606d56e396SAlistair Francis             i += FDT_PCI_ADDR_CELLS;
1616d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(pin + 1);
1626d56e396SAlistair Francis 
1636d56e396SAlistair Francis             i += FDT_PCI_INT_CELLS;
1646d56e396SAlistair Francis             irq_map[i++] = cpu_to_be32(plic_phandle);
1656d56e396SAlistair Francis 
1666d56e396SAlistair Francis             i += FDT_PLIC_ADDR_CELLS;
1676d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(irq_nr);
1686d56e396SAlistair Francis 
1696d56e396SAlistair Francis             irq_map += FDT_INT_MAP_WIDTH;
1706d56e396SAlistair Francis         }
1716d56e396SAlistair Francis     }
1726d56e396SAlistair Francis 
1736d56e396SAlistair Francis     qemu_fdt_setprop(fdt, nodename, "interrupt-map",
1746d56e396SAlistair Francis                      full_irq_map, sizeof(full_irq_map));
1756d56e396SAlistair Francis 
1766d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask",
1776d56e396SAlistair Francis                            0x1800, 0, 0, 0x7);
1786d56e396SAlistair Francis }
1796d56e396SAlistair Francis 
18073261285SBin Meng static void create_fdt(RISCVVirtState *s, const MemMapEntry *memmap,
1819d011430SAlistair Francis                        uint64_t mem_size, const char *cmdline, bool is_32_bit)
18204331d0bSMichael Clark {
18304331d0bSMichael Clark     void *fdt;
18418df0b46SAnup Patel     int i, cpu, socket;
18518df0b46SAnup Patel     MachineState *mc = MACHINE(s);
18618df0b46SAnup Patel     uint64_t addr, size;
18718df0b46SAnup Patel     uint32_t *clint_cells, *plic_cells;
18818df0b46SAnup Patel     unsigned long clint_addr, plic_addr;
18918df0b46SAnup Patel     uint32_t plic_phandle[MAX_NODES];
19018df0b46SAnup Patel     uint32_t cpu_phandle, intc_phandle, test_phandle;
19118df0b46SAnup Patel     uint32_t phandle = 1, plic_mmio_phandle = 1;
19218df0b46SAnup Patel     uint32_t plic_pcie_phandle = 1, plic_virtio_phandle = 1;
19318df0b46SAnup Patel     char *mem_name, *cpu_name, *core_name, *intc_name;
19418df0b46SAnup Patel     char *name, *clint_name, *plic_name, *clust_name;
19571eb522cSAlistair Francis     hwaddr flashsize = virt_memmap[VIRT_FLASH].size / 2;
19671eb522cSAlistair Francis     hwaddr flashbase = virt_memmap[VIRT_FLASH].base;
19704331d0bSMichael Clark 
198f2ce39b4SPaolo Bonzini     if (mc->dtb) {
199c65d7080SAlex Bennée         fdt = mc->fdt = load_device_tree(mc->dtb, &s->fdt_size);
2004e1e3003SAnup Patel         if (!fdt) {
2014e1e3003SAnup Patel             error_report("load_device_tree() failed");
2024e1e3003SAnup Patel             exit(1);
2034e1e3003SAnup Patel         }
2044e1e3003SAnup Patel         goto update_bootargs;
2054e1e3003SAnup Patel     } else {
206c65d7080SAlex Bennée         fdt = mc->fdt = create_device_tree(&s->fdt_size);
20704331d0bSMichael Clark         if (!fdt) {
20804331d0bSMichael Clark             error_report("create_device_tree() failed");
20904331d0bSMichael Clark             exit(1);
21004331d0bSMichael Clark         }
2114e1e3003SAnup Patel     }
21204331d0bSMichael Clark 
21304331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, "/", "model", "riscv-virtio,qemu");
21404331d0bSMichael Clark     qemu_fdt_setprop_string(fdt, "/", "compatible", "riscv-virtio");
21504331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2);
21604331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2);
21704331d0bSMichael Clark 
21804331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, "/soc");
21904331d0bSMichael Clark     qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0);
22053f54508SAlistair Francis     qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus");
22104331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2);
22204331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2);
22304331d0bSMichael Clark 
22404331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, "/cpus");
2252a8756edSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency",
2262a8756edSMichael Clark                           SIFIVE_CLINT_TIMEBASE_FREQ);
22704331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
22804331d0bSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
22928a4df97SAtish Patra     qemu_fdt_add_subnode(fdt, "/cpus/cpu-map");
23018df0b46SAnup Patel 
23118df0b46SAnup Patel     for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) {
23218df0b46SAnup Patel         clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket);
23318df0b46SAnup Patel         qemu_fdt_add_subnode(fdt, clust_name);
23418df0b46SAnup Patel 
23518df0b46SAnup Patel         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
23618df0b46SAnup Patel         clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
23718df0b46SAnup Patel 
23818df0b46SAnup Patel         for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) {
23918df0b46SAnup Patel             cpu_phandle = phandle++;
24018df0b46SAnup Patel 
24118df0b46SAnup Patel             cpu_name = g_strdup_printf("/cpus/cpu@%d",
24218df0b46SAnup Patel                 s->soc[socket].hartid_base + cpu);
24318df0b46SAnup Patel             qemu_fdt_add_subnode(fdt, cpu_name);
2449d011430SAlistair Francis             if (is_32_bit) {
24518df0b46SAnup Patel                 qemu_fdt_setprop_string(fdt, cpu_name, "mmu-type", "riscv,sv32");
2469d011430SAlistair Francis             } else {
24718df0b46SAnup Patel                 qemu_fdt_setprop_string(fdt, cpu_name, "mmu-type", "riscv,sv48");
2489d011430SAlistair Francis             }
24918df0b46SAnup Patel             name = riscv_isa_string(&s->soc[socket].harts[cpu]);
25018df0b46SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "riscv,isa", name);
25118df0b46SAnup Patel             g_free(name);
25218df0b46SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "compatible", "riscv");
25318df0b46SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "status", "okay");
25418df0b46SAnup Patel             qemu_fdt_setprop_cell(fdt, cpu_name, "reg",
25518df0b46SAnup Patel                 s->soc[socket].hartid_base + cpu);
25618df0b46SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "device_type", "cpu");
25718df0b46SAnup Patel             riscv_socket_fdt_write_id(mc, fdt, cpu_name, socket);
25818df0b46SAnup Patel             qemu_fdt_setprop_cell(fdt, cpu_name, "phandle", cpu_phandle);
25918df0b46SAnup Patel 
26018df0b46SAnup Patel             intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name);
26118df0b46SAnup Patel             qemu_fdt_add_subnode(fdt, intc_name);
26218df0b46SAnup Patel             intc_phandle = phandle++;
26318df0b46SAnup Patel             qemu_fdt_setprop_cell(fdt, intc_name, "phandle", intc_phandle);
26418df0b46SAnup Patel             qemu_fdt_setprop_string(fdt, intc_name, "compatible",
26518df0b46SAnup Patel                 "riscv,cpu-intc");
26618df0b46SAnup Patel             qemu_fdt_setprop(fdt, intc_name, "interrupt-controller", NULL, 0);
26718df0b46SAnup Patel             qemu_fdt_setprop_cell(fdt, intc_name, "#interrupt-cells", 1);
26818df0b46SAnup Patel 
26918df0b46SAnup Patel             clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
27018df0b46SAnup Patel             clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
27118df0b46SAnup Patel             clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
27218df0b46SAnup Patel             clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
27318df0b46SAnup Patel 
27418df0b46SAnup Patel             plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
27518df0b46SAnup Patel             plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT);
27618df0b46SAnup Patel             plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
27718df0b46SAnup Patel             plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT);
27818df0b46SAnup Patel 
27918df0b46SAnup Patel             core_name = g_strdup_printf("%s/core%d", clust_name, cpu);
28018df0b46SAnup Patel             qemu_fdt_add_subnode(fdt, core_name);
28118df0b46SAnup Patel             qemu_fdt_setprop_cell(fdt, core_name, "cpu", cpu_phandle);
28218df0b46SAnup Patel 
28318df0b46SAnup Patel             g_free(core_name);
28418df0b46SAnup Patel             g_free(intc_name);
28518df0b46SAnup Patel             g_free(cpu_name);
28628a4df97SAtish Patra         }
28728a4df97SAtish Patra 
28818df0b46SAnup Patel         addr = memmap[VIRT_DRAM].base + riscv_socket_mem_offset(mc, socket);
28918df0b46SAnup Patel         size = riscv_socket_mem_size(mc, socket);
29018df0b46SAnup Patel         mem_name = g_strdup_printf("/memory@%lx", (long)addr);
29118df0b46SAnup Patel         qemu_fdt_add_subnode(fdt, mem_name);
29218df0b46SAnup Patel         qemu_fdt_setprop_cells(fdt, mem_name, "reg",
29318df0b46SAnup Patel             addr >> 32, addr, size >> 32, size);
29418df0b46SAnup Patel         qemu_fdt_setprop_string(fdt, mem_name, "device_type", "memory");
29518df0b46SAnup Patel         riscv_socket_fdt_write_id(mc, fdt, mem_name, socket);
29618df0b46SAnup Patel         g_free(mem_name);
29704331d0bSMichael Clark 
29818df0b46SAnup Patel         clint_addr = memmap[VIRT_CLINT].base +
29918df0b46SAnup Patel             (memmap[VIRT_CLINT].size * socket);
30018df0b46SAnup Patel         clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr);
30118df0b46SAnup Patel         qemu_fdt_add_subnode(fdt, clint_name);
30218df0b46SAnup Patel         qemu_fdt_setprop_string(fdt, clint_name, "compatible", "riscv,clint0");
30318df0b46SAnup Patel         qemu_fdt_setprop_cells(fdt, clint_name, "reg",
30418df0b46SAnup Patel             0x0, clint_addr, 0x0, memmap[VIRT_CLINT].size);
30518df0b46SAnup Patel         qemu_fdt_setprop(fdt, clint_name, "interrupts-extended",
30618df0b46SAnup Patel             clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
30718df0b46SAnup Patel         riscv_socket_fdt_write_id(mc, fdt, clint_name, socket);
30818df0b46SAnup Patel         g_free(clint_name);
30918df0b46SAnup Patel 
31018df0b46SAnup Patel         plic_phandle[socket] = phandle++;
31118df0b46SAnup Patel         plic_addr = memmap[VIRT_PLIC].base + (memmap[VIRT_PLIC].size * socket);
31218df0b46SAnup Patel         plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr);
31318df0b46SAnup Patel         qemu_fdt_add_subnode(fdt, plic_name);
31418df0b46SAnup Patel         qemu_fdt_setprop_cell(fdt, plic_name,
31518df0b46SAnup Patel             "#address-cells", FDT_PLIC_ADDR_CELLS);
31618df0b46SAnup Patel         qemu_fdt_setprop_cell(fdt, plic_name,
31718df0b46SAnup Patel             "#interrupt-cells", FDT_PLIC_INT_CELLS);
31818df0b46SAnup Patel         qemu_fdt_setprop_string(fdt, plic_name, "compatible", "riscv,plic0");
31918df0b46SAnup Patel         qemu_fdt_setprop(fdt, plic_name, "interrupt-controller", NULL, 0);
32018df0b46SAnup Patel         qemu_fdt_setprop(fdt, plic_name, "interrupts-extended",
32118df0b46SAnup Patel             plic_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
32218df0b46SAnup Patel         qemu_fdt_setprop_cells(fdt, plic_name, "reg",
32318df0b46SAnup Patel             0x0, plic_addr, 0x0, memmap[VIRT_PLIC].size);
32418df0b46SAnup Patel         qemu_fdt_setprop_cell(fdt, plic_name, "riscv,ndev", VIRTIO_NDEV);
32518df0b46SAnup Patel         riscv_socket_fdt_write_id(mc, fdt, plic_name, socket);
32618df0b46SAnup Patel         qemu_fdt_setprop_cell(fdt, plic_name, "phandle", plic_phandle[socket]);
32718df0b46SAnup Patel         g_free(plic_name);
32818df0b46SAnup Patel 
32918df0b46SAnup Patel         g_free(clint_cells);
33018df0b46SAnup Patel         g_free(plic_cells);
33118df0b46SAnup Patel         g_free(clust_name);
33204331d0bSMichael Clark     }
33318df0b46SAnup Patel 
33418df0b46SAnup Patel     for (socket = 0; socket < riscv_socket_count(mc); socket++) {
33518df0b46SAnup Patel         if (socket == 0) {
33618df0b46SAnup Patel             plic_mmio_phandle = plic_phandle[socket];
33718df0b46SAnup Patel             plic_virtio_phandle = plic_phandle[socket];
33818df0b46SAnup Patel             plic_pcie_phandle = plic_phandle[socket];
33918df0b46SAnup Patel         }
34018df0b46SAnup Patel         if (socket == 1) {
34118df0b46SAnup Patel             plic_virtio_phandle = plic_phandle[socket];
34218df0b46SAnup Patel             plic_pcie_phandle = plic_phandle[socket];
34318df0b46SAnup Patel         }
34418df0b46SAnup Patel         if (socket == 2) {
34518df0b46SAnup Patel             plic_pcie_phandle = plic_phandle[socket];
34618df0b46SAnup Patel         }
34718df0b46SAnup Patel     }
34818df0b46SAnup Patel 
34918df0b46SAnup Patel     riscv_socket_fdt_write_distance_matrix(mc, fdt);
35004331d0bSMichael Clark 
35104331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
35218df0b46SAnup Patel         name = g_strdup_printf("/soc/virtio_mmio@%lx",
35304331d0bSMichael Clark             (long)(memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size));
35418df0b46SAnup Patel         qemu_fdt_add_subnode(fdt, name);
35518df0b46SAnup Patel         qemu_fdt_setprop_string(fdt, name, "compatible", "virtio,mmio");
35618df0b46SAnup Patel         qemu_fdt_setprop_cells(fdt, name, "reg",
35704331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
35804331d0bSMichael Clark             0x0, memmap[VIRT_VIRTIO].size);
35918df0b46SAnup Patel         qemu_fdt_setprop_cell(fdt, name, "interrupt-parent",
36018df0b46SAnup Patel             plic_virtio_phandle);
36118df0b46SAnup Patel         qemu_fdt_setprop_cell(fdt, name, "interrupts", VIRTIO_IRQ + i);
36218df0b46SAnup Patel         g_free(name);
36304331d0bSMichael Clark     }
36404331d0bSMichael Clark 
36518df0b46SAnup Patel     name = g_strdup_printf("/soc/pci@%lx",
3666d56e396SAlistair Francis         (long) memmap[VIRT_PCIE_ECAM].base);
36718df0b46SAnup Patel     qemu_fdt_add_subnode(fdt, name);
36818df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "#address-cells", FDT_PCI_ADDR_CELLS);
36918df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "#interrupt-cells", FDT_PCI_INT_CELLS);
37018df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "#size-cells", 0x2);
37118df0b46SAnup Patel     qemu_fdt_setprop_string(fdt, name, "compatible", "pci-host-ecam-generic");
37218df0b46SAnup Patel     qemu_fdt_setprop_string(fdt, name, "device_type", "pci");
37318df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "linux,pci-domain", 0);
37418df0b46SAnup Patel     qemu_fdt_setprop_cells(fdt, name, "bus-range", 0,
37518df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1);
37618df0b46SAnup Patel     qemu_fdt_setprop(fdt, name, "dma-coherent", NULL, 0);
37718df0b46SAnup Patel     qemu_fdt_setprop_cells(fdt, name, "reg", 0,
37818df0b46SAnup Patel         memmap[VIRT_PCIE_ECAM].base, 0, memmap[VIRT_PCIE_ECAM].size);
37918df0b46SAnup Patel     qemu_fdt_setprop_sized_cells(fdt, name, "ranges",
3806d56e396SAlistair Francis         1, FDT_PCI_RANGE_IOPORT, 2, 0,
3816d56e396SAlistair Francis         2, memmap[VIRT_PCIE_PIO].base, 2, memmap[VIRT_PCIE_PIO].size,
3826d56e396SAlistair Francis         1, FDT_PCI_RANGE_MMIO,
3836d56e396SAlistair Francis         2, memmap[VIRT_PCIE_MMIO].base,
38419800265SBin Meng         2, memmap[VIRT_PCIE_MMIO].base, 2, memmap[VIRT_PCIE_MMIO].size,
38519800265SBin Meng         1, FDT_PCI_RANGE_MMIO_64BIT,
38619800265SBin Meng         2, virt_high_pcie_memmap.base,
38719800265SBin Meng         2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size);
38819800265SBin Meng 
38918df0b46SAnup Patel     create_pcie_irq_map(fdt, name, plic_pcie_phandle);
39018df0b46SAnup Patel     g_free(name);
3916d56e396SAlistair Francis 
3920e404da0SAnup Patel     test_phandle = phandle++;
39318df0b46SAnup Patel     name = g_strdup_printf("/soc/test@%lx",
39404331d0bSMichael Clark         (long)memmap[VIRT_TEST].base);
39518df0b46SAnup Patel     qemu_fdt_add_subnode(fdt, name);
3969c0fb20cSPalmer Dabbelt     {
3970e404da0SAnup Patel         const char compat[] = "sifive,test1\0sifive,test0\0syscon";
39818df0b46SAnup Patel         qemu_fdt_setprop(fdt, name, "compatible", compat, sizeof(compat));
3999c0fb20cSPalmer Dabbelt     }
40018df0b46SAnup Patel     qemu_fdt_setprop_cells(fdt, name, "reg",
40104331d0bSMichael Clark         0x0, memmap[VIRT_TEST].base,
40204331d0bSMichael Clark         0x0, memmap[VIRT_TEST].size);
40318df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "phandle", test_phandle);
40418df0b46SAnup Patel     test_phandle = qemu_fdt_get_phandle(fdt, name);
40518df0b46SAnup Patel     g_free(name);
4060e404da0SAnup Patel 
40718df0b46SAnup Patel     name = g_strdup_printf("/soc/reboot");
40818df0b46SAnup Patel     qemu_fdt_add_subnode(fdt, name);
40918df0b46SAnup Patel     qemu_fdt_setprop_string(fdt, name, "compatible", "syscon-reboot");
41018df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "regmap", test_phandle);
41118df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "offset", 0x0);
41218df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "value", FINISHER_RESET);
41318df0b46SAnup Patel     g_free(name);
4140e404da0SAnup Patel 
41518df0b46SAnup Patel     name = g_strdup_printf("/soc/poweroff");
41618df0b46SAnup Patel     qemu_fdt_add_subnode(fdt, name);
41718df0b46SAnup Patel     qemu_fdt_setprop_string(fdt, name, "compatible", "syscon-poweroff");
41818df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "regmap", test_phandle);
41918df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "offset", 0x0);
42018df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "value", FINISHER_PASS);
42118df0b46SAnup Patel     g_free(name);
42204331d0bSMichael Clark 
42318df0b46SAnup Patel     name = g_strdup_printf("/soc/uart@%lx", (long)memmap[VIRT_UART0].base);
42418df0b46SAnup Patel     qemu_fdt_add_subnode(fdt, name);
42518df0b46SAnup Patel     qemu_fdt_setprop_string(fdt, name, "compatible", "ns16550a");
42618df0b46SAnup Patel     qemu_fdt_setprop_cells(fdt, name, "reg",
42704331d0bSMichael Clark         0x0, memmap[VIRT_UART0].base,
42804331d0bSMichael Clark         0x0, memmap[VIRT_UART0].size);
42918df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "clock-frequency", 3686400);
43018df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "interrupt-parent", plic_mmio_phandle);
43118df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "interrupts", UART0_IRQ);
43204331d0bSMichael Clark 
43304331d0bSMichael Clark     qemu_fdt_add_subnode(fdt, "/chosen");
43418df0b46SAnup Patel     qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", name);
43518df0b46SAnup Patel     g_free(name);
43671eb522cSAlistair Francis 
43718df0b46SAnup Patel     name = g_strdup_printf("/soc/rtc@%lx", (long)memmap[VIRT_RTC].base);
43818df0b46SAnup Patel     qemu_fdt_add_subnode(fdt, name);
43918df0b46SAnup Patel     qemu_fdt_setprop_string(fdt, name, "compatible", "google,goldfish-rtc");
44018df0b46SAnup Patel     qemu_fdt_setprop_cells(fdt, name, "reg",
44167b5ef30SAnup Patel         0x0, memmap[VIRT_RTC].base,
44267b5ef30SAnup Patel         0x0, memmap[VIRT_RTC].size);
44318df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "interrupt-parent", plic_mmio_phandle);
44418df0b46SAnup Patel     qemu_fdt_setprop_cell(fdt, name, "interrupts", RTC_IRQ);
44518df0b46SAnup Patel     g_free(name);
44667b5ef30SAnup Patel 
44718df0b46SAnup Patel     name = g_strdup_printf("/soc/flash@%" PRIx64, flashbase);
448c65d7080SAlex Bennée     qemu_fdt_add_subnode(mc->fdt, name);
449c65d7080SAlex Bennée     qemu_fdt_setprop_string(mc->fdt, name, "compatible", "cfi-flash");
450c65d7080SAlex Bennée     qemu_fdt_setprop_sized_cells(mc->fdt, name, "reg",
45171eb522cSAlistair Francis                                  2, flashbase, 2, flashsize,
45271eb522cSAlistair Francis                                  2, flashbase + flashsize, 2, flashsize);
453c65d7080SAlex Bennée     qemu_fdt_setprop_cell(mc->fdt, name, "bank-width", 4);
45418df0b46SAnup Patel     g_free(name);
4554e1e3003SAnup Patel 
4564e1e3003SAnup Patel update_bootargs:
4574e1e3003SAnup Patel     if (cmdline) {
4584e1e3003SAnup Patel         qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline);
4594e1e3003SAnup Patel     }
46004331d0bSMichael Clark }
46104331d0bSMichael Clark 
4626d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem,
4636d56e396SAlistair Francis                                           hwaddr ecam_base, hwaddr ecam_size,
4646d56e396SAlistair Francis                                           hwaddr mmio_base, hwaddr mmio_size,
46519800265SBin Meng                                           hwaddr high_mmio_base,
46619800265SBin Meng                                           hwaddr high_mmio_size,
4676d56e396SAlistair Francis                                           hwaddr pio_base,
4682fa3c7b6SBin Meng                                           DeviceState *plic)
4696d56e396SAlistair Francis {
4706d56e396SAlistair Francis     DeviceState *dev;
4716d56e396SAlistair Francis     MemoryRegion *ecam_alias, *ecam_reg;
47219800265SBin Meng     MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg;
4736d56e396SAlistair Francis     qemu_irq irq;
4746d56e396SAlistair Francis     int i;
4756d56e396SAlistair Francis 
4763e80f690SMarkus Armbruster     dev = qdev_new(TYPE_GPEX_HOST);
4776d56e396SAlistair Francis 
4783c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
4796d56e396SAlistair Francis 
4806d56e396SAlistair Francis     ecam_alias = g_new0(MemoryRegion, 1);
4816d56e396SAlistair Francis     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
4826d56e396SAlistair Francis     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
4836d56e396SAlistair Francis                              ecam_reg, 0, ecam_size);
4846d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias);
4856d56e396SAlistair Francis 
4866d56e396SAlistair Francis     mmio_alias = g_new0(MemoryRegion, 1);
4876d56e396SAlistair Francis     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
4886d56e396SAlistair Francis     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
4896d56e396SAlistair Francis                              mmio_reg, mmio_base, mmio_size);
4906d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias);
4916d56e396SAlistair Francis 
49219800265SBin Meng     /* Map high MMIO space */
49319800265SBin Meng     high_mmio_alias = g_new0(MemoryRegion, 1);
49419800265SBin Meng     memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high",
49519800265SBin Meng                              mmio_reg, high_mmio_base, high_mmio_size);
49619800265SBin Meng     memory_region_add_subregion(get_system_memory(), high_mmio_base,
49719800265SBin Meng                                 high_mmio_alias);
49819800265SBin Meng 
4996d56e396SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base);
5006d56e396SAlistair Francis 
5016d56e396SAlistair Francis     for (i = 0; i < GPEX_NUM_IRQS; i++) {
5026d56e396SAlistair Francis         irq = qdev_get_gpio_in(plic, PCIE_IRQ + i);
5036d56e396SAlistair Francis 
5046d56e396SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq);
5056d56e396SAlistair Francis         gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i);
5066d56e396SAlistair Francis     }
5076d56e396SAlistair Francis 
5086d56e396SAlistair Francis     return dev;
5096d56e396SAlistair Francis }
5106d56e396SAlistair Francis 
511*0489348dSAsherah Connor static FWCfgState *create_fw_cfg(const MachineState *mc)
512*0489348dSAsherah Connor {
513*0489348dSAsherah Connor     hwaddr base = virt_memmap[VIRT_FW_CFG].base;
514*0489348dSAsherah Connor     hwaddr size = virt_memmap[VIRT_FW_CFG].size;
515*0489348dSAsherah Connor     FWCfgState *fw_cfg;
516*0489348dSAsherah Connor     char *nodename;
517*0489348dSAsherah Connor 
518*0489348dSAsherah Connor     fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16,
519*0489348dSAsherah Connor                                   &address_space_memory);
520*0489348dSAsherah Connor     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)mc->smp.cpus);
521*0489348dSAsherah Connor 
522*0489348dSAsherah Connor     nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base);
523*0489348dSAsherah Connor     qemu_fdt_add_subnode(mc->fdt, nodename);
524*0489348dSAsherah Connor     qemu_fdt_setprop_string(mc->fdt, nodename,
525*0489348dSAsherah Connor                             "compatible", "qemu,fw-cfg-mmio");
526*0489348dSAsherah Connor     qemu_fdt_setprop_sized_cells(mc->fdt, nodename, "reg",
527*0489348dSAsherah Connor                                  2, base, 2, size);
528*0489348dSAsherah Connor     qemu_fdt_setprop(mc->fdt, nodename, "dma-coherent", NULL, 0);
529*0489348dSAsherah Connor     g_free(nodename);
530*0489348dSAsherah Connor     return fw_cfg;
531*0489348dSAsherah Connor }
532*0489348dSAsherah Connor 
533b2a3a071SBin Meng static void virt_machine_init(MachineState *machine)
53404331d0bSMichael Clark {
53573261285SBin Meng     const MemMapEntry *memmap = virt_memmap;
536cdfc19e4SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(machine);
53704331d0bSMichael Clark     MemoryRegion *system_memory = get_system_memory();
53804331d0bSMichael Clark     MemoryRegion *main_mem = g_new(MemoryRegion, 1);
5395aec3247SMichael Clark     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
54018df0b46SAnup Patel     char *plic_hart_config, *soc_name;
54104331d0bSMichael Clark     size_t plic_hart_config_len;
5422738b3b5SAlistair Francis     target_ulong start_addr = memmap[VIRT_DRAM].base;
54338bc4e34SAlistair Francis     target_ulong firmware_end_addr, kernel_start_addr;
54466b1205bSAtish Patra     uint32_t fdt_load_addr;
545dc144fe1SAtish Patra     uint64_t kernel_entry;
54618df0b46SAnup Patel     DeviceState *mmio_plic, *virtio_plic, *pcie_plic;
54718df0b46SAnup Patel     int i, j, base_hartid, hart_count;
54804331d0bSMichael Clark 
54918df0b46SAnup Patel     /* Check socket count limit */
55018df0b46SAnup Patel     if (VIRT_SOCKETS_MAX < riscv_socket_count(machine)) {
55118df0b46SAnup Patel         error_report("number of sockets/nodes should be less than %d",
55218df0b46SAnup Patel             VIRT_SOCKETS_MAX);
55318df0b46SAnup Patel         exit(1);
55418df0b46SAnup Patel     }
55518df0b46SAnup Patel 
55618df0b46SAnup Patel     /* Initialize sockets */
55718df0b46SAnup Patel     mmio_plic = virtio_plic = pcie_plic = NULL;
55818df0b46SAnup Patel     for (i = 0; i < riscv_socket_count(machine); i++) {
55918df0b46SAnup Patel         if (!riscv_socket_check_hartids(machine, i)) {
56018df0b46SAnup Patel             error_report("discontinuous hartids in socket%d", i);
56118df0b46SAnup Patel             exit(1);
56218df0b46SAnup Patel         }
56318df0b46SAnup Patel 
56418df0b46SAnup Patel         base_hartid = riscv_socket_first_hartid(machine, i);
56518df0b46SAnup Patel         if (base_hartid < 0) {
56618df0b46SAnup Patel             error_report("can't find hartid base for socket%d", i);
56718df0b46SAnup Patel             exit(1);
56818df0b46SAnup Patel         }
56918df0b46SAnup Patel 
57018df0b46SAnup Patel         hart_count = riscv_socket_hart_count(machine, i);
57118df0b46SAnup Patel         if (hart_count < 0) {
57218df0b46SAnup Patel             error_report("can't find hart count for socket%d", i);
57318df0b46SAnup Patel             exit(1);
57418df0b46SAnup Patel         }
57518df0b46SAnup Patel 
57618df0b46SAnup Patel         soc_name = g_strdup_printf("soc%d", i);
57718df0b46SAnup Patel         object_initialize_child(OBJECT(machine), soc_name, &s->soc[i],
57875a6ed87SMarkus Armbruster                                 TYPE_RISCV_HART_ARRAY);
57918df0b46SAnup Patel         g_free(soc_name);
58018df0b46SAnup Patel         object_property_set_str(OBJECT(&s->soc[i]), "cpu-type",
58118df0b46SAnup Patel                                 machine->cpu_type, &error_abort);
58218df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "hartid-base",
58318df0b46SAnup Patel                                 base_hartid, &error_abort);
58418df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "num-harts",
58518df0b46SAnup Patel                                 hart_count, &error_abort);
58618df0b46SAnup Patel         sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_abort);
58718df0b46SAnup Patel 
58818df0b46SAnup Patel         /* Per-socket CLINT */
58918df0b46SAnup Patel         sifive_clint_create(
59018df0b46SAnup Patel             memmap[VIRT_CLINT].base + i * memmap[VIRT_CLINT].size,
59118df0b46SAnup Patel             memmap[VIRT_CLINT].size, base_hartid, hart_count,
592a47ef6e9SBin Meng             SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE,
593a47ef6e9SBin Meng             SIFIVE_CLINT_TIMEBASE_FREQ, true);
59418df0b46SAnup Patel 
59518df0b46SAnup Patel         /* Per-socket PLIC hart topology configuration string */
59618df0b46SAnup Patel         plic_hart_config_len =
59718df0b46SAnup Patel             (strlen(VIRT_PLIC_HART_CONFIG) + 1) * hart_count;
59818df0b46SAnup Patel         plic_hart_config = g_malloc0(plic_hart_config_len);
59918df0b46SAnup Patel         for (j = 0; j < hart_count; j++) {
60018df0b46SAnup Patel             if (j != 0) {
60118df0b46SAnup Patel                 strncat(plic_hart_config, ",", plic_hart_config_len);
60218df0b46SAnup Patel             }
60318df0b46SAnup Patel             strncat(plic_hart_config, VIRT_PLIC_HART_CONFIG,
60418df0b46SAnup Patel                 plic_hart_config_len);
60518df0b46SAnup Patel             plic_hart_config_len -= (strlen(VIRT_PLIC_HART_CONFIG) + 1);
60618df0b46SAnup Patel         }
60718df0b46SAnup Patel 
60818df0b46SAnup Patel         /* Per-socket PLIC */
60918df0b46SAnup Patel         s->plic[i] = sifive_plic_create(
61018df0b46SAnup Patel             memmap[VIRT_PLIC].base + i * memmap[VIRT_PLIC].size,
61118df0b46SAnup Patel             plic_hart_config, base_hartid,
61218df0b46SAnup Patel             VIRT_PLIC_NUM_SOURCES,
61318df0b46SAnup Patel             VIRT_PLIC_NUM_PRIORITIES,
61418df0b46SAnup Patel             VIRT_PLIC_PRIORITY_BASE,
61518df0b46SAnup Patel             VIRT_PLIC_PENDING_BASE,
61618df0b46SAnup Patel             VIRT_PLIC_ENABLE_BASE,
61718df0b46SAnup Patel             VIRT_PLIC_ENABLE_STRIDE,
61818df0b46SAnup Patel             VIRT_PLIC_CONTEXT_BASE,
61918df0b46SAnup Patel             VIRT_PLIC_CONTEXT_STRIDE,
62018df0b46SAnup Patel             memmap[VIRT_PLIC].size);
62118df0b46SAnup Patel         g_free(plic_hart_config);
62218df0b46SAnup Patel 
62318df0b46SAnup Patel         /* Try to use different PLIC instance based device type */
62418df0b46SAnup Patel         if (i == 0) {
62518df0b46SAnup Patel             mmio_plic = s->plic[i];
62618df0b46SAnup Patel             virtio_plic = s->plic[i];
62718df0b46SAnup Patel             pcie_plic = s->plic[i];
62818df0b46SAnup Patel         }
62918df0b46SAnup Patel         if (i == 1) {
63018df0b46SAnup Patel             virtio_plic = s->plic[i];
63118df0b46SAnup Patel             pcie_plic = s->plic[i];
63218df0b46SAnup Patel         }
63318df0b46SAnup Patel         if (i == 2) {
63418df0b46SAnup Patel             pcie_plic = s->plic[i];
63518df0b46SAnup Patel         }
63618df0b46SAnup Patel     }
63704331d0bSMichael Clark 
638cfeb8a17SBin Meng     if (riscv_is_32bit(&s->soc[0])) {
639cfeb8a17SBin Meng #if HOST_LONG_BITS == 64
640cfeb8a17SBin Meng         /* limit RAM size in a 32-bit system */
641cfeb8a17SBin Meng         if (machine->ram_size > 10 * GiB) {
642cfeb8a17SBin Meng             machine->ram_size = 10 * GiB;
643cfeb8a17SBin Meng             error_report("Limiting RAM size to 10 GiB");
644cfeb8a17SBin Meng         }
645cfeb8a17SBin Meng #endif
64619800265SBin Meng         virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE;
64719800265SBin Meng         virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE;
64819800265SBin Meng     } else {
64919800265SBin Meng         virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE;
65019800265SBin Meng         virt_high_pcie_memmap.base = memmap[VIRT_DRAM].base + machine->ram_size;
65119800265SBin Meng         virt_high_pcie_memmap.base =
65219800265SBin Meng             ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size);
653cfeb8a17SBin Meng     }
654cfeb8a17SBin Meng 
65504331d0bSMichael Clark     /* register system main memory (actual RAM) */
65604331d0bSMichael Clark     memory_region_init_ram(main_mem, NULL, "riscv_virt_board.ram",
65704331d0bSMichael Clark                            machine->ram_size, &error_fatal);
65804331d0bSMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_DRAM].base,
65904331d0bSMichael Clark         main_mem);
66004331d0bSMichael Clark 
66104331d0bSMichael Clark     /* create device tree */
6629d011430SAlistair Francis     create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline,
663a8259b53SAlistair Francis                riscv_is_32bit(&s->soc[0]));
66404331d0bSMichael Clark 
66504331d0bSMichael Clark     /* boot rom */
6665aec3247SMichael Clark     memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom",
6675aec3247SMichael Clark                            memmap[VIRT_MROM].size, &error_fatal);
6685aec3247SMichael Clark     memory_region_add_subregion(system_memory, memmap[VIRT_MROM].base,
6695aec3247SMichael Clark                                 mask_rom);
67004331d0bSMichael Clark 
671a8259b53SAlistair Francis     if (riscv_is_32bit(&s->soc[0])) {
6729d011430SAlistair Francis         firmware_end_addr = riscv_find_and_load_firmware(machine,
6739d011430SAlistair Francis                                     "opensbi-riscv32-generic-fw_dynamic.bin",
67438bc4e34SAlistair Francis                                     start_addr, NULL);
6759d011430SAlistair Francis     } else {
6769d011430SAlistair Francis         firmware_end_addr = riscv_find_and_load_firmware(machine,
6779d011430SAlistair Francis                                     "opensbi-riscv64-generic-fw_dynamic.bin",
6789d011430SAlistair Francis                                     start_addr, NULL);
6799d011430SAlistair Francis     }
680b3042223SAlistair Francis 
68104331d0bSMichael Clark     if (machine->kernel_filename) {
682a8259b53SAlistair Francis         kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0],
68338bc4e34SAlistair Francis                                                          firmware_end_addr);
68438bc4e34SAlistair Francis 
68538bc4e34SAlistair Francis         kernel_entry = riscv_load_kernel(machine->kernel_filename,
68638bc4e34SAlistair Francis                                          kernel_start_addr, NULL);
68704331d0bSMichael Clark 
68804331d0bSMichael Clark         if (machine->initrd_filename) {
68904331d0bSMichael Clark             hwaddr start;
6900ac24d56SAlistair Francis             hwaddr end = riscv_load_initrd(machine->initrd_filename,
69104331d0bSMichael Clark                                            machine->ram_size, kernel_entry,
69204331d0bSMichael Clark                                            &start);
693c65d7080SAlex Bennée             qemu_fdt_setprop_cell(machine->fdt, "/chosen",
69404331d0bSMichael Clark                                   "linux,initrd-start", start);
695c65d7080SAlex Bennée             qemu_fdt_setprop_cell(machine->fdt, "/chosen", "linux,initrd-end",
69604331d0bSMichael Clark                                   end);
69704331d0bSMichael Clark         }
698dc144fe1SAtish Patra     } else {
699dc144fe1SAtish Patra        /*
700dc144fe1SAtish Patra         * If dynamic firmware is used, it doesn't know where is the next mode
701dc144fe1SAtish Patra         * if kernel argument is not set.
702dc144fe1SAtish Patra         */
703dc144fe1SAtish Patra         kernel_entry = 0;
70404331d0bSMichael Clark     }
70504331d0bSMichael Clark 
7062738b3b5SAlistair Francis     if (drive_get(IF_PFLASH, 0, 0)) {
7072738b3b5SAlistair Francis         /*
7082738b3b5SAlistair Francis          * Pflash was supplied, let's overwrite the address we jump to after
7092738b3b5SAlistair Francis          * reset to the base of the flash.
7102738b3b5SAlistair Francis          */
7112738b3b5SAlistair Francis         start_addr = virt_memmap[VIRT_FLASH].base;
7122738b3b5SAlistair Francis     }
7132738b3b5SAlistair Francis 
714*0489348dSAsherah Connor     /*
715*0489348dSAsherah Connor      * Init fw_cfg.  Must be done before riscv_load_fdt, otherwise the device
716*0489348dSAsherah Connor      * tree cannot be altered and we get FDT_ERR_NOSPACE.
717*0489348dSAsherah Connor      */
718*0489348dSAsherah Connor     s->fw_cfg = create_fw_cfg(machine);
719*0489348dSAsherah Connor     rom_set_fw(s->fw_cfg);
720*0489348dSAsherah Connor 
72166b1205bSAtish Patra     /* Compute the fdt load address in dram */
72266b1205bSAtish Patra     fdt_load_addr = riscv_load_fdt(memmap[VIRT_DRAM].base,
723c65d7080SAlex Bennée                                    machine->ram_size, machine->fdt);
72443cf723aSAtish Patra     /* load the reset vector */
725a8259b53SAlistair Francis     riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr,
7263ed2b8acSAlistair Francis                               virt_memmap[VIRT_MROM].base,
727dc144fe1SAtish Patra                               virt_memmap[VIRT_MROM].size, kernel_entry,
728c65d7080SAlex Bennée                               fdt_load_addr, machine->fdt);
72904331d0bSMichael Clark 
73018df0b46SAnup Patel     /* SiFive Test MMIO device */
73104331d0bSMichael Clark     sifive_test_create(memmap[VIRT_TEST].base);
73204331d0bSMichael Clark 
73318df0b46SAnup Patel     /* VirtIO MMIO devices */
73404331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
73504331d0bSMichael Clark         sysbus_create_simple("virtio-mmio",
73604331d0bSMichael Clark             memmap[VIRT_VIRTIO].base + i * memmap[VIRT_VIRTIO].size,
73718df0b46SAnup Patel             qdev_get_gpio_in(DEVICE(virtio_plic), VIRTIO_IRQ + i));
73804331d0bSMichael Clark     }
73904331d0bSMichael Clark 
7406d56e396SAlistair Francis     gpex_pcie_init(system_memory,
7416d56e396SAlistair Francis                    memmap[VIRT_PCIE_ECAM].base,
7426d56e396SAlistair Francis                    memmap[VIRT_PCIE_ECAM].size,
7436d56e396SAlistair Francis                    memmap[VIRT_PCIE_MMIO].base,
7446d56e396SAlistair Francis                    memmap[VIRT_PCIE_MMIO].size,
74519800265SBin Meng                    virt_high_pcie_memmap.base,
74619800265SBin Meng                    virt_high_pcie_memmap.size,
7476d56e396SAlistair Francis                    memmap[VIRT_PCIE_PIO].base,
7482fa3c7b6SBin Meng                    DEVICE(pcie_plic));
7496d56e396SAlistair Francis 
75004331d0bSMichael Clark     serial_mm_init(system_memory, memmap[VIRT_UART0].base,
75118df0b46SAnup Patel         0, qdev_get_gpio_in(DEVICE(mmio_plic), UART0_IRQ), 399193,
7529bca0edbSPeter Maydell         serial_hd(0), DEVICE_LITTLE_ENDIAN);
753b6aa6cedSMichael Clark 
75467b5ef30SAnup Patel     sysbus_create_simple("goldfish_rtc", memmap[VIRT_RTC].base,
75518df0b46SAnup Patel         qdev_get_gpio_in(DEVICE(mmio_plic), RTC_IRQ));
75667b5ef30SAnup Patel 
75771eb522cSAlistair Francis     virt_flash_create(s);
75871eb522cSAlistair Francis 
75971eb522cSAlistair Francis     for (i = 0; i < ARRAY_SIZE(s->flash); i++) {
76071eb522cSAlistair Francis         /* Map legacy -drive if=pflash to machine properties */
76171eb522cSAlistair Francis         pflash_cfi01_legacy_drive(s->flash[i],
76271eb522cSAlistair Francis                                   drive_get(IF_PFLASH, 0, i));
76371eb522cSAlistair Francis     }
76471eb522cSAlistair Francis     virt_flash_map(s, system_memory);
76504331d0bSMichael Clark }
76604331d0bSMichael Clark 
767b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj)
76804331d0bSMichael Clark {
769cdfc19e4SAlistair Francis }
770cdfc19e4SAlistair Francis 
771b2a3a071SBin Meng static void virt_machine_class_init(ObjectClass *oc, void *data)
772cdfc19e4SAlistair Francis {
773cdfc19e4SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
774cdfc19e4SAlistair Francis 
775cdfc19e4SAlistair Francis     mc->desc = "RISC-V VirtIO board";
776b2a3a071SBin Meng     mc->init = virt_machine_init;
77718df0b46SAnup Patel     mc->max_cpus = VIRT_CPUS_MAX;
77809fe1712SAlistair Francis     mc->default_cpu_type = TYPE_RISCV_CPU_BASE;
779acead54cSBin Meng     mc->pci_allow_0_address = true;
78018df0b46SAnup Patel     mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids;
78118df0b46SAnup Patel     mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props;
78218df0b46SAnup Patel     mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id;
78318df0b46SAnup Patel     mc->numa_mem_supported = true;
78404331d0bSMichael Clark }
78504331d0bSMichael Clark 
786b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = {
787cdfc19e4SAlistair Francis     .name       = MACHINE_TYPE_NAME("virt"),
788cdfc19e4SAlistair Francis     .parent     = TYPE_MACHINE,
789b2a3a071SBin Meng     .class_init = virt_machine_class_init,
790b2a3a071SBin Meng     .instance_init = virt_machine_instance_init,
791cdfc19e4SAlistair Francis     .instance_size = sizeof(RISCVVirtState),
792cdfc19e4SAlistair Francis };
793cdfc19e4SAlistair Francis 
794b2a3a071SBin Meng static void virt_machine_init_register_types(void)
795cdfc19e4SAlistair Francis {
796b2a3a071SBin Meng     type_register_static(&virt_machine_typeinfo);
797cdfc19e4SAlistair Francis }
798cdfc19e4SAlistair Francis 
799b2a3a071SBin Meng type_init(virt_machine_init_register_types)
800