xref: /qemu/hw/riscv/virt.c (revision f0737158b483e7ec2b2512145aeab888b85cc1f7)
104331d0bSMichael Clark /*
204331d0bSMichael Clark  * QEMU RISC-V VirtIO Board
304331d0bSMichael Clark  *
404331d0bSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
504331d0bSMichael Clark  *
604331d0bSMichael Clark  * RISC-V machine with 16550a UART and VirtIO MMIO
704331d0bSMichael Clark  *
804331d0bSMichael Clark  * This program is free software; you can redistribute it and/or modify it
904331d0bSMichael Clark  * under the terms and conditions of the GNU General Public License,
1004331d0bSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
1104331d0bSMichael Clark  *
1204331d0bSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
1304331d0bSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1404331d0bSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1504331d0bSMichael Clark  * more details.
1604331d0bSMichael Clark  *
1704331d0bSMichael Clark  * You should have received a copy of the GNU General Public License along with
1804331d0bSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
1904331d0bSMichael Clark  */
2004331d0bSMichael Clark 
2104331d0bSMichael Clark #include "qemu/osdep.h"
224bf46af7SPhilippe Mathieu-Daudé #include "qemu/units.h"
2304331d0bSMichael Clark #include "qemu/error-report.h"
24e4b4f0b7SJason A. Donenfeld #include "qemu/guest-random.h"
2504331d0bSMichael Clark #include "qapi/error.h"
2604331d0bSMichael Clark #include "hw/boards.h"
2704331d0bSMichael Clark #include "hw/loader.h"
2804331d0bSMichael Clark #include "hw/sysbus.h"
2971eb522cSAlistair Francis #include "hw/qdev-properties.h"
307e6b5497SBernhard Beschow #include "hw/char/serial-mm.h"
3104331d0bSMichael Clark #include "target/riscv/cpu.h"
323029fab6SAlistair Francis #include "hw/core/sysbus-fdt.h"
33abd9a206SAtish Patra #include "target/riscv/pmu.h"
3404331d0bSMichael Clark #include "hw/riscv/riscv_hart.h"
35df240d66STomasz Jeznach #include "hw/riscv/iommu.h"
362c12de14SSunil V L #include "hw/riscv/riscv-iommu-bits.h"
3704331d0bSMichael Clark #include "hw/riscv/virt.h"
380ac24d56SAlistair Francis #include "hw/riscv/boot.h"
3918df0b46SAnup Patel #include "hw/riscv/numa.h"
40fb80f333SDaniel Henrique Barboza #include "kvm/kvm_riscv.h"
41ecf28647SHeinrich Schuchardt #include "hw/firmware/smbios.h"
42cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h"
43e6faee65SAnup Patel #include "hw/intc/riscv_aplic.h"
4484fcf3c1SBin Meng #include "hw/intc/sifive_plic.h"
45a4b84608SBin Meng #include "hw/misc/sifive_test.h"
461832b7cbSAlistair Francis #include "hw/platform-bus.h"
4704331d0bSMichael Clark #include "chardev/char.h"
4832cad1ffSPhilippe Mathieu-Daudé #include "system/device_tree.h"
4932cad1ffSPhilippe Mathieu-Daudé #include "system/system.h"
5032cad1ffSPhilippe Mathieu-Daudé #include "system/tcg.h"
5132cad1ffSPhilippe Mathieu-Daudé #include "system/kvm.h"
5232cad1ffSPhilippe Mathieu-Daudé #include "system/tpm.h"
5332cad1ffSPhilippe Mathieu-Daudé #include "system/qtest.h"
546d56e396SAlistair Francis #include "hw/pci/pci.h"
556d56e396SAlistair Francis #include "hw/pci-host/gpex.h"
56c346749eSAsherah Connor #include "hw/display/ramfb.h"
5790477a65SSunil V L #include "hw/acpi/aml-build.h"
58168b8c29SSunil V L #include "qapi/qapi-visit-common.h"
597778cdddSDaniel Henrique Barboza #include "hw/virtio/virtio-iommu.h"
605807508fSGerd Hoffmann #include "hw/uefi/var-service-api.h"
6104331d0bSMichael Clark 
6248c2c33cSYong-Xuan Wang /* KVM AIA only supports APLIC MSI. APLIC Wired is always emulated by QEMU. */
virt_use_kvm_aia_aplic_imsic(RISCVVirtAIAType aia_type)632711e1e3SDaniel Henrique Barboza static bool virt_use_kvm_aia_aplic_imsic(RISCVVirtAIAType aia_type)
6448c2c33cSYong-Xuan Wang {
652711e1e3SDaniel Henrique Barboza     bool msimode = aia_type == VIRT_AIA_TYPE_APLIC_IMSIC;
662711e1e3SDaniel Henrique Barboza 
672711e1e3SDaniel Henrique Barboza     return riscv_is_kvm_aia_aplic_imsic(msimode);
6848c2c33cSYong-Xuan Wang }
6948c2c33cSYong-Xuan Wang 
virt_use_emulated_aplic(RISCVVirtAIAType aia_type)70b319ef15SDaniel Henrique Barboza static bool virt_use_emulated_aplic(RISCVVirtAIAType aia_type)
71b319ef15SDaniel Henrique Barboza {
72b319ef15SDaniel Henrique Barboza     bool msimode = aia_type == VIRT_AIA_TYPE_APLIC_IMSIC;
73b319ef15SDaniel Henrique Barboza 
74b319ef15SDaniel Henrique Barboza     return riscv_use_emulated_aplic(msimode);
75b319ef15SDaniel Henrique Barboza }
76b319ef15SDaniel Henrique Barboza 
virt_aclint_allowed(void)77f2d44e9cSDaniel Henrique Barboza static bool virt_aclint_allowed(void)
78f2d44e9cSDaniel Henrique Barboza {
79f2d44e9cSDaniel Henrique Barboza     return tcg_enabled() || qtest_enabled();
80f2d44e9cSDaniel Henrique Barboza }
81f2d44e9cSDaniel Henrique Barboza 
8273261285SBin Meng static const MemMapEntry virt_memmap[] = {
8304331d0bSMichael Clark     [VIRT_DEBUG] =        {        0x0,         0x100 },
849eb8b14aSBin Meng     [VIRT_MROM] =         {     0x1000,        0xf000 },
855aec3247SMichael Clark     [VIRT_TEST] =         {   0x100000,        0x1000 },
8667b5ef30SAnup Patel     [VIRT_RTC] =          {   0x101000,        0x1000 },
8704331d0bSMichael Clark     [VIRT_CLINT] =        {  0x2000000,       0x10000 },
88954886eaSAnup Patel     [VIRT_ACLINT_SSWI] =  {  0x2F00000,        0x4000 },
892c44bbf3SBin Meng     [VIRT_PCIE_PIO] =     {  0x3000000,       0x10000 },
902c12de14SSunil V L     [VIRT_IOMMU_SYS] =    {  0x3010000,        0x1000 },
911832b7cbSAlistair Francis     [VIRT_PLATFORM_BUS] = {  0x4000000,     0x2000000 },
9218df0b46SAnup Patel     [VIRT_PLIC] =         {  0xc000000, VIRT_PLIC_SIZE(VIRT_CPUS_MAX * 2) },
93e6faee65SAnup Patel     [VIRT_APLIC_M] =      {  0xc000000, APLIC_SIZE(VIRT_CPUS_MAX) },
94e6faee65SAnup Patel     [VIRT_APLIC_S] =      {  0xd000000, APLIC_SIZE(VIRT_CPUS_MAX) },
9504331d0bSMichael Clark     [VIRT_UART0] =        { 0x10000000,         0x100 },
9604331d0bSMichael Clark     [VIRT_VIRTIO] =       { 0x10001000,        0x1000 },
970489348dSAsherah Connor     [VIRT_FW_CFG] =       { 0x10100000,          0x18 },
986911fde4SAlistair Francis     [VIRT_FLASH] =        { 0x20000000,     0x4000000 },
9928d8c281SAnup Patel     [VIRT_IMSIC_M] =      { 0x24000000, VIRT_IMSIC_MAX_SIZE },
10028d8c281SAnup Patel     [VIRT_IMSIC_S] =      { 0x28000000, VIRT_IMSIC_MAX_SIZE },
1016d56e396SAlistair Francis     [VIRT_PCIE_ECAM] =    { 0x30000000,    0x10000000 },
1022c44bbf3SBin Meng     [VIRT_PCIE_MMIO] =    { 0x40000000,    0x40000000 },
1032c44bbf3SBin Meng     [VIRT_DRAM] =         { 0x80000000,           0x0 },
10404331d0bSMichael Clark };
10504331d0bSMichael Clark 
10619800265SBin Meng /* PCIe high mmio is fixed for RV32 */
10719800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_BASE  0x300000000ULL
10819800265SBin Meng #define VIRT32_HIGH_PCIE_MMIO_SIZE  (4 * GiB)
10919800265SBin Meng 
11019800265SBin Meng /* PCIe high mmio for RV64, size is fixed but base depends on top of RAM */
11119800265SBin Meng #define VIRT64_HIGH_PCIE_MMIO_SIZE  (16 * GiB)
11219800265SBin Meng 
11319800265SBin Meng static MemMapEntry virt_high_pcie_memmap;
11419800265SBin Meng 
11571eb522cSAlistair Francis #define VIRT_FLASH_SECTOR_SIZE (256 * KiB)
11671eb522cSAlistair Francis 
virt_flash_create1(RISCVVirtState * s,const char * name,const char * alias_prop_name)11771eb522cSAlistair Francis static PFlashCFI01 *virt_flash_create1(RISCVVirtState *s,
11871eb522cSAlistair Francis                                        const char *name,
11971eb522cSAlistair Francis                                        const char *alias_prop_name)
12071eb522cSAlistair Francis {
12171eb522cSAlistair Francis     /*
12271eb522cSAlistair Francis      * Create a single flash device.  We use the same parameters as
12371eb522cSAlistair Francis      * the flash devices on the ARM virt board.
12471eb522cSAlistair Francis      */
125df707969SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
12671eb522cSAlistair Francis 
12771eb522cSAlistair Francis     qdev_prop_set_uint64(dev, "sector-length", VIRT_FLASH_SECTOR_SIZE);
12871eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "width", 4);
12971eb522cSAlistair Francis     qdev_prop_set_uint8(dev, "device-width", 2);
13071eb522cSAlistair Francis     qdev_prop_set_bit(dev, "big-endian", false);
13171eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id0", 0x89);
13271eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id1", 0x18);
13371eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id2", 0x00);
13471eb522cSAlistair Francis     qdev_prop_set_uint16(dev, "id3", 0x00);
13571eb522cSAlistair Francis     qdev_prop_set_string(dev, "name", name);
13671eb522cSAlistair Francis 
137d2623129SMarkus Armbruster     object_property_add_child(OBJECT(s), name, OBJECT(dev));
13871eb522cSAlistair Francis     object_property_add_alias(OBJECT(s), alias_prop_name,
139d2623129SMarkus Armbruster                               OBJECT(dev), "drive");
14071eb522cSAlistair Francis 
14171eb522cSAlistair Francis     return PFLASH_CFI01(dev);
14271eb522cSAlistair Francis }
14371eb522cSAlistair Francis 
virt_flash_create(RISCVVirtState * s)14471eb522cSAlistair Francis static void virt_flash_create(RISCVVirtState *s)
14571eb522cSAlistair Francis {
14671eb522cSAlistair Francis     s->flash[0] = virt_flash_create1(s, "virt.flash0", "pflash0");
14771eb522cSAlistair Francis     s->flash[1] = virt_flash_create1(s, "virt.flash1", "pflash1");
14871eb522cSAlistair Francis }
14971eb522cSAlistair Francis 
virt_flash_map1(PFlashCFI01 * flash,hwaddr base,hwaddr size,MemoryRegion * sysmem)15071eb522cSAlistair Francis static void virt_flash_map1(PFlashCFI01 *flash,
15171eb522cSAlistair Francis                             hwaddr base, hwaddr size,
15271eb522cSAlistair Francis                             MemoryRegion *sysmem)
15371eb522cSAlistair Francis {
15471eb522cSAlistair Francis     DeviceState *dev = DEVICE(flash);
15571eb522cSAlistair Francis 
1564cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, VIRT_FLASH_SECTOR_SIZE));
15771eb522cSAlistair Francis     assert(size / VIRT_FLASH_SECTOR_SIZE <= UINT32_MAX);
15871eb522cSAlistair Francis     qdev_prop_set_uint32(dev, "num-blocks", size / VIRT_FLASH_SECTOR_SIZE);
1593c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
16071eb522cSAlistair Francis 
16171eb522cSAlistair Francis     memory_region_add_subregion(sysmem, base,
16271eb522cSAlistair Francis                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev),
16371eb522cSAlistair Francis                                                        0));
16471eb522cSAlistair Francis }
16571eb522cSAlistair Francis 
virt_flash_map(RISCVVirtState * s,MemoryRegion * sysmem)16671eb522cSAlistair Francis static void virt_flash_map(RISCVVirtState *s,
16771eb522cSAlistair Francis                            MemoryRegion *sysmem)
16871eb522cSAlistair Francis {
169fb8cf3fdSDaniel Henrique Barboza     hwaddr flashsize = s->memmap[VIRT_FLASH].size / 2;
170fb8cf3fdSDaniel Henrique Barboza     hwaddr flashbase = s->memmap[VIRT_FLASH].base;
17171eb522cSAlistair Francis 
17271eb522cSAlistair Francis     virt_flash_map1(s->flash[0], flashbase, flashsize,
17371eb522cSAlistair Francis                     sysmem);
17471eb522cSAlistair Francis     virt_flash_map1(s->flash[1], flashbase + flashsize, flashsize,
17571eb522cSAlistair Francis                     sysmem);
17671eb522cSAlistair Francis }
17771eb522cSAlistair Francis 
create_pcie_irq_map(RISCVVirtState * s,void * fdt,char * nodename,uint32_t irqchip_phandle)178e6faee65SAnup Patel static void create_pcie_irq_map(RISCVVirtState *s, void *fdt, char *nodename,
179e6faee65SAnup Patel                                 uint32_t irqchip_phandle)
1806d56e396SAlistair Francis {
1816d56e396SAlistair Francis     int pin, dev;
182e6faee65SAnup Patel     uint32_t irq_map_stride = 0;
183ff871d04SAlexander Graf     uint32_t full_irq_map[PCI_NUM_PINS * PCI_NUM_PINS *
184e6faee65SAnup Patel                           FDT_MAX_INT_MAP_WIDTH] = {};
1856d56e396SAlistair Francis     uint32_t *irq_map = full_irq_map;
1866d56e396SAlistair Francis 
1876d56e396SAlistair Francis     /* This code creates a standard swizzle of interrupts such that
1886d56e396SAlistair Francis      * each device's first interrupt is based on it's PCI_SLOT number.
1896d56e396SAlistair Francis      * (See pci_swizzle_map_irq_fn())
1906d56e396SAlistair Francis      *
1916d56e396SAlistair Francis      * We only need one entry per interrupt in the table (not one per
1926d56e396SAlistair Francis      * possible slot) seeing the interrupt-map-mask will allow the table
1936d56e396SAlistair Francis      * to wrap to any number of devices.
1946d56e396SAlistair Francis      */
195ff871d04SAlexander Graf     for (dev = 0; dev < PCI_NUM_PINS; dev++) {
1966d56e396SAlistair Francis         int devfn = dev * 0x8;
1976d56e396SAlistair Francis 
198ff871d04SAlexander Graf         for (pin = 0; pin < PCI_NUM_PINS; pin++) {
199ff871d04SAlexander Graf             int irq_nr = PCIE_IRQ + ((pin + PCI_SLOT(devfn)) % PCI_NUM_PINS);
2006d56e396SAlistair Francis             int i = 0;
2016d56e396SAlistair Francis 
202e6faee65SAnup Patel             /* Fill PCI address cells */
2036d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(devfn << 8);
2046d56e396SAlistair Francis             i += FDT_PCI_ADDR_CELLS;
205e6faee65SAnup Patel 
206e6faee65SAnup Patel             /* Fill PCI Interrupt cells */
2076d56e396SAlistair Francis             irq_map[i] = cpu_to_be32(pin + 1);
2086d56e396SAlistair Francis             i += FDT_PCI_INT_CELLS;
2096d56e396SAlistair Francis 
210e6faee65SAnup Patel             /* Fill interrupt controller phandle and cells */
211e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irqchip_phandle);
212e6faee65SAnup Patel             irq_map[i++] = cpu_to_be32(irq_nr);
213e6faee65SAnup Patel             if (s->aia_type != VIRT_AIA_TYPE_NONE) {
214e6faee65SAnup Patel                 irq_map[i++] = cpu_to_be32(0x4);
215e6faee65SAnup Patel             }
2166d56e396SAlistair Francis 
217e6faee65SAnup Patel             if (!irq_map_stride) {
218e6faee65SAnup Patel                 irq_map_stride = i;
219e6faee65SAnup Patel             }
220e6faee65SAnup Patel             irq_map += irq_map_stride;
2216d56e396SAlistair Francis         }
2226d56e396SAlistair Francis     }
2236d56e396SAlistair Francis 
224e6faee65SAnup Patel     qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map,
225ff871d04SAlexander Graf                      PCI_NUM_PINS * PCI_NUM_PINS *
226e6faee65SAnup Patel                      irq_map_stride * sizeof(uint32_t));
2276d56e396SAlistair Francis 
2286d56e396SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask",
2296d56e396SAlistair Francis                            0x1800, 0, 0, 0x7);
2306d56e396SAlistair Francis }
2316d56e396SAlistair Francis 
create_fdt_socket_cpus(RISCVVirtState * s,int socket,char * clust_name,uint32_t * phandle,uint32_t * intc_phandles)2320ffc1a95SAnup Patel static void create_fdt_socket_cpus(RISCVVirtState *s, int socket,
2330ffc1a95SAnup Patel                                    char *clust_name, uint32_t *phandle,
234914c97f9SDaniel Henrique Barboza                                    uint32_t *intc_phandles)
23504331d0bSMichael Clark {
2360ffc1a95SAnup Patel     int cpu;
2370ffc1a95SAnup Patel     uint32_t cpu_phandle;
238568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
239914c97f9SDaniel Henrique Barboza     bool is_32_bit = riscv_is_32bit(&s->soc[0]);
24018df0b46SAnup Patel 
24118df0b46SAnup Patel     for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) {
242c95c9d20SDaniel Henrique Barboza         RISCVCPU *cpu_ptr = &s->soc[socket].harts[cpu];
243*211c7f9bSPaolo Bonzini         int8_t satp_mode_max = cpu_ptr->cfg.max_satp_mode;
24473cdf38aSDaniel Henrique Barboza         g_autofree char *cpu_name = NULL;
24573cdf38aSDaniel Henrique Barboza         g_autofree char *core_name = NULL;
24673cdf38aSDaniel Henrique Barboza         g_autofree char *intc_name = NULL;
24773cdf38aSDaniel Henrique Barboza         g_autofree char *sv_name = NULL;
248c95c9d20SDaniel Henrique Barboza 
2490ffc1a95SAnup Patel         cpu_phandle = (*phandle)++;
25018df0b46SAnup Patel 
25118df0b46SAnup Patel         cpu_name = g_strdup_printf("/cpus/cpu@%d",
25218df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
253568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, cpu_name);
254ed9eb206SAlexandre Ghiti 
255*211c7f9bSPaolo Bonzini         if (satp_mode_max != -1) {
256ed9eb206SAlexandre Ghiti             sv_name = g_strdup_printf("riscv,%s",
257ed9eb206SAlexandre Ghiti                                       satp_mode_str(satp_mode_max, is_32_bit));
258ed9eb206SAlexandre Ghiti             qemu_fdt_setprop_string(ms->fdt, cpu_name, "mmu-type", sv_name);
25943d1de32SDaniel Henrique Barboza         }
260ed9eb206SAlexandre Ghiti 
2611c8e491cSConor Dooley         riscv_isa_write_fdt(cpu_ptr, ms->fdt, cpu_name);
26200769863SAnup Patel 
263a326a2b0SDaniel Henrique Barboza         if (cpu_ptr->cfg.ext_zicbom) {
26400769863SAnup Patel             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbom-block-size",
26500769863SAnup Patel                                   cpu_ptr->cfg.cbom_blocksize);
26600769863SAnup Patel         }
26700769863SAnup Patel 
268e57039ddSDaniel Henrique Barboza         if (cpu_ptr->cfg.ext_zicboz) {
26900769863SAnup Patel             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cboz-block-size",
27000769863SAnup Patel                                   cpu_ptr->cfg.cboz_blocksize);
27100769863SAnup Patel         }
27200769863SAnup Patel 
273cc2bf69aSDaniel Henrique Barboza         if (cpu_ptr->cfg.ext_zicbop) {
274cc2bf69aSDaniel Henrique Barboza             qemu_fdt_setprop_cell(ms->fdt, cpu_name, "riscv,cbop-block-size",
275cc2bf69aSDaniel Henrique Barboza                                   cpu_ptr->cfg.cbop_blocksize);
276cc2bf69aSDaniel Henrique Barboza         }
277cc2bf69aSDaniel Henrique Barboza 
278568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "compatible", "riscv");
279568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "status", "okay");
280568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, cpu_name, "reg",
28118df0b46SAnup Patel             s->soc[socket].hartid_base + cpu);
282568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, cpu_name, "device_type", "cpu");
283568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, cpu_name, socket);
284568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, cpu_name, "phandle", cpu_phandle);
2850ffc1a95SAnup Patel 
2860ffc1a95SAnup Patel         intc_phandles[cpu] = (*phandle)++;
28718df0b46SAnup Patel 
28818df0b46SAnup Patel         intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name);
289568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, intc_name);
290568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, intc_name, "phandle",
2910ffc1a95SAnup Patel             intc_phandles[cpu]);
292568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, intc_name, "compatible",
29318df0b46SAnup Patel             "riscv,cpu-intc");
294568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, intc_name, "interrupt-controller", NULL, 0);
295568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, intc_name, "#interrupt-cells", 1);
29618df0b46SAnup Patel 
29718df0b46SAnup Patel         core_name = g_strdup_printf("%s/core%d", clust_name, cpu);
298568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, core_name);
299568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, core_name, "cpu", cpu_phandle);
30028a4df97SAtish Patra     }
3010ffc1a95SAnup Patel }
3020ffc1a95SAnup Patel 
create_fdt_socket_memory(RISCVVirtState * s,int socket)30304c4f8d1SDaniel Henrique Barboza static void create_fdt_socket_memory(RISCVVirtState *s, int socket)
3040ffc1a95SAnup Patel {
3055fb20f76SDaniel Henrique Barboza     g_autofree char *mem_name = NULL;
306e7cb99bfSDaniel Henrique Barboza     hwaddr addr;
307e7cb99bfSDaniel Henrique Barboza     uint64_t size;
308568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
30928a4df97SAtish Patra 
31004c4f8d1SDaniel Henrique Barboza     addr = s->memmap[VIRT_DRAM].base + riscv_socket_mem_offset(ms, socket);
311568e0614SDaniel Henrique Barboza     size = riscv_socket_mem_size(ms, socket);
312e7cb99bfSDaniel Henrique Barboza     mem_name = g_strdup_printf("/memory@%"HWADDR_PRIx, addr);
313568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, mem_name);
314568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, mem_name, "reg",
31518df0b46SAnup Patel         addr >> 32, addr, size >> 32, size);
316568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, mem_name, "device_type", "memory");
317568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, mem_name, socket);
3180ffc1a95SAnup Patel }
31904331d0bSMichael Clark 
create_fdt_socket_clint(RISCVVirtState * s,int socket,uint32_t * intc_phandles)3200ffc1a95SAnup Patel static void create_fdt_socket_clint(RISCVVirtState *s,
32104c4f8d1SDaniel Henrique Barboza                                     int socket,
3220ffc1a95SAnup Patel                                     uint32_t *intc_phandles)
3230ffc1a95SAnup Patel {
3240ffc1a95SAnup Patel     int cpu;
3255fb20f76SDaniel Henrique Barboza     g_autofree char *clint_name = NULL;
3265fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *clint_cells = NULL;
3270ffc1a95SAnup Patel     unsigned long clint_addr;
328568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
3290ffc1a95SAnup Patel     static const char * const clint_compat[2] = {
3300ffc1a95SAnup Patel         "sifive,clint0", "riscv,clint0"
3310ffc1a95SAnup Patel     };
3320ffc1a95SAnup Patel 
3330ffc1a95SAnup Patel     clint_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
3340ffc1a95SAnup Patel 
3350ffc1a95SAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
3360ffc1a95SAnup Patel         clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
3370ffc1a95SAnup Patel         clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
3380ffc1a95SAnup Patel         clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
3390ffc1a95SAnup Patel         clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
3400ffc1a95SAnup Patel     }
3410ffc1a95SAnup Patel 
34204c4f8d1SDaniel Henrique Barboza     clint_addr = s->memmap[VIRT_CLINT].base +
34304c4f8d1SDaniel Henrique Barboza                  (s->memmap[VIRT_CLINT].size * socket);
34418df0b46SAnup Patel     clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr);
345568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, clint_name);
346568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, clint_name, "compatible",
3470ffc1a95SAnup Patel                                   (char **)&clint_compat,
3480ffc1a95SAnup Patel                                   ARRAY_SIZE(clint_compat));
349568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, clint_name, "reg",
35004c4f8d1SDaniel Henrique Barboza         0x0, clint_addr, 0x0, s->memmap[VIRT_CLINT].size);
351568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, clint_name, "interrupts-extended",
35218df0b46SAnup Patel         clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
353568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, clint_name, socket);
3540ffc1a95SAnup Patel }
3550ffc1a95SAnup Patel 
create_fdt_socket_aclint(RISCVVirtState * s,int socket,uint32_t * intc_phandles)356954886eaSAnup Patel static void create_fdt_socket_aclint(RISCVVirtState *s,
35704c4f8d1SDaniel Henrique Barboza                                      int socket,
358954886eaSAnup Patel                                      uint32_t *intc_phandles)
359954886eaSAnup Patel {
360954886eaSAnup Patel     int cpu;
361954886eaSAnup Patel     char *name;
36228d8c281SAnup Patel     unsigned long addr, size;
363954886eaSAnup Patel     uint32_t aclint_cells_size;
3645fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aclint_mswi_cells = NULL;
3655fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aclint_sswi_cells = NULL;
3665fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aclint_mtimer_cells = NULL;
367568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
368954886eaSAnup Patel 
369954886eaSAnup Patel     aclint_mswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
370954886eaSAnup Patel     aclint_mtimer_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
371954886eaSAnup Patel     aclint_sswi_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
372954886eaSAnup Patel 
373954886eaSAnup Patel     for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
374954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
375954886eaSAnup Patel         aclint_mswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_SOFT);
376954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
377954886eaSAnup Patel         aclint_mtimer_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_M_TIMER);
378954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
379954886eaSAnup Patel         aclint_sswi_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_SOFT);
380954886eaSAnup Patel     }
381954886eaSAnup Patel     aclint_cells_size = s->soc[socket].num_harts * sizeof(uint32_t) * 2;
382954886eaSAnup Patel 
38328d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
38404c4f8d1SDaniel Henrique Barboza         addr = s->memmap[VIRT_CLINT].base +
38504c4f8d1SDaniel Henrique Barboza                (s->memmap[VIRT_CLINT].size * socket);
386954886eaSAnup Patel         name = g_strdup_printf("/soc/mswi@%lx", addr);
38704c4f8d1SDaniel Henrique Barboza 
388568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
389568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible",
39028d8c281SAnup Patel             "riscv,aclint-mswi");
391568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
392954886eaSAnup Patel             0x0, addr, 0x0, RISCV_ACLINT_SWI_SIZE);
393568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
394954886eaSAnup Patel             aclint_mswi_cells, aclint_cells_size);
395568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0);
396568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0);
397568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, name, socket);
398954886eaSAnup Patel         g_free(name);
39928d8c281SAnup Patel     }
400954886eaSAnup Patel 
40128d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
40204c4f8d1SDaniel Henrique Barboza         addr = s->memmap[VIRT_CLINT].base +
40328d8c281SAnup Patel                (RISCV_ACLINT_DEFAULT_MTIMER_SIZE * socket);
40428d8c281SAnup Patel         size = RISCV_ACLINT_DEFAULT_MTIMER_SIZE;
40528d8c281SAnup Patel     } else {
40604c4f8d1SDaniel Henrique Barboza         addr = s->memmap[VIRT_CLINT].base + RISCV_ACLINT_SWI_SIZE +
40704c4f8d1SDaniel Henrique Barboza                (s->memmap[VIRT_CLINT].size * socket);
40804c4f8d1SDaniel Henrique Barboza         size = s->memmap[VIRT_CLINT].size - RISCV_ACLINT_SWI_SIZE;
40928d8c281SAnup Patel     }
410954886eaSAnup Patel     name = g_strdup_printf("/soc/mtimer@%lx", addr);
411568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
412568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
413954886eaSAnup Patel         "riscv,aclint-mtimer");
414568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
415954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIME,
41628d8c281SAnup Patel         0x0, size - RISCV_ACLINT_DEFAULT_MTIME,
417954886eaSAnup Patel         0x0, addr + RISCV_ACLINT_DEFAULT_MTIMECMP,
418954886eaSAnup Patel         0x0, RISCV_ACLINT_DEFAULT_MTIME);
419568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
420954886eaSAnup Patel         aclint_mtimer_cells, aclint_cells_size);
421568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, name, socket);
422954886eaSAnup Patel     g_free(name);
423954886eaSAnup Patel 
42428d8c281SAnup Patel     if (s->aia_type != VIRT_AIA_TYPE_APLIC_IMSIC) {
42504c4f8d1SDaniel Henrique Barboza         addr = s->memmap[VIRT_ACLINT_SSWI].base +
42604c4f8d1SDaniel Henrique Barboza                (s->memmap[VIRT_ACLINT_SSWI].size * socket);
42704c4f8d1SDaniel Henrique Barboza 
428954886eaSAnup Patel         name = g_strdup_printf("/soc/sswi@%lx", addr);
429568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
430568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible",
43128d8c281SAnup Patel             "riscv,aclint-sswi");
432568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
43304c4f8d1SDaniel Henrique Barboza             0x0, addr, 0x0, s->memmap[VIRT_ACLINT_SSWI].size);
434568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupts-extended",
435954886eaSAnup Patel             aclint_sswi_cells, aclint_cells_size);
436568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, name, "interrupt-controller", NULL, 0);
437568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells", 0);
438568e0614SDaniel Henrique Barboza         riscv_socket_fdt_write_id(ms, name, socket);
439954886eaSAnup Patel         g_free(name);
44028d8c281SAnup Patel     }
441954886eaSAnup Patel }
442954886eaSAnup Patel 
create_fdt_socket_plic(RISCVVirtState * s,int socket,uint32_t * phandle,uint32_t * intc_phandles,uint32_t * plic_phandles)4430ffc1a95SAnup Patel static void create_fdt_socket_plic(RISCVVirtState *s,
44404c4f8d1SDaniel Henrique Barboza                                    int socket,
4450ffc1a95SAnup Patel                                    uint32_t *phandle, uint32_t *intc_phandles,
4460ffc1a95SAnup Patel                                    uint32_t *plic_phandles)
4470ffc1a95SAnup Patel {
4480ffc1a95SAnup Patel     int cpu;
4495fb20f76SDaniel Henrique Barboza     g_autofree char *plic_name = NULL;
4505fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *plic_cells;
4510ffc1a95SAnup Patel     unsigned long plic_addr;
452568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
4530ffc1a95SAnup Patel     static const char * const plic_compat[2] = {
4540ffc1a95SAnup Patel         "sifive,plic-1.0.0", "riscv,plic0"
4550ffc1a95SAnup Patel     };
4560ffc1a95SAnup Patel 
4570ffc1a95SAnup Patel     plic_phandles[socket] = (*phandle)++;
45804c4f8d1SDaniel Henrique Barboza     plic_addr = s->memmap[VIRT_PLIC].base +
45904c4f8d1SDaniel Henrique Barboza                 (s->memmap[VIRT_PLIC].size * socket);
46018df0b46SAnup Patel     plic_name = g_strdup_printf("/soc/plic@%lx", plic_addr);
461568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, plic_name);
462568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name,
46318df0b46SAnup Patel         "#interrupt-cells", FDT_PLIC_INT_CELLS);
464568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name,
46595e401d3SConor Dooley         "#address-cells", FDT_PLIC_ADDR_CELLS);
466568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, plic_name, "compatible",
4670ffc1a95SAnup Patel                                   (char **)&plic_compat,
4680ffc1a95SAnup Patel                                   ARRAY_SIZE(plic_compat));
469568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, plic_name, "interrupt-controller", NULL, 0);
470ca334e10SYong-Xuan Wang 
471ca334e10SYong-Xuan Wang     if (kvm_enabled()) {
472ca334e10SYong-Xuan Wang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 2);
473ca334e10SYong-Xuan Wang 
474ca334e10SYong-Xuan Wang         for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
475ca334e10SYong-Xuan Wang             plic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
476ca334e10SYong-Xuan Wang             plic_cells[cpu * 2 + 1] = cpu_to_be32(IRQ_S_EXT);
477ca334e10SYong-Xuan Wang         }
478ca334e10SYong-Xuan Wang 
479568e0614SDaniel Henrique Barboza         qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended",
480ca334e10SYong-Xuan Wang                          plic_cells,
481ca334e10SYong-Xuan Wang                          s->soc[socket].num_harts * sizeof(uint32_t) * 2);
482ca334e10SYong-Xuan Wang    } else {
483ca334e10SYong-Xuan Wang         plic_cells = g_new0(uint32_t, s->soc[socket].num_harts * 4);
484ca334e10SYong-Xuan Wang 
485ca334e10SYong-Xuan Wang         for (cpu = 0; cpu < s->soc[socket].num_harts; cpu++) {
486ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandles[cpu]);
487ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT);
488ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandles[cpu]);
489ca334e10SYong-Xuan Wang             plic_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT);
490ca334e10SYong-Xuan Wang         }
491ca334e10SYong-Xuan Wang 
492ca334e10SYong-Xuan Wang         qemu_fdt_setprop(ms->fdt, plic_name, "interrupts-extended",
493ca334e10SYong-Xuan Wang                          plic_cells,
494ca334e10SYong-Xuan Wang                          s->soc[socket].num_harts * sizeof(uint32_t) * 4);
495ca334e10SYong-Xuan Wang     }
496ca334e10SYong-Xuan Wang 
497568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, plic_name, "reg",
49804c4f8d1SDaniel Henrique Barboza         0x0, plic_addr, 0x0, s->memmap[VIRT_PLIC].size);
499568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name, "riscv,ndev",
50059f74489SBin Meng                           VIRT_IRQCHIP_NUM_SOURCES - 1);
501568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_id(ms, plic_name, socket);
502568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, plic_name, "phandle",
5030ffc1a95SAnup Patel         plic_phandles[socket]);
5043029fab6SAlistair Francis 
505d644e5e4SAnup Patel     if (!socket) {
506568e0614SDaniel Henrique Barboza         platform_bus_add_all_fdt_nodes(ms->fdt, plic_name,
50704c4f8d1SDaniel Henrique Barboza                                        s->memmap[VIRT_PLATFORM_BUS].base,
50804c4f8d1SDaniel Henrique Barboza                                        s->memmap[VIRT_PLATFORM_BUS].size,
5093029fab6SAlistair Francis                                        VIRT_PLATFORM_BUS_IRQ);
510d644e5e4SAnup Patel     }
5110ffc1a95SAnup Patel }
5120ffc1a95SAnup Patel 
imsic_num_bits(uint32_t count)51368c8b403SSunil V L uint32_t imsic_num_bits(uint32_t count)
51428d8c281SAnup Patel {
51528d8c281SAnup Patel     uint32_t ret = 0;
51628d8c281SAnup Patel 
51728d8c281SAnup Patel     while (BIT(ret) < count) {
51828d8c281SAnup Patel         ret++;
51928d8c281SAnup Patel     }
52028d8c281SAnup Patel 
52128d8c281SAnup Patel     return ret;
52228d8c281SAnup Patel }
52328d8c281SAnup Patel 
create_fdt_one_imsic(RISCVVirtState * s,hwaddr base_addr,uint32_t * intc_phandles,uint32_t msi_phandle,bool m_mode,uint32_t imsic_guest_bits)52459a07d3cSYong-Xuan Wang static void create_fdt_one_imsic(RISCVVirtState *s, hwaddr base_addr,
52559a07d3cSYong-Xuan Wang                                  uint32_t *intc_phandles, uint32_t msi_phandle,
52659a07d3cSYong-Xuan Wang                                  bool m_mode, uint32_t imsic_guest_bits)
52728d8c281SAnup Patel {
52828d8c281SAnup Patel     int cpu, socket;
5295fb20f76SDaniel Henrique Barboza     g_autofree char *imsic_name = NULL;
530568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
531568e0614SDaniel Henrique Barboza     int socket_count = riscv_socket_count(ms);
5325fb20f76SDaniel Henrique Barboza     uint32_t imsic_max_hart_per_socket, imsic_addr, imsic_size;
5335fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *imsic_cells = NULL;
5345fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *imsic_regs = NULL;
5358fb0bb5eSDaniel Henrique Barboza     static const char * const imsic_compat[2] = {
5368fb0bb5eSDaniel Henrique Barboza         "qemu,imsics", "riscv,imsics"
5378fb0bb5eSDaniel Henrique Barboza     };
53828d8c281SAnup Patel 
539568e0614SDaniel Henrique Barboza     imsic_cells = g_new0(uint32_t, ms->smp.cpus * 2);
5402967f37dSDaniel Henrique Barboza     imsic_regs = g_new0(uint32_t, socket_count * 4);
54128d8c281SAnup Patel 
542568e0614SDaniel Henrique Barboza     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
54328d8c281SAnup Patel         imsic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
54459a07d3cSYong-Xuan Wang         imsic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT);
54528d8c281SAnup Patel     }
54659a07d3cSYong-Xuan Wang 
54728d8c281SAnup Patel     imsic_max_hart_per_socket = 0;
5482967f37dSDaniel Henrique Barboza     for (socket = 0; socket < socket_count; socket++) {
54959a07d3cSYong-Xuan Wang         imsic_addr = base_addr + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
55028d8c281SAnup Patel         imsic_size = IMSIC_HART_SIZE(imsic_guest_bits) *
55128d8c281SAnup Patel                      s->soc[socket].num_harts;
55228d8c281SAnup Patel         imsic_regs[socket * 4 + 0] = 0;
55328d8c281SAnup Patel         imsic_regs[socket * 4 + 1] = cpu_to_be32(imsic_addr);
55428d8c281SAnup Patel         imsic_regs[socket * 4 + 2] = 0;
55528d8c281SAnup Patel         imsic_regs[socket * 4 + 3] = cpu_to_be32(imsic_size);
55628d8c281SAnup Patel         if (imsic_max_hart_per_socket < s->soc[socket].num_harts) {
55728d8c281SAnup Patel             imsic_max_hart_per_socket = s->soc[socket].num_harts;
55828d8c281SAnup Patel         }
55928d8c281SAnup Patel     }
56059a07d3cSYong-Xuan Wang 
561e8ad5817SDaniel Henrique Barboza     imsic_name = g_strdup_printf("/soc/interrupt-controller@%lx",
562e8ad5817SDaniel Henrique Barboza                                  (unsigned long)base_addr);
563568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, imsic_name);
5648fb0bb5eSDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, imsic_name, "compatible",
5658fb0bb5eSDaniel Henrique Barboza                                   (char **)&imsic_compat,
5668fb0bb5eSDaniel Henrique Barboza                                   ARRAY_SIZE(imsic_compat));
5678fb0bb5eSDaniel Henrique Barboza 
568568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "#interrupt-cells",
56928d8c281SAnup Patel                           FDT_IMSIC_INT_CELLS);
57059a07d3cSYong-Xuan Wang     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupt-controller", NULL, 0);
57159a07d3cSYong-Xuan Wang     qemu_fdt_setprop(ms->fdt, imsic_name, "msi-controller", NULL, 0);
572568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "interrupts-extended",
573568e0614SDaniel Henrique Barboza                      imsic_cells, ms->smp.cpus * sizeof(uint32_t) * 2);
574568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, imsic_name, "reg", imsic_regs,
5752967f37dSDaniel Henrique Barboza                      socket_count * sizeof(uint32_t) * 4);
576568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,num-ids",
57728d8c281SAnup Patel                      VIRT_IRQCHIP_NUM_MSIS);
57859a07d3cSYong-Xuan Wang 
57928d8c281SAnup Patel     if (imsic_guest_bits) {
580568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,guest-index-bits",
58128d8c281SAnup Patel                               imsic_guest_bits);
58228d8c281SAnup Patel     }
58359a07d3cSYong-Xuan Wang 
5842967f37dSDaniel Henrique Barboza     if (socket_count > 1) {
585568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,hart-index-bits",
58628d8c281SAnup Patel                               imsic_num_bits(imsic_max_hart_per_socket));
587568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-bits",
5882967f37dSDaniel Henrique Barboza                               imsic_num_bits(socket_count));
589568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, imsic_name, "riscv,group-index-shift",
59028d8c281SAnup Patel                               IMSIC_MMIO_GROUP_MIN_SHIFT);
59128d8c281SAnup Patel     }
59259a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, imsic_name, "phandle", msi_phandle);
59328d8c281SAnup Patel }
59428d8c281SAnup Patel 
create_fdt_imsic(RISCVVirtState * s,uint32_t * phandle,uint32_t * intc_phandles,uint32_t * msi_m_phandle,uint32_t * msi_s_phandle)59504c4f8d1SDaniel Henrique Barboza static void create_fdt_imsic(RISCVVirtState *s,
59659a07d3cSYong-Xuan Wang                              uint32_t *phandle, uint32_t *intc_phandles,
59759a07d3cSYong-Xuan Wang                              uint32_t *msi_m_phandle, uint32_t *msi_s_phandle)
59859a07d3cSYong-Xuan Wang {
59959a07d3cSYong-Xuan Wang     *msi_m_phandle = (*phandle)++;
60059a07d3cSYong-Xuan Wang     *msi_s_phandle = (*phandle)++;
60159a07d3cSYong-Xuan Wang 
60259a07d3cSYong-Xuan Wang     if (!kvm_enabled()) {
60359a07d3cSYong-Xuan Wang         /* M-level IMSIC node */
60404c4f8d1SDaniel Henrique Barboza         create_fdt_one_imsic(s, s->memmap[VIRT_IMSIC_M].base, intc_phandles,
60559a07d3cSYong-Xuan Wang                              *msi_m_phandle, true, 0);
60659a07d3cSYong-Xuan Wang     }
60759a07d3cSYong-Xuan Wang 
60859a07d3cSYong-Xuan Wang     /* S-level IMSIC node */
60904c4f8d1SDaniel Henrique Barboza     create_fdt_one_imsic(s, s->memmap[VIRT_IMSIC_S].base, intc_phandles,
61059a07d3cSYong-Xuan Wang                          *msi_s_phandle, false,
61159a07d3cSYong-Xuan Wang                          imsic_num_bits(s->aia_guests + 1));
61259a07d3cSYong-Xuan Wang 
61359a07d3cSYong-Xuan Wang }
61459a07d3cSYong-Xuan Wang 
61502dd57b3SDaniel Henrique Barboza /* Caller must free string after use */
fdt_get_aplic_nodename(unsigned long aplic_addr)61602dd57b3SDaniel Henrique Barboza static char *fdt_get_aplic_nodename(unsigned long aplic_addr)
61702dd57b3SDaniel Henrique Barboza {
61829390fdbSDaniel Henrique Barboza     return g_strdup_printf("/soc/interrupt-controller@%lx", aplic_addr);
61902dd57b3SDaniel Henrique Barboza }
62002dd57b3SDaniel Henrique Barboza 
create_fdt_one_aplic(RISCVVirtState * s,int socket,unsigned long aplic_addr,uint32_t aplic_size,uint32_t msi_phandle,uint32_t * intc_phandles,uint32_t aplic_phandle,uint32_t aplic_child_phandle,bool m_mode,int num_harts)62159a07d3cSYong-Xuan Wang static void create_fdt_one_aplic(RISCVVirtState *s, int socket,
62259a07d3cSYong-Xuan Wang                                  unsigned long aplic_addr, uint32_t aplic_size,
62359a07d3cSYong-Xuan Wang                                  uint32_t msi_phandle,
62459a07d3cSYong-Xuan Wang                                  uint32_t *intc_phandles,
62559a07d3cSYong-Xuan Wang                                  uint32_t aplic_phandle,
62659a07d3cSYong-Xuan Wang                                  uint32_t aplic_child_phandle,
62748c2c33cSYong-Xuan Wang                                  bool m_mode, int num_harts)
62859a07d3cSYong-Xuan Wang {
62959a07d3cSYong-Xuan Wang     int cpu;
63002dd57b3SDaniel Henrique Barboza     g_autofree char *aplic_name = fdt_get_aplic_nodename(aplic_addr);
6315fb20f76SDaniel Henrique Barboza     g_autofree uint32_t *aplic_cells = g_new0(uint32_t, num_harts * 2);
63259a07d3cSYong-Xuan Wang     MachineState *ms = MACHINE(s);
633362b31fcSDaniel Henrique Barboza     static const char * const aplic_compat[2] = {
634362b31fcSDaniel Henrique Barboza         "qemu,aplic", "riscv,aplic"
635362b31fcSDaniel Henrique Barboza     };
63659a07d3cSYong-Xuan Wang 
63748c2c33cSYong-Xuan Wang     for (cpu = 0; cpu < num_harts; cpu++) {
63859a07d3cSYong-Xuan Wang         aplic_cells[cpu * 2 + 0] = cpu_to_be32(intc_phandles[cpu]);
63959a07d3cSYong-Xuan Wang         aplic_cells[cpu * 2 + 1] = cpu_to_be32(m_mode ? IRQ_M_EXT : IRQ_S_EXT);
64059a07d3cSYong-Xuan Wang     }
64159a07d3cSYong-Xuan Wang 
64259a07d3cSYong-Xuan Wang     qemu_fdt_add_subnode(ms->fdt, aplic_name);
643362b31fcSDaniel Henrique Barboza     qemu_fdt_setprop_string_array(ms->fdt, aplic_name, "compatible",
644362b31fcSDaniel Henrique Barboza                                   (char **)&aplic_compat,
645362b31fcSDaniel Henrique Barboza                                   ARRAY_SIZE(aplic_compat));
646190e0ae6SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "#address-cells",
647190e0ae6SDaniel Henrique Barboza                           FDT_APLIC_ADDR_CELLS);
64859a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, aplic_name,
64959a07d3cSYong-Xuan Wang                           "#interrupt-cells", FDT_APLIC_INT_CELLS);
65059a07d3cSYong-Xuan Wang     qemu_fdt_setprop(ms->fdt, aplic_name, "interrupt-controller", NULL, 0);
65159a07d3cSYong-Xuan Wang 
65259a07d3cSYong-Xuan Wang     if (s->aia_type == VIRT_AIA_TYPE_APLIC) {
65359a07d3cSYong-Xuan Wang         qemu_fdt_setprop(ms->fdt, aplic_name, "interrupts-extended",
65448c2c33cSYong-Xuan Wang                          aplic_cells, num_harts * sizeof(uint32_t) * 2);
65559a07d3cSYong-Xuan Wang     } else {
65659a07d3cSYong-Xuan Wang         qemu_fdt_setprop_cell(ms->fdt, aplic_name, "msi-parent", msi_phandle);
65759a07d3cSYong-Xuan Wang     }
65859a07d3cSYong-Xuan Wang 
65959a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cells(ms->fdt, aplic_name, "reg",
66059a07d3cSYong-Xuan Wang                            0x0, aplic_addr, 0x0, aplic_size);
66159a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,num-sources",
66259a07d3cSYong-Xuan Wang                           VIRT_IRQCHIP_NUM_SOURCES);
66359a07d3cSYong-Xuan Wang 
66459a07d3cSYong-Xuan Wang     if (aplic_child_phandle) {
66559a07d3cSYong-Xuan Wang         qemu_fdt_setprop_cell(ms->fdt, aplic_name, "riscv,children",
66659a07d3cSYong-Xuan Wang                               aplic_child_phandle);
667b1f1e9dcSDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegation",
66859a07d3cSYong-Xuan Wang                                aplic_child_phandle, 0x1,
66959a07d3cSYong-Xuan Wang                                VIRT_IRQCHIP_NUM_SOURCES);
67038facfa8SDaniel Henrique Barboza         /*
67138facfa8SDaniel Henrique Barboza          * DEPRECATED_9.1: Compat property kept temporarily
67238facfa8SDaniel Henrique Barboza          * to allow old firmwares to work with AIA. Do *not*
67338facfa8SDaniel Henrique Barboza          * use 'riscv,delegate' in new code: use
67438facfa8SDaniel Henrique Barboza          * 'riscv,delegation' instead.
67538facfa8SDaniel Henrique Barboza          */
67638facfa8SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, aplic_name, "riscv,delegate",
67738facfa8SDaniel Henrique Barboza                                aplic_child_phandle, 0x1,
67838facfa8SDaniel Henrique Barboza                                VIRT_IRQCHIP_NUM_SOURCES);
67959a07d3cSYong-Xuan Wang     }
68059a07d3cSYong-Xuan Wang 
68159a07d3cSYong-Xuan Wang     riscv_socket_fdt_write_id(ms, aplic_name, socket);
68259a07d3cSYong-Xuan Wang     qemu_fdt_setprop_cell(ms->fdt, aplic_name, "phandle", aplic_phandle);
68359a07d3cSYong-Xuan Wang }
68459a07d3cSYong-Xuan Wang 
create_fdt_socket_aplic(RISCVVirtState * s,int socket,uint32_t msi_m_phandle,uint32_t msi_s_phandle,uint32_t * phandle,uint32_t * intc_phandles,uint32_t * aplic_phandles,int num_harts)68528d8c281SAnup Patel static void create_fdt_socket_aplic(RISCVVirtState *s,
68604c4f8d1SDaniel Henrique Barboza                                     int socket,
68728d8c281SAnup Patel                                     uint32_t msi_m_phandle,
68828d8c281SAnup Patel                                     uint32_t msi_s_phandle,
68928d8c281SAnup Patel                                     uint32_t *phandle,
69028d8c281SAnup Patel                                     uint32_t *intc_phandles,
69148c2c33cSYong-Xuan Wang                                     uint32_t *aplic_phandles,
69248c2c33cSYong-Xuan Wang                                     int num_harts)
693e6faee65SAnup Patel {
694e6faee65SAnup Patel     unsigned long aplic_addr;
695568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
696e6faee65SAnup Patel     uint32_t aplic_m_phandle, aplic_s_phandle;
697e6faee65SAnup Patel 
698e6faee65SAnup Patel     aplic_m_phandle = (*phandle)++;
699e6faee65SAnup Patel     aplic_s_phandle = (*phandle)++;
700e6faee65SAnup Patel 
70159a07d3cSYong-Xuan Wang     if (!kvm_enabled()) {
702e6faee65SAnup Patel         /* M-level APLIC node */
70304c4f8d1SDaniel Henrique Barboza         aplic_addr = s->memmap[VIRT_APLIC_M].base +
70404c4f8d1SDaniel Henrique Barboza                      (s->memmap[VIRT_APLIC_M].size * socket);
70504c4f8d1SDaniel Henrique Barboza         create_fdt_one_aplic(s, socket, aplic_addr,
70604c4f8d1SDaniel Henrique Barboza                              s->memmap[VIRT_APLIC_M].size,
70759a07d3cSYong-Xuan Wang                              msi_m_phandle, intc_phandles,
70859a07d3cSYong-Xuan Wang                              aplic_m_phandle, aplic_s_phandle,
70948c2c33cSYong-Xuan Wang                              true, num_harts);
71028d8c281SAnup Patel     }
711e6faee65SAnup Patel 
712e6faee65SAnup Patel     /* S-level APLIC node */
71304c4f8d1SDaniel Henrique Barboza     aplic_addr = s->memmap[VIRT_APLIC_S].base +
71404c4f8d1SDaniel Henrique Barboza                  (s->memmap[VIRT_APLIC_S].size * socket);
71504c4f8d1SDaniel Henrique Barboza     create_fdt_one_aplic(s, socket, aplic_addr, s->memmap[VIRT_APLIC_S].size,
71659a07d3cSYong-Xuan Wang                          msi_s_phandle, intc_phandles,
71759a07d3cSYong-Xuan Wang                          aplic_s_phandle, 0,
71848c2c33cSYong-Xuan Wang                          false, num_harts);
71959a07d3cSYong-Xuan Wang 
720d644e5e4SAnup Patel     if (!socket) {
72102dd57b3SDaniel Henrique Barboza         g_autofree char *aplic_name = fdt_get_aplic_nodename(aplic_addr);
722568e0614SDaniel Henrique Barboza         platform_bus_add_all_fdt_nodes(ms->fdt, aplic_name,
72304c4f8d1SDaniel Henrique Barboza                                        s->memmap[VIRT_PLATFORM_BUS].base,
72404c4f8d1SDaniel Henrique Barboza                                        s->memmap[VIRT_PLATFORM_BUS].size,
7253029fab6SAlistair Francis                                        VIRT_PLATFORM_BUS_IRQ);
726d644e5e4SAnup Patel     }
7273029fab6SAlistair Francis 
728e6faee65SAnup Patel     aplic_phandles[socket] = aplic_s_phandle;
729e6faee65SAnup Patel }
730e6faee65SAnup Patel 
create_fdt_pmu(RISCVVirtState * s)731abd9a206SAtish Patra static void create_fdt_pmu(RISCVVirtState *s)
732abd9a206SAtish Patra {
7335fb20f76SDaniel Henrique Barboza     g_autofree char *pmu_name = g_strdup_printf("/pmu");
734568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
735abd9a206SAtish Patra     RISCVCPU hart = s->soc[0].harts[0];
736abd9a206SAtish Patra 
737568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, pmu_name);
738568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, pmu_name, "compatible", "riscv,pmu");
7392571a642SRob Bradford     riscv_pmu_generate_fdt_node(ms->fdt, hart.pmu_avail_ctrs, pmu_name);
740abd9a206SAtish Patra }
741abd9a206SAtish Patra 
create_fdt_sockets(RISCVVirtState * s,uint32_t * phandle,uint32_t * irq_mmio_phandle,uint32_t * irq_pcie_phandle,uint32_t * irq_virtio_phandle,uint32_t * msi_pcie_phandle)74204c4f8d1SDaniel Henrique Barboza static void create_fdt_sockets(RISCVVirtState *s,
743914c97f9SDaniel Henrique Barboza                                uint32_t *phandle,
7440ffc1a95SAnup Patel                                uint32_t *irq_mmio_phandle,
7450ffc1a95SAnup Patel                                uint32_t *irq_pcie_phandle,
74628d8c281SAnup Patel                                uint32_t *irq_virtio_phandle,
74728d8c281SAnup Patel                                uint32_t *msi_pcie_phandle)
7480ffc1a95SAnup Patel {
74928d8c281SAnup Patel     int socket, phandle_pos;
750568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
75128d8c281SAnup Patel     uint32_t msi_m_phandle = 0, msi_s_phandle = 0;
7525d0e3bcbSDaniel Henrique Barboza     uint32_t xplic_phandles[MAX_NODES];
7535d0e3bcbSDaniel Henrique Barboza     g_autofree uint32_t *intc_phandles = NULL;
754568e0614SDaniel Henrique Barboza     int socket_count = riscv_socket_count(ms);
7550ffc1a95SAnup Patel 
756568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/cpus");
757568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "timebase-frequency",
758385e575cSYong-Xuan Wang                           kvm_enabled() ?
759cb938a0aSPhilippe Mathieu-Daudé                           kvm_riscv_get_timebase_frequency(&s->soc->harts[0]) :
7600ffc1a95SAnup Patel                           RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ);
761568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#size-cells", 0x0);
762568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/cpus", "#address-cells", 0x1);
763568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/cpus/cpu-map");
7640ffc1a95SAnup Patel 
765568e0614SDaniel Henrique Barboza     intc_phandles = g_new0(uint32_t, ms->smp.cpus);
76628d8c281SAnup Patel 
767568e0614SDaniel Henrique Barboza     phandle_pos = ms->smp.cpus;
7682967f37dSDaniel Henrique Barboza     for (socket = (socket_count - 1); socket >= 0; socket--) {
7695d0e3bcbSDaniel Henrique Barboza         g_autofree char *clust_name = NULL;
77028d8c281SAnup Patel         phandle_pos -= s->soc[socket].num_harts;
77128d8c281SAnup Patel 
7720ffc1a95SAnup Patel         clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket);
773568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, clust_name);
7740ffc1a95SAnup Patel 
7750ffc1a95SAnup Patel         create_fdt_socket_cpus(s, socket, clust_name, phandle,
776914c97f9SDaniel Henrique Barboza                                &intc_phandles[phandle_pos]);
7770ffc1a95SAnup Patel 
77804c4f8d1SDaniel Henrique Barboza         create_fdt_socket_memory(s, socket);
7790ffc1a95SAnup Patel 
780f2d44e9cSDaniel Henrique Barboza         if (virt_aclint_allowed() && s->have_aclint) {
78104c4f8d1SDaniel Henrique Barboza             create_fdt_socket_aclint(s, socket,
78228d8c281SAnup Patel                                      &intc_phandles[phandle_pos]);
783f2d44e9cSDaniel Henrique Barboza         } else if (tcg_enabled()) {
78404c4f8d1SDaniel Henrique Barboza             create_fdt_socket_clint(s, socket,
78528d8c281SAnup Patel                                     &intc_phandles[phandle_pos]);
786954886eaSAnup Patel         }
787ad40be27SYifei Jiang     }
78828d8c281SAnup Patel 
78928d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
79004c4f8d1SDaniel Henrique Barboza         create_fdt_imsic(s, phandle, intc_phandles,
79128d8c281SAnup Patel                          &msi_m_phandle, &msi_s_phandle);
79228d8c281SAnup Patel         *msi_pcie_phandle = msi_s_phandle;
79328d8c281SAnup Patel     }
79428d8c281SAnup Patel 
795b319ef15SDaniel Henrique Barboza     /*
796b319ef15SDaniel Henrique Barboza      * With KVM AIA aplic-imsic, using an irqchip without split
797b319ef15SDaniel Henrique Barboza      * mode, we'll use only one APLIC instance.
798b319ef15SDaniel Henrique Barboza      */
799b319ef15SDaniel Henrique Barboza     if (!virt_use_emulated_aplic(s->aia_type)) {
80004c4f8d1SDaniel Henrique Barboza         create_fdt_socket_aplic(s, 0,
80148c2c33cSYong-Xuan Wang                                 msi_m_phandle, msi_s_phandle, phandle,
80248c2c33cSYong-Xuan Wang                                 &intc_phandles[0], xplic_phandles,
80348c2c33cSYong-Xuan Wang                                 ms->smp.cpus);
80401948b1dSDaniel Henrique Barboza 
80501948b1dSDaniel Henrique Barboza         *irq_mmio_phandle = xplic_phandles[0];
80601948b1dSDaniel Henrique Barboza         *irq_virtio_phandle = xplic_phandles[0];
80701948b1dSDaniel Henrique Barboza         *irq_pcie_phandle = xplic_phandles[0];
80848c2c33cSYong-Xuan Wang     } else {
809568e0614SDaniel Henrique Barboza         phandle_pos = ms->smp.cpus;
8102967f37dSDaniel Henrique Barboza         for (socket = (socket_count - 1); socket >= 0; socket--) {
81128d8c281SAnup Patel             phandle_pos -= s->soc[socket].num_harts;
8120ffc1a95SAnup Patel 
813e6faee65SAnup Patel             if (s->aia_type == VIRT_AIA_TYPE_NONE) {
81404c4f8d1SDaniel Henrique Barboza                 create_fdt_socket_plic(s, socket, phandle,
81548c2c33cSYong-Xuan Wang                                        &intc_phandles[phandle_pos],
81648c2c33cSYong-Xuan Wang                                        xplic_phandles);
817e6faee65SAnup Patel             } else {
81804c4f8d1SDaniel Henrique Barboza                 create_fdt_socket_aplic(s, socket,
81928d8c281SAnup Patel                                         msi_m_phandle, msi_s_phandle, phandle,
82048c2c33cSYong-Xuan Wang                                         &intc_phandles[phandle_pos],
82148c2c33cSYong-Xuan Wang                                         xplic_phandles,
82248c2c33cSYong-Xuan Wang                                         s->soc[socket].num_harts);
82348c2c33cSYong-Xuan Wang             }
82428d8c281SAnup Patel         }
8250ffc1a95SAnup Patel 
8262967f37dSDaniel Henrique Barboza         for (socket = 0; socket < socket_count; socket++) {
82718df0b46SAnup Patel             if (socket == 0) {
8280ffc1a95SAnup Patel                 *irq_mmio_phandle = xplic_phandles[socket];
8290ffc1a95SAnup Patel                 *irq_virtio_phandle = xplic_phandles[socket];
8300ffc1a95SAnup Patel                 *irq_pcie_phandle = xplic_phandles[socket];
83118df0b46SAnup Patel             }
83218df0b46SAnup Patel             if (socket == 1) {
8330ffc1a95SAnup Patel                 *irq_virtio_phandle = xplic_phandles[socket];
8340ffc1a95SAnup Patel                 *irq_pcie_phandle = xplic_phandles[socket];
83518df0b46SAnup Patel             }
83618df0b46SAnup Patel             if (socket == 2) {
8370ffc1a95SAnup Patel                 *irq_pcie_phandle = xplic_phandles[socket];
83818df0b46SAnup Patel             }
83918df0b46SAnup Patel         }
84048c2c33cSYong-Xuan Wang     }
84118df0b46SAnup Patel 
842568e0614SDaniel Henrique Barboza     riscv_socket_fdt_write_distance_matrix(ms);
8430ffc1a95SAnup Patel }
8440ffc1a95SAnup Patel 
create_fdt_virtio(RISCVVirtState * s,uint32_t irq_virtio_phandle)845a51a88fdSDaniel Henrique Barboza static void create_fdt_virtio(RISCVVirtState *s, uint32_t irq_virtio_phandle)
8460ffc1a95SAnup Patel {
8470ffc1a95SAnup Patel     int i;
848568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
849a51a88fdSDaniel Henrique Barboza     hwaddr virtio_base = s->memmap[VIRT_VIRTIO].base;
85004331d0bSMichael Clark 
85104331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
852a51a88fdSDaniel Henrique Barboza         g_autofree char *name = NULL;
853a51a88fdSDaniel Henrique Barboza         uint64_t size = s->memmap[VIRT_VIRTIO].size;
854a51a88fdSDaniel Henrique Barboza         hwaddr addr = virtio_base + i * size;
855a51a88fdSDaniel Henrique Barboza 
856a51a88fdSDaniel Henrique Barboza         name = g_strdup_printf("/soc/virtio_mmio@%"HWADDR_PRIx, addr);
8571d873c6eSDaniel Henrique Barboza 
858568e0614SDaniel Henrique Barboza         qemu_fdt_add_subnode(ms->fdt, name);
859568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string(ms->fdt, name, "compatible", "virtio,mmio");
860568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "reg",
861a51a88fdSDaniel Henrique Barboza                                0x0, addr,
862a51a88fdSDaniel Henrique Barboza                                0x0, size);
863568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent",
8640ffc1a95SAnup Patel             irq_virtio_phandle);
865e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
866568e0614SDaniel Henrique Barboza             qemu_fdt_setprop_cell(ms->fdt, name, "interrupts",
867e6faee65SAnup Patel                                   VIRTIO_IRQ + i);
868e6faee65SAnup Patel         } else {
869568e0614SDaniel Henrique Barboza             qemu_fdt_setprop_cells(ms->fdt, name, "interrupts",
870e6faee65SAnup Patel                                    VIRTIO_IRQ + i, 0x4);
871e6faee65SAnup Patel         }
87204331d0bSMichael Clark     }
8730ffc1a95SAnup Patel }
8740ffc1a95SAnup Patel 
create_fdt_pcie(RISCVVirtState * s,uint32_t irq_pcie_phandle,uint32_t msi_pcie_phandle,uint32_t iommu_sys_phandle)875621e4527SDaniel Henrique Barboza static void create_fdt_pcie(RISCVVirtState *s,
87628d8c281SAnup Patel                             uint32_t irq_pcie_phandle,
8772c12de14SSunil V L                             uint32_t msi_pcie_phandle,
8782c12de14SSunil V L                             uint32_t iommu_sys_phandle)
8790ffc1a95SAnup Patel {
8805fb20f76SDaniel Henrique Barboza     g_autofree char *name = NULL;
881568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
88204331d0bSMichael Clark 
883e7cb99bfSDaniel Henrique Barboza     name = g_strdup_printf("/soc/pci@%"HWADDR_PRIx,
884e7cb99bfSDaniel Henrique Barboza                            s->memmap[VIRT_PCIE_ECAM].base);
885568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#address-cells",
8860ffc1a95SAnup Patel         FDT_PCI_ADDR_CELLS);
887568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#interrupt-cells",
8880ffc1a95SAnup Patel         FDT_PCI_INT_CELLS);
889568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "#size-cells", 0x2);
890568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
8910ffc1a95SAnup Patel         "pci-host-ecam-generic");
892568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "device_type", "pci");
893568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "linux,pci-domain", 0);
894568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "bus-range", 0,
895621e4527SDaniel Henrique Barboza         s->memmap[VIRT_PCIE_ECAM].size / PCIE_MMCFG_SIZE_MIN - 1);
896568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, name, "dma-coherent", NULL, 0);
89728d8c281SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
898568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "msi-parent", msi_pcie_phandle);
89928d8c281SAnup Patel     }
900568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg", 0,
901621e4527SDaniel Henrique Barboza         s->memmap[VIRT_PCIE_ECAM].base, 0, s->memmap[VIRT_PCIE_ECAM].size);
902568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, name, "ranges",
9036d56e396SAlistair Francis         1, FDT_PCI_RANGE_IOPORT, 2, 0,
904621e4527SDaniel Henrique Barboza         2, s->memmap[VIRT_PCIE_PIO].base, 2, s->memmap[VIRT_PCIE_PIO].size,
9056d56e396SAlistair Francis         1, FDT_PCI_RANGE_MMIO,
906621e4527SDaniel Henrique Barboza         2, s->memmap[VIRT_PCIE_MMIO].base,
907621e4527SDaniel Henrique Barboza         2, s->memmap[VIRT_PCIE_MMIO].base, 2, s->memmap[VIRT_PCIE_MMIO].size,
90819800265SBin Meng         1, FDT_PCI_RANGE_MMIO_64BIT,
90919800265SBin Meng         2, virt_high_pcie_memmap.base,
91019800265SBin Meng         2, virt_high_pcie_memmap.base, 2, virt_high_pcie_memmap.size);
91119800265SBin Meng 
9122c12de14SSunil V L     if (virt_is_iommu_sys_enabled(s)) {
9132c12de14SSunil V L         qemu_fdt_setprop_cells(ms->fdt, name, "iommu-map",
9142c12de14SSunil V L                                0, iommu_sys_phandle, 0, 0, 0,
9152c12de14SSunil V L                                iommu_sys_phandle, 0, 0xffff);
9162c12de14SSunil V L     }
9172c12de14SSunil V L 
918568e0614SDaniel Henrique Barboza     create_pcie_irq_map(s, ms->fdt, name, irq_pcie_phandle);
9190ffc1a95SAnup Patel }
9206d56e396SAlistair Francis 
create_fdt_reset(RISCVVirtState * s,uint32_t * phandle)921621e4527SDaniel Henrique Barboza static void create_fdt_reset(RISCVVirtState *s, uint32_t *phandle)
9220ffc1a95SAnup Patel {
9230ffc1a95SAnup Patel     char *name;
9240ffc1a95SAnup Patel     uint32_t test_phandle;
925568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
9260ffc1a95SAnup Patel 
9270ffc1a95SAnup Patel     test_phandle = (*phandle)++;
928e7cb99bfSDaniel Henrique Barboza     name = g_strdup_printf("/soc/test@%"HWADDR_PRIx,
929e7cb99bfSDaniel Henrique Barboza                            s->memmap[VIRT_TEST].base);
930568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
9319c0fb20cSPalmer Dabbelt     {
9322cc04550SBin Meng         static const char * const compat[3] = {
9332cc04550SBin Meng             "sifive,test1", "sifive,test0", "syscon"
9342cc04550SBin Meng         };
935568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_string_array(ms->fdt, name, "compatible",
9360ffc1a95SAnup Patel                                       (char **)&compat, ARRAY_SIZE(compat));
9379c0fb20cSPalmer Dabbelt     }
938568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
939621e4527SDaniel Henrique Barboza         0x0, s->memmap[VIRT_TEST].base, 0x0, s->memmap[VIRT_TEST].size);
940568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "phandle", test_phandle);
941568e0614SDaniel Henrique Barboza     test_phandle = qemu_fdt_get_phandle(ms->fdt, name);
94218df0b46SAnup Patel     g_free(name);
9430e404da0SAnup Patel 
944ae293799SConor Dooley     name = g_strdup_printf("/reboot");
945568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
946568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-reboot");
947568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle);
948568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0);
949568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_RESET);
95018df0b46SAnup Patel     g_free(name);
9510e404da0SAnup Patel 
952ae293799SConor Dooley     name = g_strdup_printf("/poweroff");
953568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
954568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "syscon-poweroff");
955568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "regmap", test_phandle);
956568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "offset", 0x0);
957568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "value", FINISHER_PASS);
95818df0b46SAnup Patel     g_free(name);
9590ffc1a95SAnup Patel }
9600ffc1a95SAnup Patel 
create_fdt_uart(RISCVVirtState * s,uint32_t irq_mmio_phandle)961621e4527SDaniel Henrique Barboza static void create_fdt_uart(RISCVVirtState *s,
9620ffc1a95SAnup Patel                             uint32_t irq_mmio_phandle)
9630ffc1a95SAnup Patel {
9645fb20f76SDaniel Henrique Barboza     g_autofree char *name = NULL;
965568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
96604331d0bSMichael Clark 
967e7cb99bfSDaniel Henrique Barboza     name = g_strdup_printf("/soc/serial@%"HWADDR_PRIx,
968e7cb99bfSDaniel Henrique Barboza                            s->memmap[VIRT_UART0].base);
969568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
970568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "ns16550a");
971568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
972621e4527SDaniel Henrique Barboza         0x0, s->memmap[VIRT_UART0].base,
973621e4527SDaniel Henrique Barboza         0x0, s->memmap[VIRT_UART0].size);
974568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "clock-frequency", 3686400);
975568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent", irq_mmio_phandle);
976e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
977568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", UART0_IRQ);
978e6faee65SAnup Patel     } else {
979568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", UART0_IRQ, 0x4);
980e6faee65SAnup Patel     }
98104331d0bSMichael Clark 
982568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/chosen", "stdout-path", name);
983f7345678SVasilis Liaskovitis     qemu_fdt_setprop_string(ms->fdt, "/aliases", "serial0", name);
9840ffc1a95SAnup Patel }
9850ffc1a95SAnup Patel 
create_fdt_rtc(RISCVVirtState * s,uint32_t irq_mmio_phandle)986621e4527SDaniel Henrique Barboza static void create_fdt_rtc(RISCVVirtState *s,
9870ffc1a95SAnup Patel                            uint32_t irq_mmio_phandle)
9880ffc1a95SAnup Patel {
9895fb20f76SDaniel Henrique Barboza     g_autofree char *name = NULL;
990568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
99171eb522cSAlistair Francis 
992e7cb99bfSDaniel Henrique Barboza     name = g_strdup_printf("/soc/rtc@%"HWADDR_PRIx,
993e7cb99bfSDaniel Henrique Barboza                            s->memmap[VIRT_RTC].base);
994568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
995568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible",
9960ffc1a95SAnup Patel         "google,goldfish-rtc");
997568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cells(ms->fdt, name, "reg",
998621e4527SDaniel Henrique Barboza         0x0, s->memmap[VIRT_RTC].base, 0x0, s->memmap[VIRT_RTC].size);
999568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "interrupt-parent",
10000ffc1a95SAnup Patel         irq_mmio_phandle);
1001e6faee65SAnup Patel     if (s->aia_type == VIRT_AIA_TYPE_NONE) {
1002568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cell(ms->fdt, name, "interrupts", RTC_IRQ);
1003e6faee65SAnup Patel     } else {
1004568e0614SDaniel Henrique Barboza         qemu_fdt_setprop_cells(ms->fdt, name, "interrupts", RTC_IRQ, 0x4);
1005e6faee65SAnup Patel     }
10060ffc1a95SAnup Patel }
10070ffc1a95SAnup Patel 
create_fdt_flash(RISCVVirtState * s)1008658e5019SDaniel Henrique Barboza static void create_fdt_flash(RISCVVirtState *s)
10090ffc1a95SAnup Patel {
1010568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
1011fb8cf3fdSDaniel Henrique Barboza     hwaddr flashsize = s->memmap[VIRT_FLASH].size / 2;
1012fb8cf3fdSDaniel Henrique Barboza     hwaddr flashbase = s->memmap[VIRT_FLASH].base;
10135fb20f76SDaniel Henrique Barboza     g_autofree char *name = g_strdup_printf("/flash@%" PRIx64, flashbase);
101467b5ef30SAnup Patel 
1015568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
1016568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, name, "compatible", "cfi-flash");
1017568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, name, "reg",
101871eb522cSAlistair Francis                                  2, flashbase, 2, flashsize,
101971eb522cSAlistair Francis                                  2, flashbase + flashsize, 2, flashsize);
1020568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, name, "bank-width", 4);
10210ffc1a95SAnup Patel }
10220ffc1a95SAnup Patel 
create_fdt_fw_cfg(RISCVVirtState * s)1023658e5019SDaniel Henrique Barboza static void create_fdt_fw_cfg(RISCVVirtState *s)
1024f9a461b2SAtish Patra {
1025568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
1026658e5019SDaniel Henrique Barboza     hwaddr base = s->memmap[VIRT_FW_CFG].base;
1027658e5019SDaniel Henrique Barboza     hwaddr size = s->memmap[VIRT_FW_CFG].size;
10285fb20f76SDaniel Henrique Barboza     g_autofree char *nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base);
1029f9a461b2SAtish Patra 
1030568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, nodename);
1031568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, nodename,
1032f9a461b2SAtish Patra                             "compatible", "qemu,fw-cfg-mmio");
1033568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(ms->fdt, nodename, "reg",
1034f9a461b2SAtish Patra                                  2, base, 2, size);
1035568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, nodename, "dma-coherent", NULL, 0);
1036f9a461b2SAtish Patra }
1037f9a461b2SAtish Patra 
create_fdt_virtio_iommu(RISCVVirtState * s,uint16_t bdf)10387778cdddSDaniel Henrique Barboza static void create_fdt_virtio_iommu(RISCVVirtState *s, uint16_t bdf)
10397778cdddSDaniel Henrique Barboza {
10407778cdddSDaniel Henrique Barboza     const char compat[] = "virtio,pci-iommu\0pci1af4,1057";
10417778cdddSDaniel Henrique Barboza     void *fdt = MACHINE(s)->fdt;
10427778cdddSDaniel Henrique Barboza     uint32_t iommu_phandle;
10437778cdddSDaniel Henrique Barboza     g_autofree char *iommu_node = NULL;
10447778cdddSDaniel Henrique Barboza     g_autofree char *pci_node = NULL;
10457778cdddSDaniel Henrique Barboza 
1046e7cb99bfSDaniel Henrique Barboza     pci_node = g_strdup_printf("/soc/pci@%"HWADDR_PRIx,
1047e7cb99bfSDaniel Henrique Barboza                                s->memmap[VIRT_PCIE_ECAM].base);
10487778cdddSDaniel Henrique Barboza     iommu_node = g_strdup_printf("%s/virtio_iommu@%x,%x", pci_node,
10497778cdddSDaniel Henrique Barboza                                  PCI_SLOT(bdf), PCI_FUNC(bdf));
10507778cdddSDaniel Henrique Barboza     iommu_phandle = qemu_fdt_alloc_phandle(fdt);
10517778cdddSDaniel Henrique Barboza 
10527778cdddSDaniel Henrique Barboza     qemu_fdt_add_subnode(fdt, iommu_node);
10537778cdddSDaniel Henrique Barboza 
10547778cdddSDaniel Henrique Barboza     qemu_fdt_setprop(fdt, iommu_node, "compatible", compat, sizeof(compat));
10557778cdddSDaniel Henrique Barboza     qemu_fdt_setprop_sized_cells(fdt, iommu_node, "reg",
10567778cdddSDaniel Henrique Barboza                                  1, bdf << 8, 1, 0, 1, 0,
10577778cdddSDaniel Henrique Barboza                                  1, 0, 1, 0);
10587778cdddSDaniel Henrique Barboza     qemu_fdt_setprop_cell(fdt, iommu_node, "#iommu-cells", 1);
10597778cdddSDaniel Henrique Barboza     qemu_fdt_setprop_cell(fdt, iommu_node, "phandle", iommu_phandle);
10607778cdddSDaniel Henrique Barboza 
10617778cdddSDaniel Henrique Barboza     qemu_fdt_setprop_cells(fdt, pci_node, "iommu-map",
10627778cdddSDaniel Henrique Barboza                            0, iommu_phandle, 0, bdf,
10637778cdddSDaniel Henrique Barboza                            bdf + 1, iommu_phandle, bdf + 1, 0xffff - bdf);
10647778cdddSDaniel Henrique Barboza }
10657778cdddSDaniel Henrique Barboza 
create_fdt_iommu_sys(RISCVVirtState * s,uint32_t irq_chip,uint32_t msi_phandle,uint32_t * iommu_sys_phandle)10662c12de14SSunil V L static void create_fdt_iommu_sys(RISCVVirtState *s, uint32_t irq_chip,
106701c1caa9SDaniel Henrique Barboza                                  uint32_t msi_phandle,
10682c12de14SSunil V L                                  uint32_t *iommu_sys_phandle)
10692c12de14SSunil V L {
10702c12de14SSunil V L     const char comp[] = "riscv,iommu";
10712c12de14SSunil V L     void *fdt = MACHINE(s)->fdt;
10722c12de14SSunil V L     uint32_t iommu_phandle;
10732c12de14SSunil V L     g_autofree char *iommu_node = NULL;
10742c12de14SSunil V L     hwaddr addr = s->memmap[VIRT_IOMMU_SYS].base;
10752c12de14SSunil V L     hwaddr size = s->memmap[VIRT_IOMMU_SYS].size;
10762c12de14SSunil V L     uint32_t iommu_irq_map[RISCV_IOMMU_INTR_COUNT] = {
10772c12de14SSunil V L         IOMMU_SYS_IRQ + RISCV_IOMMU_INTR_CQ,
10782c12de14SSunil V L         IOMMU_SYS_IRQ + RISCV_IOMMU_INTR_FQ,
10792c12de14SSunil V L         IOMMU_SYS_IRQ + RISCV_IOMMU_INTR_PM,
10802c12de14SSunil V L         IOMMU_SYS_IRQ + RISCV_IOMMU_INTR_PQ,
10812c12de14SSunil V L     };
10822c12de14SSunil V L 
10832c12de14SSunil V L     iommu_node = g_strdup_printf("/soc/iommu@%x",
10842c12de14SSunil V L                                (unsigned int) s->memmap[VIRT_IOMMU_SYS].base);
10852c12de14SSunil V L     iommu_phandle = qemu_fdt_alloc_phandle(fdt);
10862c12de14SSunil V L     qemu_fdt_add_subnode(fdt, iommu_node);
10872c12de14SSunil V L 
10882c12de14SSunil V L     qemu_fdt_setprop(fdt, iommu_node, "compatible", comp, sizeof(comp));
10892c12de14SSunil V L     qemu_fdt_setprop_cell(fdt, iommu_node, "#iommu-cells", 1);
10902c12de14SSunil V L     qemu_fdt_setprop_cell(fdt, iommu_node, "phandle", iommu_phandle);
10912c12de14SSunil V L 
10922c12de14SSunil V L     qemu_fdt_setprop_cells(fdt, iommu_node, "reg",
10932c12de14SSunil V L                            addr >> 32, addr, size >> 32, size);
10942c12de14SSunil V L     qemu_fdt_setprop_cell(fdt, iommu_node, "interrupt-parent", irq_chip);
10952c12de14SSunil V L 
10962c12de14SSunil V L     qemu_fdt_setprop_cells(fdt, iommu_node, "interrupts",
10972c12de14SSunil V L         iommu_irq_map[0], FDT_IRQ_TYPE_EDGE_LOW,
10982c12de14SSunil V L         iommu_irq_map[1], FDT_IRQ_TYPE_EDGE_LOW,
10992c12de14SSunil V L         iommu_irq_map[2], FDT_IRQ_TYPE_EDGE_LOW,
11002c12de14SSunil V L         iommu_irq_map[3], FDT_IRQ_TYPE_EDGE_LOW);
11012c12de14SSunil V L 
110201c1caa9SDaniel Henrique Barboza     qemu_fdt_setprop_cell(fdt, iommu_node, "msi-parent", msi_phandle);
110301c1caa9SDaniel Henrique Barboza 
11042c12de14SSunil V L     *iommu_sys_phandle = iommu_phandle;
11052c12de14SSunil V L }
11062c12de14SSunil V L 
create_fdt_iommu(RISCVVirtState * s,uint16_t bdf)1107df240d66STomasz Jeznach static void create_fdt_iommu(RISCVVirtState *s, uint16_t bdf)
1108df240d66STomasz Jeznach {
1109df240d66STomasz Jeznach     const char comp[] = "riscv,pci-iommu";
1110df240d66STomasz Jeznach     void *fdt = MACHINE(s)->fdt;
1111df240d66STomasz Jeznach     uint32_t iommu_phandle;
1112df240d66STomasz Jeznach     g_autofree char *iommu_node = NULL;
1113df240d66STomasz Jeznach     g_autofree char *pci_node = NULL;
1114df240d66STomasz Jeznach 
1115e7cb99bfSDaniel Henrique Barboza     pci_node = g_strdup_printf("/soc/pci@%"HWADDR_PRIx,
1116e7cb99bfSDaniel Henrique Barboza                                s->memmap[VIRT_PCIE_ECAM].base);
1117df240d66STomasz Jeznach     iommu_node = g_strdup_printf("%s/iommu@%x", pci_node, bdf);
1118df240d66STomasz Jeznach     iommu_phandle = qemu_fdt_alloc_phandle(fdt);
1119df240d66STomasz Jeznach     qemu_fdt_add_subnode(fdt, iommu_node);
1120df240d66STomasz Jeznach 
1121df240d66STomasz Jeznach     qemu_fdt_setprop(fdt, iommu_node, "compatible", comp, sizeof(comp));
1122df240d66STomasz Jeznach     qemu_fdt_setprop_cell(fdt, iommu_node, "#iommu-cells", 1);
1123df240d66STomasz Jeznach     qemu_fdt_setprop_cell(fdt, iommu_node, "phandle", iommu_phandle);
1124df240d66STomasz Jeznach     qemu_fdt_setprop_cells(fdt, iommu_node, "reg",
1125df240d66STomasz Jeznach                            bdf << 8, 0, 0, 0, 0);
1126df240d66STomasz Jeznach     qemu_fdt_setprop_cells(fdt, pci_node, "iommu-map",
1127df240d66STomasz Jeznach                            0, iommu_phandle, 0, bdf,
1128df240d66STomasz Jeznach                            bdf + 1, iommu_phandle, bdf + 1, 0xffff - bdf);
1129d2a88acaSSunil V L     s->pci_iommu_bdf = bdf;
1130df240d66STomasz Jeznach }
1131df240d66STomasz Jeznach 
finalize_fdt(RISCVVirtState * s)11327a87ba89SDaniel Henrique Barboza static void finalize_fdt(RISCVVirtState *s)
11337a87ba89SDaniel Henrique Barboza {
11347a87ba89SDaniel Henrique Barboza     uint32_t phandle = 1, irq_mmio_phandle = 1, msi_pcie_phandle = 1;
11357a87ba89SDaniel Henrique Barboza     uint32_t irq_pcie_phandle = 1, irq_virtio_phandle = 1;
11362c12de14SSunil V L     uint32_t iommu_sys_phandle = 1;
11377a87ba89SDaniel Henrique Barboza 
113804c4f8d1SDaniel Henrique Barboza     create_fdt_sockets(s, &phandle, &irq_mmio_phandle,
11397a87ba89SDaniel Henrique Barboza                        &irq_pcie_phandle, &irq_virtio_phandle,
11407a87ba89SDaniel Henrique Barboza                        &msi_pcie_phandle);
11417a87ba89SDaniel Henrique Barboza 
1142a51a88fdSDaniel Henrique Barboza     create_fdt_virtio(s, irq_virtio_phandle);
11437a87ba89SDaniel Henrique Barboza 
11442c12de14SSunil V L     if (virt_is_iommu_sys_enabled(s)) {
114501c1caa9SDaniel Henrique Barboza         create_fdt_iommu_sys(s, irq_mmio_phandle, msi_pcie_phandle,
114601c1caa9SDaniel Henrique Barboza                              &iommu_sys_phandle);
11472c12de14SSunil V L     }
1148621e4527SDaniel Henrique Barboza     create_fdt_pcie(s, irq_pcie_phandle, msi_pcie_phandle,
11492c12de14SSunil V L                     iommu_sys_phandle);
11507a87ba89SDaniel Henrique Barboza 
1151621e4527SDaniel Henrique Barboza     create_fdt_reset(s, &phandle);
11527a87ba89SDaniel Henrique Barboza 
1153621e4527SDaniel Henrique Barboza     create_fdt_uart(s, irq_mmio_phandle);
11547a87ba89SDaniel Henrique Barboza 
1155621e4527SDaniel Henrique Barboza     create_fdt_rtc(s, irq_mmio_phandle);
11567a87ba89SDaniel Henrique Barboza }
11577a87ba89SDaniel Henrique Barboza 
create_fdt(RISCVVirtState * s)1158658e5019SDaniel Henrique Barboza static void create_fdt(RISCVVirtState *s)
11590ffc1a95SAnup Patel {
1160568e0614SDaniel Henrique Barboza     MachineState *ms = MACHINE(s);
1161e4b4f0b7SJason A. Donenfeld     uint8_t rng_seed[32];
11623fe88965SDaniel Henrique Barboza     g_autofree char *name = NULL;
11630ffc1a95SAnup Patel 
1164568e0614SDaniel Henrique Barboza     ms->fdt = create_device_tree(&s->fdt_size);
1165568e0614SDaniel Henrique Barboza     if (!ms->fdt) {
11660ffc1a95SAnup Patel         error_report("create_device_tree() failed");
11670ffc1a95SAnup Patel         exit(1);
11680ffc1a95SAnup Patel     }
11690ffc1a95SAnup Patel 
1170568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/", "model", "riscv-virtio,qemu");
1171568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/", "compatible", "riscv-virtio");
1172568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/", "#size-cells", 0x2);
1173568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/", "#address-cells", 0x2);
11740ffc1a95SAnup Patel 
1175568e0614SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/soc");
1176568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, "/soc", "ranges", NULL, 0);
1177568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_string(ms->fdt, "/soc", "compatible", "simple-bus");
1178568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/soc", "#size-cells", 0x2);
1179568e0614SDaniel Henrique Barboza     qemu_fdt_setprop_cell(ms->fdt, "/soc", "#address-cells", 0x2);
11800ffc1a95SAnup Patel 
11813fe88965SDaniel Henrique Barboza     /*
11823fe88965SDaniel Henrique Barboza      * The "/soc/pci@..." node is needed for PCIE hotplugs
11833fe88965SDaniel Henrique Barboza      * that might happen before finalize_fdt().
11843fe88965SDaniel Henrique Barboza      */
1185e7cb99bfSDaniel Henrique Barboza     name = g_strdup_printf("/soc/pci@%"HWADDR_PRIx,
1186e7cb99bfSDaniel Henrique Barboza                            s->memmap[VIRT_PCIE_ECAM].base);
11873fe88965SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, name);
11883fe88965SDaniel Henrique Barboza 
11897a87ba89SDaniel Henrique Barboza     qemu_fdt_add_subnode(ms->fdt, "/chosen");
11904e1e3003SAnup Patel 
1191e4b4f0b7SJason A. Donenfeld     /* Pass seed to RNG */
1192e4b4f0b7SJason A. Donenfeld     qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed));
1193568e0614SDaniel Henrique Barboza     qemu_fdt_setprop(ms->fdt, "/chosen", "rng-seed",
11942967f37dSDaniel Henrique Barboza                      rng_seed, sizeof(rng_seed));
11957a87ba89SDaniel Henrique Barboza 
1196f7345678SVasilis Liaskovitis     qemu_fdt_add_subnode(ms->fdt, "/aliases");
1197f7345678SVasilis Liaskovitis 
1198658e5019SDaniel Henrique Barboza     create_fdt_flash(s);
1199658e5019SDaniel Henrique Barboza     create_fdt_fw_cfg(s);
12007a87ba89SDaniel Henrique Barboza     create_fdt_pmu(s);
120104331d0bSMichael Clark }
120204331d0bSMichael Clark 
gpex_pcie_init(MemoryRegion * sys_mem,DeviceState * irqchip,RISCVVirtState * s)12036d56e396SAlistair Francis static inline DeviceState *gpex_pcie_init(MemoryRegion *sys_mem,
1204e86e9527SSunil V L                                           DeviceState *irqchip,
1205e86e9527SSunil V L                                           RISCVVirtState *s)
12066d56e396SAlistair Francis {
12076d56e396SAlistair Francis     DeviceState *dev;
12086d56e396SAlistair Francis     MemoryRegion *ecam_alias, *ecam_reg;
120919800265SBin Meng     MemoryRegion *mmio_alias, *high_mmio_alias, *mmio_reg;
1210e86e9527SSunil V L     hwaddr ecam_base = s->memmap[VIRT_PCIE_ECAM].base;
1211e86e9527SSunil V L     hwaddr ecam_size = s->memmap[VIRT_PCIE_ECAM].size;
1212e86e9527SSunil V L     hwaddr mmio_base = s->memmap[VIRT_PCIE_MMIO].base;
1213e86e9527SSunil V L     hwaddr mmio_size = s->memmap[VIRT_PCIE_MMIO].size;
1214e86e9527SSunil V L     hwaddr high_mmio_base = virt_high_pcie_memmap.base;
1215e86e9527SSunil V L     hwaddr high_mmio_size = virt_high_pcie_memmap.size;
1216e86e9527SSunil V L     hwaddr pio_base = s->memmap[VIRT_PCIE_PIO].base;
1217e86e9527SSunil V L     hwaddr pio_size = s->memmap[VIRT_PCIE_PIO].size;
12186d56e396SAlistair Francis     qemu_irq irq;
12196d56e396SAlistair Francis     int i;
12206d56e396SAlistair Francis 
12213e80f690SMarkus Armbruster     dev = qdev_new(TYPE_GPEX_HOST);
12226d56e396SAlistair Francis 
1223e86e9527SSunil V L     /* Set GPEX object properties for the virt machine */
122437bae93cSPhilippe Mathieu-Daudé     object_property_set_uint(OBJECT(dev), PCI_HOST_ECAM_BASE,
1225e86e9527SSunil V L                             ecam_base, NULL);
122637bae93cSPhilippe Mathieu-Daudé     object_property_set_int(OBJECT(dev), PCI_HOST_ECAM_SIZE,
1227e86e9527SSunil V L                             ecam_size, NULL);
122837bae93cSPhilippe Mathieu-Daudé     object_property_set_uint(OBJECT(dev), PCI_HOST_BELOW_4G_MMIO_BASE,
1229e86e9527SSunil V L                              mmio_base, NULL);
123037bae93cSPhilippe Mathieu-Daudé     object_property_set_int(OBJECT(dev), PCI_HOST_BELOW_4G_MMIO_SIZE,
1231e86e9527SSunil V L                             mmio_size, NULL);
123237bae93cSPhilippe Mathieu-Daudé     object_property_set_uint(OBJECT(dev), PCI_HOST_ABOVE_4G_MMIO_BASE,
1233e86e9527SSunil V L                              high_mmio_base, NULL);
123437bae93cSPhilippe Mathieu-Daudé     object_property_set_int(OBJECT(dev), PCI_HOST_ABOVE_4G_MMIO_SIZE,
1235e86e9527SSunil V L                             high_mmio_size, NULL);
123637bae93cSPhilippe Mathieu-Daudé     object_property_set_uint(OBJECT(dev), PCI_HOST_PIO_BASE,
1237e86e9527SSunil V L                             pio_base, NULL);
123837bae93cSPhilippe Mathieu-Daudé     object_property_set_int(OBJECT(dev), PCI_HOST_PIO_SIZE,
1239e86e9527SSunil V L                             pio_size, NULL);
1240e86e9527SSunil V L 
12413c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
12426d56e396SAlistair Francis 
12436d56e396SAlistair Francis     ecam_alias = g_new0(MemoryRegion, 1);
12446d56e396SAlistair Francis     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
12456d56e396SAlistair Francis     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
12466d56e396SAlistair Francis                              ecam_reg, 0, ecam_size);
12476d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), ecam_base, ecam_alias);
12486d56e396SAlistair Francis 
12496d56e396SAlistair Francis     mmio_alias = g_new0(MemoryRegion, 1);
12506d56e396SAlistair Francis     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
12516d56e396SAlistair Francis     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
12526d56e396SAlistair Francis                              mmio_reg, mmio_base, mmio_size);
12536d56e396SAlistair Francis     memory_region_add_subregion(get_system_memory(), mmio_base, mmio_alias);
12546d56e396SAlistair Francis 
125519800265SBin Meng     /* Map high MMIO space */
125619800265SBin Meng     high_mmio_alias = g_new0(MemoryRegion, 1);
125719800265SBin Meng     memory_region_init_alias(high_mmio_alias, OBJECT(dev), "pcie-mmio-high",
125819800265SBin Meng                              mmio_reg, high_mmio_base, high_mmio_size);
125919800265SBin Meng     memory_region_add_subregion(get_system_memory(), high_mmio_base,
126019800265SBin Meng                                 high_mmio_alias);
126119800265SBin Meng 
12626d56e396SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, pio_base);
12636d56e396SAlistair Francis 
1264ff871d04SAlexander Graf     for (i = 0; i < PCI_NUM_PINS; i++) {
1265e6faee65SAnup Patel         irq = qdev_get_gpio_in(irqchip, PCIE_IRQ + i);
12666d56e396SAlistair Francis 
12676d56e396SAlistair Francis         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, irq);
12686d56e396SAlistair Francis         gpex_set_irq_num(GPEX_HOST(dev), i, PCIE_IRQ + i);
12696d56e396SAlistair Francis     }
12706d56e396SAlistair Francis 
127137bae93cSPhilippe Mathieu-Daudé     GPEX_HOST(dev)->gpex_cfg.bus = PCI_HOST_BRIDGE(dev)->bus;
12726d56e396SAlistair Francis     return dev;
12736d56e396SAlistair Francis }
12746d56e396SAlistair Francis 
create_fw_cfg(const MachineState * ms,hwaddr base)12756418ff38SDaniel Henrique Barboza static FWCfgState *create_fw_cfg(const MachineState *ms, hwaddr base)
12760489348dSAsherah Connor {
12770489348dSAsherah Connor     FWCfgState *fw_cfg;
12780489348dSAsherah Connor 
12790489348dSAsherah Connor     fw_cfg = fw_cfg_init_mem_wide(base + 8, base, 8, base + 16,
12800489348dSAsherah Connor                                   &address_space_memory);
1281568e0614SDaniel Henrique Barboza     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)ms->smp.cpus);
12820489348dSAsherah Connor 
12830489348dSAsherah Connor     return fw_cfg;
12840489348dSAsherah Connor }
12850489348dSAsherah Connor 
virt_create_plic(const MemMapEntry * memmap,int socket,int base_hartid,int hart_count)1286e6faee65SAnup Patel static DeviceState *virt_create_plic(const MemMapEntry *memmap, int socket,
1287e6faee65SAnup Patel                                      int base_hartid, int hart_count)
1288e6faee65SAnup Patel {
12895fb20f76SDaniel Henrique Barboza     g_autofree char *plic_hart_config = NULL;
1290e6faee65SAnup Patel 
1291e6faee65SAnup Patel     /* Per-socket PLIC hart topology configuration string */
1292e6faee65SAnup Patel     plic_hart_config = riscv_plic_hart_config_string(hart_count);
1293e6faee65SAnup Patel 
1294e6faee65SAnup Patel     /* Per-socket PLIC */
1295720a0e41SMarkus Armbruster     return sifive_plic_create(
1296e6faee65SAnup Patel              memmap[VIRT_PLIC].base + socket * memmap[VIRT_PLIC].size,
1297e6faee65SAnup Patel              plic_hart_config, hart_count, base_hartid,
1298e6faee65SAnup Patel              VIRT_IRQCHIP_NUM_SOURCES,
1299e6faee65SAnup Patel              ((1U << VIRT_IRQCHIP_NUM_PRIO_BITS) - 1),
1300720a0e41SMarkus Armbruster              VIRT_PLIC_PRIORITY_BASE, VIRT_PLIC_PENDING_BASE,
1301720a0e41SMarkus Armbruster              VIRT_PLIC_ENABLE_BASE, VIRT_PLIC_ENABLE_STRIDE,
1302e6faee65SAnup Patel              VIRT_PLIC_CONTEXT_BASE,
1303e6faee65SAnup Patel              VIRT_PLIC_CONTEXT_STRIDE,
1304e6faee65SAnup Patel              memmap[VIRT_PLIC].size);
1305e6faee65SAnup Patel }
1306e6faee65SAnup Patel 
virt_create_aia(RISCVVirtAIAType aia_type,int aia_guests,const MemMapEntry * memmap,int socket,int base_hartid,int hart_count)130728d8c281SAnup Patel static DeviceState *virt_create_aia(RISCVVirtAIAType aia_type, int aia_guests,
1308e6faee65SAnup Patel                                     const MemMapEntry *memmap, int socket,
1309e6faee65SAnup Patel                                     int base_hartid, int hart_count)
1310e6faee65SAnup Patel {
131128d8c281SAnup Patel     int i;
1312e0c87e30SDaniel Henrique Barboza     hwaddr addr = 0;
131328d8c281SAnup Patel     uint32_t guest_bits;
131459a07d3cSYong-Xuan Wang     DeviceState *aplic_s = NULL;
131559a07d3cSYong-Xuan Wang     DeviceState *aplic_m = NULL;
131659a07d3cSYong-Xuan Wang     bool msimode = aia_type == VIRT_AIA_TYPE_APLIC_IMSIC;
131728d8c281SAnup Patel 
131828d8c281SAnup Patel     if (msimode) {
131959a07d3cSYong-Xuan Wang         if (!kvm_enabled()) {
132028d8c281SAnup Patel             /* Per-socket M-level IMSICs */
132159a07d3cSYong-Xuan Wang             addr = memmap[VIRT_IMSIC_M].base +
132259a07d3cSYong-Xuan Wang                    socket * VIRT_IMSIC_GROUP_MAX_SIZE;
132328d8c281SAnup Patel             for (i = 0; i < hart_count; i++) {
132428d8c281SAnup Patel                 riscv_imsic_create(addr + i * IMSIC_HART_SIZE(0),
132528d8c281SAnup Patel                                    base_hartid + i, true, 1,
132628d8c281SAnup Patel                                    VIRT_IRQCHIP_NUM_MSIS);
132728d8c281SAnup Patel             }
132859a07d3cSYong-Xuan Wang         }
132928d8c281SAnup Patel 
133028d8c281SAnup Patel         /* Per-socket S-level IMSICs */
133128d8c281SAnup Patel         guest_bits = imsic_num_bits(aia_guests + 1);
133228d8c281SAnup Patel         addr = memmap[VIRT_IMSIC_S].base + socket * VIRT_IMSIC_GROUP_MAX_SIZE;
133328d8c281SAnup Patel         for (i = 0; i < hart_count; i++) {
133428d8c281SAnup Patel             riscv_imsic_create(addr + i * IMSIC_HART_SIZE(guest_bits),
133528d8c281SAnup Patel                                base_hartid + i, false, 1 + aia_guests,
133628d8c281SAnup Patel                                VIRT_IRQCHIP_NUM_MSIS);
133728d8c281SAnup Patel         }
133828d8c281SAnup Patel     }
1339e6faee65SAnup Patel 
134059a07d3cSYong-Xuan Wang     if (!kvm_enabled()) {
1341e6faee65SAnup Patel         /* Per-socket M-level APLIC */
134259a07d3cSYong-Xuan Wang         aplic_m = riscv_aplic_create(memmap[VIRT_APLIC_M].base +
134359a07d3cSYong-Xuan Wang                                      socket * memmap[VIRT_APLIC_M].size,
1344e6faee65SAnup Patel                                      memmap[VIRT_APLIC_M].size,
134528d8c281SAnup Patel                                      (msimode) ? 0 : base_hartid,
134628d8c281SAnup Patel                                      (msimode) ? 0 : hart_count,
1347e6faee65SAnup Patel                                      VIRT_IRQCHIP_NUM_SOURCES,
1348e6faee65SAnup Patel                                      VIRT_IRQCHIP_NUM_PRIO_BITS,
134928d8c281SAnup Patel                                      msimode, true, NULL);
135059a07d3cSYong-Xuan Wang     }
1351e6faee65SAnup Patel 
1352e6faee65SAnup Patel     /* Per-socket S-level APLIC */
135359a07d3cSYong-Xuan Wang     aplic_s = riscv_aplic_create(memmap[VIRT_APLIC_S].base +
135459a07d3cSYong-Xuan Wang                                  socket * memmap[VIRT_APLIC_S].size,
1355e6faee65SAnup Patel                                  memmap[VIRT_APLIC_S].size,
135628d8c281SAnup Patel                                  (msimode) ? 0 : base_hartid,
135728d8c281SAnup Patel                                  (msimode) ? 0 : hart_count,
1358e6faee65SAnup Patel                                  VIRT_IRQCHIP_NUM_SOURCES,
1359e6faee65SAnup Patel                                  VIRT_IRQCHIP_NUM_PRIO_BITS,
136028d8c281SAnup Patel                                  msimode, false, aplic_m);
1361e6faee65SAnup Patel 
1362e0c87e30SDaniel Henrique Barboza     if (kvm_enabled() && msimode) {
1363e0c87e30SDaniel Henrique Barboza         riscv_aplic_set_kvm_msicfgaddr(RISCV_APLIC(aplic_s), addr);
1364e0c87e30SDaniel Henrique Barboza     }
1365e0c87e30SDaniel Henrique Barboza 
136659a07d3cSYong-Xuan Wang     return kvm_enabled() ? aplic_s : aplic_m;
1367e6faee65SAnup Patel }
1368e6faee65SAnup Patel 
create_platform_bus(RISCVVirtState * s,DeviceState * irqchip)13691832b7cbSAlistair Francis static void create_platform_bus(RISCVVirtState *s, DeviceState *irqchip)
13701832b7cbSAlistair Francis {
13711832b7cbSAlistair Francis     DeviceState *dev;
13721832b7cbSAlistair Francis     SysBusDevice *sysbus;
13731832b7cbSAlistair Francis     int i;
13741832b7cbSAlistair Francis     MemoryRegion *sysmem = get_system_memory();
13751832b7cbSAlistair Francis 
13761832b7cbSAlistair Francis     dev = qdev_new(TYPE_PLATFORM_BUS_DEVICE);
13771832b7cbSAlistair Francis     dev->id = g_strdup(TYPE_PLATFORM_BUS_DEVICE);
13781832b7cbSAlistair Francis     qdev_prop_set_uint32(dev, "num_irqs", VIRT_PLATFORM_BUS_NUM_IRQS);
1379fb8cf3fdSDaniel Henrique Barboza     qdev_prop_set_uint32(dev, "mmio_size", s->memmap[VIRT_PLATFORM_BUS].size);
13801832b7cbSAlistair Francis     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
13811832b7cbSAlistair Francis     s->platform_bus_dev = dev;
13821832b7cbSAlistair Francis 
13831832b7cbSAlistair Francis     sysbus = SYS_BUS_DEVICE(dev);
13841832b7cbSAlistair Francis     for (i = 0; i < VIRT_PLATFORM_BUS_NUM_IRQS; i++) {
13851832b7cbSAlistair Francis         int irq = VIRT_PLATFORM_BUS_IRQ + i;
13861832b7cbSAlistair Francis         sysbus_connect_irq(sysbus, i, qdev_get_gpio_in(irqchip, irq));
13871832b7cbSAlistair Francis     }
13881832b7cbSAlistair Francis 
13891832b7cbSAlistair Francis     memory_region_add_subregion(sysmem,
1390fb8cf3fdSDaniel Henrique Barboza                                 s->memmap[VIRT_PLATFORM_BUS].base,
13911832b7cbSAlistair Francis                                 sysbus_mmio_get_region(sysbus, 0));
13921832b7cbSAlistair Francis }
13931832b7cbSAlistair Francis 
virt_build_smbios(RISCVVirtState * s)1394ecf28647SHeinrich Schuchardt static void virt_build_smbios(RISCVVirtState *s)
1395ecf28647SHeinrich Schuchardt {
1396ecf28647SHeinrich Schuchardt     MachineClass *mc = MACHINE_GET_CLASS(s);
1397ecf28647SHeinrich Schuchardt     MachineState *ms = MACHINE(s);
1398ecf28647SHeinrich Schuchardt     uint8_t *smbios_tables, *smbios_anchor;
1399ecf28647SHeinrich Schuchardt     size_t smbios_tables_len, smbios_anchor_len;
1400ecf28647SHeinrich Schuchardt     struct smbios_phys_mem_area mem_array;
1401ecf28647SHeinrich Schuchardt     const char *product = "QEMU Virtual Machine";
1402ecf28647SHeinrich Schuchardt 
1403ecf28647SHeinrich Schuchardt     if (kvm_enabled()) {
1404ecf28647SHeinrich Schuchardt         product = "KVM Virtual Machine";
1405ecf28647SHeinrich Schuchardt     }
1406ecf28647SHeinrich Schuchardt 
1407c338128eSPhilippe Mathieu-Daudé     smbios_set_defaults("QEMU", product, mc->name);
1408ecf28647SHeinrich Schuchardt 
1409ecf28647SHeinrich Schuchardt     if (riscv_is_32bit(&s->soc[0])) {
1410ecf28647SHeinrich Schuchardt         smbios_set_default_processor_family(0x200);
1411ecf28647SHeinrich Schuchardt     } else {
1412ecf28647SHeinrich Schuchardt         smbios_set_default_processor_family(0x201);
1413ecf28647SHeinrich Schuchardt     }
1414ecf28647SHeinrich Schuchardt 
1415ecf28647SHeinrich Schuchardt     /* build the array of physical mem area from base_memmap */
1416ecf28647SHeinrich Schuchardt     mem_array.address = s->memmap[VIRT_DRAM].base;
1417ecf28647SHeinrich Schuchardt     mem_array.length = ms->ram_size;
1418ecf28647SHeinrich Schuchardt 
141969ea07a5SIgor Mammedov     smbios_get_tables(ms, SMBIOS_ENTRY_POINT_TYPE_64,
142069ea07a5SIgor Mammedov                       &mem_array, 1,
1421ecf28647SHeinrich Schuchardt                       &smbios_tables, &smbios_tables_len,
1422ecf28647SHeinrich Schuchardt                       &smbios_anchor, &smbios_anchor_len,
1423ecf28647SHeinrich Schuchardt                       &error_fatal);
1424ecf28647SHeinrich Schuchardt 
1425ecf28647SHeinrich Schuchardt     if (smbios_anchor) {
1426ecf28647SHeinrich Schuchardt         fw_cfg_add_file(s->fw_cfg, "etc/smbios/smbios-tables",
1427ecf28647SHeinrich Schuchardt                         smbios_tables, smbios_tables_len);
1428ecf28647SHeinrich Schuchardt         fw_cfg_add_file(s->fw_cfg, "etc/smbios/smbios-anchor",
1429ecf28647SHeinrich Schuchardt                         smbios_anchor, smbios_anchor_len);
1430ecf28647SHeinrich Schuchardt     }
1431ecf28647SHeinrich Schuchardt }
1432ecf28647SHeinrich Schuchardt 
virt_machine_done(Notifier * notifier,void * data)14331c20d3ffSAlistair Francis static void virt_machine_done(Notifier *notifier, void *data)
14341c20d3ffSAlistair Francis {
14351c20d3ffSAlistair Francis     RISCVVirtState *s = container_of(notifier, RISCVVirtState,
14361c20d3ffSAlistair Francis                                      machine_done);
14371c20d3ffSAlistair Francis     MachineState *machine = MACHINE(s);
143847e51e5dSDaniel Henrique Barboza     hwaddr start_addr = s->memmap[VIRT_DRAM].base;
14391c20d3ffSAlistair Francis     target_ulong firmware_end_addr, kernel_start_addr;
14409d3f7108SDaniel Henrique Barboza     const char *firmware_name = riscv_default_firmware_name(&s->soc[0]);
14411ad53688SLakshmi Bai Raja Subramanian     uint64_t fdt_load_addr;
14424263e270SSunil V L     uint64_t kernel_entry = 0;
144313bdfb8bSSunil V L     BlockBackend *pflash_blk0;
1444d3592955SJim Shu     RISCVBootInfo boot_info;
14451c20d3ffSAlistair Francis 
14467a87ba89SDaniel Henrique Barboza     /*
14477a87ba89SDaniel Henrique Barboza      * An user provided dtb must include everything, including
14487a87ba89SDaniel Henrique Barboza      * dynamic sysbus devices. Our FDT needs to be finalized.
14497a87ba89SDaniel Henrique Barboza      */
14507a87ba89SDaniel Henrique Barboza     if (machine->dtb == NULL) {
14517a87ba89SDaniel Henrique Barboza         finalize_fdt(s);
145249554856SGuenter Roeck     }
145349554856SGuenter Roeck 
14541c20d3ffSAlistair Francis     /*
14551c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
14561c20d3ffSAlistair Francis      * so the "-bios" parameter is not supported when KVM is enabled.
14571c20d3ffSAlistair Francis      */
14581c20d3ffSAlistair Francis     if (kvm_enabled()) {
14591c20d3ffSAlistair Francis         if (machine->firmware) {
14601c20d3ffSAlistair Francis             if (strcmp(machine->firmware, "none")) {
14611c20d3ffSAlistair Francis                 error_report("Machine mode firmware is not supported in "
14621c20d3ffSAlistair Francis                              "combination with KVM.");
14631c20d3ffSAlistair Francis                 exit(1);
14641c20d3ffSAlistair Francis             }
14651c20d3ffSAlistair Francis         } else {
14661c20d3ffSAlistair Francis             machine->firmware = g_strdup("none");
14671c20d3ffSAlistair Francis         }
14681c20d3ffSAlistair Francis     }
14691c20d3ffSAlistair Francis 
14709d3f7108SDaniel Henrique Barboza     firmware_end_addr = riscv_find_and_load_firmware(machine, firmware_name,
147155c13659SSamuel Holland                                                      &start_addr, NULL);
14721c20d3ffSAlistair Francis 
147313bdfb8bSSunil V L     pflash_blk0 = pflash_cfi01_get_blk(s->flash[0]);
147413bdfb8bSSunil V L     if (pflash_blk0) {
14754263e270SSunil V L         if (machine->firmware && !strcmp(machine->firmware, "none") &&
14764263e270SSunil V L             !kvm_enabled()) {
1477a5b0249dSSunil V L             /*
14784263e270SSunil V L              * Pflash was supplied but bios is none and not KVM guest,
14794263e270SSunil V L              * let's overwrite the address we jump to after reset to
14804263e270SSunil V L              * the base of the flash.
14814263e270SSunil V L              */
148247e51e5dSDaniel Henrique Barboza             start_addr = s->memmap[VIRT_FLASH].base;
14834263e270SSunil V L         } else {
14844263e270SSunil V L             /*
14854263e270SSunil V L              * Pflash was supplied but either KVM guest or bios is not none.
14864263e270SSunil V L              * In this case, base of the flash would contain S-mode payload.
1487a5b0249dSSunil V L              */
1488a5b0249dSSunil V L             riscv_setup_firmware_boot(machine);
148947e51e5dSDaniel Henrique Barboza             kernel_entry = s->memmap[VIRT_FLASH].base;
14904263e270SSunil V L         }
14914263e270SSunil V L     }
14924263e270SSunil V L 
1493d3592955SJim Shu     riscv_boot_info_init(&boot_info, &s->soc[0]);
14941c20d3ffSAlistair Francis 
1495d3592955SJim Shu     if (machine->kernel_filename && !kernel_entry) {
1496d3592955SJim Shu         kernel_start_addr = riscv_calc_kernel_start_addr(&boot_info,
1497d3592955SJim Shu                                                          firmware_end_addr);
1498d3592955SJim Shu         riscv_load_kernel(machine, &boot_info, kernel_start_addr,
1499d3592955SJim Shu                           true, NULL);
1500d3592955SJim Shu         kernel_entry = boot_info.image_low_addr;
15011c20d3ffSAlistair Francis     }
15021c20d3ffSAlistair Francis 
150347e51e5dSDaniel Henrique Barboza     fdt_load_addr = riscv_compute_fdt_addr(s->memmap[VIRT_DRAM].base,
150447e51e5dSDaniel Henrique Barboza                                            s->memmap[VIRT_DRAM].size,
1505d3592955SJim Shu                                            machine, &boot_info);
1506bc2c0153SDaniel Henrique Barboza     riscv_load_fdt(fdt_load_addr, machine->fdt);
1507bc2c0153SDaniel Henrique Barboza 
15081c20d3ffSAlistair Francis     /* load the reset vector */
15091c20d3ffSAlistair Francis     riscv_setup_rom_reset_vec(machine, &s->soc[0], start_addr,
151047e51e5dSDaniel Henrique Barboza                               s->memmap[VIRT_MROM].base,
151147e51e5dSDaniel Henrique Barboza                               s->memmap[VIRT_MROM].size, kernel_entry,
15126934f15bSDaniel Henrique Barboza                               fdt_load_addr);
15131c20d3ffSAlistair Francis 
15141c20d3ffSAlistair Francis     /*
15151c20d3ffSAlistair Francis      * Only direct boot kernel is currently supported for KVM VM,
15161c20d3ffSAlistair Francis      * So here setup kernel start address and fdt address.
15171c20d3ffSAlistair Francis      * TODO:Support firmware loading and integrate to TCG start
15181c20d3ffSAlistair Francis      */
15191c20d3ffSAlistair Francis     if (kvm_enabled()) {
15201c20d3ffSAlistair Francis         riscv_setup_direct_kernel(kernel_entry, fdt_load_addr);
15211c20d3ffSAlistair Francis     }
1522f709360fSSunil V L 
1523ecf28647SHeinrich Schuchardt     virt_build_smbios(s);
1524ecf28647SHeinrich Schuchardt 
1525f709360fSSunil V L     if (virt_is_acpi_enabled(s)) {
1526f709360fSSunil V L         virt_acpi_setup(s);
1527f709360fSSunil V L     }
15281c20d3ffSAlistair Francis }
15291c20d3ffSAlistair Francis 
virt_machine_init(MachineState * machine)1530b2a3a071SBin Meng static void virt_machine_init(MachineState *machine)
153104331d0bSMichael Clark {
1532cdfc19e4SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(machine);
153304331d0bSMichael Clark     MemoryRegion *system_memory = get_system_memory();
15345aec3247SMichael Clark     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
1535e6faee65SAnup Patel     DeviceState *mmio_irqchip, *virtio_irqchip, *pcie_irqchip;
153633fcedfaSPeter Maydell     int i, base_hartid, hart_count;
15372967f37dSDaniel Henrique Barboza     int socket_count = riscv_socket_count(machine);
153804331d0bSMichael Clark 
1539221e96cbSDaniel Henrique Barboza     s->memmap = virt_memmap;
1540221e96cbSDaniel Henrique Barboza 
154118df0b46SAnup Patel     /* Check socket count limit */
15422967f37dSDaniel Henrique Barboza     if (VIRT_SOCKETS_MAX < socket_count) {
154318df0b46SAnup Patel         error_report("number of sockets/nodes should be less than %d",
154418df0b46SAnup Patel             VIRT_SOCKETS_MAX);
154518df0b46SAnup Patel         exit(1);
154618df0b46SAnup Patel     }
154718df0b46SAnup Patel 
1548f2d44e9cSDaniel Henrique Barboza     if (!virt_aclint_allowed() && s->have_aclint) {
1549b274c238SDaniel Henrique Barboza         error_report("'aclint' is only available with TCG acceleration");
1550b274c238SDaniel Henrique Barboza         exit(1);
1551b274c238SDaniel Henrique Barboza     }
1552b274c238SDaniel Henrique Barboza 
155318df0b46SAnup Patel     /* Initialize sockets */
1554e6faee65SAnup Patel     mmio_irqchip = virtio_irqchip = pcie_irqchip = NULL;
15552967f37dSDaniel Henrique Barboza     for (i = 0; i < socket_count; i++) {
1556c70dc31fSDaniel Henrique Barboza         g_autofree char *soc_name = g_strdup_printf("soc%d", i);
1557c70dc31fSDaniel Henrique Barboza 
155818df0b46SAnup Patel         if (!riscv_socket_check_hartids(machine, i)) {
155918df0b46SAnup Patel             error_report("discontinuous hartids in socket%d", i);
156018df0b46SAnup Patel             exit(1);
156118df0b46SAnup Patel         }
156218df0b46SAnup Patel 
156318df0b46SAnup Patel         base_hartid = riscv_socket_first_hartid(machine, i);
156418df0b46SAnup Patel         if (base_hartid < 0) {
156518df0b46SAnup Patel             error_report("can't find hartid base for socket%d", i);
156618df0b46SAnup Patel             exit(1);
156718df0b46SAnup Patel         }
156818df0b46SAnup Patel 
156918df0b46SAnup Patel         hart_count = riscv_socket_hart_count(machine, i);
157018df0b46SAnup Patel         if (hart_count < 0) {
157118df0b46SAnup Patel             error_report("can't find hart count for socket%d", i);
157218df0b46SAnup Patel             exit(1);
157318df0b46SAnup Patel         }
157418df0b46SAnup Patel 
157518df0b46SAnup Patel         object_initialize_child(OBJECT(machine), soc_name, &s->soc[i],
157675a6ed87SMarkus Armbruster                                 TYPE_RISCV_HART_ARRAY);
157718df0b46SAnup Patel         object_property_set_str(OBJECT(&s->soc[i]), "cpu-type",
157818df0b46SAnup Patel                                 machine->cpu_type, &error_abort);
157918df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "hartid-base",
158018df0b46SAnup Patel                                 base_hartid, &error_abort);
158118df0b46SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "num-harts",
158218df0b46SAnup Patel                                 hart_count, &error_abort);
15834bcfc391STsukasa OI         sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_fatal);
158418df0b46SAnup Patel 
1585f2d44e9cSDaniel Henrique Barboza         if (virt_aclint_allowed() && s->have_aclint) {
158628d8c281SAnup Patel             if (s->aia_type == VIRT_AIA_TYPE_APLIC_IMSIC) {
158728d8c281SAnup Patel                 /* Per-socket ACLINT MTIMER */
1588221e96cbSDaniel Henrique Barboza                 riscv_aclint_mtimer_create(s->memmap[VIRT_CLINT].base +
158928d8c281SAnup Patel                             i * RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
159028d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
159128d8c281SAnup Patel                         base_hartid, hart_count,
159228d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
159328d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
159428d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
159528d8c281SAnup Patel             } else {
159628d8c281SAnup Patel                 /* Per-socket ACLINT MSWI, MTIMER, and SSWI */
1597221e96cbSDaniel Henrique Barboza                 riscv_aclint_swi_create(s->memmap[VIRT_CLINT].base +
1598221e96cbSDaniel Henrique Barboza                             i * s->memmap[VIRT_CLINT].size,
159928d8c281SAnup Patel                         base_hartid, hart_count, false);
1600221e96cbSDaniel Henrique Barboza                 riscv_aclint_mtimer_create(s->memmap[VIRT_CLINT].base +
1601221e96cbSDaniel Henrique Barboza                             i * s->memmap[VIRT_CLINT].size +
160228d8c281SAnup Patel                             RISCV_ACLINT_SWI_SIZE,
160328d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMER_SIZE,
160428d8c281SAnup Patel                         base_hartid, hart_count,
160528d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIMECMP,
160628d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_MTIME,
160728d8c281SAnup Patel                         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
1608221e96cbSDaniel Henrique Barboza                 riscv_aclint_swi_create(s->memmap[VIRT_ACLINT_SSWI].base +
1609221e96cbSDaniel Henrique Barboza                             i * s->memmap[VIRT_ACLINT_SSWI].size,
161028d8c281SAnup Patel                         base_hartid, hart_count, true);
161128d8c281SAnup Patel             }
1612f2d44e9cSDaniel Henrique Barboza         } else if (tcg_enabled()) {
161328d8c281SAnup Patel             /* Per-socket SiFive CLINT */
1614b8fb878aSAnup Patel             riscv_aclint_swi_create(
1615221e96cbSDaniel Henrique Barboza                     s->memmap[VIRT_CLINT].base + i * s->memmap[VIRT_CLINT].size,
1616b8fb878aSAnup Patel                     base_hartid, hart_count, false);
1617221e96cbSDaniel Henrique Barboza             riscv_aclint_mtimer_create(s->memmap[VIRT_CLINT].base +
1618221e96cbSDaniel Henrique Barboza                     i * s->memmap[VIRT_CLINT].size + RISCV_ACLINT_SWI_SIZE,
1619b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count,
1620b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME,
1621b8fb878aSAnup Patel                     RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, true);
1622954886eaSAnup Patel         }
1623954886eaSAnup Patel 
1624e6faee65SAnup Patel         /* Per-socket interrupt controller */
1625e6faee65SAnup Patel         if (s->aia_type == VIRT_AIA_TYPE_NONE) {
1626221e96cbSDaniel Henrique Barboza             s->irqchip[i] = virt_create_plic(s->memmap, i,
1627e6faee65SAnup Patel                                              base_hartid, hart_count);
1628e6faee65SAnup Patel         } else {
162928d8c281SAnup Patel             s->irqchip[i] = virt_create_aia(s->aia_type, s->aia_guests,
1630221e96cbSDaniel Henrique Barboza                                             s->memmap, i, base_hartid,
163128d8c281SAnup Patel                                             hart_count);
1632e6faee65SAnup Patel         }
163318df0b46SAnup Patel 
1634e6faee65SAnup Patel         /* Try to use different IRQCHIP instance based device type */
163518df0b46SAnup Patel         if (i == 0) {
1636e6faee65SAnup Patel             mmio_irqchip = s->irqchip[i];
1637e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1638e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
163918df0b46SAnup Patel         }
164018df0b46SAnup Patel         if (i == 1) {
1641e6faee65SAnup Patel             virtio_irqchip = s->irqchip[i];
1642e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
164318df0b46SAnup Patel         }
164418df0b46SAnup Patel         if (i == 2) {
1645e6faee65SAnup Patel             pcie_irqchip = s->irqchip[i];
164618df0b46SAnup Patel         }
164718df0b46SAnup Patel     }
164804331d0bSMichael Clark 
16492711e1e3SDaniel Henrique Barboza     if (kvm_enabled() && virt_use_kvm_aia_aplic_imsic(s->aia_type)) {
165048c2c33cSYong-Xuan Wang         kvm_riscv_aia_create(machine, IMSIC_MMIO_GROUP_MIN_SHIFT,
165148c2c33cSYong-Xuan Wang                              VIRT_IRQCHIP_NUM_SOURCES, VIRT_IRQCHIP_NUM_MSIS,
1652221e96cbSDaniel Henrique Barboza                              s->memmap[VIRT_APLIC_S].base,
1653221e96cbSDaniel Henrique Barboza                              s->memmap[VIRT_IMSIC_S].base,
165448c2c33cSYong-Xuan Wang                              s->aia_guests);
165548c2c33cSYong-Xuan Wang     }
165648c2c33cSYong-Xuan Wang 
1657cfeb8a17SBin Meng     if (riscv_is_32bit(&s->soc[0])) {
1658cfeb8a17SBin Meng #if HOST_LONG_BITS == 64
1659cfeb8a17SBin Meng         /* limit RAM size in a 32-bit system */
1660cfeb8a17SBin Meng         if (machine->ram_size > 10 * GiB) {
1661cfeb8a17SBin Meng             machine->ram_size = 10 * GiB;
1662cfeb8a17SBin Meng             error_report("Limiting RAM size to 10 GiB");
1663cfeb8a17SBin Meng         }
1664cfeb8a17SBin Meng #endif
166519800265SBin Meng         virt_high_pcie_memmap.base = VIRT32_HIGH_PCIE_MMIO_BASE;
166619800265SBin Meng         virt_high_pcie_memmap.size = VIRT32_HIGH_PCIE_MMIO_SIZE;
166719800265SBin Meng     } else {
166819800265SBin Meng         virt_high_pcie_memmap.size = VIRT64_HIGH_PCIE_MMIO_SIZE;
1669221e96cbSDaniel Henrique Barboza         virt_high_pcie_memmap.base = s->memmap[VIRT_DRAM].base +
1670221e96cbSDaniel Henrique Barboza                                      machine->ram_size;
167119800265SBin Meng         virt_high_pcie_memmap.base =
167219800265SBin Meng             ROUND_UP(virt_high_pcie_memmap.base, virt_high_pcie_memmap.size);
1673cfeb8a17SBin Meng     }
1674cfeb8a17SBin Meng 
167504331d0bSMichael Clark     /* register system main memory (actual RAM) */
1676221e96cbSDaniel Henrique Barboza     memory_region_add_subregion(system_memory, s->memmap[VIRT_DRAM].base,
167703fd0c5fSMingwang Li                                 machine->ram);
167804331d0bSMichael Clark 
167904331d0bSMichael Clark     /* boot rom */
16805aec3247SMichael Clark     memory_region_init_rom(mask_rom, NULL, "riscv_virt_board.mrom",
1681221e96cbSDaniel Henrique Barboza                            s->memmap[VIRT_MROM].size, &error_fatal);
1682221e96cbSDaniel Henrique Barboza     memory_region_add_subregion(system_memory, s->memmap[VIRT_MROM].base,
16835aec3247SMichael Clark                                 mask_rom);
168404331d0bSMichael Clark 
1685b748352cSDaniel Henrique Barboza     /*
1686b748352cSDaniel Henrique Barboza      * Init fw_cfg. Must be done before riscv_load_fdt, otherwise the
1687b748352cSDaniel Henrique Barboza      * device tree cannot be altered and we get FDT_ERR_NOSPACE.
1688b748352cSDaniel Henrique Barboza      */
16896418ff38SDaniel Henrique Barboza     s->fw_cfg = create_fw_cfg(machine, s->memmap[VIRT_FW_CFG].base);
1690b748352cSDaniel Henrique Barboza     rom_set_fw(s->fw_cfg);
1691b748352cSDaniel Henrique Barboza 
169218df0b46SAnup Patel     /* SiFive Test MMIO device */
1693221e96cbSDaniel Henrique Barboza     sifive_test_create(s->memmap[VIRT_TEST].base);
169404331d0bSMichael Clark 
169518df0b46SAnup Patel     /* VirtIO MMIO devices */
169604331d0bSMichael Clark     for (i = 0; i < VIRTIO_COUNT; i++) {
169704331d0bSMichael Clark         sysbus_create_simple("virtio-mmio",
1698221e96cbSDaniel Henrique Barboza             s->memmap[VIRT_VIRTIO].base + i * s->memmap[VIRT_VIRTIO].size,
16997d5b0d68SPhilippe Mathieu-Daudé             qdev_get_gpio_in(virtio_irqchip, VIRTIO_IRQ + i));
170004331d0bSMichael Clark     }
170104331d0bSMichael Clark 
1702e86e9527SSunil V L     gpex_pcie_init(system_memory, pcie_irqchip, s);
17036d56e396SAlistair Francis 
17047d5b0d68SPhilippe Mathieu-Daudé     create_platform_bus(s, mmio_irqchip);
17051832b7cbSAlistair Francis 
1706221e96cbSDaniel Henrique Barboza     serial_mm_init(system_memory, s->memmap[VIRT_UART0].base,
17077d5b0d68SPhilippe Mathieu-Daudé         0, qdev_get_gpio_in(mmio_irqchip, UART0_IRQ), 399193,
17089bca0edbSPeter Maydell         serial_hd(0), DEVICE_LITTLE_ENDIAN);
1709b6aa6cedSMichael Clark 
1710221e96cbSDaniel Henrique Barboza     sysbus_create_simple("goldfish_rtc", s->memmap[VIRT_RTC].base,
17117d5b0d68SPhilippe Mathieu-Daudé         qdev_get_gpio_in(mmio_irqchip, RTC_IRQ));
171267b5ef30SAnup Patel 
171371eb522cSAlistair Francis     for (i = 0; i < ARRAY_SIZE(s->flash); i++) {
171471eb522cSAlistair Francis         /* Map legacy -drive if=pflash to machine properties */
171571eb522cSAlistair Francis         pflash_cfi01_legacy_drive(s->flash[i],
171671eb522cSAlistair Francis                                   drive_get(IF_PFLASH, 0, i));
171771eb522cSAlistair Francis     }
171871eb522cSAlistair Francis     virt_flash_map(s, system_memory);
17191c20d3ffSAlistair Francis 
17207a87ba89SDaniel Henrique Barboza     /* load/create device tree */
17217a87ba89SDaniel Henrique Barboza     if (machine->dtb) {
17227a87ba89SDaniel Henrique Barboza         machine->fdt = load_device_tree(machine->dtb, &s->fdt_size);
17237a87ba89SDaniel Henrique Barboza         if (!machine->fdt) {
17247a87ba89SDaniel Henrique Barboza             error_report("load_device_tree() failed");
17257a87ba89SDaniel Henrique Barboza             exit(1);
17267a87ba89SDaniel Henrique Barboza         }
17277a87ba89SDaniel Henrique Barboza     } else {
1728658e5019SDaniel Henrique Barboza         create_fdt(s);
17297a87ba89SDaniel Henrique Barboza     }
17307a87ba89SDaniel Henrique Barboza 
17312c12de14SSunil V L     if (virt_is_iommu_sys_enabled(s)) {
17322c12de14SSunil V L         DeviceState *iommu_sys = qdev_new(TYPE_RISCV_IOMMU_SYS);
17332c12de14SSunil V L 
17342c12de14SSunil V L         object_property_set_uint(OBJECT(iommu_sys), "addr",
17352c12de14SSunil V L                                  s->memmap[VIRT_IOMMU_SYS].base,
17362c12de14SSunil V L                                  &error_fatal);
17372c12de14SSunil V L         object_property_set_uint(OBJECT(iommu_sys), "base-irq",
17382c12de14SSunil V L                                  IOMMU_SYS_IRQ,
17392c12de14SSunil V L                                  &error_fatal);
17402c12de14SSunil V L         object_property_set_link(OBJECT(iommu_sys), "irqchip",
17412c12de14SSunil V L                                  OBJECT(mmio_irqchip),
17422c12de14SSunil V L                                  &error_fatal);
17432c12de14SSunil V L 
17442c12de14SSunil V L         sysbus_realize_and_unref(SYS_BUS_DEVICE(iommu_sys), &error_fatal);
17452c12de14SSunil V L     }
17462c12de14SSunil V L 
17471c20d3ffSAlistair Francis     s->machine_done.notify = virt_machine_done;
17481c20d3ffSAlistair Francis     qemu_add_machine_init_done_notifier(&s->machine_done);
174904331d0bSMichael Clark }
175004331d0bSMichael Clark 
virt_machine_instance_init(Object * obj)1751b2a3a071SBin Meng static void virt_machine_instance_init(Object *obj)
175204331d0bSMichael Clark {
175390477a65SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
175490477a65SSunil V L 
175513bdfb8bSSunil V L     virt_flash_create(s);
175613bdfb8bSSunil V L 
175790477a65SSunil V L     s->oem_id = g_strndup(ACPI_BUILD_APPNAME6, 6);
175890477a65SSunil V L     s->oem_table_id = g_strndup(ACPI_BUILD_APPNAME8, 8);
1759168b8c29SSunil V L     s->acpi = ON_OFF_AUTO_AUTO;
17602c12de14SSunil V L     s->iommu_sys = ON_OFF_AUTO_AUTO;
1761cdfc19e4SAlistair Francis }
1762cdfc19e4SAlistair Francis 
virt_get_aia_guests(Object * obj,Error ** errp)176328d8c281SAnup Patel static char *virt_get_aia_guests(Object *obj, Error **errp)
176428d8c281SAnup Patel {
176528d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
176628d8c281SAnup Patel 
1767b8ff846eSPhilippe Mathieu-Daudé     return g_strdup_printf("%d", s->aia_guests);
176828d8c281SAnup Patel }
176928d8c281SAnup Patel 
virt_set_aia_guests(Object * obj,const char * val,Error ** errp)177028d8c281SAnup Patel static void virt_set_aia_guests(Object *obj, const char *val, Error **errp)
177128d8c281SAnup Patel {
177228d8c281SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
177328d8c281SAnup Patel 
177428d8c281SAnup Patel     s->aia_guests = atoi(val);
177528d8c281SAnup Patel     if (s->aia_guests < 0 || s->aia_guests > VIRT_IRQCHIP_MAX_GUESTS) {
177628d8c281SAnup Patel         error_setg(errp, "Invalid number of AIA IMSIC guests");
177728d8c281SAnup Patel         error_append_hint(errp, "Valid values be between 0 and %d.\n",
177828d8c281SAnup Patel                           VIRT_IRQCHIP_MAX_GUESTS);
177928d8c281SAnup Patel     }
178028d8c281SAnup Patel }
178128d8c281SAnup Patel 
virt_get_aia(Object * obj,Error ** errp)1782e6faee65SAnup Patel static char *virt_get_aia(Object *obj, Error **errp)
1783e6faee65SAnup Patel {
1784e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1785e6faee65SAnup Patel     const char *val;
1786e6faee65SAnup Patel 
1787e6faee65SAnup Patel     switch (s->aia_type) {
1788e6faee65SAnup Patel     case VIRT_AIA_TYPE_APLIC:
1789e6faee65SAnup Patel         val = "aplic";
1790e6faee65SAnup Patel         break;
179128d8c281SAnup Patel     case VIRT_AIA_TYPE_APLIC_IMSIC:
179228d8c281SAnup Patel         val = "aplic-imsic";
179328d8c281SAnup Patel         break;
1794e6faee65SAnup Patel     default:
1795e6faee65SAnup Patel         val = "none";
1796e6faee65SAnup Patel         break;
1797e6faee65SAnup Patel     };
1798e6faee65SAnup Patel 
1799e6faee65SAnup Patel     return g_strdup(val);
1800e6faee65SAnup Patel }
1801e6faee65SAnup Patel 
virt_set_aia(Object * obj,const char * val,Error ** errp)1802e6faee65SAnup Patel static void virt_set_aia(Object *obj, const char *val, Error **errp)
1803e6faee65SAnup Patel {
1804e6faee65SAnup Patel     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1805e6faee65SAnup Patel 
1806e6faee65SAnup Patel     if (!strcmp(val, "none")) {
1807e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_NONE;
1808e6faee65SAnup Patel     } else if (!strcmp(val, "aplic")) {
1809e6faee65SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC;
181028d8c281SAnup Patel     } else if (!strcmp(val, "aplic-imsic")) {
181128d8c281SAnup Patel         s->aia_type = VIRT_AIA_TYPE_APLIC_IMSIC;
1812e6faee65SAnup Patel     } else {
1813e6faee65SAnup Patel         error_setg(errp, "Invalid AIA interrupt controller type");
181428d8c281SAnup Patel         error_append_hint(errp, "Valid values are none, aplic, and "
181528d8c281SAnup Patel                           "aplic-imsic.\n");
1816e6faee65SAnup Patel     }
1817e6faee65SAnup Patel }
1818e6faee65SAnup Patel 
virt_get_aclint(Object * obj,Error ** errp)1819954886eaSAnup Patel static bool virt_get_aclint(Object *obj, Error **errp)
1820954886eaSAnup Patel {
18215474aa4fSBin Meng     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1822954886eaSAnup Patel 
1823954886eaSAnup Patel     return s->have_aclint;
1824954886eaSAnup Patel }
1825954886eaSAnup Patel 
virt_set_aclint(Object * obj,bool value,Error ** errp)1826954886eaSAnup Patel static void virt_set_aclint(Object *obj, bool value, Error **errp)
1827954886eaSAnup Patel {
18285474aa4fSBin Meng     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1829954886eaSAnup Patel 
1830954886eaSAnup Patel     s->have_aclint = value;
1831954886eaSAnup Patel }
1832954886eaSAnup Patel 
virt_is_iommu_sys_enabled(RISCVVirtState * s)18332c12de14SSunil V L bool virt_is_iommu_sys_enabled(RISCVVirtState *s)
18342c12de14SSunil V L {
18352c12de14SSunil V L     return s->iommu_sys == ON_OFF_AUTO_ON;
18362c12de14SSunil V L }
18372c12de14SSunil V L 
virt_get_iommu_sys(Object * obj,Visitor * v,const char * name,void * opaque,Error ** errp)18382c12de14SSunil V L static void virt_get_iommu_sys(Object *obj, Visitor *v, const char *name,
18392c12de14SSunil V L                                void *opaque, Error **errp)
18402c12de14SSunil V L {
18412c12de14SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
18422c12de14SSunil V L     OnOffAuto iommu_sys = s->iommu_sys;
18432c12de14SSunil V L 
18442c12de14SSunil V L     visit_type_OnOffAuto(v, name, &iommu_sys, errp);
18452c12de14SSunil V L }
18462c12de14SSunil V L 
virt_set_iommu_sys(Object * obj,Visitor * v,const char * name,void * opaque,Error ** errp)18472c12de14SSunil V L static void virt_set_iommu_sys(Object *obj, Visitor *v, const char *name,
18482c12de14SSunil V L                                void *opaque, Error **errp)
18492c12de14SSunil V L {
18502c12de14SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
18512c12de14SSunil V L 
18522c12de14SSunil V L     visit_type_OnOffAuto(v, name, &s->iommu_sys, errp);
18532c12de14SSunil V L }
18542c12de14SSunil V L 
virt_is_acpi_enabled(RISCVVirtState * s)1855168b8c29SSunil V L bool virt_is_acpi_enabled(RISCVVirtState *s)
1856168b8c29SSunil V L {
1857168b8c29SSunil V L     return s->acpi != ON_OFF_AUTO_OFF;
1858168b8c29SSunil V L }
1859168b8c29SSunil V L 
virt_get_acpi(Object * obj,Visitor * v,const char * name,void * opaque,Error ** errp)1860168b8c29SSunil V L static void virt_get_acpi(Object *obj, Visitor *v, const char *name,
1861168b8c29SSunil V L                           void *opaque, Error **errp)
1862168b8c29SSunil V L {
1863168b8c29SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1864168b8c29SSunil V L     OnOffAuto acpi = s->acpi;
1865168b8c29SSunil V L 
1866168b8c29SSunil V L     visit_type_OnOffAuto(v, name, &acpi, errp);
1867168b8c29SSunil V L }
1868168b8c29SSunil V L 
virt_set_acpi(Object * obj,Visitor * v,const char * name,void * opaque,Error ** errp)1869168b8c29SSunil V L static void virt_set_acpi(Object *obj, Visitor *v, const char *name,
1870168b8c29SSunil V L                           void *opaque, Error **errp)
1871168b8c29SSunil V L {
1872168b8c29SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(obj);
1873168b8c29SSunil V L 
1874168b8c29SSunil V L     visit_type_OnOffAuto(v, name, &s->acpi, errp);
1875168b8c29SSunil V L }
1876168b8c29SSunil V L 
virt_machine_get_hotplug_handler(MachineState * machine,DeviceState * dev)187758d5a5a7SAlistair Francis static HotplugHandler *virt_machine_get_hotplug_handler(MachineState *machine,
187858d5a5a7SAlistair Francis                                                         DeviceState *dev)
187958d5a5a7SAlistair Francis {
188058d5a5a7SAlistair Francis     MachineClass *mc = MACHINE_GET_CLASS(machine);
18812c12de14SSunil V L     RISCVVirtState *s = RISCV_VIRT_MACHINE(machine);
188258d5a5a7SAlistair Francis 
18837778cdddSDaniel Henrique Barboza     if (device_is_dynamic_sysbus(mc, dev) ||
1884df240d66STomasz Jeznach         object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI) ||
1885df240d66STomasz Jeznach         object_dynamic_cast(OBJECT(dev), TYPE_RISCV_IOMMU_PCI)) {
18862c12de14SSunil V L         s->iommu_sys = ON_OFF_AUTO_OFF;
188758d5a5a7SAlistair Francis         return HOTPLUG_HANDLER(machine);
188858d5a5a7SAlistair Francis     }
1889df240d66STomasz Jeznach 
189058d5a5a7SAlistair Francis     return NULL;
189158d5a5a7SAlistair Francis }
189258d5a5a7SAlistair Francis 
virt_machine_device_plug_cb(HotplugHandler * hotplug_dev,DeviceState * dev,Error ** errp)189358d5a5a7SAlistair Francis static void virt_machine_device_plug_cb(HotplugHandler *hotplug_dev,
189458d5a5a7SAlistair Francis                                         DeviceState *dev, Error **errp)
189558d5a5a7SAlistair Francis {
189658d5a5a7SAlistair Francis     RISCVVirtState *s = RISCV_VIRT_MACHINE(hotplug_dev);
189758d5a5a7SAlistair Francis 
189858d5a5a7SAlistair Francis     if (s->platform_bus_dev) {
189958d5a5a7SAlistair Francis         MachineClass *mc = MACHINE_GET_CLASS(s);
190058d5a5a7SAlistair Francis 
190158d5a5a7SAlistair Francis         if (device_is_dynamic_sysbus(mc, dev)) {
190258d5a5a7SAlistair Francis             platform_bus_link_device(PLATFORM_BUS_DEVICE(s->platform_bus_dev),
190358d5a5a7SAlistair Francis                                      SYS_BUS_DEVICE(dev));
190458d5a5a7SAlistair Francis         }
190558d5a5a7SAlistair Francis     }
19067778cdddSDaniel Henrique Barboza 
19077778cdddSDaniel Henrique Barboza     if (object_dynamic_cast(OBJECT(dev), TYPE_VIRTIO_IOMMU_PCI)) {
19087778cdddSDaniel Henrique Barboza         create_fdt_virtio_iommu(s, pci_get_bdf(PCI_DEVICE(dev)));
19097778cdddSDaniel Henrique Barboza     }
1910df240d66STomasz Jeznach 
1911df240d66STomasz Jeznach     if (object_dynamic_cast(OBJECT(dev), TYPE_RISCV_IOMMU_PCI)) {
1912df240d66STomasz Jeznach         create_fdt_iommu(s, pci_get_bdf(PCI_DEVICE(dev)));
19132c12de14SSunil V L         s->iommu_sys = ON_OFF_AUTO_OFF;
1914df240d66STomasz Jeznach     }
191558d5a5a7SAlistair Francis }
191658d5a5a7SAlistair Francis 
virt_machine_class_init(ObjectClass * oc,const void * data)191712d1a768SPhilippe Mathieu-Daudé static void virt_machine_class_init(ObjectClass *oc, const void *data)
1918cdfc19e4SAlistair Francis {
1919cdfc19e4SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
192058d5a5a7SAlistair Francis     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1921cdfc19e4SAlistair Francis 
1922cdfc19e4SAlistair Francis     mc->desc = "RISC-V VirtIO board";
1923b2a3a071SBin Meng     mc->init = virt_machine_init;
192418df0b46SAnup Patel     mc->max_cpus = VIRT_CPUS_MAX;
192509fe1712SAlistair Francis     mc->default_cpu_type = TYPE_RISCV_CPU_BASE;
19264406ba2bSSunil V L     mc->block_default_type = IF_VIRTIO;
19274406ba2bSSunil V L     mc->no_cdrom = 1;
1928acead54cSBin Meng     mc->pci_allow_0_address = true;
192918df0b46SAnup Patel     mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids;
193018df0b46SAnup Patel     mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props;
193118df0b46SAnup Patel     mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id;
193218df0b46SAnup Patel     mc->numa_mem_supported = true;
19333d9981cdSGavin Shan     /* platform instead of architectural choice */
19343d9981cdSGavin Shan     mc->cpu_cluster_has_numa_boundary = true;
193503fd0c5fSMingwang Li     mc->default_ram_id = "riscv_virt_board.ram";
193658d5a5a7SAlistair Francis     assert(!mc->get_hotplug_handler);
193758d5a5a7SAlistair Francis     mc->get_hotplug_handler = virt_machine_get_hotplug_handler;
193858d5a5a7SAlistair Francis 
193958d5a5a7SAlistair Francis     hc->plug = virt_machine_device_plug_cb;
1940c346749eSAsherah Connor 
1941c346749eSAsherah Connor     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_RAMFB_DEVICE);
19425807508fSGerd Hoffmann     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_UEFI_VARS_SYSBUS);
1943325b7c4eSAlistair Francis #ifdef CONFIG_TPM
1944325b7c4eSAlistair Francis     machine_class_allow_dynamic_sysbus_dev(mc, TYPE_TPM_TIS_SYSBUS);
1945325b7c4eSAlistair Francis #endif
1946954886eaSAnup Patel 
1947954886eaSAnup Patel     object_class_property_add_bool(oc, "aclint", virt_get_aclint,
1948954886eaSAnup Patel                                    virt_set_aclint);
1949954886eaSAnup Patel     object_class_property_set_description(oc, "aclint",
1950b274c238SDaniel Henrique Barboza                                           "(TCG only) Set on/off to "
1951b274c238SDaniel Henrique Barboza                                           "enable/disable emulating "
1952b274c238SDaniel Henrique Barboza                                           "ACLINT devices");
1953b274c238SDaniel Henrique Barboza 
1954e6faee65SAnup Patel     object_class_property_add_str(oc, "aia", virt_get_aia,
1955e6faee65SAnup Patel                                   virt_set_aia);
1956e6faee65SAnup Patel     object_class_property_set_description(oc, "aia",
1957e6faee65SAnup Patel                                           "Set type of AIA interrupt "
1958c92ac07cSDaniel Henrique Barboza                                           "controller. Valid values are "
195928d8c281SAnup Patel                                           "none, aplic, and aplic-imsic.");
196028d8c281SAnup Patel 
196128d8c281SAnup Patel     object_class_property_add_str(oc, "aia-guests",
196228d8c281SAnup Patel                                   virt_get_aia_guests,
196328d8c281SAnup Patel                                   virt_set_aia_guests);
1964b8ff846eSPhilippe Mathieu-Daudé     {
1965b8ff846eSPhilippe Mathieu-Daudé         g_autofree char *str =
1966b8ff846eSPhilippe Mathieu-Daudé             g_strdup_printf("Set number of guest MMIO pages for AIA IMSIC. "
1967b8ff846eSPhilippe Mathieu-Daudé                             "Valid value should be between 0 and %d.",
1968b8ff846eSPhilippe Mathieu-Daudé                             VIRT_IRQCHIP_MAX_GUESTS);
196928d8c281SAnup Patel         object_class_property_set_description(oc, "aia-guests", str);
1970b8ff846eSPhilippe Mathieu-Daudé     }
1971b8ff846eSPhilippe Mathieu-Daudé 
1972168b8c29SSunil V L     object_class_property_add(oc, "acpi", "OnOffAuto",
1973168b8c29SSunil V L                               virt_get_acpi, virt_set_acpi,
1974168b8c29SSunil V L                               NULL, NULL);
1975168b8c29SSunil V L     object_class_property_set_description(oc, "acpi",
1976168b8c29SSunil V L                                           "Enable ACPI");
19772c12de14SSunil V L 
19782c12de14SSunil V L     object_class_property_add(oc, "iommu-sys", "OnOffAuto",
19792c12de14SSunil V L                               virt_get_iommu_sys, virt_set_iommu_sys,
19802c12de14SSunil V L                               NULL, NULL);
19812c12de14SSunil V L     object_class_property_set_description(oc, "iommu-sys",
19822c12de14SSunil V L                                           "Enable IOMMU platform device");
198304331d0bSMichael Clark }
198404331d0bSMichael Clark 
1985b2a3a071SBin Meng static const TypeInfo virt_machine_typeinfo = {
1986cdfc19e4SAlistair Francis     .name       = MACHINE_TYPE_NAME("virt"),
1987cdfc19e4SAlistair Francis     .parent     = TYPE_MACHINE,
1988b2a3a071SBin Meng     .class_init = virt_machine_class_init,
1989b2a3a071SBin Meng     .instance_init = virt_machine_instance_init,
1990cdfc19e4SAlistair Francis     .instance_size = sizeof(RISCVVirtState),
19912cd09e47SPhilippe Mathieu-Daudé     .interfaces = (const InterfaceInfo[]) {
199258d5a5a7SAlistair Francis          { TYPE_HOTPLUG_HANDLER },
199358d5a5a7SAlistair Francis          { }
199458d5a5a7SAlistair Francis     },
1995cdfc19e4SAlistair Francis };
1996cdfc19e4SAlistair Francis 
virt_machine_init_register_types(void)1997b2a3a071SBin Meng static void virt_machine_init_register_types(void)
1998cdfc19e4SAlistair Francis {
1999b2a3a071SBin Meng     type_register_static(&virt_machine_typeinfo);
2000cdfc19e4SAlistair Francis }
2001cdfc19e4SAlistair Francis 
2002b2a3a071SBin Meng type_init(virt_machine_init_register_types)
2003