xref: /qemu/hw/ide/macio.c (revision d688e5239aad2a1f991147974832ce026f78c1a3)
1b8842209SGerd Hoffmann /*
2b8842209SGerd Hoffmann  * QEMU IDE Emulation: MacIO support.
3b8842209SGerd Hoffmann  *
4b8842209SGerd Hoffmann  * Copyright (c) 2003 Fabrice Bellard
5b8842209SGerd Hoffmann  * Copyright (c) 2006 Openedhand Ltd.
6b8842209SGerd Hoffmann  *
7b8842209SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
8b8842209SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
9b8842209SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
10b8842209SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11b8842209SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
12b8842209SGerd Hoffmann  * furnished to do so, subject to the following conditions:
13b8842209SGerd Hoffmann  *
14b8842209SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
15b8842209SGerd Hoffmann  * all copies or substantial portions of the Software.
16b8842209SGerd Hoffmann  *
17b8842209SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18b8842209SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19b8842209SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20b8842209SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21b8842209SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22b8842209SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23b8842209SGerd Hoffmann  * THE SOFTWARE.
24b8842209SGerd Hoffmann  */
2559f2a787SGerd Hoffmann #include <hw/hw.h>
2659f2a787SGerd Hoffmann #include <hw/ppc_mac.h>
2759f2a787SGerd Hoffmann #include <hw/mac_dbdma.h>
28b8842209SGerd Hoffmann #include "block.h"
29b8842209SGerd Hoffmann #include "dma.h"
3059f2a787SGerd Hoffmann 
3159f2a787SGerd Hoffmann #include <hw/ide/internal.h>
32b8842209SGerd Hoffmann 
33b8842209SGerd Hoffmann /***********************************************************/
34b8842209SGerd Hoffmann /* MacIO based PowerPC IDE */
35b8842209SGerd Hoffmann 
36b8842209SGerd Hoffmann typedef struct MACIOIDEState {
3723c5e4caSAvi Kivity     MemoryRegion mem;
38b8842209SGerd Hoffmann     IDEBus bus;
39b8842209SGerd Hoffmann     BlockDriverAIOCB *aiocb;
40b8842209SGerd Hoffmann } MACIOIDEState;
41b8842209SGerd Hoffmann 
4202c7c992SBlue Swirl #define MACIO_PAGE_SIZE 4096
4302c7c992SBlue Swirl 
44b8842209SGerd Hoffmann static void pmac_ide_atapi_transfer_cb(void *opaque, int ret)
45b8842209SGerd Hoffmann {
46b8842209SGerd Hoffmann     DBDMA_io *io = opaque;
47b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
48b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
49b8842209SGerd Hoffmann 
50b8842209SGerd Hoffmann     if (ret < 0) {
51b8842209SGerd Hoffmann         m->aiocb = NULL;
52b8842209SGerd Hoffmann         qemu_sglist_destroy(&s->sg);
53b8842209SGerd Hoffmann         ide_atapi_io_error(s, ret);
54a597e79cSChristoph Hellwig         goto done;
55b8842209SGerd Hoffmann     }
56b8842209SGerd Hoffmann 
57b8842209SGerd Hoffmann     if (s->io_buffer_size > 0) {
58b8842209SGerd Hoffmann         m->aiocb = NULL;
59b8842209SGerd Hoffmann         qemu_sglist_destroy(&s->sg);
60b8842209SGerd Hoffmann 
61b8842209SGerd Hoffmann         s->packet_transfer_size -= s->io_buffer_size;
62b8842209SGerd Hoffmann 
63b8842209SGerd Hoffmann         s->io_buffer_index += s->io_buffer_size;
64b8842209SGerd Hoffmann 	s->lba += s->io_buffer_index >> 11;
65b8842209SGerd Hoffmann         s->io_buffer_index &= 0x7ff;
66b8842209SGerd Hoffmann     }
67b8842209SGerd Hoffmann 
68b8842209SGerd Hoffmann     if (s->packet_transfer_size <= 0)
69b8842209SGerd Hoffmann         ide_atapi_cmd_ok(s);
70b8842209SGerd Hoffmann 
71b8842209SGerd Hoffmann     if (io->len == 0) {
72a597e79cSChristoph Hellwig         goto done;
73b8842209SGerd Hoffmann     }
74b8842209SGerd Hoffmann 
75b8842209SGerd Hoffmann     /* launch next transfer */
76b8842209SGerd Hoffmann 
77b8842209SGerd Hoffmann     s->io_buffer_size = io->len;
78b8842209SGerd Hoffmann 
79*d688e523SPeter Maydell     qemu_sglist_init(&s->sg, io->len / MACIO_PAGE_SIZE + 1,
80*d688e523SPeter Maydell                      &dma_context_memory);
81b8842209SGerd Hoffmann     qemu_sglist_add(&s->sg, io->addr, io->len);
82b8842209SGerd Hoffmann     io->addr += io->len;
83b8842209SGerd Hoffmann     io->len = 0;
84b8842209SGerd Hoffmann 
85b8842209SGerd Hoffmann     m->aiocb = dma_bdrv_read(s->bs, &s->sg,
86b8842209SGerd Hoffmann                              (int64_t)(s->lba << 2) + (s->io_buffer_index >> 9),
87b8842209SGerd Hoffmann                              pmac_ide_atapi_transfer_cb, io);
88a597e79cSChristoph Hellwig     return;
89a597e79cSChristoph Hellwig 
90a597e79cSChristoph Hellwig done:
91a597e79cSChristoph Hellwig     bdrv_acct_done(s->bs, &s->acct);
92b8842209SGerd Hoffmann     io->dma_end(opaque);
93b8842209SGerd Hoffmann }
94b8842209SGerd Hoffmann 
95b8842209SGerd Hoffmann static void pmac_ide_transfer_cb(void *opaque, int ret)
96b8842209SGerd Hoffmann {
97b8842209SGerd Hoffmann     DBDMA_io *io = opaque;
98b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
99b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
100b8842209SGerd Hoffmann     int n;
101b8842209SGerd Hoffmann     int64_t sector_num;
102b8842209SGerd Hoffmann 
103b8842209SGerd Hoffmann     if (ret < 0) {
104b8842209SGerd Hoffmann         m->aiocb = NULL;
105b8842209SGerd Hoffmann         qemu_sglist_destroy(&s->sg);
106b8842209SGerd Hoffmann 	ide_dma_error(s);
107a597e79cSChristoph Hellwig         goto done;
108b8842209SGerd Hoffmann     }
109b8842209SGerd Hoffmann 
110b8842209SGerd Hoffmann     sector_num = ide_get_sector(s);
111b8842209SGerd Hoffmann     if (s->io_buffer_size > 0) {
112b8842209SGerd Hoffmann         m->aiocb = NULL;
113b8842209SGerd Hoffmann         qemu_sglist_destroy(&s->sg);
114b8842209SGerd Hoffmann         n = (s->io_buffer_size + 0x1ff) >> 9;
115b8842209SGerd Hoffmann         sector_num += n;
116b8842209SGerd Hoffmann         ide_set_sector(s, sector_num);
117b8842209SGerd Hoffmann         s->nsector -= n;
118b8842209SGerd Hoffmann     }
119b8842209SGerd Hoffmann 
120b8842209SGerd Hoffmann     /* end of transfer ? */
121b8842209SGerd Hoffmann     if (s->nsector == 0) {
122b8842209SGerd Hoffmann         s->status = READY_STAT | SEEK_STAT;
1239cdd03a7SGerd Hoffmann         ide_set_irq(s->bus);
124b8842209SGerd Hoffmann     }
125b8842209SGerd Hoffmann 
126b8842209SGerd Hoffmann     /* end of DMA ? */
127b8842209SGerd Hoffmann     if (io->len == 0) {
128a597e79cSChristoph Hellwig         goto done;
129b8842209SGerd Hoffmann     }
130b8842209SGerd Hoffmann 
131b8842209SGerd Hoffmann     /* launch next transfer */
132b8842209SGerd Hoffmann 
133b8842209SGerd Hoffmann     s->io_buffer_index = 0;
134b8842209SGerd Hoffmann     s->io_buffer_size = io->len;
135b8842209SGerd Hoffmann 
136*d688e523SPeter Maydell     qemu_sglist_init(&s->sg, io->len / MACIO_PAGE_SIZE + 1,
137*d688e523SPeter Maydell                      &dma_context_memory);
138b8842209SGerd Hoffmann     qemu_sglist_add(&s->sg, io->addr, io->len);
139b8842209SGerd Hoffmann     io->addr += io->len;
140b8842209SGerd Hoffmann     io->len = 0;
141b8842209SGerd Hoffmann 
1424e1e0051SChristoph Hellwig     switch (s->dma_cmd) {
1434e1e0051SChristoph Hellwig     case IDE_DMA_READ:
144b8842209SGerd Hoffmann         m->aiocb = dma_bdrv_read(s->bs, &s->sg, sector_num,
145b8842209SGerd Hoffmann 		                 pmac_ide_transfer_cb, io);
1464e1e0051SChristoph Hellwig         break;
1474e1e0051SChristoph Hellwig     case IDE_DMA_WRITE:
148b8842209SGerd Hoffmann         m->aiocb = dma_bdrv_write(s->bs, &s->sg, sector_num,
149b8842209SGerd Hoffmann 		                  pmac_ide_transfer_cb, io);
1504e1e0051SChristoph Hellwig         break;
151d353fb72SChristoph Hellwig     case IDE_DMA_TRIM:
152d353fb72SChristoph Hellwig         m->aiocb = dma_bdrv_io(s->bs, &s->sg, sector_num,
15343cf8ae6SDavid Gibson                                ide_issue_trim, pmac_ide_transfer_cb, s,
15443cf8ae6SDavid Gibson                                DMA_DIRECTION_TO_DEVICE);
155d353fb72SChristoph Hellwig         break;
1564e1e0051SChristoph Hellwig     }
157a597e79cSChristoph Hellwig     return;
158b9b2008bSPaolo Bonzini 
159a597e79cSChristoph Hellwig done:
160a597e79cSChristoph Hellwig     if (s->dma_cmd == IDE_DMA_READ || s->dma_cmd == IDE_DMA_WRITE) {
161a597e79cSChristoph Hellwig         bdrv_acct_done(s->bs, &s->acct);
162a597e79cSChristoph Hellwig     }
163a597e79cSChristoph Hellwig     io->dma_end(io);
164b8842209SGerd Hoffmann }
165b8842209SGerd Hoffmann 
166b8842209SGerd Hoffmann static void pmac_ide_transfer(DBDMA_io *io)
167b8842209SGerd Hoffmann {
168b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
169b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
170b8842209SGerd Hoffmann 
171b8842209SGerd Hoffmann     s->io_buffer_size = 0;
172cd8722bbSMarkus Armbruster     if (s->drive_kind == IDE_CD) {
173a597e79cSChristoph Hellwig         bdrv_acct_start(s->bs, &s->acct, io->len, BDRV_ACCT_READ);
174b8842209SGerd Hoffmann         pmac_ide_atapi_transfer_cb(io, 0);
175b8842209SGerd Hoffmann         return;
176b8842209SGerd Hoffmann     }
177b8842209SGerd Hoffmann 
178a597e79cSChristoph Hellwig     switch (s->dma_cmd) {
179a597e79cSChristoph Hellwig     case IDE_DMA_READ:
180a597e79cSChristoph Hellwig         bdrv_acct_start(s->bs, &s->acct, io->len, BDRV_ACCT_READ);
181a597e79cSChristoph Hellwig         break;
182a597e79cSChristoph Hellwig     case IDE_DMA_WRITE:
183a597e79cSChristoph Hellwig         bdrv_acct_start(s->bs, &s->acct, io->len, BDRV_ACCT_WRITE);
184a597e79cSChristoph Hellwig         break;
185a597e79cSChristoph Hellwig     default:
186a597e79cSChristoph Hellwig         break;
187a597e79cSChristoph Hellwig     }
188a597e79cSChristoph Hellwig 
189b8842209SGerd Hoffmann     pmac_ide_transfer_cb(io, 0);
190b8842209SGerd Hoffmann }
191b8842209SGerd Hoffmann 
192b8842209SGerd Hoffmann static void pmac_ide_flush(DBDMA_io *io)
193b8842209SGerd Hoffmann {
194b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
195b8842209SGerd Hoffmann 
196922453bcSStefan Hajnoczi     if (m->aiocb) {
197922453bcSStefan Hajnoczi         bdrv_drain_all();
198922453bcSStefan Hajnoczi     }
199b8842209SGerd Hoffmann }
200b8842209SGerd Hoffmann 
201b8842209SGerd Hoffmann /* PowerMac IDE memory IO */
202b8842209SGerd Hoffmann static void pmac_ide_writeb (void *opaque,
203a8170e5eSAvi Kivity                              hwaddr addr, uint32_t val)
204b8842209SGerd Hoffmann {
205b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
206b8842209SGerd Hoffmann 
207b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
208b8842209SGerd Hoffmann     switch (addr) {
209b8842209SGerd Hoffmann     case 1 ... 7:
210b8842209SGerd Hoffmann         ide_ioport_write(&d->bus, addr, val);
211b8842209SGerd Hoffmann         break;
212b8842209SGerd Hoffmann     case 8:
213b8842209SGerd Hoffmann     case 22:
214b8842209SGerd Hoffmann         ide_cmd_write(&d->bus, 0, val);
215b8842209SGerd Hoffmann         break;
216b8842209SGerd Hoffmann     default:
217b8842209SGerd Hoffmann         break;
218b8842209SGerd Hoffmann     }
219b8842209SGerd Hoffmann }
220b8842209SGerd Hoffmann 
221a8170e5eSAvi Kivity static uint32_t pmac_ide_readb (void *opaque,hwaddr addr)
222b8842209SGerd Hoffmann {
223b8842209SGerd Hoffmann     uint8_t retval;
224b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
225b8842209SGerd Hoffmann 
226b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
227b8842209SGerd Hoffmann     switch (addr) {
228b8842209SGerd Hoffmann     case 1 ... 7:
229b8842209SGerd Hoffmann         retval = ide_ioport_read(&d->bus, addr);
230b8842209SGerd Hoffmann         break;
231b8842209SGerd Hoffmann     case 8:
232b8842209SGerd Hoffmann     case 22:
233b8842209SGerd Hoffmann         retval = ide_status_read(&d->bus, 0);
234b8842209SGerd Hoffmann         break;
235b8842209SGerd Hoffmann     default:
236b8842209SGerd Hoffmann         retval = 0xFF;
237b8842209SGerd Hoffmann         break;
238b8842209SGerd Hoffmann     }
239b8842209SGerd Hoffmann     return retval;
240b8842209SGerd Hoffmann }
241b8842209SGerd Hoffmann 
242b8842209SGerd Hoffmann static void pmac_ide_writew (void *opaque,
243a8170e5eSAvi Kivity                              hwaddr addr, uint32_t val)
244b8842209SGerd Hoffmann {
245b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
246b8842209SGerd Hoffmann 
247b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
248b8842209SGerd Hoffmann     val = bswap16(val);
249b8842209SGerd Hoffmann     if (addr == 0) {
250b8842209SGerd Hoffmann         ide_data_writew(&d->bus, 0, val);
251b8842209SGerd Hoffmann     }
252b8842209SGerd Hoffmann }
253b8842209SGerd Hoffmann 
254a8170e5eSAvi Kivity static uint32_t pmac_ide_readw (void *opaque,hwaddr addr)
255b8842209SGerd Hoffmann {
256b8842209SGerd Hoffmann     uint16_t retval;
257b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
258b8842209SGerd Hoffmann 
259b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
260b8842209SGerd Hoffmann     if (addr == 0) {
261b8842209SGerd Hoffmann         retval = ide_data_readw(&d->bus, 0);
262b8842209SGerd Hoffmann     } else {
263b8842209SGerd Hoffmann         retval = 0xFFFF;
264b8842209SGerd Hoffmann     }
265b8842209SGerd Hoffmann     retval = bswap16(retval);
266b8842209SGerd Hoffmann     return retval;
267b8842209SGerd Hoffmann }
268b8842209SGerd Hoffmann 
269b8842209SGerd Hoffmann static void pmac_ide_writel (void *opaque,
270a8170e5eSAvi Kivity                              hwaddr addr, uint32_t val)
271b8842209SGerd Hoffmann {
272b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
273b8842209SGerd Hoffmann 
274b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
275b8842209SGerd Hoffmann     val = bswap32(val);
276b8842209SGerd Hoffmann     if (addr == 0) {
277b8842209SGerd Hoffmann         ide_data_writel(&d->bus, 0, val);
278b8842209SGerd Hoffmann     }
279b8842209SGerd Hoffmann }
280b8842209SGerd Hoffmann 
281a8170e5eSAvi Kivity static uint32_t pmac_ide_readl (void *opaque,hwaddr addr)
282b8842209SGerd Hoffmann {
283b8842209SGerd Hoffmann     uint32_t retval;
284b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
285b8842209SGerd Hoffmann 
286b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
287b8842209SGerd Hoffmann     if (addr == 0) {
288b8842209SGerd Hoffmann         retval = ide_data_readl(&d->bus, 0);
289b8842209SGerd Hoffmann     } else {
290b8842209SGerd Hoffmann         retval = 0xFFFFFFFF;
291b8842209SGerd Hoffmann     }
292b8842209SGerd Hoffmann     retval = bswap32(retval);
293b8842209SGerd Hoffmann     return retval;
294b8842209SGerd Hoffmann }
295b8842209SGerd Hoffmann 
296a348f108SStefan Weil static const MemoryRegionOps pmac_ide_ops = {
29723c5e4caSAvi Kivity     .old_mmio = {
29823c5e4caSAvi Kivity         .write = {
299b8842209SGerd Hoffmann             pmac_ide_writeb,
300b8842209SGerd Hoffmann             pmac_ide_writew,
301b8842209SGerd Hoffmann             pmac_ide_writel,
30223c5e4caSAvi Kivity         },
30323c5e4caSAvi Kivity         .read = {
304b8842209SGerd Hoffmann             pmac_ide_readb,
305b8842209SGerd Hoffmann             pmac_ide_readw,
306b8842209SGerd Hoffmann             pmac_ide_readl,
30723c5e4caSAvi Kivity         },
30823c5e4caSAvi Kivity     },
30923c5e4caSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
310b8842209SGerd Hoffmann };
311b8842209SGerd Hoffmann 
31244bfa332SJuan Quintela static const VMStateDescription vmstate_pmac = {
31344bfa332SJuan Quintela     .name = "ide",
31444bfa332SJuan Quintela     .version_id = 3,
31544bfa332SJuan Quintela     .minimum_version_id = 0,
31644bfa332SJuan Quintela     .minimum_version_id_old = 0,
31744bfa332SJuan Quintela     .fields      = (VMStateField []) {
31844bfa332SJuan Quintela         VMSTATE_IDE_BUS(bus, MACIOIDEState),
31944bfa332SJuan Quintela         VMSTATE_IDE_DRIVES(bus.ifs, MACIOIDEState),
32044bfa332SJuan Quintela         VMSTATE_END_OF_LIST()
321b8842209SGerd Hoffmann     }
32244bfa332SJuan Quintela };
323b8842209SGerd Hoffmann 
324b8842209SGerd Hoffmann static void pmac_ide_reset(void *opaque)
325b8842209SGerd Hoffmann {
326b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
327b8842209SGerd Hoffmann 
3284a643563SBlue Swirl     ide_bus_reset(&d->bus);
329b8842209SGerd Hoffmann }
330b8842209SGerd Hoffmann 
331b8842209SGerd Hoffmann /* hd_table must contain 4 block drivers */
332b8842209SGerd Hoffmann /* PowerMac uses memory mapped registers, not I/O. Return the memory
333b8842209SGerd Hoffmann    I/O index to access the ide. */
33423c5e4caSAvi Kivity MemoryRegion *pmac_ide_init (DriveInfo **hd_table, qemu_irq irq,
335b8842209SGerd Hoffmann                              void *dbdma, int channel, qemu_irq dma_irq)
336b8842209SGerd Hoffmann {
337b8842209SGerd Hoffmann     MACIOIDEState *d;
338b8842209SGerd Hoffmann 
3397267c094SAnthony Liguori     d = g_malloc0(sizeof(MACIOIDEState));
34057234ee4SMarkus Armbruster     ide_init2_with_non_qdev_drives(&d->bus, hd_table[0], hd_table[1], irq);
341b8842209SGerd Hoffmann 
342b8842209SGerd Hoffmann     if (dbdma)
343b8842209SGerd Hoffmann         DBDMA_register_channel(dbdma, channel, dma_irq, pmac_ide_transfer, pmac_ide_flush, d);
344b8842209SGerd Hoffmann 
34523c5e4caSAvi Kivity     memory_region_init_io(&d->mem, &pmac_ide_ops, d, "pmac-ide", 0x1000);
3460be71e32SAlex Williamson     vmstate_register(NULL, 0, &vmstate_pmac, d);
347b8842209SGerd Hoffmann     qemu_register_reset(pmac_ide_reset, d);
348b8842209SGerd Hoffmann 
34923c5e4caSAvi Kivity     return &d->mem;
350b8842209SGerd Hoffmann }
351