xref: /qemu/hw/ide/macio.c (revision c6baf942e084e0bc40ee37c8d8672ac9c5ea270b)
1b8842209SGerd Hoffmann /*
2b8842209SGerd Hoffmann  * QEMU IDE Emulation: MacIO support.
3b8842209SGerd Hoffmann  *
4b8842209SGerd Hoffmann  * Copyright (c) 2003 Fabrice Bellard
5b8842209SGerd Hoffmann  * Copyright (c) 2006 Openedhand Ltd.
6b8842209SGerd Hoffmann  *
7b8842209SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
8b8842209SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
9b8842209SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
10b8842209SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11b8842209SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
12b8842209SGerd Hoffmann  * furnished to do so, subject to the following conditions:
13b8842209SGerd Hoffmann  *
14b8842209SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
15b8842209SGerd Hoffmann  * all copies or substantial portions of the Software.
16b8842209SGerd Hoffmann  *
17b8842209SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18b8842209SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19b8842209SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20b8842209SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21b8842209SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22b8842209SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23b8842209SGerd Hoffmann  * THE SOFTWARE.
24b8842209SGerd Hoffmann  */
25baec1910SAndreas Färber #include "hw/hw.h"
26baec1910SAndreas Färber #include "hw/ppc/mac.h"
270d09e41aSPaolo Bonzini #include "hw/ppc/mac_dbdma.h"
28737e150eSPaolo Bonzini #include "block/block.h"
299c17d615SPaolo Bonzini #include "sysemu/dma.h"
3059f2a787SGerd Hoffmann 
3159f2a787SGerd Hoffmann #include <hw/ide/internal.h>
32b8842209SGerd Hoffmann 
3333ce36bbSAlexander Graf /* debug MACIO */
3433ce36bbSAlexander Graf // #define DEBUG_MACIO
3533ce36bbSAlexander Graf 
3633ce36bbSAlexander Graf #ifdef DEBUG_MACIO
3733ce36bbSAlexander Graf static const int debug_macio = 1;
3833ce36bbSAlexander Graf #else
3933ce36bbSAlexander Graf static const int debug_macio = 0;
4033ce36bbSAlexander Graf #endif
4133ce36bbSAlexander Graf 
4233ce36bbSAlexander Graf #define MACIO_DPRINTF(fmt, ...) do { \
4333ce36bbSAlexander Graf         if (debug_macio) { \
4433ce36bbSAlexander Graf             printf(fmt , ## __VA_ARGS__); \
4533ce36bbSAlexander Graf         } \
4633ce36bbSAlexander Graf     } while (0)
4733ce36bbSAlexander Graf 
4833ce36bbSAlexander Graf 
49b8842209SGerd Hoffmann /***********************************************************/
50b8842209SGerd Hoffmann /* MacIO based PowerPC IDE */
51b8842209SGerd Hoffmann 
5202c7c992SBlue Swirl #define MACIO_PAGE_SIZE 4096
5302c7c992SBlue Swirl 
54b8842209SGerd Hoffmann static void pmac_ide_atapi_transfer_cb(void *opaque, int ret)
55b8842209SGerd Hoffmann {
56b8842209SGerd Hoffmann     DBDMA_io *io = opaque;
57b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
58b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
5980fc95d8SAlexander Graf     int unaligned;
60b8842209SGerd Hoffmann 
61b8842209SGerd Hoffmann     if (ret < 0) {
62b8842209SGerd Hoffmann         m->aiocb = NULL;
63b8842209SGerd Hoffmann         qemu_sglist_destroy(&s->sg);
64b8842209SGerd Hoffmann         ide_atapi_io_error(s, ret);
6580fc95d8SAlexander Graf         io->remainder_len = 0;
66a597e79cSChristoph Hellwig         goto done;
67b8842209SGerd Hoffmann     }
68b8842209SGerd Hoffmann 
69cae32357SAlexander Graf     if (!m->dma_active) {
70cae32357SAlexander Graf         MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n",
71cae32357SAlexander Graf                       s->nsector, io->len, s->status);
72cae32357SAlexander Graf         /* data not ready yet, wait for the channel to get restarted */
73cae32357SAlexander Graf         io->processing = false;
74cae32357SAlexander Graf         return;
75cae32357SAlexander Graf     }
76cae32357SAlexander Graf 
7733ce36bbSAlexander Graf     MACIO_DPRINTF("io_buffer_size = %#x\n", s->io_buffer_size);
7833ce36bbSAlexander Graf 
79b8842209SGerd Hoffmann     if (s->io_buffer_size > 0) {
80b8842209SGerd Hoffmann         m->aiocb = NULL;
81b8842209SGerd Hoffmann         qemu_sglist_destroy(&s->sg);
82b8842209SGerd Hoffmann 
83b8842209SGerd Hoffmann         s->packet_transfer_size -= s->io_buffer_size;
84b8842209SGerd Hoffmann 
85b8842209SGerd Hoffmann         s->io_buffer_index += s->io_buffer_size;
86b8842209SGerd Hoffmann         s->lba += s->io_buffer_index >> 11;
87b8842209SGerd Hoffmann         s->io_buffer_index &= 0x7ff;
88b8842209SGerd Hoffmann     }
89b8842209SGerd Hoffmann 
90f35ea98cSAlexander Graf     s->io_buffer_size = MIN(io->len, s->packet_transfer_size);
9180fc95d8SAlexander Graf 
9280fc95d8SAlexander Graf     MACIO_DPRINTF("remainder: %d io->len: %d size: %d\n", io->remainder_len,
9380fc95d8SAlexander Graf                   io->len, s->packet_transfer_size);
9480fc95d8SAlexander Graf     if (io->remainder_len && io->len) {
9580fc95d8SAlexander Graf         /* guest wants the rest of its previous transfer */
9680fc95d8SAlexander Graf         int remainder_len = MIN(io->remainder_len, io->len);
9780fc95d8SAlexander Graf 
9880fc95d8SAlexander Graf         MACIO_DPRINTF("copying remainder %d bytes\n", remainder_len);
9980fc95d8SAlexander Graf 
10080fc95d8SAlexander Graf         cpu_physical_memory_write(io->addr, io->remainder + 0x200 -
10180fc95d8SAlexander Graf                                   remainder_len, remainder_len);
10280fc95d8SAlexander Graf 
10380fc95d8SAlexander Graf         io->addr += remainder_len;
10480fc95d8SAlexander Graf         io->len -= remainder_len;
10580fc95d8SAlexander Graf         s->io_buffer_size = remainder_len;
10680fc95d8SAlexander Graf         io->remainder_len -= remainder_len;
10780fc95d8SAlexander Graf         /* treat remainder as individual transfer, start again */
10880fc95d8SAlexander Graf         qemu_sglist_init(&s->sg, DEVICE(m), io->len / MACIO_PAGE_SIZE + 1,
10980fc95d8SAlexander Graf                          &address_space_memory);
11080fc95d8SAlexander Graf         pmac_ide_atapi_transfer_cb(opaque, 0);
11180fc95d8SAlexander Graf         return;
11280fc95d8SAlexander Graf     }
11380fc95d8SAlexander Graf 
11480fc95d8SAlexander Graf     if (!s->packet_transfer_size) {
11533ce36bbSAlexander Graf         MACIO_DPRINTF("end of transfer\n");
116b8842209SGerd Hoffmann         ide_atapi_cmd_ok(s);
117cae32357SAlexander Graf         m->dma_active = false;
11833ce36bbSAlexander Graf     }
119b8842209SGerd Hoffmann 
120b8842209SGerd Hoffmann     if (io->len == 0) {
12133ce36bbSAlexander Graf         MACIO_DPRINTF("end of DMA\n");
122a597e79cSChristoph Hellwig         goto done;
123b8842209SGerd Hoffmann     }
124b8842209SGerd Hoffmann 
125b8842209SGerd Hoffmann     /* launch next transfer */
126b8842209SGerd Hoffmann 
12780fc95d8SAlexander Graf     /* handle unaligned accesses first, get them over with and only do the
12880fc95d8SAlexander Graf        remaining bulk transfer using our async DMA helpers */
12980fc95d8SAlexander Graf     unaligned = io->len & 0x1ff;
13080fc95d8SAlexander Graf     if (unaligned) {
13180fc95d8SAlexander Graf         int sector_num = (s->lba << 2) + (s->io_buffer_index >> 9);
13280fc95d8SAlexander Graf         int nsector = io->len >> 9;
13333ce36bbSAlexander Graf 
13404dd1259SStefan Weil         MACIO_DPRINTF("precopying unaligned %d bytes to %#" HWADDR_PRIx "\n",
13580fc95d8SAlexander Graf                       unaligned, io->addr + io->len - unaligned);
13680fc95d8SAlexander Graf 
13780fc95d8SAlexander Graf         bdrv_read(s->bs, sector_num + nsector, io->remainder, 1);
13880fc95d8SAlexander Graf         cpu_physical_memory_write(io->addr + io->len - unaligned,
13980fc95d8SAlexander Graf                                   io->remainder, unaligned);
14080fc95d8SAlexander Graf 
14180fc95d8SAlexander Graf         io->len -= unaligned;
14280fc95d8SAlexander Graf     }
14380fc95d8SAlexander Graf 
14480fc95d8SAlexander Graf     MACIO_DPRINTF("io->len = %#x\n", io->len);
145b8842209SGerd Hoffmann 
146f487b677SPaolo Bonzini     qemu_sglist_init(&s->sg, DEVICE(m), io->len / MACIO_PAGE_SIZE + 1,
147df32fd1cSPaolo Bonzini                      &address_space_memory);
148b8842209SGerd Hoffmann     qemu_sglist_add(&s->sg, io->addr, io->len);
14980fc95d8SAlexander Graf     io->addr += s->io_buffer_size;
15080fc95d8SAlexander Graf     io->remainder_len = MIN(s->packet_transfer_size - s->io_buffer_size,
15180fc95d8SAlexander Graf                             (0x200 - unaligned) & 0x1ff);
15280fc95d8SAlexander Graf     MACIO_DPRINTF("set remainder to: %d\n", io->remainder_len);
15380fc95d8SAlexander Graf 
15480fc95d8SAlexander Graf     /* We would read no data from the block layer, thus not get a callback.
15580fc95d8SAlexander Graf        Just fake completion manually. */
15680fc95d8SAlexander Graf     if (!io->len) {
15780fc95d8SAlexander Graf         pmac_ide_atapi_transfer_cb(opaque, 0);
15880fc95d8SAlexander Graf         return;
15980fc95d8SAlexander Graf     }
16080fc95d8SAlexander Graf 
161b8842209SGerd Hoffmann     io->len = 0;
162b8842209SGerd Hoffmann 
16333ce36bbSAlexander Graf     MACIO_DPRINTF("sector_num=%d size=%d, cmd_cmd=%d\n",
16433ce36bbSAlexander Graf                   (s->lba << 2) + (s->io_buffer_index >> 9),
16533ce36bbSAlexander Graf                   s->packet_transfer_size, s->dma_cmd);
16633ce36bbSAlexander Graf 
167b8842209SGerd Hoffmann     m->aiocb = dma_bdrv_read(s->bs, &s->sg,
168b8842209SGerd Hoffmann                              (int64_t)(s->lba << 2) + (s->io_buffer_index >> 9),
169b8842209SGerd Hoffmann                              pmac_ide_atapi_transfer_cb, io);
170a597e79cSChristoph Hellwig     return;
171a597e79cSChristoph Hellwig 
172a597e79cSChristoph Hellwig done:
17333ce36bbSAlexander Graf     MACIO_DPRINTF("done DMA\n");
174a597e79cSChristoph Hellwig     bdrv_acct_done(s->bs, &s->acct);
175b8842209SGerd Hoffmann     io->dma_end(opaque);
176b8842209SGerd Hoffmann }
177b8842209SGerd Hoffmann 
178b8842209SGerd Hoffmann static void pmac_ide_transfer_cb(void *opaque, int ret)
179b8842209SGerd Hoffmann {
180b8842209SGerd Hoffmann     DBDMA_io *io = opaque;
181b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
182b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
18380fc95d8SAlexander Graf     int n = 0;
184b8842209SGerd Hoffmann     int64_t sector_num;
18580fc95d8SAlexander Graf     int unaligned;
186b8842209SGerd Hoffmann 
187b8842209SGerd Hoffmann     if (ret < 0) {
18833ce36bbSAlexander Graf         MACIO_DPRINTF("DMA error\n");
189b8842209SGerd Hoffmann         m->aiocb = NULL;
190b8842209SGerd Hoffmann         qemu_sglist_destroy(&s->sg);
191b8842209SGerd Hoffmann         ide_dma_error(s);
19280fc95d8SAlexander Graf         io->remainder_len = 0;
193a597e79cSChristoph Hellwig         goto done;
194b8842209SGerd Hoffmann     }
195b8842209SGerd Hoffmann 
196cae32357SAlexander Graf     if (!m->dma_active) {
197cae32357SAlexander Graf         MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n",
198cae32357SAlexander Graf                       s->nsector, io->len, s->status);
199cae32357SAlexander Graf         /* data not ready yet, wait for the channel to get restarted */
200cae32357SAlexander Graf         io->processing = false;
201cae32357SAlexander Graf         return;
202cae32357SAlexander Graf     }
203cae32357SAlexander Graf 
204b8842209SGerd Hoffmann     sector_num = ide_get_sector(s);
20533ce36bbSAlexander Graf     MACIO_DPRINTF("io_buffer_size = %#x\n", s->io_buffer_size);
206b8842209SGerd Hoffmann     if (s->io_buffer_size > 0) {
207b8842209SGerd Hoffmann         m->aiocb = NULL;
208b8842209SGerd Hoffmann         qemu_sglist_destroy(&s->sg);
209b8842209SGerd Hoffmann         n = (s->io_buffer_size + 0x1ff) >> 9;
210b8842209SGerd Hoffmann         sector_num += n;
211b8842209SGerd Hoffmann         ide_set_sector(s, sector_num);
212b8842209SGerd Hoffmann         s->nsector -= n;
213b8842209SGerd Hoffmann     }
214b8842209SGerd Hoffmann 
21504dd1259SStefan Weil     MACIO_DPRINTF("remainder: %d io->len: %d nsector: %d "
21604dd1259SStefan Weil                   "sector_num: %" PRId64 "\n",
21780fc95d8SAlexander Graf                   io->remainder_len, io->len, s->nsector, sector_num);
21880fc95d8SAlexander Graf     if (io->remainder_len && io->len) {
21980fc95d8SAlexander Graf         /* guest wants the rest of its previous transfer */
22080fc95d8SAlexander Graf         int remainder_len = MIN(io->remainder_len, io->len);
22180fc95d8SAlexander Graf         uint8_t *p = &io->remainder[0x200 - remainder_len];
22280fc95d8SAlexander Graf 
22304dd1259SStefan Weil         MACIO_DPRINTF("copying remainder %d bytes at %#" HWADDR_PRIx "\n",
22480fc95d8SAlexander Graf                       remainder_len, io->addr);
22580fc95d8SAlexander Graf 
22680fc95d8SAlexander Graf         switch (s->dma_cmd) {
22780fc95d8SAlexander Graf         case IDE_DMA_READ:
22880fc95d8SAlexander Graf             cpu_physical_memory_write(io->addr, p, remainder_len);
22980fc95d8SAlexander Graf             break;
23080fc95d8SAlexander Graf         case IDE_DMA_WRITE:
23180fc95d8SAlexander Graf             cpu_physical_memory_read(io->addr, p, remainder_len);
23280fc95d8SAlexander Graf             bdrv_write(s->bs, sector_num - 1, io->remainder, 1);
23380fc95d8SAlexander Graf             break;
23480fc95d8SAlexander Graf         case IDE_DMA_TRIM:
23580fc95d8SAlexander Graf             break;
23680fc95d8SAlexander Graf         }
23780fc95d8SAlexander Graf         io->addr += remainder_len;
23880fc95d8SAlexander Graf         io->len -= remainder_len;
23980fc95d8SAlexander Graf         io->remainder_len -= remainder_len;
24080fc95d8SAlexander Graf     }
24180fc95d8SAlexander Graf 
24280fc95d8SAlexander Graf     if (s->nsector == 0 && !io->remainder_len) {
24333ce36bbSAlexander Graf         MACIO_DPRINTF("end of transfer\n");
244b8842209SGerd Hoffmann         s->status = READY_STAT | SEEK_STAT;
2459cdd03a7SGerd Hoffmann         ide_set_irq(s->bus);
246cae32357SAlexander Graf         m->dma_active = false;
247b8842209SGerd Hoffmann     }
248b8842209SGerd Hoffmann 
249b8842209SGerd Hoffmann     if (io->len == 0) {
25033ce36bbSAlexander Graf         MACIO_DPRINTF("end of DMA\n");
251a597e79cSChristoph Hellwig         goto done;
252b8842209SGerd Hoffmann     }
253b8842209SGerd Hoffmann 
254b8842209SGerd Hoffmann     /* launch next transfer */
255b8842209SGerd Hoffmann 
256b8842209SGerd Hoffmann     s->io_buffer_index = 0;
257f35ea98cSAlexander Graf     s->io_buffer_size = MIN(io->len, s->nsector * 512);
258b8842209SGerd Hoffmann 
25980fc95d8SAlexander Graf     /* handle unaligned accesses first, get them over with and only do the
26080fc95d8SAlexander Graf        remaining bulk transfer using our async DMA helpers */
26180fc95d8SAlexander Graf     unaligned = io->len & 0x1ff;
26280fc95d8SAlexander Graf     if (unaligned) {
26380fc95d8SAlexander Graf         int nsector = io->len >> 9;
26480fc95d8SAlexander Graf 
26504dd1259SStefan Weil         MACIO_DPRINTF("precopying unaligned %d bytes to %#" HWADDR_PRIx "\n",
26680fc95d8SAlexander Graf                       unaligned, io->addr + io->len - unaligned);
26780fc95d8SAlexander Graf 
26880fc95d8SAlexander Graf         switch (s->dma_cmd) {
26980fc95d8SAlexander Graf         case IDE_DMA_READ:
27080fc95d8SAlexander Graf             bdrv_read(s->bs, sector_num + nsector, io->remainder, 1);
27180fc95d8SAlexander Graf             cpu_physical_memory_write(io->addr + io->len - unaligned,
27280fc95d8SAlexander Graf                                       io->remainder, unaligned);
27380fc95d8SAlexander Graf             break;
27480fc95d8SAlexander Graf         case IDE_DMA_WRITE:
27580fc95d8SAlexander Graf             /* cache the contents in our io struct */
27680fc95d8SAlexander Graf             cpu_physical_memory_read(io->addr + io->len - unaligned,
27780fc95d8SAlexander Graf                                      io->remainder, unaligned);
27880fc95d8SAlexander Graf             break;
27980fc95d8SAlexander Graf         case IDE_DMA_TRIM:
28080fc95d8SAlexander Graf             break;
28180fc95d8SAlexander Graf         }
28280fc95d8SAlexander Graf 
28380fc95d8SAlexander Graf         io->len -= unaligned;
28480fc95d8SAlexander Graf     }
28580fc95d8SAlexander Graf 
28633ce36bbSAlexander Graf     MACIO_DPRINTF("io->len = %#x\n", io->len);
28733ce36bbSAlexander Graf 
288f487b677SPaolo Bonzini     qemu_sglist_init(&s->sg, DEVICE(m), io->len / MACIO_PAGE_SIZE + 1,
289df32fd1cSPaolo Bonzini                      &address_space_memory);
290b8842209SGerd Hoffmann     qemu_sglist_add(&s->sg, io->addr, io->len);
29180fc95d8SAlexander Graf     io->addr += io->len + unaligned;
29280fc95d8SAlexander Graf     io->remainder_len = (0x200 - unaligned) & 0x1ff;
29380fc95d8SAlexander Graf     MACIO_DPRINTF("set remainder to: %d\n", io->remainder_len);
29480fc95d8SAlexander Graf 
29580fc95d8SAlexander Graf     /* We would read no data from the block layer, thus not get a callback.
29680fc95d8SAlexander Graf        Just fake completion manually. */
29780fc95d8SAlexander Graf     if (!io->len) {
29880fc95d8SAlexander Graf         pmac_ide_transfer_cb(opaque, 0);
29980fc95d8SAlexander Graf         return;
30080fc95d8SAlexander Graf     }
30180fc95d8SAlexander Graf 
302b8842209SGerd Hoffmann     io->len = 0;
303b8842209SGerd Hoffmann 
30433ce36bbSAlexander Graf     MACIO_DPRINTF("sector_num=%" PRId64 " n=%d, nsector=%d, cmd_cmd=%d\n",
30533ce36bbSAlexander Graf                   sector_num, n, s->nsector, s->dma_cmd);
30633ce36bbSAlexander Graf 
3074e1e0051SChristoph Hellwig     switch (s->dma_cmd) {
3084e1e0051SChristoph Hellwig     case IDE_DMA_READ:
309b8842209SGerd Hoffmann         m->aiocb = dma_bdrv_read(s->bs, &s->sg, sector_num,
310b8842209SGerd Hoffmann                                  pmac_ide_transfer_cb, io);
3114e1e0051SChristoph Hellwig         break;
3124e1e0051SChristoph Hellwig     case IDE_DMA_WRITE:
313b8842209SGerd Hoffmann         m->aiocb = dma_bdrv_write(s->bs, &s->sg, sector_num,
314b8842209SGerd Hoffmann                                   pmac_ide_transfer_cb, io);
3154e1e0051SChristoph Hellwig         break;
316d353fb72SChristoph Hellwig     case IDE_DMA_TRIM:
317d353fb72SChristoph Hellwig         m->aiocb = dma_bdrv_io(s->bs, &s->sg, sector_num,
318b9b5df6fSAurelien Jarno                                ide_issue_trim, pmac_ide_transfer_cb, io,
31943cf8ae6SDavid Gibson                                DMA_DIRECTION_TO_DEVICE);
320d353fb72SChristoph Hellwig         break;
3214e1e0051SChristoph Hellwig     }
322a597e79cSChristoph Hellwig     return;
323b9b2008bSPaolo Bonzini 
324a597e79cSChristoph Hellwig done:
325a597e79cSChristoph Hellwig     if (s->dma_cmd == IDE_DMA_READ || s->dma_cmd == IDE_DMA_WRITE) {
326a597e79cSChristoph Hellwig         bdrv_acct_done(s->bs, &s->acct);
327a597e79cSChristoph Hellwig     }
328a597e79cSChristoph Hellwig     io->dma_end(io);
329b8842209SGerd Hoffmann }
330b8842209SGerd Hoffmann 
331b8842209SGerd Hoffmann static void pmac_ide_transfer(DBDMA_io *io)
332b8842209SGerd Hoffmann {
333b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
334b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
335b8842209SGerd Hoffmann 
33633ce36bbSAlexander Graf     MACIO_DPRINTF("\n");
33733ce36bbSAlexander Graf 
338b8842209SGerd Hoffmann     s->io_buffer_size = 0;
339cd8722bbSMarkus Armbruster     if (s->drive_kind == IDE_CD) {
340a597e79cSChristoph Hellwig         bdrv_acct_start(s->bs, &s->acct, io->len, BDRV_ACCT_READ);
341b8842209SGerd Hoffmann         pmac_ide_atapi_transfer_cb(io, 0);
342b8842209SGerd Hoffmann         return;
343b8842209SGerd Hoffmann     }
344b8842209SGerd Hoffmann 
345a597e79cSChristoph Hellwig     switch (s->dma_cmd) {
346a597e79cSChristoph Hellwig     case IDE_DMA_READ:
347a597e79cSChristoph Hellwig         bdrv_acct_start(s->bs, &s->acct, io->len, BDRV_ACCT_READ);
348a597e79cSChristoph Hellwig         break;
349a597e79cSChristoph Hellwig     case IDE_DMA_WRITE:
350a597e79cSChristoph Hellwig         bdrv_acct_start(s->bs, &s->acct, io->len, BDRV_ACCT_WRITE);
351a597e79cSChristoph Hellwig         break;
352a597e79cSChristoph Hellwig     default:
353a597e79cSChristoph Hellwig         break;
354a597e79cSChristoph Hellwig     }
355a597e79cSChristoph Hellwig 
356b8842209SGerd Hoffmann     pmac_ide_transfer_cb(io, 0);
357b8842209SGerd Hoffmann }
358b8842209SGerd Hoffmann 
359b8842209SGerd Hoffmann static void pmac_ide_flush(DBDMA_io *io)
360b8842209SGerd Hoffmann {
361b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
362b8842209SGerd Hoffmann 
363922453bcSStefan Hajnoczi     if (m->aiocb) {
364922453bcSStefan Hajnoczi         bdrv_drain_all();
365922453bcSStefan Hajnoczi     }
366b8842209SGerd Hoffmann }
367b8842209SGerd Hoffmann 
368b8842209SGerd Hoffmann /* PowerMac IDE memory IO */
369b8842209SGerd Hoffmann static void pmac_ide_writeb (void *opaque,
370a8170e5eSAvi Kivity                              hwaddr addr, uint32_t val)
371b8842209SGerd Hoffmann {
372b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
373b8842209SGerd Hoffmann 
374b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
375b8842209SGerd Hoffmann     switch (addr) {
376b8842209SGerd Hoffmann     case 1 ... 7:
377b8842209SGerd Hoffmann         ide_ioport_write(&d->bus, addr, val);
378b8842209SGerd Hoffmann         break;
379b8842209SGerd Hoffmann     case 8:
380b8842209SGerd Hoffmann     case 22:
381b8842209SGerd Hoffmann         ide_cmd_write(&d->bus, 0, val);
382b8842209SGerd Hoffmann         break;
383b8842209SGerd Hoffmann     default:
384b8842209SGerd Hoffmann         break;
385b8842209SGerd Hoffmann     }
386b8842209SGerd Hoffmann }
387b8842209SGerd Hoffmann 
388a8170e5eSAvi Kivity static uint32_t pmac_ide_readb (void *opaque,hwaddr addr)
389b8842209SGerd Hoffmann {
390b8842209SGerd Hoffmann     uint8_t retval;
391b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
392b8842209SGerd Hoffmann 
393b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
394b8842209SGerd Hoffmann     switch (addr) {
395b8842209SGerd Hoffmann     case 1 ... 7:
396b8842209SGerd Hoffmann         retval = ide_ioport_read(&d->bus, addr);
397b8842209SGerd Hoffmann         break;
398b8842209SGerd Hoffmann     case 8:
399b8842209SGerd Hoffmann     case 22:
400b8842209SGerd Hoffmann         retval = ide_status_read(&d->bus, 0);
401b8842209SGerd Hoffmann         break;
402b8842209SGerd Hoffmann     default:
403b8842209SGerd Hoffmann         retval = 0xFF;
404b8842209SGerd Hoffmann         break;
405b8842209SGerd Hoffmann     }
406b8842209SGerd Hoffmann     return retval;
407b8842209SGerd Hoffmann }
408b8842209SGerd Hoffmann 
409b8842209SGerd Hoffmann static void pmac_ide_writew (void *opaque,
410a8170e5eSAvi Kivity                              hwaddr addr, uint32_t val)
411b8842209SGerd Hoffmann {
412b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
413b8842209SGerd Hoffmann 
414b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
415b8842209SGerd Hoffmann     val = bswap16(val);
416b8842209SGerd Hoffmann     if (addr == 0) {
417b8842209SGerd Hoffmann         ide_data_writew(&d->bus, 0, val);
418b8842209SGerd Hoffmann     }
419b8842209SGerd Hoffmann }
420b8842209SGerd Hoffmann 
421a8170e5eSAvi Kivity static uint32_t pmac_ide_readw (void *opaque,hwaddr addr)
422b8842209SGerd Hoffmann {
423b8842209SGerd Hoffmann     uint16_t retval;
424b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
425b8842209SGerd Hoffmann 
426b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
427b8842209SGerd Hoffmann     if (addr == 0) {
428b8842209SGerd Hoffmann         retval = ide_data_readw(&d->bus, 0);
429b8842209SGerd Hoffmann     } else {
430b8842209SGerd Hoffmann         retval = 0xFFFF;
431b8842209SGerd Hoffmann     }
432b8842209SGerd Hoffmann     retval = bswap16(retval);
433b8842209SGerd Hoffmann     return retval;
434b8842209SGerd Hoffmann }
435b8842209SGerd Hoffmann 
436b8842209SGerd Hoffmann static void pmac_ide_writel (void *opaque,
437a8170e5eSAvi Kivity                              hwaddr addr, uint32_t val)
438b8842209SGerd Hoffmann {
439b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
440b8842209SGerd Hoffmann 
441b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
442b8842209SGerd Hoffmann     val = bswap32(val);
443b8842209SGerd Hoffmann     if (addr == 0) {
444b8842209SGerd Hoffmann         ide_data_writel(&d->bus, 0, val);
445b8842209SGerd Hoffmann     }
446b8842209SGerd Hoffmann }
447b8842209SGerd Hoffmann 
448a8170e5eSAvi Kivity static uint32_t pmac_ide_readl (void *opaque,hwaddr addr)
449b8842209SGerd Hoffmann {
450b8842209SGerd Hoffmann     uint32_t retval;
451b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
452b8842209SGerd Hoffmann 
453b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
454b8842209SGerd Hoffmann     if (addr == 0) {
455b8842209SGerd Hoffmann         retval = ide_data_readl(&d->bus, 0);
456b8842209SGerd Hoffmann     } else {
457b8842209SGerd Hoffmann         retval = 0xFFFFFFFF;
458b8842209SGerd Hoffmann     }
459b8842209SGerd Hoffmann     retval = bswap32(retval);
460b8842209SGerd Hoffmann     return retval;
461b8842209SGerd Hoffmann }
462b8842209SGerd Hoffmann 
463a348f108SStefan Weil static const MemoryRegionOps pmac_ide_ops = {
46423c5e4caSAvi Kivity     .old_mmio = {
46523c5e4caSAvi Kivity         .write = {
466b8842209SGerd Hoffmann             pmac_ide_writeb,
467b8842209SGerd Hoffmann             pmac_ide_writew,
468b8842209SGerd Hoffmann             pmac_ide_writel,
46923c5e4caSAvi Kivity         },
47023c5e4caSAvi Kivity         .read = {
471b8842209SGerd Hoffmann             pmac_ide_readb,
472b8842209SGerd Hoffmann             pmac_ide_readw,
473b8842209SGerd Hoffmann             pmac_ide_readl,
47423c5e4caSAvi Kivity         },
47523c5e4caSAvi Kivity     },
47623c5e4caSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
477b8842209SGerd Hoffmann };
478b8842209SGerd Hoffmann 
47944bfa332SJuan Quintela static const VMStateDescription vmstate_pmac = {
48044bfa332SJuan Quintela     .name = "ide",
48144bfa332SJuan Quintela     .version_id = 3,
48244bfa332SJuan Quintela     .minimum_version_id = 0,
48344bfa332SJuan Quintela     .minimum_version_id_old = 0,
48444bfa332SJuan Quintela     .fields      = (VMStateField []) {
48544bfa332SJuan Quintela         VMSTATE_IDE_BUS(bus, MACIOIDEState),
48644bfa332SJuan Quintela         VMSTATE_IDE_DRIVES(bus.ifs, MACIOIDEState),
48744bfa332SJuan Quintela         VMSTATE_END_OF_LIST()
488b8842209SGerd Hoffmann     }
48944bfa332SJuan Quintela };
490b8842209SGerd Hoffmann 
49107a7484eSAndreas Färber static void macio_ide_reset(DeviceState *dev)
492b8842209SGerd Hoffmann {
49307a7484eSAndreas Färber     MACIOIDEState *d = MACIO_IDE(dev);
494b8842209SGerd Hoffmann 
4954a643563SBlue Swirl     ide_bus_reset(&d->bus);
496b8842209SGerd Hoffmann }
497b8842209SGerd Hoffmann 
4984aa3510fSAlexander Graf static int ide_nop(IDEDMA *dma)
4994aa3510fSAlexander Graf {
5004aa3510fSAlexander Graf     return 0;
5014aa3510fSAlexander Graf }
5024aa3510fSAlexander Graf 
5034aa3510fSAlexander Graf static int ide_nop_int(IDEDMA *dma, int x)
5044aa3510fSAlexander Graf {
5054aa3510fSAlexander Graf     return 0;
5064aa3510fSAlexander Graf }
5074aa3510fSAlexander Graf 
5084aa3510fSAlexander Graf static void ide_nop_restart(void *opaque, int x, RunState y)
5094aa3510fSAlexander Graf {
5104aa3510fSAlexander Graf }
5114aa3510fSAlexander Graf 
5124aa3510fSAlexander Graf static void ide_dbdma_start(IDEDMA *dma, IDEState *s,
5134aa3510fSAlexander Graf                             BlockDriverCompletionFunc *cb)
5144aa3510fSAlexander Graf {
5154aa3510fSAlexander Graf     MACIOIDEState *m = container_of(dma, MACIOIDEState, dma);
5164aa3510fSAlexander Graf 
5174aa3510fSAlexander Graf     MACIO_DPRINTF("\n");
518cae32357SAlexander Graf     m->dma_active = true;
5194aa3510fSAlexander Graf     DBDMA_kick(m->dbdma);
5204aa3510fSAlexander Graf }
5214aa3510fSAlexander Graf 
5224aa3510fSAlexander Graf static const IDEDMAOps dbdma_ops = {
5234aa3510fSAlexander Graf     .start_dma      = ide_dbdma_start,
5244aa3510fSAlexander Graf     .start_transfer = ide_nop,
5254aa3510fSAlexander Graf     .prepare_buf    = ide_nop_int,
5264aa3510fSAlexander Graf     .rw_buf         = ide_nop_int,
5274aa3510fSAlexander Graf     .set_unit       = ide_nop_int,
5284aa3510fSAlexander Graf     .add_status     = ide_nop_int,
5294aa3510fSAlexander Graf     .set_inactive   = ide_nop,
5304aa3510fSAlexander Graf     .restart_cb     = ide_nop_restart,
5314aa3510fSAlexander Graf     .reset          = ide_nop,
5324aa3510fSAlexander Graf };
5334aa3510fSAlexander Graf 
53407a7484eSAndreas Färber static void macio_ide_realizefn(DeviceState *dev, Error **errp)
535b8842209SGerd Hoffmann {
53607a7484eSAndreas Färber     MACIOIDEState *s = MACIO_IDE(dev);
537b8842209SGerd Hoffmann 
53807a7484eSAndreas Färber     ide_init2(&s->bus, s->irq);
5394aa3510fSAlexander Graf 
5404aa3510fSAlexander Graf     /* Register DMA callbacks */
5414aa3510fSAlexander Graf     s->dma.ops = &dbdma_ops;
5424aa3510fSAlexander Graf     s->bus.dma = &s->dma;
543b8842209SGerd Hoffmann }
54407a7484eSAndreas Färber 
54507a7484eSAndreas Färber static void macio_ide_initfn(Object *obj)
54607a7484eSAndreas Färber {
54707a7484eSAndreas Färber     SysBusDevice *d = SYS_BUS_DEVICE(obj);
54807a7484eSAndreas Färber     MACIOIDEState *s = MACIO_IDE(obj);
54907a7484eSAndreas Färber 
550*c6baf942SAndreas Färber     ide_bus_new(&s->bus, sizeof(s->bus), DEVICE(obj), 0, 2);
5511437c94bSPaolo Bonzini     memory_region_init_io(&s->mem, obj, &pmac_ide_ops, s, "pmac-ide", 0x1000);
55207a7484eSAndreas Färber     sysbus_init_mmio(d, &s->mem);
55307a7484eSAndreas Färber     sysbus_init_irq(d, &s->irq);
55407a7484eSAndreas Färber     sysbus_init_irq(d, &s->dma_irq);
55507a7484eSAndreas Färber }
55607a7484eSAndreas Färber 
55707a7484eSAndreas Färber static void macio_ide_class_init(ObjectClass *oc, void *data)
55807a7484eSAndreas Färber {
55907a7484eSAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
56007a7484eSAndreas Färber 
56107a7484eSAndreas Färber     dc->realize = macio_ide_realizefn;
56207a7484eSAndreas Färber     dc->reset = macio_ide_reset;
56307a7484eSAndreas Färber     dc->vmsd = &vmstate_pmac;
56407a7484eSAndreas Färber }
56507a7484eSAndreas Färber 
56607a7484eSAndreas Färber static const TypeInfo macio_ide_type_info = {
56707a7484eSAndreas Färber     .name = TYPE_MACIO_IDE,
56807a7484eSAndreas Färber     .parent = TYPE_SYS_BUS_DEVICE,
56907a7484eSAndreas Färber     .instance_size = sizeof(MACIOIDEState),
57007a7484eSAndreas Färber     .instance_init = macio_ide_initfn,
57107a7484eSAndreas Färber     .class_init = macio_ide_class_init,
57207a7484eSAndreas Färber };
57307a7484eSAndreas Färber 
57407a7484eSAndreas Färber static void macio_ide_register_types(void)
57507a7484eSAndreas Färber {
57607a7484eSAndreas Färber     type_register_static(&macio_ide_type_info);
57707a7484eSAndreas Färber }
57807a7484eSAndreas Färber 
57914eefd0eSAlexander Graf /* hd_table must contain 2 block drivers */
58007a7484eSAndreas Färber void macio_ide_init_drives(MACIOIDEState *s, DriveInfo **hd_table)
58107a7484eSAndreas Färber {
58207a7484eSAndreas Färber     int i;
58307a7484eSAndreas Färber 
58407a7484eSAndreas Färber     for (i = 0; i < 2; i++) {
58507a7484eSAndreas Färber         if (hd_table[i]) {
58607a7484eSAndreas Färber             ide_create_drive(&s->bus, i, hd_table[i]);
58707a7484eSAndreas Färber         }
58807a7484eSAndreas Färber     }
58907a7484eSAndreas Färber }
59007a7484eSAndreas Färber 
59107a7484eSAndreas Färber void macio_ide_register_dma(MACIOIDEState *s, void *dbdma, int channel)
59207a7484eSAndreas Färber {
5934aa3510fSAlexander Graf     s->dbdma = dbdma;
59407a7484eSAndreas Färber     DBDMA_register_channel(dbdma, channel, s->dma_irq,
59507a7484eSAndreas Färber                            pmac_ide_transfer, pmac_ide_flush, s);
59607a7484eSAndreas Färber }
59707a7484eSAndreas Färber 
59807a7484eSAndreas Färber type_init(macio_ide_register_types)
599