1b8842209SGerd Hoffmann /* 2b8842209SGerd Hoffmann * QEMU IDE Emulation: MacIO support. 3b8842209SGerd Hoffmann * 4b8842209SGerd Hoffmann * Copyright (c) 2003 Fabrice Bellard 5b8842209SGerd Hoffmann * Copyright (c) 2006 Openedhand Ltd. 6b8842209SGerd Hoffmann * 7b8842209SGerd Hoffmann * Permission is hereby granted, free of charge, to any person obtaining a copy 8b8842209SGerd Hoffmann * of this software and associated documentation files (the "Software"), to deal 9b8842209SGerd Hoffmann * in the Software without restriction, including without limitation the rights 10b8842209SGerd Hoffmann * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 11b8842209SGerd Hoffmann * copies of the Software, and to permit persons to whom the Software is 12b8842209SGerd Hoffmann * furnished to do so, subject to the following conditions: 13b8842209SGerd Hoffmann * 14b8842209SGerd Hoffmann * The above copyright notice and this permission notice shall be included in 15b8842209SGerd Hoffmann * all copies or substantial portions of the Software. 16b8842209SGerd Hoffmann * 17b8842209SGerd Hoffmann * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 18b8842209SGerd Hoffmann * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 19b8842209SGerd Hoffmann * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 20b8842209SGerd Hoffmann * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 21b8842209SGerd Hoffmann * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 22b8842209SGerd Hoffmann * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 23b8842209SGerd Hoffmann * THE SOFTWARE. 24b8842209SGerd Hoffmann */ 25baec1910SAndreas Färber #include "hw/hw.h" 26baec1910SAndreas Färber #include "hw/ppc/mac.h" 270d09e41aSPaolo Bonzini #include "hw/ppc/mac_dbdma.h" 284be74634SMarkus Armbruster #include "sysemu/block-backend.h" 299c17d615SPaolo Bonzini #include "sysemu/dma.h" 3059f2a787SGerd Hoffmann 3159f2a787SGerd Hoffmann #include <hw/ide/internal.h> 32b8842209SGerd Hoffmann 3333ce36bbSAlexander Graf /* debug MACIO */ 3433ce36bbSAlexander Graf // #define DEBUG_MACIO 3533ce36bbSAlexander Graf 3633ce36bbSAlexander Graf #ifdef DEBUG_MACIO 3733ce36bbSAlexander Graf static const int debug_macio = 1; 3833ce36bbSAlexander Graf #else 3933ce36bbSAlexander Graf static const int debug_macio = 0; 4033ce36bbSAlexander Graf #endif 4133ce36bbSAlexander Graf 4233ce36bbSAlexander Graf #define MACIO_DPRINTF(fmt, ...) do { \ 4333ce36bbSAlexander Graf if (debug_macio) { \ 4433ce36bbSAlexander Graf printf(fmt , ## __VA_ARGS__); \ 4533ce36bbSAlexander Graf } \ 4633ce36bbSAlexander Graf } while (0) 4733ce36bbSAlexander Graf 4833ce36bbSAlexander Graf 49b8842209SGerd Hoffmann /***********************************************************/ 50b8842209SGerd Hoffmann /* MacIO based PowerPC IDE */ 51b8842209SGerd Hoffmann 5202c7c992SBlue Swirl #define MACIO_PAGE_SIZE 4096 5302c7c992SBlue Swirl 544827ac1eSMark Cave-Ayland static void pmac_dma_read(BlockBackend *blk, 550389b8f8SMark Cave-Ayland int64_t offset, unsigned int bytes, 564827ac1eSMark Cave-Ayland void (*cb)(void *opaque, int ret), void *opaque) 574827ac1eSMark Cave-Ayland { 584827ac1eSMark Cave-Ayland DBDMA_io *io = opaque; 594827ac1eSMark Cave-Ayland MACIOIDEState *m = io->opaque; 604827ac1eSMark Cave-Ayland IDEState *s = idebus_active_if(&m->bus); 614827ac1eSMark Cave-Ayland dma_addr_t dma_addr, dma_len; 624827ac1eSMark Cave-Ayland void *mem; 630389b8f8SMark Cave-Ayland int64_t sector_num; 640389b8f8SMark Cave-Ayland int nsector; 650389b8f8SMark Cave-Ayland uint64_t align = BDRV_SECTOR_SIZE; 660389b8f8SMark Cave-Ayland size_t head_bytes, tail_bytes; 674827ac1eSMark Cave-Ayland 684827ac1eSMark Cave-Ayland qemu_iovec_destroy(&io->iov); 694827ac1eSMark Cave-Ayland qemu_iovec_init(&io->iov, io->len / MACIO_PAGE_SIZE + 1); 704827ac1eSMark Cave-Ayland 710389b8f8SMark Cave-Ayland sector_num = (offset >> 9); 720389b8f8SMark Cave-Ayland nsector = (io->len >> 9); 734827ac1eSMark Cave-Ayland 740389b8f8SMark Cave-Ayland MACIO_DPRINTF("--- DMA read transfer (0x%" HWADDR_PRIx ",0x%x): " 750389b8f8SMark Cave-Ayland "sector_num: %" PRId64 ", nsector: %d\n", io->addr, io->len, 760389b8f8SMark Cave-Ayland sector_num, nsector); 774827ac1eSMark Cave-Ayland 784827ac1eSMark Cave-Ayland dma_addr = io->addr; 794827ac1eSMark Cave-Ayland dma_len = io->len; 804827ac1eSMark Cave-Ayland mem = dma_memory_map(&address_space_memory, dma_addr, &dma_len, 814827ac1eSMark Cave-Ayland DMA_DIRECTION_FROM_DEVICE); 824827ac1eSMark Cave-Ayland 830389b8f8SMark Cave-Ayland if (offset & (align - 1)) { 840389b8f8SMark Cave-Ayland head_bytes = offset & (align - 1); 850389b8f8SMark Cave-Ayland 860389b8f8SMark Cave-Ayland MACIO_DPRINTF("--- DMA unaligned head: sector %" PRId64 ", " 870389b8f8SMark Cave-Ayland "discarding %zu bytes\n", sector_num, head_bytes); 880389b8f8SMark Cave-Ayland 89*ac58fe7bSMark Cave-Ayland qemu_iovec_add(&io->iov, &io->head_remainder, head_bytes); 900389b8f8SMark Cave-Ayland 910389b8f8SMark Cave-Ayland bytes += offset & (align - 1); 920389b8f8SMark Cave-Ayland offset = offset & ~(align - 1); 930389b8f8SMark Cave-Ayland } 940389b8f8SMark Cave-Ayland 954827ac1eSMark Cave-Ayland qemu_iovec_add(&io->iov, mem, io->len); 964827ac1eSMark Cave-Ayland 970389b8f8SMark Cave-Ayland if ((offset + bytes) & (align - 1)) { 980389b8f8SMark Cave-Ayland tail_bytes = (offset + bytes) & (align - 1); 994827ac1eSMark Cave-Ayland 1000389b8f8SMark Cave-Ayland MACIO_DPRINTF("--- DMA unaligned tail: sector %" PRId64 ", " 1010389b8f8SMark Cave-Ayland "discarding bytes %zu\n", sector_num, tail_bytes); 1020389b8f8SMark Cave-Ayland 103*ac58fe7bSMark Cave-Ayland qemu_iovec_add(&io->iov, &io->tail_remainder, align - tail_bytes); 1040389b8f8SMark Cave-Ayland bytes = ROUND_UP(bytes, align); 1054827ac1eSMark Cave-Ayland } 1064827ac1eSMark Cave-Ayland 1074827ac1eSMark Cave-Ayland s->io_buffer_size -= io->len; 1084827ac1eSMark Cave-Ayland s->io_buffer_index += io->len; 1094827ac1eSMark Cave-Ayland 1104827ac1eSMark Cave-Ayland io->len = 0; 1114827ac1eSMark Cave-Ayland 1124827ac1eSMark Cave-Ayland MACIO_DPRINTF("--- Block read transfer - sector_num: %" PRIx64 " " 1130389b8f8SMark Cave-Ayland "nsector: %x\n", (offset >> 9), (bytes >> 9)); 1144827ac1eSMark Cave-Ayland 1150389b8f8SMark Cave-Ayland m->aiocb = blk_aio_readv(blk, (offset >> 9), &io->iov, (bytes >> 9), 1160389b8f8SMark Cave-Ayland cb, io); 1174827ac1eSMark Cave-Ayland } 1184827ac1eSMark Cave-Ayland 119bd4214fcSMark Cave-Ayland static void pmac_dma_write(BlockBackend *blk, 120*ac58fe7bSMark Cave-Ayland int64_t offset, int bytes, 121bd4214fcSMark Cave-Ayland void (*cb)(void *opaque, int ret), void *opaque) 122bd4214fcSMark Cave-Ayland { 123bd4214fcSMark Cave-Ayland DBDMA_io *io = opaque; 124bd4214fcSMark Cave-Ayland MACIOIDEState *m = io->opaque; 125bd4214fcSMark Cave-Ayland IDEState *s = idebus_active_if(&m->bus); 126bd4214fcSMark Cave-Ayland dma_addr_t dma_addr, dma_len; 127bd4214fcSMark Cave-Ayland void *mem; 128*ac58fe7bSMark Cave-Ayland int64_t sector_num; 129*ac58fe7bSMark Cave-Ayland int nsector; 130*ac58fe7bSMark Cave-Ayland uint64_t align = BDRV_SECTOR_SIZE; 131*ac58fe7bSMark Cave-Ayland size_t head_bytes, tail_bytes; 132*ac58fe7bSMark Cave-Ayland bool unaligned_head = false, unaligned_tail = false; 133bd4214fcSMark Cave-Ayland 134bd4214fcSMark Cave-Ayland qemu_iovec_destroy(&io->iov); 135bd4214fcSMark Cave-Ayland qemu_iovec_init(&io->iov, io->len / MACIO_PAGE_SIZE + 1); 136bd4214fcSMark Cave-Ayland 137*ac58fe7bSMark Cave-Ayland sector_num = (offset >> 9); 138bd4214fcSMark Cave-Ayland nsector = (io->len >> 9); 139bd4214fcSMark Cave-Ayland 140*ac58fe7bSMark Cave-Ayland MACIO_DPRINTF("--- DMA write transfer (0x%" HWADDR_PRIx ",0x%x): " 141*ac58fe7bSMark Cave-Ayland "sector_num: %" PRId64 ", nsector: %d\n", io->addr, io->len, 142bd4214fcSMark Cave-Ayland sector_num, nsector); 143bd4214fcSMark Cave-Ayland 144bd4214fcSMark Cave-Ayland dma_addr = io->addr; 145bd4214fcSMark Cave-Ayland dma_len = io->len; 146bd4214fcSMark Cave-Ayland mem = dma_memory_map(&address_space_memory, dma_addr, &dma_len, 147bd4214fcSMark Cave-Ayland DMA_DIRECTION_TO_DEVICE); 148bd4214fcSMark Cave-Ayland 149*ac58fe7bSMark Cave-Ayland if (offset & (align - 1)) { 150*ac58fe7bSMark Cave-Ayland head_bytes = offset & (align - 1); 151*ac58fe7bSMark Cave-Ayland sector_num = ((offset & ~(align - 1)) >> 9); 152*ac58fe7bSMark Cave-Ayland 153*ac58fe7bSMark Cave-Ayland MACIO_DPRINTF("--- DMA unaligned head: pre-reading head sector %" 154*ac58fe7bSMark Cave-Ayland PRId64 "\n", sector_num); 155*ac58fe7bSMark Cave-Ayland 156*ac58fe7bSMark Cave-Ayland blk_pread(s->blk, (sector_num << 9), &io->head_remainder, align); 157*ac58fe7bSMark Cave-Ayland 158*ac58fe7bSMark Cave-Ayland qemu_iovec_add(&io->iov, &io->head_remainder, head_bytes); 159bd4214fcSMark Cave-Ayland qemu_iovec_add(&io->iov, mem, io->len); 160bd4214fcSMark Cave-Ayland 161*ac58fe7bSMark Cave-Ayland bytes += offset & (align - 1); 162*ac58fe7bSMark Cave-Ayland offset = offset & ~(align - 1); 163bd4214fcSMark Cave-Ayland 164*ac58fe7bSMark Cave-Ayland unaligned_head = true; 165bd4214fcSMark Cave-Ayland } 166bd4214fcSMark Cave-Ayland 167*ac58fe7bSMark Cave-Ayland if ((offset + bytes) & (align - 1)) { 168*ac58fe7bSMark Cave-Ayland tail_bytes = (offset + bytes) & (align - 1); 169*ac58fe7bSMark Cave-Ayland sector_num = (((offset + bytes) & ~(align - 1)) >> 9); 170*ac58fe7bSMark Cave-Ayland 171*ac58fe7bSMark Cave-Ayland MACIO_DPRINTF("--- DMA unaligned tail: pre-reading tail sector %" 172*ac58fe7bSMark Cave-Ayland PRId64 "\n", sector_num); 173*ac58fe7bSMark Cave-Ayland 174*ac58fe7bSMark Cave-Ayland blk_pread(s->blk, (sector_num << 9), &io->tail_remainder, align); 175*ac58fe7bSMark Cave-Ayland 176*ac58fe7bSMark Cave-Ayland if (!unaligned_head) { 177*ac58fe7bSMark Cave-Ayland qemu_iovec_add(&io->iov, mem, io->len); 178*ac58fe7bSMark Cave-Ayland } 179*ac58fe7bSMark Cave-Ayland 180*ac58fe7bSMark Cave-Ayland qemu_iovec_add(&io->iov, &io->tail_remainder + tail_bytes, 181*ac58fe7bSMark Cave-Ayland align - tail_bytes); 182*ac58fe7bSMark Cave-Ayland 183*ac58fe7bSMark Cave-Ayland bytes = ROUND_UP(bytes, align); 184*ac58fe7bSMark Cave-Ayland 185*ac58fe7bSMark Cave-Ayland unaligned_tail = true; 186*ac58fe7bSMark Cave-Ayland } 187*ac58fe7bSMark Cave-Ayland 188*ac58fe7bSMark Cave-Ayland if (!unaligned_head && !unaligned_tail) { 189*ac58fe7bSMark Cave-Ayland qemu_iovec_add(&io->iov, mem, io->len); 190*ac58fe7bSMark Cave-Ayland } 191*ac58fe7bSMark Cave-Ayland 192*ac58fe7bSMark Cave-Ayland s->io_buffer_size -= io->len; 193*ac58fe7bSMark Cave-Ayland s->io_buffer_index += io->len; 194bd4214fcSMark Cave-Ayland 195bd4214fcSMark Cave-Ayland io->len = 0; 196bd4214fcSMark Cave-Ayland 197bd4214fcSMark Cave-Ayland MACIO_DPRINTF("--- Block write transfer - sector_num: %" PRIx64 " " 198*ac58fe7bSMark Cave-Ayland "nsector: %x\n", (offset >> 9), (bytes >> 9)); 199bd4214fcSMark Cave-Ayland 200*ac58fe7bSMark Cave-Ayland m->aiocb = blk_aio_writev(blk, (offset >> 9), &io->iov, (bytes >> 9), 201*ac58fe7bSMark Cave-Ayland cb, io); 202bd4214fcSMark Cave-Ayland } 203bd4214fcSMark Cave-Ayland 204b8842209SGerd Hoffmann static void pmac_ide_atapi_transfer_cb(void *opaque, int ret) 205b8842209SGerd Hoffmann { 206b8842209SGerd Hoffmann DBDMA_io *io = opaque; 207b8842209SGerd Hoffmann MACIOIDEState *m = io->opaque; 208b8842209SGerd Hoffmann IDEState *s = idebus_active_if(&m->bus); 2094827ac1eSMark Cave-Ayland int64_t sector_num; 2104827ac1eSMark Cave-Ayland int nsector, remainder; 2110389b8f8SMark Cave-Ayland int64_t offset; 2124827ac1eSMark Cave-Ayland 2134827ac1eSMark Cave-Ayland MACIO_DPRINTF("\ns is %p\n", s); 2144827ac1eSMark Cave-Ayland MACIO_DPRINTF("io_buffer_index: %x\n", s->io_buffer_index); 2154827ac1eSMark Cave-Ayland MACIO_DPRINTF("io_buffer_size: %x packet_transfer_size: %x\n", 2164827ac1eSMark Cave-Ayland s->io_buffer_size, s->packet_transfer_size); 2174827ac1eSMark Cave-Ayland MACIO_DPRINTF("lba: %x\n", s->lba); 2184827ac1eSMark Cave-Ayland MACIO_DPRINTF("io_addr: %" HWADDR_PRIx " io_len: %x\n", io->addr, 2194827ac1eSMark Cave-Ayland io->len); 220b8842209SGerd Hoffmann 221b8842209SGerd Hoffmann if (ret < 0) { 2224827ac1eSMark Cave-Ayland MACIO_DPRINTF("THERE WAS AN ERROR! %d\n", ret); 223b8842209SGerd Hoffmann ide_atapi_io_error(s, ret); 224a597e79cSChristoph Hellwig goto done; 225b8842209SGerd Hoffmann } 226b8842209SGerd Hoffmann 227cae32357SAlexander Graf if (!m->dma_active) { 228cae32357SAlexander Graf MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n", 229cae32357SAlexander Graf s->nsector, io->len, s->status); 230cae32357SAlexander Graf /* data not ready yet, wait for the channel to get restarted */ 231cae32357SAlexander Graf io->processing = false; 232cae32357SAlexander Graf return; 233cae32357SAlexander Graf } 234cae32357SAlexander Graf 2354827ac1eSMark Cave-Ayland if (s->io_buffer_size <= 0) { 236b8842209SGerd Hoffmann ide_atapi_cmd_ok(s); 237cae32357SAlexander Graf m->dma_active = false; 238a597e79cSChristoph Hellwig goto done; 239b8842209SGerd Hoffmann } 240b8842209SGerd Hoffmann 2414827ac1eSMark Cave-Ayland if (io->len == 0) { 2424827ac1eSMark Cave-Ayland MACIO_DPRINTF("End of DMA transfer\n"); 2434827ac1eSMark Cave-Ayland goto done; 24480fc95d8SAlexander Graf } 24580fc95d8SAlexander Graf 2464827ac1eSMark Cave-Ayland if (s->lba == -1) { 2474827ac1eSMark Cave-Ayland /* Non-block ATAPI transfer - just copy to RAM */ 2484827ac1eSMark Cave-Ayland s->io_buffer_size = MIN(s->io_buffer_size, io->len); 2494827ac1eSMark Cave-Ayland cpu_physical_memory_write(io->addr, s->io_buffer, s->io_buffer_size); 2504827ac1eSMark Cave-Ayland ide_atapi_cmd_ok(s); 2514827ac1eSMark Cave-Ayland m->dma_active = false; 2524827ac1eSMark Cave-Ayland goto done; 25380fc95d8SAlexander Graf } 25480fc95d8SAlexander Graf 2554827ac1eSMark Cave-Ayland /* Calculate number of sectors */ 2564827ac1eSMark Cave-Ayland sector_num = (int64_t)(s->lba << 2) + (s->io_buffer_index >> 9); 2574827ac1eSMark Cave-Ayland nsector = (io->len + 0x1ff) >> 9; 2584827ac1eSMark Cave-Ayland remainder = io->len & 0x1ff; 259b8842209SGerd Hoffmann 2600389b8f8SMark Cave-Ayland /* Calculate current offset */ 2610389b8f8SMark Cave-Ayland offset = (int64_t)(s->lba << 11) + s->io_buffer_index; 2620389b8f8SMark Cave-Ayland 2634827ac1eSMark Cave-Ayland MACIO_DPRINTF("nsector: %d remainder: %x\n", nsector, remainder); 2644827ac1eSMark Cave-Ayland MACIO_DPRINTF("sector: %"PRIx64" %zx\n", sector_num, io->iov.size / 512); 26533ce36bbSAlexander Graf 2660389b8f8SMark Cave-Ayland pmac_dma_read(s->blk, offset, io->len, pmac_ide_atapi_transfer_cb, io); 267a597e79cSChristoph Hellwig return; 268a597e79cSChristoph Hellwig 269a597e79cSChristoph Hellwig done: 2704827ac1eSMark Cave-Ayland MACIO_DPRINTF("done DMA\n\n"); 2714be74634SMarkus Armbruster block_acct_done(blk_get_stats(s->blk), &s->acct); 272b8842209SGerd Hoffmann io->dma_end(opaque); 2734827ac1eSMark Cave-Ayland 2744827ac1eSMark Cave-Ayland return; 275b8842209SGerd Hoffmann } 276b8842209SGerd Hoffmann 277b8842209SGerd Hoffmann static void pmac_ide_transfer_cb(void *opaque, int ret) 278b8842209SGerd Hoffmann { 279b8842209SGerd Hoffmann DBDMA_io *io = opaque; 280b8842209SGerd Hoffmann MACIOIDEState *m = io->opaque; 281b8842209SGerd Hoffmann IDEState *s = idebus_active_if(&m->bus); 282b8842209SGerd Hoffmann int64_t sector_num; 283bd4214fcSMark Cave-Ayland int nsector, remainder; 2840389b8f8SMark Cave-Ayland int64_t offset; 285bd4214fcSMark Cave-Ayland 286bd4214fcSMark Cave-Ayland MACIO_DPRINTF("pmac_ide_transfer_cb\n"); 287b8842209SGerd Hoffmann 288b8842209SGerd Hoffmann if (ret < 0) { 28933ce36bbSAlexander Graf MACIO_DPRINTF("DMA error\n"); 290b8842209SGerd Hoffmann m->aiocb = NULL; 291b8842209SGerd Hoffmann ide_dma_error(s); 29280fc95d8SAlexander Graf io->remainder_len = 0; 293a597e79cSChristoph Hellwig goto done; 294b8842209SGerd Hoffmann } 295b8842209SGerd Hoffmann 296cae32357SAlexander Graf if (!m->dma_active) { 297cae32357SAlexander Graf MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n", 298cae32357SAlexander Graf s->nsector, io->len, s->status); 299cae32357SAlexander Graf /* data not ready yet, wait for the channel to get restarted */ 300cae32357SAlexander Graf io->processing = false; 301cae32357SAlexander Graf return; 302cae32357SAlexander Graf } 303cae32357SAlexander Graf 304bd4214fcSMark Cave-Ayland if (s->io_buffer_size <= 0) { 30533ce36bbSAlexander Graf MACIO_DPRINTF("end of transfer\n"); 306b8842209SGerd Hoffmann s->status = READY_STAT | SEEK_STAT; 3079cdd03a7SGerd Hoffmann ide_set_irq(s->bus); 308cae32357SAlexander Graf m->dma_active = false; 309a597e79cSChristoph Hellwig goto done; 310b8842209SGerd Hoffmann } 311b8842209SGerd Hoffmann 312bd4214fcSMark Cave-Ayland if (io->len == 0) { 313bd4214fcSMark Cave-Ayland MACIO_DPRINTF("End of DMA transfer\n"); 314bd4214fcSMark Cave-Ayland goto done; 315bd4214fcSMark Cave-Ayland } 316b8842209SGerd Hoffmann 317bd4214fcSMark Cave-Ayland /* Calculate number of sectors */ 318bd4214fcSMark Cave-Ayland sector_num = ide_get_sector(s) + (s->io_buffer_index >> 9); 3190389b8f8SMark Cave-Ayland offset = (ide_get_sector(s) << 9) + s->io_buffer_index; 320bd4214fcSMark Cave-Ayland nsector = (io->len + 0x1ff) >> 9; 321bd4214fcSMark Cave-Ayland remainder = io->len & 0x1ff; 322b8842209SGerd Hoffmann 323bd4214fcSMark Cave-Ayland s->nsector -= nsector; 32480fc95d8SAlexander Graf 325bd4214fcSMark Cave-Ayland MACIO_DPRINTF("nsector: %d remainder: %x\n", nsector, remainder); 326bd4214fcSMark Cave-Ayland MACIO_DPRINTF("sector: %"PRIx64" %x\n", sector_num, nsector); 32780fc95d8SAlexander Graf 32880fc95d8SAlexander Graf switch (s->dma_cmd) { 32980fc95d8SAlexander Graf case IDE_DMA_READ: 3300389b8f8SMark Cave-Ayland pmac_dma_read(s->blk, offset, io->len, pmac_ide_transfer_cb, io); 33180fc95d8SAlexander Graf break; 33280fc95d8SAlexander Graf case IDE_DMA_WRITE: 333*ac58fe7bSMark Cave-Ayland pmac_dma_write(s->blk, offset, io->len, pmac_ide_transfer_cb, io); 33480fc95d8SAlexander Graf break; 33580fc95d8SAlexander Graf case IDE_DMA_TRIM: 336bd4214fcSMark Cave-Ayland MACIO_DPRINTF("TRIM command issued!"); 337d353fb72SChristoph Hellwig break; 3384e1e0051SChristoph Hellwig } 3393e300fa6SAlexander Graf 340a597e79cSChristoph Hellwig return; 341b9b2008bSPaolo Bonzini 342a597e79cSChristoph Hellwig done: 343a597e79cSChristoph Hellwig if (s->dma_cmd == IDE_DMA_READ || s->dma_cmd == IDE_DMA_WRITE) { 3444be74634SMarkus Armbruster block_acct_done(blk_get_stats(s->blk), &s->acct); 345a597e79cSChristoph Hellwig } 346bd4214fcSMark Cave-Ayland io->dma_end(opaque); 347b8842209SGerd Hoffmann } 348b8842209SGerd Hoffmann 349b8842209SGerd Hoffmann static void pmac_ide_transfer(DBDMA_io *io) 350b8842209SGerd Hoffmann { 351b8842209SGerd Hoffmann MACIOIDEState *m = io->opaque; 352b8842209SGerd Hoffmann IDEState *s = idebus_active_if(&m->bus); 353b8842209SGerd Hoffmann 35433ce36bbSAlexander Graf MACIO_DPRINTF("\n"); 35533ce36bbSAlexander Graf 356cd8722bbSMarkus Armbruster if (s->drive_kind == IDE_CD) { 3574be74634SMarkus Armbruster block_acct_start(blk_get_stats(s->blk), &s->acct, io->len, 3585366d0c8SBenoît Canet BLOCK_ACCT_READ); 3594827ac1eSMark Cave-Ayland 360b8842209SGerd Hoffmann pmac_ide_atapi_transfer_cb(io, 0); 361b8842209SGerd Hoffmann return; 362b8842209SGerd Hoffmann } 363b8842209SGerd Hoffmann 364a597e79cSChristoph Hellwig switch (s->dma_cmd) { 365a597e79cSChristoph Hellwig case IDE_DMA_READ: 3664be74634SMarkus Armbruster block_acct_start(blk_get_stats(s->blk), &s->acct, io->len, 3675366d0c8SBenoît Canet BLOCK_ACCT_READ); 368a597e79cSChristoph Hellwig break; 369a597e79cSChristoph Hellwig case IDE_DMA_WRITE: 3704be74634SMarkus Armbruster block_acct_start(blk_get_stats(s->blk), &s->acct, io->len, 3715366d0c8SBenoît Canet BLOCK_ACCT_WRITE); 372a597e79cSChristoph Hellwig break; 373a597e79cSChristoph Hellwig default: 374a597e79cSChristoph Hellwig break; 375a597e79cSChristoph Hellwig } 376a597e79cSChristoph Hellwig 377b8842209SGerd Hoffmann pmac_ide_transfer_cb(io, 0); 378b8842209SGerd Hoffmann } 379b8842209SGerd Hoffmann 380b8842209SGerd Hoffmann static void pmac_ide_flush(DBDMA_io *io) 381b8842209SGerd Hoffmann { 382b8842209SGerd Hoffmann MACIOIDEState *m = io->opaque; 383b8842209SGerd Hoffmann 384922453bcSStefan Hajnoczi if (m->aiocb) { 3854be74634SMarkus Armbruster blk_drain_all(); 386922453bcSStefan Hajnoczi } 387b8842209SGerd Hoffmann } 388b8842209SGerd Hoffmann 389b8842209SGerd Hoffmann /* PowerMac IDE memory IO */ 390b8842209SGerd Hoffmann static void pmac_ide_writeb (void *opaque, 391a8170e5eSAvi Kivity hwaddr addr, uint32_t val) 392b8842209SGerd Hoffmann { 393b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 394b8842209SGerd Hoffmann 395b8842209SGerd Hoffmann addr = (addr & 0xFFF) >> 4; 396b8842209SGerd Hoffmann switch (addr) { 397b8842209SGerd Hoffmann case 1 ... 7: 398b8842209SGerd Hoffmann ide_ioport_write(&d->bus, addr, val); 399b8842209SGerd Hoffmann break; 400b8842209SGerd Hoffmann case 8: 401b8842209SGerd Hoffmann case 22: 402b8842209SGerd Hoffmann ide_cmd_write(&d->bus, 0, val); 403b8842209SGerd Hoffmann break; 404b8842209SGerd Hoffmann default: 405b8842209SGerd Hoffmann break; 406b8842209SGerd Hoffmann } 407b8842209SGerd Hoffmann } 408b8842209SGerd Hoffmann 409a8170e5eSAvi Kivity static uint32_t pmac_ide_readb (void *opaque,hwaddr addr) 410b8842209SGerd Hoffmann { 411b8842209SGerd Hoffmann uint8_t retval; 412b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 413b8842209SGerd Hoffmann 414b8842209SGerd Hoffmann addr = (addr & 0xFFF) >> 4; 415b8842209SGerd Hoffmann switch (addr) { 416b8842209SGerd Hoffmann case 1 ... 7: 417b8842209SGerd Hoffmann retval = ide_ioport_read(&d->bus, addr); 418b8842209SGerd Hoffmann break; 419b8842209SGerd Hoffmann case 8: 420b8842209SGerd Hoffmann case 22: 421b8842209SGerd Hoffmann retval = ide_status_read(&d->bus, 0); 422b8842209SGerd Hoffmann break; 423b8842209SGerd Hoffmann default: 424b8842209SGerd Hoffmann retval = 0xFF; 425b8842209SGerd Hoffmann break; 426b8842209SGerd Hoffmann } 427b8842209SGerd Hoffmann return retval; 428b8842209SGerd Hoffmann } 429b8842209SGerd Hoffmann 430b8842209SGerd Hoffmann static void pmac_ide_writew (void *opaque, 431a8170e5eSAvi Kivity hwaddr addr, uint32_t val) 432b8842209SGerd Hoffmann { 433b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 434b8842209SGerd Hoffmann 435b8842209SGerd Hoffmann addr = (addr & 0xFFF) >> 4; 436b8842209SGerd Hoffmann val = bswap16(val); 437b8842209SGerd Hoffmann if (addr == 0) { 438b8842209SGerd Hoffmann ide_data_writew(&d->bus, 0, val); 439b8842209SGerd Hoffmann } 440b8842209SGerd Hoffmann } 441b8842209SGerd Hoffmann 442a8170e5eSAvi Kivity static uint32_t pmac_ide_readw (void *opaque,hwaddr addr) 443b8842209SGerd Hoffmann { 444b8842209SGerd Hoffmann uint16_t retval; 445b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 446b8842209SGerd Hoffmann 447b8842209SGerd Hoffmann addr = (addr & 0xFFF) >> 4; 448b8842209SGerd Hoffmann if (addr == 0) { 449b8842209SGerd Hoffmann retval = ide_data_readw(&d->bus, 0); 450b8842209SGerd Hoffmann } else { 451b8842209SGerd Hoffmann retval = 0xFFFF; 452b8842209SGerd Hoffmann } 453b8842209SGerd Hoffmann retval = bswap16(retval); 454b8842209SGerd Hoffmann return retval; 455b8842209SGerd Hoffmann } 456b8842209SGerd Hoffmann 457b8842209SGerd Hoffmann static void pmac_ide_writel (void *opaque, 458a8170e5eSAvi Kivity hwaddr addr, uint32_t val) 459b8842209SGerd Hoffmann { 460b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 461b8842209SGerd Hoffmann 462b8842209SGerd Hoffmann addr = (addr & 0xFFF) >> 4; 463b8842209SGerd Hoffmann val = bswap32(val); 464b8842209SGerd Hoffmann if (addr == 0) { 465b8842209SGerd Hoffmann ide_data_writel(&d->bus, 0, val); 466b8842209SGerd Hoffmann } 467b8842209SGerd Hoffmann } 468b8842209SGerd Hoffmann 469a8170e5eSAvi Kivity static uint32_t pmac_ide_readl (void *opaque,hwaddr addr) 470b8842209SGerd Hoffmann { 471b8842209SGerd Hoffmann uint32_t retval; 472b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 473b8842209SGerd Hoffmann 474b8842209SGerd Hoffmann addr = (addr & 0xFFF) >> 4; 475b8842209SGerd Hoffmann if (addr == 0) { 476b8842209SGerd Hoffmann retval = ide_data_readl(&d->bus, 0); 477b8842209SGerd Hoffmann } else { 478b8842209SGerd Hoffmann retval = 0xFFFFFFFF; 479b8842209SGerd Hoffmann } 480b8842209SGerd Hoffmann retval = bswap32(retval); 481b8842209SGerd Hoffmann return retval; 482b8842209SGerd Hoffmann } 483b8842209SGerd Hoffmann 484a348f108SStefan Weil static const MemoryRegionOps pmac_ide_ops = { 48523c5e4caSAvi Kivity .old_mmio = { 48623c5e4caSAvi Kivity .write = { 487b8842209SGerd Hoffmann pmac_ide_writeb, 488b8842209SGerd Hoffmann pmac_ide_writew, 489b8842209SGerd Hoffmann pmac_ide_writel, 49023c5e4caSAvi Kivity }, 49123c5e4caSAvi Kivity .read = { 492b8842209SGerd Hoffmann pmac_ide_readb, 493b8842209SGerd Hoffmann pmac_ide_readw, 494b8842209SGerd Hoffmann pmac_ide_readl, 49523c5e4caSAvi Kivity }, 49623c5e4caSAvi Kivity }, 49723c5e4caSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 498b8842209SGerd Hoffmann }; 499b8842209SGerd Hoffmann 50044bfa332SJuan Quintela static const VMStateDescription vmstate_pmac = { 50144bfa332SJuan Quintela .name = "ide", 50244bfa332SJuan Quintela .version_id = 3, 50344bfa332SJuan Quintela .minimum_version_id = 0, 50444bfa332SJuan Quintela .fields = (VMStateField[]) { 50544bfa332SJuan Quintela VMSTATE_IDE_BUS(bus, MACIOIDEState), 50644bfa332SJuan Quintela VMSTATE_IDE_DRIVES(bus.ifs, MACIOIDEState), 50744bfa332SJuan Quintela VMSTATE_END_OF_LIST() 508b8842209SGerd Hoffmann } 50944bfa332SJuan Quintela }; 510b8842209SGerd Hoffmann 51107a7484eSAndreas Färber static void macio_ide_reset(DeviceState *dev) 512b8842209SGerd Hoffmann { 51307a7484eSAndreas Färber MACIOIDEState *d = MACIO_IDE(dev); 514b8842209SGerd Hoffmann 5154a643563SBlue Swirl ide_bus_reset(&d->bus); 516b8842209SGerd Hoffmann } 517b8842209SGerd Hoffmann 5184aa3510fSAlexander Graf static int ide_nop_int(IDEDMA *dma, int x) 5194aa3510fSAlexander Graf { 5204aa3510fSAlexander Graf return 0; 5214aa3510fSAlexander Graf } 5224aa3510fSAlexander Graf 5233251bdcfSJohn Snow static int32_t ide_nop_int32(IDEDMA *dma, int x) 5243251bdcfSJohn Snow { 5253251bdcfSJohn Snow return 0; 5263251bdcfSJohn Snow } 5273251bdcfSJohn Snow 5284aa3510fSAlexander Graf static void ide_dbdma_start(IDEDMA *dma, IDEState *s, 529097310b5SMarkus Armbruster BlockCompletionFunc *cb) 5304aa3510fSAlexander Graf { 5314aa3510fSAlexander Graf MACIOIDEState *m = container_of(dma, MACIOIDEState, dma); 5324827ac1eSMark Cave-Ayland DBDMAState *dbdma = m->dbdma; 5334827ac1eSMark Cave-Ayland DBDMA_io *io; 5344827ac1eSMark Cave-Ayland int i; 5354827ac1eSMark Cave-Ayland 5364827ac1eSMark Cave-Ayland s->io_buffer_index = 0; 537bd4214fcSMark Cave-Ayland if (s->drive_kind == IDE_CD) { 5384827ac1eSMark Cave-Ayland s->io_buffer_size = s->packet_transfer_size; 539bd4214fcSMark Cave-Ayland } else { 540bd4214fcSMark Cave-Ayland s->io_buffer_size = s->nsector * 0x200; 541bd4214fcSMark Cave-Ayland } 5424827ac1eSMark Cave-Ayland 5434827ac1eSMark Cave-Ayland MACIO_DPRINTF("\n\n------------ IDE transfer\n"); 5444827ac1eSMark Cave-Ayland MACIO_DPRINTF("buffer_size: %x buffer_index: %x\n", 5454827ac1eSMark Cave-Ayland s->io_buffer_size, s->io_buffer_index); 5464827ac1eSMark Cave-Ayland MACIO_DPRINTF("lba: %x size: %x\n", s->lba, s->io_buffer_size); 5474827ac1eSMark Cave-Ayland MACIO_DPRINTF("-------------------------\n"); 5484827ac1eSMark Cave-Ayland 5494827ac1eSMark Cave-Ayland for (i = 0; i < DBDMA_CHANNELS; i++) { 5504827ac1eSMark Cave-Ayland io = &dbdma->channels[i].io; 5514827ac1eSMark Cave-Ayland 5524827ac1eSMark Cave-Ayland if (io->opaque == m) { 5534827ac1eSMark Cave-Ayland io->remainder_len = 0; 5544827ac1eSMark Cave-Ayland } 5554827ac1eSMark Cave-Ayland } 5564aa3510fSAlexander Graf 5574aa3510fSAlexander Graf MACIO_DPRINTF("\n"); 558cae32357SAlexander Graf m->dma_active = true; 5594aa3510fSAlexander Graf DBDMA_kick(m->dbdma); 5604aa3510fSAlexander Graf } 5614aa3510fSAlexander Graf 5624aa3510fSAlexander Graf static const IDEDMAOps dbdma_ops = { 5634aa3510fSAlexander Graf .start_dma = ide_dbdma_start, 5643251bdcfSJohn Snow .prepare_buf = ide_nop_int32, 5654aa3510fSAlexander Graf .rw_buf = ide_nop_int, 5664aa3510fSAlexander Graf }; 5674aa3510fSAlexander Graf 56807a7484eSAndreas Färber static void macio_ide_realizefn(DeviceState *dev, Error **errp) 569b8842209SGerd Hoffmann { 57007a7484eSAndreas Färber MACIOIDEState *s = MACIO_IDE(dev); 571b8842209SGerd Hoffmann 57207a7484eSAndreas Färber ide_init2(&s->bus, s->irq); 5734aa3510fSAlexander Graf 5744aa3510fSAlexander Graf /* Register DMA callbacks */ 5754aa3510fSAlexander Graf s->dma.ops = &dbdma_ops; 5764aa3510fSAlexander Graf s->bus.dma = &s->dma; 577b8842209SGerd Hoffmann } 57807a7484eSAndreas Färber 57907a7484eSAndreas Färber static void macio_ide_initfn(Object *obj) 58007a7484eSAndreas Färber { 58107a7484eSAndreas Färber SysBusDevice *d = SYS_BUS_DEVICE(obj); 58207a7484eSAndreas Färber MACIOIDEState *s = MACIO_IDE(obj); 58307a7484eSAndreas Färber 584c6baf942SAndreas Färber ide_bus_new(&s->bus, sizeof(s->bus), DEVICE(obj), 0, 2); 5851437c94bSPaolo Bonzini memory_region_init_io(&s->mem, obj, &pmac_ide_ops, s, "pmac-ide", 0x1000); 58607a7484eSAndreas Färber sysbus_init_mmio(d, &s->mem); 58707a7484eSAndreas Färber sysbus_init_irq(d, &s->irq); 58807a7484eSAndreas Färber sysbus_init_irq(d, &s->dma_irq); 58907a7484eSAndreas Färber } 59007a7484eSAndreas Färber 59107a7484eSAndreas Färber static void macio_ide_class_init(ObjectClass *oc, void *data) 59207a7484eSAndreas Färber { 59307a7484eSAndreas Färber DeviceClass *dc = DEVICE_CLASS(oc); 59407a7484eSAndreas Färber 59507a7484eSAndreas Färber dc->realize = macio_ide_realizefn; 59607a7484eSAndreas Färber dc->reset = macio_ide_reset; 59707a7484eSAndreas Färber dc->vmsd = &vmstate_pmac; 59807a7484eSAndreas Färber } 59907a7484eSAndreas Färber 60007a7484eSAndreas Färber static const TypeInfo macio_ide_type_info = { 60107a7484eSAndreas Färber .name = TYPE_MACIO_IDE, 60207a7484eSAndreas Färber .parent = TYPE_SYS_BUS_DEVICE, 60307a7484eSAndreas Färber .instance_size = sizeof(MACIOIDEState), 60407a7484eSAndreas Färber .instance_init = macio_ide_initfn, 60507a7484eSAndreas Färber .class_init = macio_ide_class_init, 60607a7484eSAndreas Färber }; 60707a7484eSAndreas Färber 60807a7484eSAndreas Färber static void macio_ide_register_types(void) 60907a7484eSAndreas Färber { 61007a7484eSAndreas Färber type_register_static(&macio_ide_type_info); 61107a7484eSAndreas Färber } 61207a7484eSAndreas Färber 61314eefd0eSAlexander Graf /* hd_table must contain 2 block drivers */ 61407a7484eSAndreas Färber void macio_ide_init_drives(MACIOIDEState *s, DriveInfo **hd_table) 61507a7484eSAndreas Färber { 61607a7484eSAndreas Färber int i; 61707a7484eSAndreas Färber 61807a7484eSAndreas Färber for (i = 0; i < 2; i++) { 61907a7484eSAndreas Färber if (hd_table[i]) { 62007a7484eSAndreas Färber ide_create_drive(&s->bus, i, hd_table[i]); 62107a7484eSAndreas Färber } 62207a7484eSAndreas Färber } 62307a7484eSAndreas Färber } 62407a7484eSAndreas Färber 62507a7484eSAndreas Färber void macio_ide_register_dma(MACIOIDEState *s, void *dbdma, int channel) 62607a7484eSAndreas Färber { 6274aa3510fSAlexander Graf s->dbdma = dbdma; 62807a7484eSAndreas Färber DBDMA_register_channel(dbdma, channel, s->dma_irq, 62907a7484eSAndreas Färber pmac_ide_transfer, pmac_ide_flush, s); 63007a7484eSAndreas Färber } 63107a7484eSAndreas Färber 63207a7484eSAndreas Färber type_init(macio_ide_register_types) 633