xref: /qemu/hw/ide/macio.c (revision a9c94277f07d19d3eb14f199c3e93491aa3eae0e)
1b8842209SGerd Hoffmann /*
2b8842209SGerd Hoffmann  * QEMU IDE Emulation: MacIO support.
3b8842209SGerd Hoffmann  *
4b8842209SGerd Hoffmann  * Copyright (c) 2003 Fabrice Bellard
5b8842209SGerd Hoffmann  * Copyright (c) 2006 Openedhand Ltd.
6b8842209SGerd Hoffmann  *
7b8842209SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
8b8842209SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
9b8842209SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
10b8842209SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11b8842209SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
12b8842209SGerd Hoffmann  * furnished to do so, subject to the following conditions:
13b8842209SGerd Hoffmann  *
14b8842209SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
15b8842209SGerd Hoffmann  * all copies or substantial portions of the Software.
16b8842209SGerd Hoffmann  *
17b8842209SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18b8842209SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19b8842209SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20b8842209SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21b8842209SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22b8842209SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23b8842209SGerd Hoffmann  * THE SOFTWARE.
24b8842209SGerd Hoffmann  */
2553239262SPeter Maydell #include "qemu/osdep.h"
26baec1910SAndreas Färber #include "hw/hw.h"
27baec1910SAndreas Färber #include "hw/ppc/mac.h"
280d09e41aSPaolo Bonzini #include "hw/ppc/mac_dbdma.h"
294be74634SMarkus Armbruster #include "sysemu/block-backend.h"
309c17d615SPaolo Bonzini #include "sysemu/dma.h"
3159f2a787SGerd Hoffmann 
32*a9c94277SMarkus Armbruster #include "hw/ide/internal.h"
33b8842209SGerd Hoffmann 
3433ce36bbSAlexander Graf /* debug MACIO */
3533ce36bbSAlexander Graf // #define DEBUG_MACIO
3633ce36bbSAlexander Graf 
3733ce36bbSAlexander Graf #ifdef DEBUG_MACIO
3833ce36bbSAlexander Graf static const int debug_macio = 1;
3933ce36bbSAlexander Graf #else
4033ce36bbSAlexander Graf static const int debug_macio = 0;
4133ce36bbSAlexander Graf #endif
4233ce36bbSAlexander Graf 
4333ce36bbSAlexander Graf #define MACIO_DPRINTF(fmt, ...) do { \
4433ce36bbSAlexander Graf         if (debug_macio) { \
4533ce36bbSAlexander Graf             printf(fmt , ## __VA_ARGS__); \
4633ce36bbSAlexander Graf         } \
4733ce36bbSAlexander Graf     } while (0)
4833ce36bbSAlexander Graf 
4933ce36bbSAlexander Graf 
50b8842209SGerd Hoffmann /***********************************************************/
51b8842209SGerd Hoffmann /* MacIO based PowerPC IDE */
52b8842209SGerd Hoffmann 
5302c7c992SBlue Swirl #define MACIO_PAGE_SIZE 4096
5402c7c992SBlue Swirl 
55b01d44cdSMark Cave-Ayland /*
56b01d44cdSMark Cave-Ayland  * Unaligned DMA read/write access functions required for OS X/Darwin which
57b01d44cdSMark Cave-Ayland  * don't perform DMA transactions on sector boundaries. These functions are
58cab3a356SKevin Wolf  * modelled on bdrv_co_preadv()/bdrv_co_pwritev() and so should be easy to
59cab3a356SKevin Wolf  * remove if the unaligned block APIs are ever exposed.
60b01d44cdSMark Cave-Ayland  */
61b01d44cdSMark Cave-Ayland 
624827ac1eSMark Cave-Ayland static void pmac_dma_read(BlockBackend *blk,
630389b8f8SMark Cave-Ayland                           int64_t offset, unsigned int bytes,
644827ac1eSMark Cave-Ayland                           void (*cb)(void *opaque, int ret), void *opaque)
654827ac1eSMark Cave-Ayland {
664827ac1eSMark Cave-Ayland     DBDMA_io *io = opaque;
674827ac1eSMark Cave-Ayland     MACIOIDEState *m = io->opaque;
684827ac1eSMark Cave-Ayland     IDEState *s = idebus_active_if(&m->bus);
69bc9ca595SMark Cave-Ayland     dma_addr_t dma_addr;
700389b8f8SMark Cave-Ayland     int64_t sector_num;
710389b8f8SMark Cave-Ayland     int nsector;
720389b8f8SMark Cave-Ayland     uint64_t align = BDRV_SECTOR_SIZE;
730389b8f8SMark Cave-Ayland     size_t head_bytes, tail_bytes;
744827ac1eSMark Cave-Ayland 
754827ac1eSMark Cave-Ayland     qemu_iovec_destroy(&io->iov);
764827ac1eSMark Cave-Ayland     qemu_iovec_init(&io->iov, io->len / MACIO_PAGE_SIZE + 1);
774827ac1eSMark Cave-Ayland 
780389b8f8SMark Cave-Ayland     sector_num = (offset >> 9);
790389b8f8SMark Cave-Ayland     nsector = (io->len >> 9);
804827ac1eSMark Cave-Ayland 
810389b8f8SMark Cave-Ayland     MACIO_DPRINTF("--- DMA read transfer (0x%" HWADDR_PRIx ",0x%x): "
820389b8f8SMark Cave-Ayland                   "sector_num: %" PRId64 ", nsector: %d\n", io->addr, io->len,
830389b8f8SMark Cave-Ayland                   sector_num, nsector);
844827ac1eSMark Cave-Ayland 
854827ac1eSMark Cave-Ayland     dma_addr = io->addr;
86bc9ca595SMark Cave-Ayland     io->dir = DMA_DIRECTION_FROM_DEVICE;
87bc9ca595SMark Cave-Ayland     io->dma_len = io->len;
88bc9ca595SMark Cave-Ayland     io->dma_mem = dma_memory_map(&address_space_memory, dma_addr, &io->dma_len,
89bc9ca595SMark Cave-Ayland                                  io->dir);
904827ac1eSMark Cave-Ayland 
910389b8f8SMark Cave-Ayland     if (offset & (align - 1)) {
920389b8f8SMark Cave-Ayland         head_bytes = offset & (align - 1);
930389b8f8SMark Cave-Ayland 
940389b8f8SMark Cave-Ayland         MACIO_DPRINTF("--- DMA unaligned head: sector %" PRId64 ", "
950389b8f8SMark Cave-Ayland                       "discarding %zu bytes\n", sector_num, head_bytes);
960389b8f8SMark Cave-Ayland 
97ac58fe7bSMark Cave-Ayland         qemu_iovec_add(&io->iov, &io->head_remainder, head_bytes);
980389b8f8SMark Cave-Ayland 
990389b8f8SMark Cave-Ayland         bytes += offset & (align - 1);
1000389b8f8SMark Cave-Ayland         offset = offset & ~(align - 1);
1010389b8f8SMark Cave-Ayland     }
1020389b8f8SMark Cave-Ayland 
103bc9ca595SMark Cave-Ayland     qemu_iovec_add(&io->iov, io->dma_mem, io->len);
1044827ac1eSMark Cave-Ayland 
1050389b8f8SMark Cave-Ayland     if ((offset + bytes) & (align - 1)) {
1060389b8f8SMark Cave-Ayland         tail_bytes = (offset + bytes) & (align - 1);
1074827ac1eSMark Cave-Ayland 
1080389b8f8SMark Cave-Ayland         MACIO_DPRINTF("--- DMA unaligned tail: sector %" PRId64 ", "
1090389b8f8SMark Cave-Ayland                       "discarding bytes %zu\n", sector_num, tail_bytes);
1100389b8f8SMark Cave-Ayland 
111ac58fe7bSMark Cave-Ayland         qemu_iovec_add(&io->iov, &io->tail_remainder, align - tail_bytes);
1120389b8f8SMark Cave-Ayland         bytes = ROUND_UP(bytes, align);
1134827ac1eSMark Cave-Ayland     }
1144827ac1eSMark Cave-Ayland 
1154827ac1eSMark Cave-Ayland     s->io_buffer_size -= io->len;
1164827ac1eSMark Cave-Ayland     s->io_buffer_index += io->len;
1174827ac1eSMark Cave-Ayland 
1184827ac1eSMark Cave-Ayland     io->len = 0;
1194827ac1eSMark Cave-Ayland 
1204827ac1eSMark Cave-Ayland     MACIO_DPRINTF("--- Block read transfer - sector_num: %" PRIx64 "  "
1210389b8f8SMark Cave-Ayland                   "nsector: %x\n", (offset >> 9), (bytes >> 9));
1224827ac1eSMark Cave-Ayland 
123d4f510ebSEric Blake     s->bus->dma->aiocb = blk_aio_preadv(blk, offset, &io->iov, 0, cb, io);
1244827ac1eSMark Cave-Ayland }
1254827ac1eSMark Cave-Ayland 
126bd4214fcSMark Cave-Ayland static void pmac_dma_write(BlockBackend *blk,
127ac58fe7bSMark Cave-Ayland                          int64_t offset, int bytes,
128bd4214fcSMark Cave-Ayland                          void (*cb)(void *opaque, int ret), void *opaque)
129bd4214fcSMark Cave-Ayland {
130bd4214fcSMark Cave-Ayland     DBDMA_io *io = opaque;
131bd4214fcSMark Cave-Ayland     MACIOIDEState *m = io->opaque;
132bd4214fcSMark Cave-Ayland     IDEState *s = idebus_active_if(&m->bus);
133bc9ca595SMark Cave-Ayland     dma_addr_t dma_addr;
134ac58fe7bSMark Cave-Ayland     int64_t sector_num;
135ac58fe7bSMark Cave-Ayland     int nsector;
136ac58fe7bSMark Cave-Ayland     uint64_t align = BDRV_SECTOR_SIZE;
137ac58fe7bSMark Cave-Ayland     size_t head_bytes, tail_bytes;
138ac58fe7bSMark Cave-Ayland     bool unaligned_head = false, unaligned_tail = false;
139bd4214fcSMark Cave-Ayland 
140bd4214fcSMark Cave-Ayland     qemu_iovec_destroy(&io->iov);
141bd4214fcSMark Cave-Ayland     qemu_iovec_init(&io->iov, io->len / MACIO_PAGE_SIZE + 1);
142bd4214fcSMark Cave-Ayland 
143ac58fe7bSMark Cave-Ayland     sector_num = (offset >> 9);
144bd4214fcSMark Cave-Ayland     nsector = (io->len >> 9);
145bd4214fcSMark Cave-Ayland 
146ac58fe7bSMark Cave-Ayland     MACIO_DPRINTF("--- DMA write transfer (0x%" HWADDR_PRIx ",0x%x): "
147ac58fe7bSMark Cave-Ayland                   "sector_num: %" PRId64 ", nsector: %d\n", io->addr, io->len,
148bd4214fcSMark Cave-Ayland                   sector_num, nsector);
149bd4214fcSMark Cave-Ayland 
150bd4214fcSMark Cave-Ayland     dma_addr = io->addr;
151bc9ca595SMark Cave-Ayland     io->dir = DMA_DIRECTION_TO_DEVICE;
152bc9ca595SMark Cave-Ayland     io->dma_len = io->len;
153bc9ca595SMark Cave-Ayland     io->dma_mem = dma_memory_map(&address_space_memory, dma_addr, &io->dma_len,
154bc9ca595SMark Cave-Ayland                                  io->dir);
155bd4214fcSMark Cave-Ayland 
156ac58fe7bSMark Cave-Ayland     if (offset & (align - 1)) {
157ac58fe7bSMark Cave-Ayland         head_bytes = offset & (align - 1);
158ac58fe7bSMark Cave-Ayland         sector_num = ((offset & ~(align - 1)) >> 9);
159ac58fe7bSMark Cave-Ayland 
160ac58fe7bSMark Cave-Ayland         MACIO_DPRINTF("--- DMA unaligned head: pre-reading head sector %"
161ac58fe7bSMark Cave-Ayland                       PRId64 "\n", sector_num);
162ac58fe7bSMark Cave-Ayland 
163ac58fe7bSMark Cave-Ayland         blk_pread(s->blk, (sector_num << 9), &io->head_remainder, align);
164ac58fe7bSMark Cave-Ayland 
165ac58fe7bSMark Cave-Ayland         qemu_iovec_add(&io->iov, &io->head_remainder, head_bytes);
166bc9ca595SMark Cave-Ayland         qemu_iovec_add(&io->iov, io->dma_mem, io->len);
167bd4214fcSMark Cave-Ayland 
168ac58fe7bSMark Cave-Ayland         bytes += offset & (align - 1);
169ac58fe7bSMark Cave-Ayland         offset = offset & ~(align - 1);
170bd4214fcSMark Cave-Ayland 
171ac58fe7bSMark Cave-Ayland         unaligned_head = true;
172bd4214fcSMark Cave-Ayland     }
173bd4214fcSMark Cave-Ayland 
174ac58fe7bSMark Cave-Ayland     if ((offset + bytes) & (align - 1)) {
175ac58fe7bSMark Cave-Ayland         tail_bytes = (offset + bytes) & (align - 1);
176ac58fe7bSMark Cave-Ayland         sector_num = (((offset + bytes) & ~(align - 1)) >> 9);
177ac58fe7bSMark Cave-Ayland 
178ac58fe7bSMark Cave-Ayland         MACIO_DPRINTF("--- DMA unaligned tail: pre-reading tail sector %"
179ac58fe7bSMark Cave-Ayland                       PRId64 "\n", sector_num);
180ac58fe7bSMark Cave-Ayland 
181ac58fe7bSMark Cave-Ayland         blk_pread(s->blk, (sector_num << 9), &io->tail_remainder, align);
182ac58fe7bSMark Cave-Ayland 
183ac58fe7bSMark Cave-Ayland         if (!unaligned_head) {
184bc9ca595SMark Cave-Ayland             qemu_iovec_add(&io->iov, io->dma_mem, io->len);
185ac58fe7bSMark Cave-Ayland         }
186ac58fe7bSMark Cave-Ayland 
187ac58fe7bSMark Cave-Ayland         qemu_iovec_add(&io->iov, &io->tail_remainder + tail_bytes,
188ac58fe7bSMark Cave-Ayland                        align - tail_bytes);
189ac58fe7bSMark Cave-Ayland 
190ac58fe7bSMark Cave-Ayland         bytes = ROUND_UP(bytes, align);
191ac58fe7bSMark Cave-Ayland 
192ac58fe7bSMark Cave-Ayland         unaligned_tail = true;
193ac58fe7bSMark Cave-Ayland     }
194ac58fe7bSMark Cave-Ayland 
195ac58fe7bSMark Cave-Ayland     if (!unaligned_head && !unaligned_tail) {
196bc9ca595SMark Cave-Ayland         qemu_iovec_add(&io->iov, io->dma_mem, io->len);
197ac58fe7bSMark Cave-Ayland     }
198ac58fe7bSMark Cave-Ayland 
199ac58fe7bSMark Cave-Ayland     s->io_buffer_size -= io->len;
200ac58fe7bSMark Cave-Ayland     s->io_buffer_index += io->len;
201bd4214fcSMark Cave-Ayland 
202bd4214fcSMark Cave-Ayland     io->len = 0;
203bd4214fcSMark Cave-Ayland 
204bd4214fcSMark Cave-Ayland     MACIO_DPRINTF("--- Block write transfer - sector_num: %" PRIx64 "  "
205ac58fe7bSMark Cave-Ayland                   "nsector: %x\n", (offset >> 9), (bytes >> 9));
206bd4214fcSMark Cave-Ayland 
207d4f510ebSEric Blake     s->bus->dma->aiocb = blk_aio_pwritev(blk, offset, &io->iov, 0, cb, io);
208bd4214fcSMark Cave-Ayland }
209bd4214fcSMark Cave-Ayland 
2100e826a06SAurelien Jarno static void pmac_dma_trim(BlockBackend *blk,
2110e826a06SAurelien Jarno                         int64_t offset, int bytes,
2120e826a06SAurelien Jarno                         void (*cb)(void *opaque, int ret), void *opaque)
2130e826a06SAurelien Jarno {
2140e826a06SAurelien Jarno     DBDMA_io *io = opaque;
2150e826a06SAurelien Jarno     MACIOIDEState *m = io->opaque;
2160e826a06SAurelien Jarno     IDEState *s = idebus_active_if(&m->bus);
217bc9ca595SMark Cave-Ayland     dma_addr_t dma_addr;
2180e826a06SAurelien Jarno 
2190e826a06SAurelien Jarno     qemu_iovec_destroy(&io->iov);
2200e826a06SAurelien Jarno     qemu_iovec_init(&io->iov, io->len / MACIO_PAGE_SIZE + 1);
2210e826a06SAurelien Jarno 
2220e826a06SAurelien Jarno     dma_addr = io->addr;
223bc9ca595SMark Cave-Ayland     io->dir = DMA_DIRECTION_TO_DEVICE;
224bc9ca595SMark Cave-Ayland     io->dma_len = io->len;
225bc9ca595SMark Cave-Ayland     io->dma_mem = dma_memory_map(&address_space_memory, dma_addr, &io->dma_len,
226bc9ca595SMark Cave-Ayland                                  io->dir);
2270e826a06SAurelien Jarno 
228bc9ca595SMark Cave-Ayland     qemu_iovec_add(&io->iov, io->dma_mem, io->len);
2290e826a06SAurelien Jarno     s->io_buffer_size -= io->len;
2300e826a06SAurelien Jarno     s->io_buffer_index += io->len;
2310e826a06SAurelien Jarno     io->len = 0;
2320e826a06SAurelien Jarno 
2338a8e63ebSPaolo Bonzini     s->bus->dma->aiocb = ide_issue_trim(offset, &io->iov, cb, io, blk);
2340e826a06SAurelien Jarno }
2350e826a06SAurelien Jarno 
236b8842209SGerd Hoffmann static void pmac_ide_atapi_transfer_cb(void *opaque, int ret)
237b8842209SGerd Hoffmann {
238b8842209SGerd Hoffmann     DBDMA_io *io = opaque;
239b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
240b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
2410389b8f8SMark Cave-Ayland     int64_t offset;
2424827ac1eSMark Cave-Ayland 
243b01d44cdSMark Cave-Ayland     MACIO_DPRINTF("pmac_ide_atapi_transfer_cb\n");
244b8842209SGerd Hoffmann 
245b8842209SGerd Hoffmann     if (ret < 0) {
246b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("DMA error: %d\n", ret);
247b8842209SGerd Hoffmann         ide_atapi_io_error(s, ret);
248a597e79cSChristoph Hellwig         goto done;
249b8842209SGerd Hoffmann     }
250b8842209SGerd Hoffmann 
251cae32357SAlexander Graf     if (!m->dma_active) {
252cae32357SAlexander Graf         MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n",
253cae32357SAlexander Graf                       s->nsector, io->len, s->status);
254cae32357SAlexander Graf         /* data not ready yet, wait for the channel to get restarted */
255cae32357SAlexander Graf         io->processing = false;
256cae32357SAlexander Graf         return;
257cae32357SAlexander Graf     }
258cae32357SAlexander Graf 
2594827ac1eSMark Cave-Ayland     if (s->io_buffer_size <= 0) {
260b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("End of IDE transfer\n");
261b8842209SGerd Hoffmann         ide_atapi_cmd_ok(s);
262cae32357SAlexander Graf         m->dma_active = false;
263a597e79cSChristoph Hellwig         goto done;
264b8842209SGerd Hoffmann     }
265b8842209SGerd Hoffmann 
2664827ac1eSMark Cave-Ayland     if (io->len == 0) {
2674827ac1eSMark Cave-Ayland         MACIO_DPRINTF("End of DMA transfer\n");
2684827ac1eSMark Cave-Ayland         goto done;
26980fc95d8SAlexander Graf     }
27080fc95d8SAlexander Graf 
2714827ac1eSMark Cave-Ayland     if (s->lba == -1) {
2724827ac1eSMark Cave-Ayland         /* Non-block ATAPI transfer - just copy to RAM */
2734827ac1eSMark Cave-Ayland         s->io_buffer_size = MIN(s->io_buffer_size, io->len);
274ddd495e5SMark Cave-Ayland         dma_memory_write(&address_space_memory, io->addr, s->io_buffer,
275ddd495e5SMark Cave-Ayland                          s->io_buffer_size);
2764827ac1eSMark Cave-Ayland         ide_atapi_cmd_ok(s);
2774827ac1eSMark Cave-Ayland         m->dma_active = false;
2784827ac1eSMark Cave-Ayland         goto done;
27980fc95d8SAlexander Graf     }
28080fc95d8SAlexander Graf 
2810389b8f8SMark Cave-Ayland     /* Calculate current offset */
28297225170SMark Cave-Ayland     offset = ((int64_t)s->lba << 11) + s->io_buffer_index;
2830389b8f8SMark Cave-Ayland 
2840389b8f8SMark Cave-Ayland     pmac_dma_read(s->blk, offset, io->len, pmac_ide_atapi_transfer_cb, io);
285a597e79cSChristoph Hellwig     return;
286a597e79cSChristoph Hellwig 
287a597e79cSChristoph Hellwig done:
288bc9ca595SMark Cave-Ayland     dma_memory_unmap(&address_space_memory, io->dma_mem, io->dma_len,
289bc9ca595SMark Cave-Ayland                      io->dir, io->dma_len);
290bc9ca595SMark Cave-Ayland 
291b88b3c8bSAlberto Garcia     if (ret < 0) {
292b88b3c8bSAlberto Garcia         block_acct_failed(blk_get_stats(s->blk), &s->acct);
293b88b3c8bSAlberto Garcia     } else {
2944be74634SMarkus Armbruster         block_acct_done(blk_get_stats(s->blk), &s->acct);
295b88b3c8bSAlberto Garcia     }
29603c1280bSMark Cave-Ayland 
29703c1280bSMark Cave-Ayland     ide_set_inactive(s, false);
298b8842209SGerd Hoffmann     io->dma_end(opaque);
299b8842209SGerd Hoffmann }
300b8842209SGerd Hoffmann 
301b8842209SGerd Hoffmann static void pmac_ide_transfer_cb(void *opaque, int ret)
302b8842209SGerd Hoffmann {
303b8842209SGerd Hoffmann     DBDMA_io *io = opaque;
304b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
305b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
3060389b8f8SMark Cave-Ayland     int64_t offset;
307bd4214fcSMark Cave-Ayland 
308bd4214fcSMark Cave-Ayland     MACIO_DPRINTF("pmac_ide_transfer_cb\n");
309b8842209SGerd Hoffmann 
310b8842209SGerd Hoffmann     if (ret < 0) {
311b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("DMA error: %d\n", ret);
312b8842209SGerd Hoffmann         ide_dma_error(s);
313a597e79cSChristoph Hellwig         goto done;
314b8842209SGerd Hoffmann     }
315b8842209SGerd Hoffmann 
316cae32357SAlexander Graf     if (!m->dma_active) {
317cae32357SAlexander Graf         MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n",
318cae32357SAlexander Graf                       s->nsector, io->len, s->status);
319cae32357SAlexander Graf         /* data not ready yet, wait for the channel to get restarted */
320cae32357SAlexander Graf         io->processing = false;
321cae32357SAlexander Graf         return;
322cae32357SAlexander Graf     }
323cae32357SAlexander Graf 
324bd4214fcSMark Cave-Ayland     if (s->io_buffer_size <= 0) {
325b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("End of IDE transfer\n");
326b8842209SGerd Hoffmann         s->status = READY_STAT | SEEK_STAT;
3279cdd03a7SGerd Hoffmann         ide_set_irq(s->bus);
328cae32357SAlexander Graf         m->dma_active = false;
329a597e79cSChristoph Hellwig         goto done;
330b8842209SGerd Hoffmann     }
331b8842209SGerd Hoffmann 
332bd4214fcSMark Cave-Ayland     if (io->len == 0) {
333bd4214fcSMark Cave-Ayland         MACIO_DPRINTF("End of DMA transfer\n");
334bd4214fcSMark Cave-Ayland         goto done;
335bd4214fcSMark Cave-Ayland     }
336b8842209SGerd Hoffmann 
337bd4214fcSMark Cave-Ayland     /* Calculate number of sectors */
3380389b8f8SMark Cave-Ayland     offset = (ide_get_sector(s) << 9) + s->io_buffer_index;
33980fc95d8SAlexander Graf 
34080fc95d8SAlexander Graf     switch (s->dma_cmd) {
34180fc95d8SAlexander Graf     case IDE_DMA_READ:
3420389b8f8SMark Cave-Ayland         pmac_dma_read(s->blk, offset, io->len, pmac_ide_transfer_cb, io);
34380fc95d8SAlexander Graf         break;
34480fc95d8SAlexander Graf     case IDE_DMA_WRITE:
345ac58fe7bSMark Cave-Ayland         pmac_dma_write(s->blk, offset, io->len, pmac_ide_transfer_cb, io);
34680fc95d8SAlexander Graf         break;
34780fc95d8SAlexander Graf     case IDE_DMA_TRIM:
3480e826a06SAurelien Jarno         pmac_dma_trim(s->blk, offset, io->len, pmac_ide_transfer_cb, io);
349d353fb72SChristoph Hellwig         break;
350502356eeSPavel Butsykin     default:
351502356eeSPavel Butsykin         abort();
3524e1e0051SChristoph Hellwig     }
3533e300fa6SAlexander Graf 
354a597e79cSChristoph Hellwig     return;
355b9b2008bSPaolo Bonzini 
356a597e79cSChristoph Hellwig done:
357bc9ca595SMark Cave-Ayland     dma_memory_unmap(&address_space_memory, io->dma_mem, io->dma_len,
358bc9ca595SMark Cave-Ayland                      io->dir, io->dma_len);
359bc9ca595SMark Cave-Ayland 
360a597e79cSChristoph Hellwig     if (s->dma_cmd == IDE_DMA_READ || s->dma_cmd == IDE_DMA_WRITE) {
361b88b3c8bSAlberto Garcia         if (ret < 0) {
362b88b3c8bSAlberto Garcia             block_acct_failed(blk_get_stats(s->blk), &s->acct);
363b88b3c8bSAlberto Garcia         } else {
3644be74634SMarkus Armbruster             block_acct_done(blk_get_stats(s->blk), &s->acct);
365a597e79cSChristoph Hellwig         }
366b88b3c8bSAlberto Garcia     }
36703c1280bSMark Cave-Ayland 
36803c1280bSMark Cave-Ayland     ide_set_inactive(s, false);
369bd4214fcSMark Cave-Ayland     io->dma_end(opaque);
370b8842209SGerd Hoffmann }
371b8842209SGerd Hoffmann 
372b8842209SGerd Hoffmann static void pmac_ide_transfer(DBDMA_io *io)
373b8842209SGerd Hoffmann {
374b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
375b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
376b8842209SGerd Hoffmann 
37733ce36bbSAlexander Graf     MACIO_DPRINTF("\n");
37833ce36bbSAlexander Graf 
379cd8722bbSMarkus Armbruster     if (s->drive_kind == IDE_CD) {
3804be74634SMarkus Armbruster         block_acct_start(blk_get_stats(s->blk), &s->acct, io->len,
3815366d0c8SBenoît Canet                          BLOCK_ACCT_READ);
3824827ac1eSMark Cave-Ayland 
383b8842209SGerd Hoffmann         pmac_ide_atapi_transfer_cb(io, 0);
384b8842209SGerd Hoffmann         return;
385b8842209SGerd Hoffmann     }
386b8842209SGerd Hoffmann 
387a597e79cSChristoph Hellwig     switch (s->dma_cmd) {
388a597e79cSChristoph Hellwig     case IDE_DMA_READ:
3894be74634SMarkus Armbruster         block_acct_start(blk_get_stats(s->blk), &s->acct, io->len,
3905366d0c8SBenoît Canet                          BLOCK_ACCT_READ);
391a597e79cSChristoph Hellwig         break;
392a597e79cSChristoph Hellwig     case IDE_DMA_WRITE:
3934be74634SMarkus Armbruster         block_acct_start(blk_get_stats(s->blk), &s->acct, io->len,
3945366d0c8SBenoît Canet                          BLOCK_ACCT_WRITE);
395a597e79cSChristoph Hellwig         break;
396a597e79cSChristoph Hellwig     default:
397a597e79cSChristoph Hellwig         break;
398a597e79cSChristoph Hellwig     }
399a597e79cSChristoph Hellwig 
400b8842209SGerd Hoffmann     pmac_ide_transfer_cb(io, 0);
401b8842209SGerd Hoffmann }
402b8842209SGerd Hoffmann 
403b8842209SGerd Hoffmann static void pmac_ide_flush(DBDMA_io *io)
404b8842209SGerd Hoffmann {
405b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
40603c1280bSMark Cave-Ayland     IDEState *s = idebus_active_if(&m->bus);
407b8842209SGerd Hoffmann 
40803c1280bSMark Cave-Ayland     if (s->bus->dma->aiocb) {
4090d0437aaSFam Zheng         blk_drain(s->blk);
410922453bcSStefan Hajnoczi     }
411b8842209SGerd Hoffmann }
412b8842209SGerd Hoffmann 
413b8842209SGerd Hoffmann /* PowerMac IDE memory IO */
414b8842209SGerd Hoffmann static void pmac_ide_writeb (void *opaque,
415a8170e5eSAvi Kivity                              hwaddr addr, uint32_t val)
416b8842209SGerd Hoffmann {
417b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
418b8842209SGerd Hoffmann 
419b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
420b8842209SGerd Hoffmann     switch (addr) {
421b8842209SGerd Hoffmann     case 1 ... 7:
422b8842209SGerd Hoffmann         ide_ioport_write(&d->bus, addr, val);
423b8842209SGerd Hoffmann         break;
424b8842209SGerd Hoffmann     case 8:
425b8842209SGerd Hoffmann     case 22:
426b8842209SGerd Hoffmann         ide_cmd_write(&d->bus, 0, val);
427b8842209SGerd Hoffmann         break;
428b8842209SGerd Hoffmann     default:
429b8842209SGerd Hoffmann         break;
430b8842209SGerd Hoffmann     }
431b8842209SGerd Hoffmann }
432b8842209SGerd Hoffmann 
433a8170e5eSAvi Kivity static uint32_t pmac_ide_readb (void *opaque,hwaddr addr)
434b8842209SGerd Hoffmann {
435b8842209SGerd Hoffmann     uint8_t retval;
436b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
437b8842209SGerd Hoffmann 
438b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
439b8842209SGerd Hoffmann     switch (addr) {
440b8842209SGerd Hoffmann     case 1 ... 7:
441b8842209SGerd Hoffmann         retval = ide_ioport_read(&d->bus, addr);
442b8842209SGerd Hoffmann         break;
443b8842209SGerd Hoffmann     case 8:
444b8842209SGerd Hoffmann     case 22:
445b8842209SGerd Hoffmann         retval = ide_status_read(&d->bus, 0);
446b8842209SGerd Hoffmann         break;
447b8842209SGerd Hoffmann     default:
448b8842209SGerd Hoffmann         retval = 0xFF;
449b8842209SGerd Hoffmann         break;
450b8842209SGerd Hoffmann     }
451b8842209SGerd Hoffmann     return retval;
452b8842209SGerd Hoffmann }
453b8842209SGerd Hoffmann 
454b8842209SGerd Hoffmann static void pmac_ide_writew (void *opaque,
455a8170e5eSAvi Kivity                              hwaddr addr, uint32_t val)
456b8842209SGerd Hoffmann {
457b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
458b8842209SGerd Hoffmann 
459b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
460b8842209SGerd Hoffmann     val = bswap16(val);
461b8842209SGerd Hoffmann     if (addr == 0) {
462b8842209SGerd Hoffmann         ide_data_writew(&d->bus, 0, val);
463b8842209SGerd Hoffmann     }
464b8842209SGerd Hoffmann }
465b8842209SGerd Hoffmann 
466a8170e5eSAvi Kivity static uint32_t pmac_ide_readw (void *opaque,hwaddr addr)
467b8842209SGerd Hoffmann {
468b8842209SGerd Hoffmann     uint16_t retval;
469b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
470b8842209SGerd Hoffmann 
471b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
472b8842209SGerd Hoffmann     if (addr == 0) {
473b8842209SGerd Hoffmann         retval = ide_data_readw(&d->bus, 0);
474b8842209SGerd Hoffmann     } else {
475b8842209SGerd Hoffmann         retval = 0xFFFF;
476b8842209SGerd Hoffmann     }
477b8842209SGerd Hoffmann     retval = bswap16(retval);
478b8842209SGerd Hoffmann     return retval;
479b8842209SGerd Hoffmann }
480b8842209SGerd Hoffmann 
481b8842209SGerd Hoffmann static void pmac_ide_writel (void *opaque,
482a8170e5eSAvi Kivity                              hwaddr addr, uint32_t val)
483b8842209SGerd Hoffmann {
484b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
485b8842209SGerd Hoffmann 
486b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
487b8842209SGerd Hoffmann     val = bswap32(val);
488b8842209SGerd Hoffmann     if (addr == 0) {
489b8842209SGerd Hoffmann         ide_data_writel(&d->bus, 0, val);
490b8842209SGerd Hoffmann     }
491b8842209SGerd Hoffmann }
492b8842209SGerd Hoffmann 
493a8170e5eSAvi Kivity static uint32_t pmac_ide_readl (void *opaque,hwaddr addr)
494b8842209SGerd Hoffmann {
495b8842209SGerd Hoffmann     uint32_t retval;
496b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
497b8842209SGerd Hoffmann 
498b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
499b8842209SGerd Hoffmann     if (addr == 0) {
500b8842209SGerd Hoffmann         retval = ide_data_readl(&d->bus, 0);
501b8842209SGerd Hoffmann     } else {
502b8842209SGerd Hoffmann         retval = 0xFFFFFFFF;
503b8842209SGerd Hoffmann     }
504b8842209SGerd Hoffmann     retval = bswap32(retval);
505b8842209SGerd Hoffmann     return retval;
506b8842209SGerd Hoffmann }
507b8842209SGerd Hoffmann 
508a348f108SStefan Weil static const MemoryRegionOps pmac_ide_ops = {
50923c5e4caSAvi Kivity     .old_mmio = {
51023c5e4caSAvi Kivity         .write = {
511b8842209SGerd Hoffmann             pmac_ide_writeb,
512b8842209SGerd Hoffmann             pmac_ide_writew,
513b8842209SGerd Hoffmann             pmac_ide_writel,
51423c5e4caSAvi Kivity         },
51523c5e4caSAvi Kivity         .read = {
516b8842209SGerd Hoffmann             pmac_ide_readb,
517b8842209SGerd Hoffmann             pmac_ide_readw,
518b8842209SGerd Hoffmann             pmac_ide_readl,
51923c5e4caSAvi Kivity         },
52023c5e4caSAvi Kivity     },
52123c5e4caSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
522b8842209SGerd Hoffmann };
523b8842209SGerd Hoffmann 
52444bfa332SJuan Quintela static const VMStateDescription vmstate_pmac = {
52544bfa332SJuan Quintela     .name = "ide",
526bb37a8e8SMark Cave-Ayland     .version_id = 4,
52744bfa332SJuan Quintela     .minimum_version_id = 0,
52844bfa332SJuan Quintela     .fields = (VMStateField[]) {
52944bfa332SJuan Quintela         VMSTATE_IDE_BUS(bus, MACIOIDEState),
53044bfa332SJuan Quintela         VMSTATE_IDE_DRIVES(bus.ifs, MACIOIDEState),
531bb37a8e8SMark Cave-Ayland         VMSTATE_BOOL(dma_active, MACIOIDEState),
53244bfa332SJuan Quintela         VMSTATE_END_OF_LIST()
533b8842209SGerd Hoffmann     }
53444bfa332SJuan Quintela };
535b8842209SGerd Hoffmann 
53607a7484eSAndreas Färber static void macio_ide_reset(DeviceState *dev)
537b8842209SGerd Hoffmann {
53807a7484eSAndreas Färber     MACIOIDEState *d = MACIO_IDE(dev);
539b8842209SGerd Hoffmann 
5404a643563SBlue Swirl     ide_bus_reset(&d->bus);
541b8842209SGerd Hoffmann }
542b8842209SGerd Hoffmann 
5434aa3510fSAlexander Graf static int ide_nop_int(IDEDMA *dma, int x)
5444aa3510fSAlexander Graf {
5454aa3510fSAlexander Graf     return 0;
5464aa3510fSAlexander Graf }
5474aa3510fSAlexander Graf 
548a718978eSJohn Snow static int32_t ide_nop_int32(IDEDMA *dma, int32_t l)
5493251bdcfSJohn Snow {
5503251bdcfSJohn Snow     return 0;
5513251bdcfSJohn Snow }
5523251bdcfSJohn Snow 
5534aa3510fSAlexander Graf static void ide_dbdma_start(IDEDMA *dma, IDEState *s,
554097310b5SMarkus Armbruster                             BlockCompletionFunc *cb)
5554aa3510fSAlexander Graf {
5564aa3510fSAlexander Graf     MACIOIDEState *m = container_of(dma, MACIOIDEState, dma);
5574827ac1eSMark Cave-Ayland 
5584827ac1eSMark Cave-Ayland     s->io_buffer_index = 0;
559bd4214fcSMark Cave-Ayland     if (s->drive_kind == IDE_CD) {
5604827ac1eSMark Cave-Ayland         s->io_buffer_size = s->packet_transfer_size;
561bd4214fcSMark Cave-Ayland     } else {
562b01d44cdSMark Cave-Ayland         s->io_buffer_size = s->nsector * BDRV_SECTOR_SIZE;
563bd4214fcSMark Cave-Ayland     }
5644827ac1eSMark Cave-Ayland 
5654827ac1eSMark Cave-Ayland     MACIO_DPRINTF("\n\n------------ IDE transfer\n");
5664827ac1eSMark Cave-Ayland     MACIO_DPRINTF("buffer_size: %x   buffer_index: %x\n",
5674827ac1eSMark Cave-Ayland                   s->io_buffer_size, s->io_buffer_index);
5684827ac1eSMark Cave-Ayland     MACIO_DPRINTF("lba: %x    size: %x\n", s->lba, s->io_buffer_size);
5694827ac1eSMark Cave-Ayland     MACIO_DPRINTF("-------------------------\n");
5704827ac1eSMark Cave-Ayland 
571cae32357SAlexander Graf     m->dma_active = true;
5724aa3510fSAlexander Graf     DBDMA_kick(m->dbdma);
5734aa3510fSAlexander Graf }
5744aa3510fSAlexander Graf 
5754aa3510fSAlexander Graf static const IDEDMAOps dbdma_ops = {
5764aa3510fSAlexander Graf     .start_dma      = ide_dbdma_start,
5773251bdcfSJohn Snow     .prepare_buf    = ide_nop_int32,
5784aa3510fSAlexander Graf     .rw_buf         = ide_nop_int,
5794aa3510fSAlexander Graf };
5804aa3510fSAlexander Graf 
58107a7484eSAndreas Färber static void macio_ide_realizefn(DeviceState *dev, Error **errp)
582b8842209SGerd Hoffmann {
58307a7484eSAndreas Färber     MACIOIDEState *s = MACIO_IDE(dev);
584b8842209SGerd Hoffmann 
58507a7484eSAndreas Färber     ide_init2(&s->bus, s->irq);
5864aa3510fSAlexander Graf 
5874aa3510fSAlexander Graf     /* Register DMA callbacks */
5884aa3510fSAlexander Graf     s->dma.ops = &dbdma_ops;
5894aa3510fSAlexander Graf     s->bus.dma = &s->dma;
590b8842209SGerd Hoffmann }
59107a7484eSAndreas Färber 
59207a7484eSAndreas Färber static void macio_ide_initfn(Object *obj)
59307a7484eSAndreas Färber {
59407a7484eSAndreas Färber     SysBusDevice *d = SYS_BUS_DEVICE(obj);
59507a7484eSAndreas Färber     MACIOIDEState *s = MACIO_IDE(obj);
59607a7484eSAndreas Färber 
597c6baf942SAndreas Färber     ide_bus_new(&s->bus, sizeof(s->bus), DEVICE(obj), 0, 2);
5981437c94bSPaolo Bonzini     memory_region_init_io(&s->mem, obj, &pmac_ide_ops, s, "pmac-ide", 0x1000);
59907a7484eSAndreas Färber     sysbus_init_mmio(d, &s->mem);
60007a7484eSAndreas Färber     sysbus_init_irq(d, &s->irq);
60107a7484eSAndreas Färber     sysbus_init_irq(d, &s->dma_irq);
60207a7484eSAndreas Färber }
60307a7484eSAndreas Färber 
60407a7484eSAndreas Färber static void macio_ide_class_init(ObjectClass *oc, void *data)
60507a7484eSAndreas Färber {
60607a7484eSAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
60707a7484eSAndreas Färber 
60807a7484eSAndreas Färber     dc->realize = macio_ide_realizefn;
60907a7484eSAndreas Färber     dc->reset = macio_ide_reset;
61007a7484eSAndreas Färber     dc->vmsd = &vmstate_pmac;
6113469d9bcSLaurent Vivier     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
61207a7484eSAndreas Färber }
61307a7484eSAndreas Färber 
61407a7484eSAndreas Färber static const TypeInfo macio_ide_type_info = {
61507a7484eSAndreas Färber     .name = TYPE_MACIO_IDE,
61607a7484eSAndreas Färber     .parent = TYPE_SYS_BUS_DEVICE,
61707a7484eSAndreas Färber     .instance_size = sizeof(MACIOIDEState),
61807a7484eSAndreas Färber     .instance_init = macio_ide_initfn,
61907a7484eSAndreas Färber     .class_init = macio_ide_class_init,
62007a7484eSAndreas Färber };
62107a7484eSAndreas Färber 
62207a7484eSAndreas Färber static void macio_ide_register_types(void)
62307a7484eSAndreas Färber {
62407a7484eSAndreas Färber     type_register_static(&macio_ide_type_info);
62507a7484eSAndreas Färber }
62607a7484eSAndreas Färber 
62714eefd0eSAlexander Graf /* hd_table must contain 2 block drivers */
62807a7484eSAndreas Färber void macio_ide_init_drives(MACIOIDEState *s, DriveInfo **hd_table)
62907a7484eSAndreas Färber {
63007a7484eSAndreas Färber     int i;
63107a7484eSAndreas Färber 
63207a7484eSAndreas Färber     for (i = 0; i < 2; i++) {
63307a7484eSAndreas Färber         if (hd_table[i]) {
63407a7484eSAndreas Färber             ide_create_drive(&s->bus, i, hd_table[i]);
63507a7484eSAndreas Färber         }
63607a7484eSAndreas Färber     }
63707a7484eSAndreas Färber }
63807a7484eSAndreas Färber 
63907a7484eSAndreas Färber void macio_ide_register_dma(MACIOIDEState *s, void *dbdma, int channel)
64007a7484eSAndreas Färber {
6414aa3510fSAlexander Graf     s->dbdma = dbdma;
64207a7484eSAndreas Färber     DBDMA_register_channel(dbdma, channel, s->dma_irq,
64307a7484eSAndreas Färber                            pmac_ide_transfer, pmac_ide_flush, s);
64407a7484eSAndreas Färber }
64507a7484eSAndreas Färber 
64607a7484eSAndreas Färber type_init(macio_ide_register_types)
647