xref: /qemu/hw/ide/macio.c (revision a348f108842fb928563865c9918642900cd0d477)
1b8842209SGerd Hoffmann /*
2b8842209SGerd Hoffmann  * QEMU IDE Emulation: MacIO support.
3b8842209SGerd Hoffmann  *
4b8842209SGerd Hoffmann  * Copyright (c) 2003 Fabrice Bellard
5b8842209SGerd Hoffmann  * Copyright (c) 2006 Openedhand Ltd.
6b8842209SGerd Hoffmann  *
7b8842209SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
8b8842209SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
9b8842209SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
10b8842209SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11b8842209SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
12b8842209SGerd Hoffmann  * furnished to do so, subject to the following conditions:
13b8842209SGerd Hoffmann  *
14b8842209SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
15b8842209SGerd Hoffmann  * all copies or substantial portions of the Software.
16b8842209SGerd Hoffmann  *
17b8842209SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18b8842209SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19b8842209SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20b8842209SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21b8842209SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22b8842209SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23b8842209SGerd Hoffmann  * THE SOFTWARE.
24b8842209SGerd Hoffmann  */
2559f2a787SGerd Hoffmann #include <hw/hw.h>
2659f2a787SGerd Hoffmann #include <hw/ppc_mac.h>
2759f2a787SGerd Hoffmann #include <hw/mac_dbdma.h>
28b8842209SGerd Hoffmann #include "block.h"
29b8842209SGerd Hoffmann #include "dma.h"
3059f2a787SGerd Hoffmann 
3159f2a787SGerd Hoffmann #include <hw/ide/internal.h>
32b8842209SGerd Hoffmann 
33b8842209SGerd Hoffmann /***********************************************************/
34b8842209SGerd Hoffmann /* MacIO based PowerPC IDE */
35b8842209SGerd Hoffmann 
36b8842209SGerd Hoffmann typedef struct MACIOIDEState {
3723c5e4caSAvi Kivity     MemoryRegion mem;
38b8842209SGerd Hoffmann     IDEBus bus;
39b8842209SGerd Hoffmann     BlockDriverAIOCB *aiocb;
40b8842209SGerd Hoffmann } MACIOIDEState;
41b8842209SGerd Hoffmann 
4202c7c992SBlue Swirl #define MACIO_PAGE_SIZE 4096
4302c7c992SBlue Swirl 
44b8842209SGerd Hoffmann static void pmac_ide_atapi_transfer_cb(void *opaque, int ret)
45b8842209SGerd Hoffmann {
46b8842209SGerd Hoffmann     DBDMA_io *io = opaque;
47b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
48b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
49b8842209SGerd Hoffmann 
50b8842209SGerd Hoffmann     if (ret < 0) {
51b8842209SGerd Hoffmann         m->aiocb = NULL;
52b8842209SGerd Hoffmann         qemu_sglist_destroy(&s->sg);
53b8842209SGerd Hoffmann         ide_atapi_io_error(s, ret);
54a597e79cSChristoph Hellwig         goto done;
55b8842209SGerd Hoffmann     }
56b8842209SGerd Hoffmann 
57b8842209SGerd Hoffmann     if (s->io_buffer_size > 0) {
58b8842209SGerd Hoffmann         m->aiocb = NULL;
59b8842209SGerd Hoffmann         qemu_sglist_destroy(&s->sg);
60b8842209SGerd Hoffmann 
61b8842209SGerd Hoffmann         s->packet_transfer_size -= s->io_buffer_size;
62b8842209SGerd Hoffmann 
63b8842209SGerd Hoffmann         s->io_buffer_index += s->io_buffer_size;
64b8842209SGerd Hoffmann 	s->lba += s->io_buffer_index >> 11;
65b8842209SGerd Hoffmann         s->io_buffer_index &= 0x7ff;
66b8842209SGerd Hoffmann     }
67b8842209SGerd Hoffmann 
68b8842209SGerd Hoffmann     if (s->packet_transfer_size <= 0)
69b8842209SGerd Hoffmann         ide_atapi_cmd_ok(s);
70b8842209SGerd Hoffmann 
71b8842209SGerd Hoffmann     if (io->len == 0) {
72a597e79cSChristoph Hellwig         goto done;
73b8842209SGerd Hoffmann     }
74b8842209SGerd Hoffmann 
75b8842209SGerd Hoffmann     /* launch next transfer */
76b8842209SGerd Hoffmann 
77b8842209SGerd Hoffmann     s->io_buffer_size = io->len;
78b8842209SGerd Hoffmann 
7902c7c992SBlue Swirl     qemu_sglist_init(&s->sg, io->len / MACIO_PAGE_SIZE + 1);
80b8842209SGerd Hoffmann     qemu_sglist_add(&s->sg, io->addr, io->len);
81b8842209SGerd Hoffmann     io->addr += io->len;
82b8842209SGerd Hoffmann     io->len = 0;
83b8842209SGerd Hoffmann 
84b8842209SGerd Hoffmann     m->aiocb = dma_bdrv_read(s->bs, &s->sg,
85b8842209SGerd Hoffmann                              (int64_t)(s->lba << 2) + (s->io_buffer_index >> 9),
86b8842209SGerd Hoffmann                              pmac_ide_atapi_transfer_cb, io);
87a597e79cSChristoph Hellwig     return;
88a597e79cSChristoph Hellwig 
89a597e79cSChristoph Hellwig done:
90a597e79cSChristoph Hellwig     bdrv_acct_done(s->bs, &s->acct);
91b8842209SGerd Hoffmann     io->dma_end(opaque);
92b8842209SGerd Hoffmann     return;
93b8842209SGerd Hoffmann }
94b8842209SGerd Hoffmann 
95b8842209SGerd Hoffmann static void pmac_ide_transfer_cb(void *opaque, int ret)
96b8842209SGerd Hoffmann {
97b8842209SGerd Hoffmann     DBDMA_io *io = opaque;
98b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
99b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
100b8842209SGerd Hoffmann     int n;
101b8842209SGerd Hoffmann     int64_t sector_num;
102b8842209SGerd Hoffmann 
103b8842209SGerd Hoffmann     if (ret < 0) {
104b8842209SGerd Hoffmann         m->aiocb = NULL;
105b8842209SGerd Hoffmann         qemu_sglist_destroy(&s->sg);
106b8842209SGerd Hoffmann 	ide_dma_error(s);
107a597e79cSChristoph Hellwig         goto done;
108b8842209SGerd Hoffmann     }
109b8842209SGerd Hoffmann 
110b8842209SGerd Hoffmann     sector_num = ide_get_sector(s);
111b8842209SGerd Hoffmann     if (s->io_buffer_size > 0) {
112b8842209SGerd Hoffmann         m->aiocb = NULL;
113b8842209SGerd Hoffmann         qemu_sglist_destroy(&s->sg);
114b8842209SGerd Hoffmann         n = (s->io_buffer_size + 0x1ff) >> 9;
115b8842209SGerd Hoffmann         sector_num += n;
116b8842209SGerd Hoffmann         ide_set_sector(s, sector_num);
117b8842209SGerd Hoffmann         s->nsector -= n;
118b8842209SGerd Hoffmann     }
119b8842209SGerd Hoffmann 
120b8842209SGerd Hoffmann     /* end of transfer ? */
121b8842209SGerd Hoffmann     if (s->nsector == 0) {
122b8842209SGerd Hoffmann         s->status = READY_STAT | SEEK_STAT;
1239cdd03a7SGerd Hoffmann         ide_set_irq(s->bus);
124b8842209SGerd Hoffmann     }
125b8842209SGerd Hoffmann 
126b8842209SGerd Hoffmann     /* end of DMA ? */
127b8842209SGerd Hoffmann     if (io->len == 0) {
128a597e79cSChristoph Hellwig         goto done;
129b8842209SGerd Hoffmann     }
130b8842209SGerd Hoffmann 
131b8842209SGerd Hoffmann     /* launch next transfer */
132b8842209SGerd Hoffmann 
133b8842209SGerd Hoffmann     s->io_buffer_index = 0;
134b8842209SGerd Hoffmann     s->io_buffer_size = io->len;
135b8842209SGerd Hoffmann 
13602c7c992SBlue Swirl     qemu_sglist_init(&s->sg, io->len / MACIO_PAGE_SIZE + 1);
137b8842209SGerd Hoffmann     qemu_sglist_add(&s->sg, io->addr, io->len);
138b8842209SGerd Hoffmann     io->addr += io->len;
139b8842209SGerd Hoffmann     io->len = 0;
140b8842209SGerd Hoffmann 
1414e1e0051SChristoph Hellwig     switch (s->dma_cmd) {
1424e1e0051SChristoph Hellwig     case IDE_DMA_READ:
143b8842209SGerd Hoffmann         m->aiocb = dma_bdrv_read(s->bs, &s->sg, sector_num,
144b8842209SGerd Hoffmann 		                 pmac_ide_transfer_cb, io);
1454e1e0051SChristoph Hellwig         break;
1464e1e0051SChristoph Hellwig     case IDE_DMA_WRITE:
147b8842209SGerd Hoffmann         m->aiocb = dma_bdrv_write(s->bs, &s->sg, sector_num,
148b8842209SGerd Hoffmann 		                  pmac_ide_transfer_cb, io);
1494e1e0051SChristoph Hellwig         break;
150d353fb72SChristoph Hellwig     case IDE_DMA_TRIM:
151d353fb72SChristoph Hellwig         m->aiocb = dma_bdrv_io(s->bs, &s->sg, sector_num,
152bbca72c6SPaolo Bonzini                                ide_issue_trim, pmac_ide_transfer_cb, s, true);
153d353fb72SChristoph Hellwig         break;
1544e1e0051SChristoph Hellwig     }
155a597e79cSChristoph Hellwig     return;
156b9b2008bSPaolo Bonzini 
157a597e79cSChristoph Hellwig done:
158a597e79cSChristoph Hellwig     if (s->dma_cmd == IDE_DMA_READ || s->dma_cmd == IDE_DMA_WRITE) {
159a597e79cSChristoph Hellwig         bdrv_acct_done(s->bs, &s->acct);
160a597e79cSChristoph Hellwig     }
161a597e79cSChristoph Hellwig     io->dma_end(io);
162b8842209SGerd Hoffmann }
163b8842209SGerd Hoffmann 
164b8842209SGerd Hoffmann static void pmac_ide_transfer(DBDMA_io *io)
165b8842209SGerd Hoffmann {
166b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
167b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
168b8842209SGerd Hoffmann 
169b8842209SGerd Hoffmann     s->io_buffer_size = 0;
170cd8722bbSMarkus Armbruster     if (s->drive_kind == IDE_CD) {
171a597e79cSChristoph Hellwig         bdrv_acct_start(s->bs, &s->acct, io->len, BDRV_ACCT_READ);
172b8842209SGerd Hoffmann         pmac_ide_atapi_transfer_cb(io, 0);
173b8842209SGerd Hoffmann         return;
174b8842209SGerd Hoffmann     }
175b8842209SGerd Hoffmann 
176a597e79cSChristoph Hellwig     switch (s->dma_cmd) {
177a597e79cSChristoph Hellwig     case IDE_DMA_READ:
178a597e79cSChristoph Hellwig         bdrv_acct_start(s->bs, &s->acct, io->len, BDRV_ACCT_READ);
179a597e79cSChristoph Hellwig         break;
180a597e79cSChristoph Hellwig     case IDE_DMA_WRITE:
181a597e79cSChristoph Hellwig         bdrv_acct_start(s->bs, &s->acct, io->len, BDRV_ACCT_WRITE);
182a597e79cSChristoph Hellwig         break;
183a597e79cSChristoph Hellwig     default:
184a597e79cSChristoph Hellwig         break;
185a597e79cSChristoph Hellwig     }
186a597e79cSChristoph Hellwig 
187b8842209SGerd Hoffmann     pmac_ide_transfer_cb(io, 0);
188b8842209SGerd Hoffmann }
189b8842209SGerd Hoffmann 
190b8842209SGerd Hoffmann static void pmac_ide_flush(DBDMA_io *io)
191b8842209SGerd Hoffmann {
192b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
193b8842209SGerd Hoffmann 
194922453bcSStefan Hajnoczi     if (m->aiocb) {
195922453bcSStefan Hajnoczi         bdrv_drain_all();
196922453bcSStefan Hajnoczi     }
197b8842209SGerd Hoffmann }
198b8842209SGerd Hoffmann 
199b8842209SGerd Hoffmann /* PowerMac IDE memory IO */
200b8842209SGerd Hoffmann static void pmac_ide_writeb (void *opaque,
201c227f099SAnthony Liguori                              target_phys_addr_t addr, uint32_t val)
202b8842209SGerd Hoffmann {
203b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
204b8842209SGerd Hoffmann 
205b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
206b8842209SGerd Hoffmann     switch (addr) {
207b8842209SGerd Hoffmann     case 1 ... 7:
208b8842209SGerd Hoffmann         ide_ioport_write(&d->bus, addr, val);
209b8842209SGerd Hoffmann         break;
210b8842209SGerd Hoffmann     case 8:
211b8842209SGerd Hoffmann     case 22:
212b8842209SGerd Hoffmann         ide_cmd_write(&d->bus, 0, val);
213b8842209SGerd Hoffmann         break;
214b8842209SGerd Hoffmann     default:
215b8842209SGerd Hoffmann         break;
216b8842209SGerd Hoffmann     }
217b8842209SGerd Hoffmann }
218b8842209SGerd Hoffmann 
219c227f099SAnthony Liguori static uint32_t pmac_ide_readb (void *opaque,target_phys_addr_t addr)
220b8842209SGerd Hoffmann {
221b8842209SGerd Hoffmann     uint8_t retval;
222b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
223b8842209SGerd Hoffmann 
224b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
225b8842209SGerd Hoffmann     switch (addr) {
226b8842209SGerd Hoffmann     case 1 ... 7:
227b8842209SGerd Hoffmann         retval = ide_ioport_read(&d->bus, addr);
228b8842209SGerd Hoffmann         break;
229b8842209SGerd Hoffmann     case 8:
230b8842209SGerd Hoffmann     case 22:
231b8842209SGerd Hoffmann         retval = ide_status_read(&d->bus, 0);
232b8842209SGerd Hoffmann         break;
233b8842209SGerd Hoffmann     default:
234b8842209SGerd Hoffmann         retval = 0xFF;
235b8842209SGerd Hoffmann         break;
236b8842209SGerd Hoffmann     }
237b8842209SGerd Hoffmann     return retval;
238b8842209SGerd Hoffmann }
239b8842209SGerd Hoffmann 
240b8842209SGerd Hoffmann static void pmac_ide_writew (void *opaque,
241c227f099SAnthony Liguori                              target_phys_addr_t addr, uint32_t val)
242b8842209SGerd Hoffmann {
243b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
244b8842209SGerd Hoffmann 
245b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
246b8842209SGerd Hoffmann     val = bswap16(val);
247b8842209SGerd Hoffmann     if (addr == 0) {
248b8842209SGerd Hoffmann         ide_data_writew(&d->bus, 0, val);
249b8842209SGerd Hoffmann     }
250b8842209SGerd Hoffmann }
251b8842209SGerd Hoffmann 
252c227f099SAnthony Liguori static uint32_t pmac_ide_readw (void *opaque,target_phys_addr_t addr)
253b8842209SGerd Hoffmann {
254b8842209SGerd Hoffmann     uint16_t retval;
255b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
256b8842209SGerd Hoffmann 
257b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
258b8842209SGerd Hoffmann     if (addr == 0) {
259b8842209SGerd Hoffmann         retval = ide_data_readw(&d->bus, 0);
260b8842209SGerd Hoffmann     } else {
261b8842209SGerd Hoffmann         retval = 0xFFFF;
262b8842209SGerd Hoffmann     }
263b8842209SGerd Hoffmann     retval = bswap16(retval);
264b8842209SGerd Hoffmann     return retval;
265b8842209SGerd Hoffmann }
266b8842209SGerd Hoffmann 
267b8842209SGerd Hoffmann static void pmac_ide_writel (void *opaque,
268c227f099SAnthony Liguori                              target_phys_addr_t addr, uint32_t val)
269b8842209SGerd Hoffmann {
270b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
271b8842209SGerd Hoffmann 
272b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
273b8842209SGerd Hoffmann     val = bswap32(val);
274b8842209SGerd Hoffmann     if (addr == 0) {
275b8842209SGerd Hoffmann         ide_data_writel(&d->bus, 0, val);
276b8842209SGerd Hoffmann     }
277b8842209SGerd Hoffmann }
278b8842209SGerd Hoffmann 
279c227f099SAnthony Liguori static uint32_t pmac_ide_readl (void *opaque,target_phys_addr_t addr)
280b8842209SGerd Hoffmann {
281b8842209SGerd Hoffmann     uint32_t retval;
282b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
283b8842209SGerd Hoffmann 
284b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
285b8842209SGerd Hoffmann     if (addr == 0) {
286b8842209SGerd Hoffmann         retval = ide_data_readl(&d->bus, 0);
287b8842209SGerd Hoffmann     } else {
288b8842209SGerd Hoffmann         retval = 0xFFFFFFFF;
289b8842209SGerd Hoffmann     }
290b8842209SGerd Hoffmann     retval = bswap32(retval);
291b8842209SGerd Hoffmann     return retval;
292b8842209SGerd Hoffmann }
293b8842209SGerd Hoffmann 
294*a348f108SStefan Weil static const MemoryRegionOps pmac_ide_ops = {
29523c5e4caSAvi Kivity     .old_mmio = {
29623c5e4caSAvi Kivity         .write = {
297b8842209SGerd Hoffmann             pmac_ide_writeb,
298b8842209SGerd Hoffmann             pmac_ide_writew,
299b8842209SGerd Hoffmann             pmac_ide_writel,
30023c5e4caSAvi Kivity         },
30123c5e4caSAvi Kivity         .read = {
302b8842209SGerd Hoffmann             pmac_ide_readb,
303b8842209SGerd Hoffmann             pmac_ide_readw,
304b8842209SGerd Hoffmann             pmac_ide_readl,
30523c5e4caSAvi Kivity         },
30623c5e4caSAvi Kivity     },
30723c5e4caSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
308b8842209SGerd Hoffmann };
309b8842209SGerd Hoffmann 
31044bfa332SJuan Quintela static const VMStateDescription vmstate_pmac = {
31144bfa332SJuan Quintela     .name = "ide",
31244bfa332SJuan Quintela     .version_id = 3,
31344bfa332SJuan Quintela     .minimum_version_id = 0,
31444bfa332SJuan Quintela     .minimum_version_id_old = 0,
31544bfa332SJuan Quintela     .fields      = (VMStateField []) {
31644bfa332SJuan Quintela         VMSTATE_IDE_BUS(bus, MACIOIDEState),
31744bfa332SJuan Quintela         VMSTATE_IDE_DRIVES(bus.ifs, MACIOIDEState),
31844bfa332SJuan Quintela         VMSTATE_END_OF_LIST()
319b8842209SGerd Hoffmann     }
32044bfa332SJuan Quintela };
321b8842209SGerd Hoffmann 
322b8842209SGerd Hoffmann static void pmac_ide_reset(void *opaque)
323b8842209SGerd Hoffmann {
324b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
325b8842209SGerd Hoffmann 
3264a643563SBlue Swirl     ide_bus_reset(&d->bus);
327b8842209SGerd Hoffmann }
328b8842209SGerd Hoffmann 
329b8842209SGerd Hoffmann /* hd_table must contain 4 block drivers */
330b8842209SGerd Hoffmann /* PowerMac uses memory mapped registers, not I/O. Return the memory
331b8842209SGerd Hoffmann    I/O index to access the ide. */
33223c5e4caSAvi Kivity MemoryRegion *pmac_ide_init (DriveInfo **hd_table, qemu_irq irq,
333b8842209SGerd Hoffmann                              void *dbdma, int channel, qemu_irq dma_irq)
334b8842209SGerd Hoffmann {
335b8842209SGerd Hoffmann     MACIOIDEState *d;
336b8842209SGerd Hoffmann 
3377267c094SAnthony Liguori     d = g_malloc0(sizeof(MACIOIDEState));
33857234ee4SMarkus Armbruster     ide_init2_with_non_qdev_drives(&d->bus, hd_table[0], hd_table[1], irq);
339b8842209SGerd Hoffmann 
340b8842209SGerd Hoffmann     if (dbdma)
341b8842209SGerd Hoffmann         DBDMA_register_channel(dbdma, channel, dma_irq, pmac_ide_transfer, pmac_ide_flush, d);
342b8842209SGerd Hoffmann 
34323c5e4caSAvi Kivity     memory_region_init_io(&d->mem, &pmac_ide_ops, d, "pmac-ide", 0x1000);
3440be71e32SAlex Williamson     vmstate_register(NULL, 0, &vmstate_pmac, d);
345b8842209SGerd Hoffmann     qemu_register_reset(pmac_ide_reset, d);
346b8842209SGerd Hoffmann 
34723c5e4caSAvi Kivity     return &d->mem;
348b8842209SGerd Hoffmann }
349