xref: /qemu/hw/ide/macio.c (revision 9b164a466767ccc3bd9ac2c6f16e4f0bb39e258a)
1b8842209SGerd Hoffmann /*
2b8842209SGerd Hoffmann  * QEMU IDE Emulation: MacIO support.
3b8842209SGerd Hoffmann  *
4b8842209SGerd Hoffmann  * Copyright (c) 2003 Fabrice Bellard
5b8842209SGerd Hoffmann  * Copyright (c) 2006 Openedhand Ltd.
6b8842209SGerd Hoffmann  *
7b8842209SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
8b8842209SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
9b8842209SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
10b8842209SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11b8842209SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
12b8842209SGerd Hoffmann  * furnished to do so, subject to the following conditions:
13b8842209SGerd Hoffmann  *
14b8842209SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
15b8842209SGerd Hoffmann  * all copies or substantial portions of the Software.
16b8842209SGerd Hoffmann  *
17b8842209SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18b8842209SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19b8842209SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20b8842209SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21b8842209SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22b8842209SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23b8842209SGerd Hoffmann  * THE SOFTWARE.
24b8842209SGerd Hoffmann  */
2553239262SPeter Maydell #include "qemu/osdep.h"
26baec1910SAndreas Färber #include "hw/hw.h"
27baec1910SAndreas Färber #include "hw/ppc/mac.h"
280d09e41aSPaolo Bonzini #include "hw/ppc/mac_dbdma.h"
29*9b164a46SMark Cave-Ayland #include "hw/misc/macio/macio.h"
304be74634SMarkus Armbruster #include "sysemu/block-backend.h"
319c17d615SPaolo Bonzini #include "sysemu/dma.h"
3259f2a787SGerd Hoffmann 
33a9c94277SMarkus Armbruster #include "hw/ide/internal.h"
34b8842209SGerd Hoffmann 
3533ce36bbSAlexander Graf /* debug MACIO */
3633ce36bbSAlexander Graf // #define DEBUG_MACIO
3733ce36bbSAlexander Graf 
3833ce36bbSAlexander Graf #ifdef DEBUG_MACIO
3933ce36bbSAlexander Graf static const int debug_macio = 1;
4033ce36bbSAlexander Graf #else
4133ce36bbSAlexander Graf static const int debug_macio = 0;
4233ce36bbSAlexander Graf #endif
4333ce36bbSAlexander Graf 
4433ce36bbSAlexander Graf #define MACIO_DPRINTF(fmt, ...) do { \
4533ce36bbSAlexander Graf         if (debug_macio) { \
4633ce36bbSAlexander Graf             printf(fmt , ## __VA_ARGS__); \
4733ce36bbSAlexander Graf         } \
4833ce36bbSAlexander Graf     } while (0)
4933ce36bbSAlexander Graf 
5033ce36bbSAlexander Graf 
51b8842209SGerd Hoffmann /***********************************************************/
52b8842209SGerd Hoffmann /* MacIO based PowerPC IDE */
53b8842209SGerd Hoffmann 
5402c7c992SBlue Swirl #define MACIO_PAGE_SIZE 4096
5502c7c992SBlue Swirl 
56b8842209SGerd Hoffmann static void pmac_ide_atapi_transfer_cb(void *opaque, int ret)
57b8842209SGerd Hoffmann {
58b8842209SGerd Hoffmann     DBDMA_io *io = opaque;
59b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
60b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
610389b8f8SMark Cave-Ayland     int64_t offset;
624827ac1eSMark Cave-Ayland 
63b01d44cdSMark Cave-Ayland     MACIO_DPRINTF("pmac_ide_atapi_transfer_cb\n");
64b8842209SGerd Hoffmann 
65b8842209SGerd Hoffmann     if (ret < 0) {
66b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("DMA error: %d\n", ret);
67be1e3439SMark Cave-Ayland         qemu_sglist_destroy(&s->sg);
68b8842209SGerd Hoffmann         ide_atapi_io_error(s, ret);
69a597e79cSChristoph Hellwig         goto done;
70b8842209SGerd Hoffmann     }
71b8842209SGerd Hoffmann 
72cae32357SAlexander Graf     if (!m->dma_active) {
73cae32357SAlexander Graf         MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n",
74cae32357SAlexander Graf                       s->nsector, io->len, s->status);
75cae32357SAlexander Graf         /* data not ready yet, wait for the channel to get restarted */
76cae32357SAlexander Graf         io->processing = false;
77cae32357SAlexander Graf         return;
78cae32357SAlexander Graf     }
79cae32357SAlexander Graf 
804827ac1eSMark Cave-Ayland     if (s->io_buffer_size <= 0) {
81b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("End of IDE transfer\n");
82be1e3439SMark Cave-Ayland         qemu_sglist_destroy(&s->sg);
83b8842209SGerd Hoffmann         ide_atapi_cmd_ok(s);
84cae32357SAlexander Graf         m->dma_active = false;
85a597e79cSChristoph Hellwig         goto done;
86b8842209SGerd Hoffmann     }
87b8842209SGerd Hoffmann 
884827ac1eSMark Cave-Ayland     if (io->len == 0) {
894827ac1eSMark Cave-Ayland         MACIO_DPRINTF("End of DMA transfer\n");
904827ac1eSMark Cave-Ayland         goto done;
9180fc95d8SAlexander Graf     }
9280fc95d8SAlexander Graf 
934827ac1eSMark Cave-Ayland     if (s->lba == -1) {
944827ac1eSMark Cave-Ayland         /* Non-block ATAPI transfer - just copy to RAM */
954827ac1eSMark Cave-Ayland         s->io_buffer_size = MIN(s->io_buffer_size, io->len);
96ddd495e5SMark Cave-Ayland         dma_memory_write(&address_space_memory, io->addr, s->io_buffer,
97ddd495e5SMark Cave-Ayland                          s->io_buffer_size);
9816275edbSMark Cave-Ayland         io->len = 0;
994827ac1eSMark Cave-Ayland         ide_atapi_cmd_ok(s);
1004827ac1eSMark Cave-Ayland         m->dma_active = false;
1014827ac1eSMark Cave-Ayland         goto done;
10280fc95d8SAlexander Graf     }
10380fc95d8SAlexander Graf 
1040389b8f8SMark Cave-Ayland     /* Calculate current offset */
10597225170SMark Cave-Ayland     offset = ((int64_t)s->lba << 11) + s->io_buffer_index;
1060389b8f8SMark Cave-Ayland 
107be1e3439SMark Cave-Ayland     qemu_sglist_init(&s->sg, DEVICE(m), io->len / MACIO_PAGE_SIZE + 1,
108be1e3439SMark Cave-Ayland                      &address_space_memory);
109be1e3439SMark Cave-Ayland     qemu_sglist_add(&s->sg, io->addr, io->len);
110be1e3439SMark Cave-Ayland     s->io_buffer_size -= io->len;
111be1e3439SMark Cave-Ayland     s->io_buffer_index += io->len;
112be1e3439SMark Cave-Ayland     io->len = 0;
113be1e3439SMark Cave-Ayland 
114be1e3439SMark Cave-Ayland     s->bus->dma->aiocb = dma_blk_read(s->blk, &s->sg, offset, 0x1,
115be1e3439SMark Cave-Ayland                                       pmac_ide_atapi_transfer_cb, io);
116a597e79cSChristoph Hellwig     return;
117a597e79cSChristoph Hellwig 
118a597e79cSChristoph Hellwig done:
119bc9ca595SMark Cave-Ayland     dma_memory_unmap(&address_space_memory, io->dma_mem, io->dma_len,
120bc9ca595SMark Cave-Ayland                      io->dir, io->dma_len);
121bc9ca595SMark Cave-Ayland 
122b88b3c8bSAlberto Garcia     if (ret < 0) {
123b88b3c8bSAlberto Garcia         block_acct_failed(blk_get_stats(s->blk), &s->acct);
124b88b3c8bSAlberto Garcia     } else {
1254be74634SMarkus Armbruster         block_acct_done(blk_get_stats(s->blk), &s->acct);
126b88b3c8bSAlberto Garcia     }
12703c1280bSMark Cave-Ayland 
12803c1280bSMark Cave-Ayland     ide_set_inactive(s, false);
129b8842209SGerd Hoffmann     io->dma_end(opaque);
130b8842209SGerd Hoffmann }
131b8842209SGerd Hoffmann 
132b8842209SGerd Hoffmann static void pmac_ide_transfer_cb(void *opaque, int ret)
133b8842209SGerd Hoffmann {
134b8842209SGerd Hoffmann     DBDMA_io *io = opaque;
135b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
136b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
1370389b8f8SMark Cave-Ayland     int64_t offset;
138bd4214fcSMark Cave-Ayland 
139bd4214fcSMark Cave-Ayland     MACIO_DPRINTF("pmac_ide_transfer_cb\n");
140b8842209SGerd Hoffmann 
141b8842209SGerd Hoffmann     if (ret < 0) {
142b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("DMA error: %d\n", ret);
143be1e3439SMark Cave-Ayland         qemu_sglist_destroy(&s->sg);
144b8842209SGerd Hoffmann         ide_dma_error(s);
145a597e79cSChristoph Hellwig         goto done;
146b8842209SGerd Hoffmann     }
147b8842209SGerd Hoffmann 
148cae32357SAlexander Graf     if (!m->dma_active) {
149cae32357SAlexander Graf         MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n",
150cae32357SAlexander Graf                       s->nsector, io->len, s->status);
151cae32357SAlexander Graf         /* data not ready yet, wait for the channel to get restarted */
152cae32357SAlexander Graf         io->processing = false;
153cae32357SAlexander Graf         return;
154cae32357SAlexander Graf     }
155cae32357SAlexander Graf 
156bd4214fcSMark Cave-Ayland     if (s->io_buffer_size <= 0) {
157b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("End of IDE transfer\n");
158be1e3439SMark Cave-Ayland         qemu_sglist_destroy(&s->sg);
159b8842209SGerd Hoffmann         s->status = READY_STAT | SEEK_STAT;
1609cdd03a7SGerd Hoffmann         ide_set_irq(s->bus);
161cae32357SAlexander Graf         m->dma_active = false;
162a597e79cSChristoph Hellwig         goto done;
163b8842209SGerd Hoffmann     }
164b8842209SGerd Hoffmann 
165bd4214fcSMark Cave-Ayland     if (io->len == 0) {
166bd4214fcSMark Cave-Ayland         MACIO_DPRINTF("End of DMA transfer\n");
167bd4214fcSMark Cave-Ayland         goto done;
168bd4214fcSMark Cave-Ayland     }
169b8842209SGerd Hoffmann 
170bd4214fcSMark Cave-Ayland     /* Calculate number of sectors */
1710389b8f8SMark Cave-Ayland     offset = (ide_get_sector(s) << 9) + s->io_buffer_index;
17280fc95d8SAlexander Graf 
173be1e3439SMark Cave-Ayland     qemu_sglist_init(&s->sg, DEVICE(m), io->len / MACIO_PAGE_SIZE + 1,
174be1e3439SMark Cave-Ayland                      &address_space_memory);
175be1e3439SMark Cave-Ayland     qemu_sglist_add(&s->sg, io->addr, io->len);
176be1e3439SMark Cave-Ayland     s->io_buffer_size -= io->len;
177be1e3439SMark Cave-Ayland     s->io_buffer_index += io->len;
178be1e3439SMark Cave-Ayland     io->len = 0;
179be1e3439SMark Cave-Ayland 
18080fc95d8SAlexander Graf     switch (s->dma_cmd) {
18180fc95d8SAlexander Graf     case IDE_DMA_READ:
182be1e3439SMark Cave-Ayland         s->bus->dma->aiocb = dma_blk_read(s->blk, &s->sg, offset, 0x1,
183be1e3439SMark Cave-Ayland                                           pmac_ide_atapi_transfer_cb, io);
18480fc95d8SAlexander Graf         break;
18580fc95d8SAlexander Graf     case IDE_DMA_WRITE:
186be1e3439SMark Cave-Ayland         s->bus->dma->aiocb = dma_blk_write(s->blk, &s->sg, offset, 0x1,
187be1e3439SMark Cave-Ayland                                            pmac_ide_transfer_cb, io);
18880fc95d8SAlexander Graf         break;
18980fc95d8SAlexander Graf     case IDE_DMA_TRIM:
190be1e3439SMark Cave-Ayland         s->bus->dma->aiocb = dma_blk_io(blk_get_aio_context(s->blk), &s->sg,
191eb69953eSMark Cave-Ayland                                         offset, 0x1, ide_issue_trim, s,
192be1e3439SMark Cave-Ayland                                         pmac_ide_transfer_cb, io,
193be1e3439SMark Cave-Ayland                                         DMA_DIRECTION_TO_DEVICE);
194d353fb72SChristoph Hellwig         break;
195502356eeSPavel Butsykin     default:
196502356eeSPavel Butsykin         abort();
1974e1e0051SChristoph Hellwig     }
1983e300fa6SAlexander Graf 
199a597e79cSChristoph Hellwig     return;
200b9b2008bSPaolo Bonzini 
201a597e79cSChristoph Hellwig done:
202bc9ca595SMark Cave-Ayland     dma_memory_unmap(&address_space_memory, io->dma_mem, io->dma_len,
203bc9ca595SMark Cave-Ayland                      io->dir, io->dma_len);
204bc9ca595SMark Cave-Ayland 
205a597e79cSChristoph Hellwig     if (s->dma_cmd == IDE_DMA_READ || s->dma_cmd == IDE_DMA_WRITE) {
206b88b3c8bSAlberto Garcia         if (ret < 0) {
207b88b3c8bSAlberto Garcia             block_acct_failed(blk_get_stats(s->blk), &s->acct);
208b88b3c8bSAlberto Garcia         } else {
2094be74634SMarkus Armbruster             block_acct_done(blk_get_stats(s->blk), &s->acct);
210a597e79cSChristoph Hellwig         }
211b88b3c8bSAlberto Garcia     }
21203c1280bSMark Cave-Ayland 
21303c1280bSMark Cave-Ayland     ide_set_inactive(s, false);
214bd4214fcSMark Cave-Ayland     io->dma_end(opaque);
215b8842209SGerd Hoffmann }
216b8842209SGerd Hoffmann 
217b8842209SGerd Hoffmann static void pmac_ide_transfer(DBDMA_io *io)
218b8842209SGerd Hoffmann {
219b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
220b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
221b8842209SGerd Hoffmann 
22233ce36bbSAlexander Graf     MACIO_DPRINTF("\n");
22333ce36bbSAlexander Graf 
224cd8722bbSMarkus Armbruster     if (s->drive_kind == IDE_CD) {
2254be74634SMarkus Armbruster         block_acct_start(blk_get_stats(s->blk), &s->acct, io->len,
2265366d0c8SBenoît Canet                          BLOCK_ACCT_READ);
2274827ac1eSMark Cave-Ayland 
228b8842209SGerd Hoffmann         pmac_ide_atapi_transfer_cb(io, 0);
229b8842209SGerd Hoffmann         return;
230b8842209SGerd Hoffmann     }
231b8842209SGerd Hoffmann 
232a597e79cSChristoph Hellwig     switch (s->dma_cmd) {
233a597e79cSChristoph Hellwig     case IDE_DMA_READ:
2344be74634SMarkus Armbruster         block_acct_start(blk_get_stats(s->blk), &s->acct, io->len,
2355366d0c8SBenoît Canet                          BLOCK_ACCT_READ);
236a597e79cSChristoph Hellwig         break;
237a597e79cSChristoph Hellwig     case IDE_DMA_WRITE:
2384be74634SMarkus Armbruster         block_acct_start(blk_get_stats(s->blk), &s->acct, io->len,
2395366d0c8SBenoît Canet                          BLOCK_ACCT_WRITE);
240a597e79cSChristoph Hellwig         break;
241a597e79cSChristoph Hellwig     default:
242a597e79cSChristoph Hellwig         break;
243a597e79cSChristoph Hellwig     }
244a597e79cSChristoph Hellwig 
245b8842209SGerd Hoffmann     pmac_ide_transfer_cb(io, 0);
246b8842209SGerd Hoffmann }
247b8842209SGerd Hoffmann 
248b8842209SGerd Hoffmann static void pmac_ide_flush(DBDMA_io *io)
249b8842209SGerd Hoffmann {
250b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
25103c1280bSMark Cave-Ayland     IDEState *s = idebus_active_if(&m->bus);
252b8842209SGerd Hoffmann 
25303c1280bSMark Cave-Ayland     if (s->bus->dma->aiocb) {
2540d0437aaSFam Zheng         blk_drain(s->blk);
255922453bcSStefan Hajnoczi     }
256b8842209SGerd Hoffmann }
257b8842209SGerd Hoffmann 
258b8842209SGerd Hoffmann /* PowerMac IDE memory IO */
2595abdf670SMark Cave-Ayland static uint64_t pmac_ide_read(void *opaque, hwaddr addr, unsigned size)
260b8842209SGerd Hoffmann {
261b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
2625abdf670SMark Cave-Ayland     uint64_t retval = 0xffffffff;
2635abdf670SMark Cave-Ayland     int reg = addr >> 4;
264b8842209SGerd Hoffmann 
2655abdf670SMark Cave-Ayland     switch (reg) {
2665abdf670SMark Cave-Ayland     case 0x0:
2675abdf670SMark Cave-Ayland         if (size == 2) {
268b8842209SGerd Hoffmann             retval = ide_data_readw(&d->bus, 0);
2695abdf670SMark Cave-Ayland         } else if (size == 4) {
270b8842209SGerd Hoffmann             retval = ide_data_readl(&d->bus, 0);
2715abdf670SMark Cave-Ayland         }
2725abdf670SMark Cave-Ayland         break;
2735abdf670SMark Cave-Ayland     case 0x1 ... 0x7:
2745abdf670SMark Cave-Ayland         if (size == 1) {
2755abdf670SMark Cave-Ayland             retval = ide_ioport_read(&d->bus, reg);
2765abdf670SMark Cave-Ayland         }
2775abdf670SMark Cave-Ayland         break;
2785abdf670SMark Cave-Ayland     case 0x8:
2795abdf670SMark Cave-Ayland     case 0x16:
2805abdf670SMark Cave-Ayland         if (size == 1) {
2815abdf670SMark Cave-Ayland             retval = ide_status_read(&d->bus, 0);
2825abdf670SMark Cave-Ayland         }
2835abdf670SMark Cave-Ayland         break;
2845abdf670SMark Cave-Ayland     case 0x20:
2855abdf670SMark Cave-Ayland         if (size == 4) {
2864f7265ffSBenjamin Herrenschmidt             retval = d->timing_reg;
2875abdf670SMark Cave-Ayland         }
2885abdf670SMark Cave-Ayland         break;
2895abdf670SMark Cave-Ayland     case 0x30:
2904f7265ffSBenjamin Herrenschmidt         /* This is an interrupt state register that only exists
2914f7265ffSBenjamin Herrenschmidt          * in the KeyLargo and later variants. Bit 0x8000_0000
2924f7265ffSBenjamin Herrenschmidt          * latches the DMA interrupt and has to be written to
2934f7265ffSBenjamin Herrenschmidt          * clear. Bit 0x4000_0000 is an image of the disk
2944f7265ffSBenjamin Herrenschmidt          * interrupt. MacOS X relies on this and will hang if
2954f7265ffSBenjamin Herrenschmidt          * we don't provide at least the disk interrupt
2964f7265ffSBenjamin Herrenschmidt          */
2975abdf670SMark Cave-Ayland         if (size == 4) {
2984f7265ffSBenjamin Herrenschmidt             retval = d->irq_reg;
299b8842209SGerd Hoffmann         }
3005abdf670SMark Cave-Ayland         break;
3015abdf670SMark Cave-Ayland     }
3025abdf670SMark Cave-Ayland 
303b8842209SGerd Hoffmann     return retval;
304b8842209SGerd Hoffmann }
305b8842209SGerd Hoffmann 
3065abdf670SMark Cave-Ayland 
3075abdf670SMark Cave-Ayland static void pmac_ide_write(void *opaque, hwaddr addr, uint64_t val,
3085abdf670SMark Cave-Ayland                            unsigned size)
3095abdf670SMark Cave-Ayland {
3105abdf670SMark Cave-Ayland     MACIOIDEState *d = opaque;
3115abdf670SMark Cave-Ayland     int reg = addr >> 4;
3125abdf670SMark Cave-Ayland 
3135abdf670SMark Cave-Ayland     switch (reg) {
3145abdf670SMark Cave-Ayland     case 0x0:
3155abdf670SMark Cave-Ayland         if (size == 2) {
3165abdf670SMark Cave-Ayland             ide_data_writew(&d->bus, 0, val);
3175abdf670SMark Cave-Ayland         } else if (size == 4) {
3185abdf670SMark Cave-Ayland             ide_data_writel(&d->bus, 0, val);
3195abdf670SMark Cave-Ayland         }
3205abdf670SMark Cave-Ayland         break;
3215abdf670SMark Cave-Ayland     case 0x1 ... 0x7:
3225abdf670SMark Cave-Ayland         if (size == 1) {
3235abdf670SMark Cave-Ayland             ide_ioport_write(&d->bus, reg, val);
3245abdf670SMark Cave-Ayland         }
3255abdf670SMark Cave-Ayland         break;
3265abdf670SMark Cave-Ayland     case 0x8:
3275abdf670SMark Cave-Ayland     case 0x16:
3285abdf670SMark Cave-Ayland         if (size == 1) {
3295abdf670SMark Cave-Ayland             ide_cmd_write(&d->bus, 0, val);
3305abdf670SMark Cave-Ayland         }
3315abdf670SMark Cave-Ayland         break;
3325abdf670SMark Cave-Ayland     case 0x20:
3335abdf670SMark Cave-Ayland         if (size == 4) {
3345abdf670SMark Cave-Ayland             d->timing_reg = val;
3355abdf670SMark Cave-Ayland         }
3365abdf670SMark Cave-Ayland         break;
3375abdf670SMark Cave-Ayland     case 0x30:
3385abdf670SMark Cave-Ayland         if (size == 4) {
3395abdf670SMark Cave-Ayland             if (val & 0x80000000u) {
3405abdf670SMark Cave-Ayland                 d->irq_reg &= 0x7fffffff;
3415abdf670SMark Cave-Ayland             }
3425abdf670SMark Cave-Ayland         }
3435abdf670SMark Cave-Ayland         break;
3445abdf670SMark Cave-Ayland     }
3455abdf670SMark Cave-Ayland }
3465abdf670SMark Cave-Ayland 
347a348f108SStefan Weil static const MemoryRegionOps pmac_ide_ops = {
3485abdf670SMark Cave-Ayland     .read = pmac_ide_read,
3495abdf670SMark Cave-Ayland     .write = pmac_ide_write,
3505abdf670SMark Cave-Ayland     .valid.min_access_size = 1,
3515abdf670SMark Cave-Ayland     .valid.max_access_size = 4,
3525abdf670SMark Cave-Ayland     .endianness = DEVICE_LITTLE_ENDIAN,
353b8842209SGerd Hoffmann };
354b8842209SGerd Hoffmann 
35544bfa332SJuan Quintela static const VMStateDescription vmstate_pmac = {
35644bfa332SJuan Quintela     .name = "ide",
357c2a0125aSMark Cave-Ayland     .version_id = 5,
35844bfa332SJuan Quintela     .minimum_version_id = 0,
35944bfa332SJuan Quintela     .fields = (VMStateField[]) {
36044bfa332SJuan Quintela         VMSTATE_IDE_BUS(bus, MACIOIDEState),
36144bfa332SJuan Quintela         VMSTATE_IDE_DRIVES(bus.ifs, MACIOIDEState),
362bb37a8e8SMark Cave-Ayland         VMSTATE_BOOL(dma_active, MACIOIDEState),
363c2a0125aSMark Cave-Ayland         VMSTATE_UINT32(timing_reg, MACIOIDEState),
364c2a0125aSMark Cave-Ayland         VMSTATE_UINT32(irq_reg, MACIOIDEState),
36544bfa332SJuan Quintela         VMSTATE_END_OF_LIST()
366b8842209SGerd Hoffmann     }
36744bfa332SJuan Quintela };
368b8842209SGerd Hoffmann 
36907a7484eSAndreas Färber static void macio_ide_reset(DeviceState *dev)
370b8842209SGerd Hoffmann {
37107a7484eSAndreas Färber     MACIOIDEState *d = MACIO_IDE(dev);
372b8842209SGerd Hoffmann 
3734a643563SBlue Swirl     ide_bus_reset(&d->bus);
374b8842209SGerd Hoffmann }
375b8842209SGerd Hoffmann 
3764aa3510fSAlexander Graf static int ide_nop_int(IDEDMA *dma, int x)
3774aa3510fSAlexander Graf {
3784aa3510fSAlexander Graf     return 0;
3794aa3510fSAlexander Graf }
3804aa3510fSAlexander Graf 
381a718978eSJohn Snow static int32_t ide_nop_int32(IDEDMA *dma, int32_t l)
3823251bdcfSJohn Snow {
3833251bdcfSJohn Snow     return 0;
3843251bdcfSJohn Snow }
3853251bdcfSJohn Snow 
3864aa3510fSAlexander Graf static void ide_dbdma_start(IDEDMA *dma, IDEState *s,
387097310b5SMarkus Armbruster                             BlockCompletionFunc *cb)
3884aa3510fSAlexander Graf {
3894aa3510fSAlexander Graf     MACIOIDEState *m = container_of(dma, MACIOIDEState, dma);
3904827ac1eSMark Cave-Ayland 
3914827ac1eSMark Cave-Ayland     s->io_buffer_index = 0;
392bd4214fcSMark Cave-Ayland     if (s->drive_kind == IDE_CD) {
3934827ac1eSMark Cave-Ayland         s->io_buffer_size = s->packet_transfer_size;
394bd4214fcSMark Cave-Ayland     } else {
395b01d44cdSMark Cave-Ayland         s->io_buffer_size = s->nsector * BDRV_SECTOR_SIZE;
396bd4214fcSMark Cave-Ayland     }
3974827ac1eSMark Cave-Ayland 
3984827ac1eSMark Cave-Ayland     MACIO_DPRINTF("\n\n------------ IDE transfer\n");
3994827ac1eSMark Cave-Ayland     MACIO_DPRINTF("buffer_size: %x   buffer_index: %x\n",
4004827ac1eSMark Cave-Ayland                   s->io_buffer_size, s->io_buffer_index);
4014827ac1eSMark Cave-Ayland     MACIO_DPRINTF("lba: %x    size: %x\n", s->lba, s->io_buffer_size);
4024827ac1eSMark Cave-Ayland     MACIO_DPRINTF("-------------------------\n");
4034827ac1eSMark Cave-Ayland 
404cae32357SAlexander Graf     m->dma_active = true;
4054aa3510fSAlexander Graf     DBDMA_kick(m->dbdma);
4064aa3510fSAlexander Graf }
4074aa3510fSAlexander Graf 
4084aa3510fSAlexander Graf static const IDEDMAOps dbdma_ops = {
4094aa3510fSAlexander Graf     .start_dma      = ide_dbdma_start,
4103251bdcfSJohn Snow     .prepare_buf    = ide_nop_int32,
4114aa3510fSAlexander Graf     .rw_buf         = ide_nop_int,
4124aa3510fSAlexander Graf };
4134aa3510fSAlexander Graf 
41407a7484eSAndreas Färber static void macio_ide_realizefn(DeviceState *dev, Error **errp)
415b8842209SGerd Hoffmann {
41607a7484eSAndreas Färber     MACIOIDEState *s = MACIO_IDE(dev);
417b8842209SGerd Hoffmann 
4184f7265ffSBenjamin Herrenschmidt     ide_init2(&s->bus, s->ide_irq);
4194aa3510fSAlexander Graf 
4204aa3510fSAlexander Graf     /* Register DMA callbacks */
4214aa3510fSAlexander Graf     s->dma.ops = &dbdma_ops;
4224aa3510fSAlexander Graf     s->bus.dma = &s->dma;
423b8842209SGerd Hoffmann }
42407a7484eSAndreas Färber 
4254f7265ffSBenjamin Herrenschmidt static void pmac_ide_irq(void *opaque, int n, int level)
4264f7265ffSBenjamin Herrenschmidt {
4274f7265ffSBenjamin Herrenschmidt     MACIOIDEState *s = opaque;
4284f7265ffSBenjamin Herrenschmidt     uint32_t mask = 0x80000000u >> n;
4294f7265ffSBenjamin Herrenschmidt 
4304f7265ffSBenjamin Herrenschmidt     /* We need to reflect the IRQ state in the irq register */
4314f7265ffSBenjamin Herrenschmidt     if (level) {
4324f7265ffSBenjamin Herrenschmidt         s->irq_reg |= mask;
4334f7265ffSBenjamin Herrenschmidt     } else {
4344f7265ffSBenjamin Herrenschmidt         s->irq_reg &= ~mask;
4354f7265ffSBenjamin Herrenschmidt     }
4364f7265ffSBenjamin Herrenschmidt 
4374f7265ffSBenjamin Herrenschmidt     if (n) {
4384f7265ffSBenjamin Herrenschmidt         qemu_set_irq(s->real_ide_irq, level);
4394f7265ffSBenjamin Herrenschmidt     } else {
4404f7265ffSBenjamin Herrenschmidt         qemu_set_irq(s->real_dma_irq, level);
4414f7265ffSBenjamin Herrenschmidt     }
4424f7265ffSBenjamin Herrenschmidt }
4434f7265ffSBenjamin Herrenschmidt 
44407a7484eSAndreas Färber static void macio_ide_initfn(Object *obj)
44507a7484eSAndreas Färber {
44607a7484eSAndreas Färber     SysBusDevice *d = SYS_BUS_DEVICE(obj);
44707a7484eSAndreas Färber     MACIOIDEState *s = MACIO_IDE(obj);
44807a7484eSAndreas Färber 
449c6baf942SAndreas Färber     ide_bus_new(&s->bus, sizeof(s->bus), DEVICE(obj), 0, 2);
4501437c94bSPaolo Bonzini     memory_region_init_io(&s->mem, obj, &pmac_ide_ops, s, "pmac-ide", 0x1000);
45107a7484eSAndreas Färber     sysbus_init_mmio(d, &s->mem);
4524f7265ffSBenjamin Herrenschmidt     sysbus_init_irq(d, &s->real_ide_irq);
4534f7265ffSBenjamin Herrenschmidt     sysbus_init_irq(d, &s->real_dma_irq);
4544f7265ffSBenjamin Herrenschmidt     s->dma_irq = qemu_allocate_irq(pmac_ide_irq, s, 0);
4554f7265ffSBenjamin Herrenschmidt     s->ide_irq = qemu_allocate_irq(pmac_ide_irq, s, 1);
456e451b85fSMark Cave-Ayland 
457e451b85fSMark Cave-Ayland     object_property_add_link(obj, "dbdma", TYPE_MAC_DBDMA,
458e451b85fSMark Cave-Ayland                              (Object **) &s->dbdma,
459e451b85fSMark Cave-Ayland                              qdev_prop_allow_set_link_before_realize, 0, NULL);
46007a7484eSAndreas Färber }
46107a7484eSAndreas Färber 
4620fc84331SMark Cave-Ayland static Property macio_ide_properties[] = {
4630fc84331SMark Cave-Ayland     DEFINE_PROP_UINT32("channel", MACIOIDEState, channel, 0),
4640fc84331SMark Cave-Ayland     DEFINE_PROP_END_OF_LIST(),
4650fc84331SMark Cave-Ayland };
4660fc84331SMark Cave-Ayland 
46707a7484eSAndreas Färber static void macio_ide_class_init(ObjectClass *oc, void *data)
46807a7484eSAndreas Färber {
46907a7484eSAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
47007a7484eSAndreas Färber 
47107a7484eSAndreas Färber     dc->realize = macio_ide_realizefn;
47207a7484eSAndreas Färber     dc->reset = macio_ide_reset;
4730fc84331SMark Cave-Ayland     dc->props = macio_ide_properties;
47407a7484eSAndreas Färber     dc->vmsd = &vmstate_pmac;
4753469d9bcSLaurent Vivier     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
47607a7484eSAndreas Färber }
47707a7484eSAndreas Färber 
47807a7484eSAndreas Färber static const TypeInfo macio_ide_type_info = {
47907a7484eSAndreas Färber     .name = TYPE_MACIO_IDE,
48007a7484eSAndreas Färber     .parent = TYPE_SYS_BUS_DEVICE,
48107a7484eSAndreas Färber     .instance_size = sizeof(MACIOIDEState),
48207a7484eSAndreas Färber     .instance_init = macio_ide_initfn,
48307a7484eSAndreas Färber     .class_init = macio_ide_class_init,
48407a7484eSAndreas Färber };
48507a7484eSAndreas Färber 
48607a7484eSAndreas Färber static void macio_ide_register_types(void)
48707a7484eSAndreas Färber {
48807a7484eSAndreas Färber     type_register_static(&macio_ide_type_info);
48907a7484eSAndreas Färber }
49007a7484eSAndreas Färber 
49114eefd0eSAlexander Graf /* hd_table must contain 2 block drivers */
49207a7484eSAndreas Färber void macio_ide_init_drives(MACIOIDEState *s, DriveInfo **hd_table)
49307a7484eSAndreas Färber {
49407a7484eSAndreas Färber     int i;
49507a7484eSAndreas Färber 
49607a7484eSAndreas Färber     for (i = 0; i < 2; i++) {
49707a7484eSAndreas Färber         if (hd_table[i]) {
49807a7484eSAndreas Färber             ide_create_drive(&s->bus, i, hd_table[i]);
49907a7484eSAndreas Färber         }
50007a7484eSAndreas Färber     }
50107a7484eSAndreas Färber }
50207a7484eSAndreas Färber 
503e451b85fSMark Cave-Ayland void macio_ide_register_dma(MACIOIDEState *s)
50407a7484eSAndreas Färber {
505e451b85fSMark Cave-Ayland     DBDMA_register_channel(s->dbdma, s->channel, s->dma_irq,
50607a7484eSAndreas Färber                            pmac_ide_transfer, pmac_ide_flush, s);
50707a7484eSAndreas Färber }
50807a7484eSAndreas Färber 
50907a7484eSAndreas Färber type_init(macio_ide_register_types)
510