xref: /qemu/hw/ide/macio.c (revision 97225170f6ee6d0ad8653916c7a5e4508cbffc18)
1b8842209SGerd Hoffmann /*
2b8842209SGerd Hoffmann  * QEMU IDE Emulation: MacIO support.
3b8842209SGerd Hoffmann  *
4b8842209SGerd Hoffmann  * Copyright (c) 2003 Fabrice Bellard
5b8842209SGerd Hoffmann  * Copyright (c) 2006 Openedhand Ltd.
6b8842209SGerd Hoffmann  *
7b8842209SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
8b8842209SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
9b8842209SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
10b8842209SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11b8842209SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
12b8842209SGerd Hoffmann  * furnished to do so, subject to the following conditions:
13b8842209SGerd Hoffmann  *
14b8842209SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
15b8842209SGerd Hoffmann  * all copies or substantial portions of the Software.
16b8842209SGerd Hoffmann  *
17b8842209SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18b8842209SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19b8842209SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20b8842209SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21b8842209SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22b8842209SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23b8842209SGerd Hoffmann  * THE SOFTWARE.
24b8842209SGerd Hoffmann  */
25baec1910SAndreas Färber #include "hw/hw.h"
26baec1910SAndreas Färber #include "hw/ppc/mac.h"
270d09e41aSPaolo Bonzini #include "hw/ppc/mac_dbdma.h"
284be74634SMarkus Armbruster #include "sysemu/block-backend.h"
299c17d615SPaolo Bonzini #include "sysemu/dma.h"
3059f2a787SGerd Hoffmann 
3159f2a787SGerd Hoffmann #include <hw/ide/internal.h>
32b8842209SGerd Hoffmann 
3333ce36bbSAlexander Graf /* debug MACIO */
3433ce36bbSAlexander Graf // #define DEBUG_MACIO
3533ce36bbSAlexander Graf 
3633ce36bbSAlexander Graf #ifdef DEBUG_MACIO
3733ce36bbSAlexander Graf static const int debug_macio = 1;
3833ce36bbSAlexander Graf #else
3933ce36bbSAlexander Graf static const int debug_macio = 0;
4033ce36bbSAlexander Graf #endif
4133ce36bbSAlexander Graf 
4233ce36bbSAlexander Graf #define MACIO_DPRINTF(fmt, ...) do { \
4333ce36bbSAlexander Graf         if (debug_macio) { \
4433ce36bbSAlexander Graf             printf(fmt , ## __VA_ARGS__); \
4533ce36bbSAlexander Graf         } \
4633ce36bbSAlexander Graf     } while (0)
4733ce36bbSAlexander Graf 
4833ce36bbSAlexander Graf 
49b8842209SGerd Hoffmann /***********************************************************/
50b8842209SGerd Hoffmann /* MacIO based PowerPC IDE */
51b8842209SGerd Hoffmann 
5202c7c992SBlue Swirl #define MACIO_PAGE_SIZE 4096
5302c7c992SBlue Swirl 
54b01d44cdSMark Cave-Ayland /*
55b01d44cdSMark Cave-Ayland  * Unaligned DMA read/write access functions required for OS X/Darwin which
56b01d44cdSMark Cave-Ayland  * don't perform DMA transactions on sector boundaries. These functions are
57b01d44cdSMark Cave-Ayland  * modelled on bdrv_co_do_preadv()/bdrv_co_do_pwritev() and so should be
58b01d44cdSMark Cave-Ayland  * easy to remove if the unaligned block APIs are ever exposed.
59b01d44cdSMark Cave-Ayland  */
60b01d44cdSMark Cave-Ayland 
614827ac1eSMark Cave-Ayland static void pmac_dma_read(BlockBackend *blk,
620389b8f8SMark Cave-Ayland                           int64_t offset, unsigned int bytes,
634827ac1eSMark Cave-Ayland                           void (*cb)(void *opaque, int ret), void *opaque)
644827ac1eSMark Cave-Ayland {
654827ac1eSMark Cave-Ayland     DBDMA_io *io = opaque;
664827ac1eSMark Cave-Ayland     MACIOIDEState *m = io->opaque;
674827ac1eSMark Cave-Ayland     IDEState *s = idebus_active_if(&m->bus);
684827ac1eSMark Cave-Ayland     dma_addr_t dma_addr, dma_len;
694827ac1eSMark Cave-Ayland     void *mem;
700389b8f8SMark Cave-Ayland     int64_t sector_num;
710389b8f8SMark Cave-Ayland     int nsector;
720389b8f8SMark Cave-Ayland     uint64_t align = BDRV_SECTOR_SIZE;
730389b8f8SMark Cave-Ayland     size_t head_bytes, tail_bytes;
744827ac1eSMark Cave-Ayland 
754827ac1eSMark Cave-Ayland     qemu_iovec_destroy(&io->iov);
764827ac1eSMark Cave-Ayland     qemu_iovec_init(&io->iov, io->len / MACIO_PAGE_SIZE + 1);
774827ac1eSMark Cave-Ayland 
780389b8f8SMark Cave-Ayland     sector_num = (offset >> 9);
790389b8f8SMark Cave-Ayland     nsector = (io->len >> 9);
804827ac1eSMark Cave-Ayland 
810389b8f8SMark Cave-Ayland     MACIO_DPRINTF("--- DMA read transfer (0x%" HWADDR_PRIx ",0x%x): "
820389b8f8SMark Cave-Ayland                   "sector_num: %" PRId64 ", nsector: %d\n", io->addr, io->len,
830389b8f8SMark Cave-Ayland                   sector_num, nsector);
844827ac1eSMark Cave-Ayland 
854827ac1eSMark Cave-Ayland     dma_addr = io->addr;
864827ac1eSMark Cave-Ayland     dma_len = io->len;
874827ac1eSMark Cave-Ayland     mem = dma_memory_map(&address_space_memory, dma_addr, &dma_len,
884827ac1eSMark Cave-Ayland                          DMA_DIRECTION_FROM_DEVICE);
894827ac1eSMark Cave-Ayland 
900389b8f8SMark Cave-Ayland     if (offset & (align - 1)) {
910389b8f8SMark Cave-Ayland         head_bytes = offset & (align - 1);
920389b8f8SMark Cave-Ayland 
930389b8f8SMark Cave-Ayland         MACIO_DPRINTF("--- DMA unaligned head: sector %" PRId64 ", "
940389b8f8SMark Cave-Ayland                       "discarding %zu bytes\n", sector_num, head_bytes);
950389b8f8SMark Cave-Ayland 
96ac58fe7bSMark Cave-Ayland         qemu_iovec_add(&io->iov, &io->head_remainder, head_bytes);
970389b8f8SMark Cave-Ayland 
980389b8f8SMark Cave-Ayland         bytes += offset & (align - 1);
990389b8f8SMark Cave-Ayland         offset = offset & ~(align - 1);
1000389b8f8SMark Cave-Ayland     }
1010389b8f8SMark Cave-Ayland 
1024827ac1eSMark Cave-Ayland     qemu_iovec_add(&io->iov, mem, io->len);
1034827ac1eSMark Cave-Ayland 
1040389b8f8SMark Cave-Ayland     if ((offset + bytes) & (align - 1)) {
1050389b8f8SMark Cave-Ayland         tail_bytes = (offset + bytes) & (align - 1);
1064827ac1eSMark Cave-Ayland 
1070389b8f8SMark Cave-Ayland         MACIO_DPRINTF("--- DMA unaligned tail: sector %" PRId64 ", "
1080389b8f8SMark Cave-Ayland                       "discarding bytes %zu\n", sector_num, tail_bytes);
1090389b8f8SMark Cave-Ayland 
110ac58fe7bSMark Cave-Ayland         qemu_iovec_add(&io->iov, &io->tail_remainder, align - tail_bytes);
1110389b8f8SMark Cave-Ayland         bytes = ROUND_UP(bytes, align);
1124827ac1eSMark Cave-Ayland     }
1134827ac1eSMark Cave-Ayland 
1144827ac1eSMark Cave-Ayland     s->io_buffer_size -= io->len;
1154827ac1eSMark Cave-Ayland     s->io_buffer_index += io->len;
1164827ac1eSMark Cave-Ayland 
1174827ac1eSMark Cave-Ayland     io->len = 0;
1184827ac1eSMark Cave-Ayland 
1194827ac1eSMark Cave-Ayland     MACIO_DPRINTF("--- Block read transfer - sector_num: %" PRIx64 "  "
1200389b8f8SMark Cave-Ayland                   "nsector: %x\n", (offset >> 9), (bytes >> 9));
1214827ac1eSMark Cave-Ayland 
1220389b8f8SMark Cave-Ayland     m->aiocb = blk_aio_readv(blk, (offset >> 9), &io->iov, (bytes >> 9),
1230389b8f8SMark Cave-Ayland                              cb, io);
1244827ac1eSMark Cave-Ayland }
1254827ac1eSMark Cave-Ayland 
126bd4214fcSMark Cave-Ayland static void pmac_dma_write(BlockBackend *blk,
127ac58fe7bSMark Cave-Ayland                          int64_t offset, int bytes,
128bd4214fcSMark Cave-Ayland                          void (*cb)(void *opaque, int ret), void *opaque)
129bd4214fcSMark Cave-Ayland {
130bd4214fcSMark Cave-Ayland     DBDMA_io *io = opaque;
131bd4214fcSMark Cave-Ayland     MACIOIDEState *m = io->opaque;
132bd4214fcSMark Cave-Ayland     IDEState *s = idebus_active_if(&m->bus);
133bd4214fcSMark Cave-Ayland     dma_addr_t dma_addr, dma_len;
134bd4214fcSMark Cave-Ayland     void *mem;
135ac58fe7bSMark Cave-Ayland     int64_t sector_num;
136ac58fe7bSMark Cave-Ayland     int nsector;
137ac58fe7bSMark Cave-Ayland     uint64_t align = BDRV_SECTOR_SIZE;
138ac58fe7bSMark Cave-Ayland     size_t head_bytes, tail_bytes;
139ac58fe7bSMark Cave-Ayland     bool unaligned_head = false, unaligned_tail = false;
140bd4214fcSMark Cave-Ayland 
141bd4214fcSMark Cave-Ayland     qemu_iovec_destroy(&io->iov);
142bd4214fcSMark Cave-Ayland     qemu_iovec_init(&io->iov, io->len / MACIO_PAGE_SIZE + 1);
143bd4214fcSMark Cave-Ayland 
144ac58fe7bSMark Cave-Ayland     sector_num = (offset >> 9);
145bd4214fcSMark Cave-Ayland     nsector = (io->len >> 9);
146bd4214fcSMark Cave-Ayland 
147ac58fe7bSMark Cave-Ayland     MACIO_DPRINTF("--- DMA write transfer (0x%" HWADDR_PRIx ",0x%x): "
148ac58fe7bSMark Cave-Ayland                   "sector_num: %" PRId64 ", nsector: %d\n", io->addr, io->len,
149bd4214fcSMark Cave-Ayland                   sector_num, nsector);
150bd4214fcSMark Cave-Ayland 
151bd4214fcSMark Cave-Ayland     dma_addr = io->addr;
152bd4214fcSMark Cave-Ayland     dma_len = io->len;
153bd4214fcSMark Cave-Ayland     mem = dma_memory_map(&address_space_memory, dma_addr, &dma_len,
154bd4214fcSMark Cave-Ayland                          DMA_DIRECTION_TO_DEVICE);
155bd4214fcSMark Cave-Ayland 
156ac58fe7bSMark Cave-Ayland     if (offset & (align - 1)) {
157ac58fe7bSMark Cave-Ayland         head_bytes = offset & (align - 1);
158ac58fe7bSMark Cave-Ayland         sector_num = ((offset & ~(align - 1)) >> 9);
159ac58fe7bSMark Cave-Ayland 
160ac58fe7bSMark Cave-Ayland         MACIO_DPRINTF("--- DMA unaligned head: pre-reading head sector %"
161ac58fe7bSMark Cave-Ayland                       PRId64 "\n", sector_num);
162ac58fe7bSMark Cave-Ayland 
163ac58fe7bSMark Cave-Ayland         blk_pread(s->blk, (sector_num << 9), &io->head_remainder, align);
164ac58fe7bSMark Cave-Ayland 
165ac58fe7bSMark Cave-Ayland         qemu_iovec_add(&io->iov, &io->head_remainder, head_bytes);
166bd4214fcSMark Cave-Ayland         qemu_iovec_add(&io->iov, mem, io->len);
167bd4214fcSMark Cave-Ayland 
168ac58fe7bSMark Cave-Ayland         bytes += offset & (align - 1);
169ac58fe7bSMark Cave-Ayland         offset = offset & ~(align - 1);
170bd4214fcSMark Cave-Ayland 
171ac58fe7bSMark Cave-Ayland         unaligned_head = true;
172bd4214fcSMark Cave-Ayland     }
173bd4214fcSMark Cave-Ayland 
174ac58fe7bSMark Cave-Ayland     if ((offset + bytes) & (align - 1)) {
175ac58fe7bSMark Cave-Ayland         tail_bytes = (offset + bytes) & (align - 1);
176ac58fe7bSMark Cave-Ayland         sector_num = (((offset + bytes) & ~(align - 1)) >> 9);
177ac58fe7bSMark Cave-Ayland 
178ac58fe7bSMark Cave-Ayland         MACIO_DPRINTF("--- DMA unaligned tail: pre-reading tail sector %"
179ac58fe7bSMark Cave-Ayland                       PRId64 "\n", sector_num);
180ac58fe7bSMark Cave-Ayland 
181ac58fe7bSMark Cave-Ayland         blk_pread(s->blk, (sector_num << 9), &io->tail_remainder, align);
182ac58fe7bSMark Cave-Ayland 
183ac58fe7bSMark Cave-Ayland         if (!unaligned_head) {
184ac58fe7bSMark Cave-Ayland             qemu_iovec_add(&io->iov, mem, io->len);
185ac58fe7bSMark Cave-Ayland         }
186ac58fe7bSMark Cave-Ayland 
187ac58fe7bSMark Cave-Ayland         qemu_iovec_add(&io->iov, &io->tail_remainder + tail_bytes,
188ac58fe7bSMark Cave-Ayland                        align - tail_bytes);
189ac58fe7bSMark Cave-Ayland 
190ac58fe7bSMark Cave-Ayland         bytes = ROUND_UP(bytes, align);
191ac58fe7bSMark Cave-Ayland 
192ac58fe7bSMark Cave-Ayland         unaligned_tail = true;
193ac58fe7bSMark Cave-Ayland     }
194ac58fe7bSMark Cave-Ayland 
195ac58fe7bSMark Cave-Ayland     if (!unaligned_head && !unaligned_tail) {
196ac58fe7bSMark Cave-Ayland         qemu_iovec_add(&io->iov, mem, io->len);
197ac58fe7bSMark Cave-Ayland     }
198ac58fe7bSMark Cave-Ayland 
199ac58fe7bSMark Cave-Ayland     s->io_buffer_size -= io->len;
200ac58fe7bSMark Cave-Ayland     s->io_buffer_index += io->len;
201bd4214fcSMark Cave-Ayland 
202bd4214fcSMark Cave-Ayland     io->len = 0;
203bd4214fcSMark Cave-Ayland 
204bd4214fcSMark Cave-Ayland     MACIO_DPRINTF("--- Block write transfer - sector_num: %" PRIx64 "  "
205ac58fe7bSMark Cave-Ayland                   "nsector: %x\n", (offset >> 9), (bytes >> 9));
206bd4214fcSMark Cave-Ayland 
207ac58fe7bSMark Cave-Ayland     m->aiocb = blk_aio_writev(blk, (offset >> 9), &io->iov, (bytes >> 9),
208ac58fe7bSMark Cave-Ayland                               cb, io);
209bd4214fcSMark Cave-Ayland }
210bd4214fcSMark Cave-Ayland 
2110e826a06SAurelien Jarno static void pmac_dma_trim(BlockBackend *blk,
2120e826a06SAurelien Jarno                         int64_t offset, int bytes,
2130e826a06SAurelien Jarno                         void (*cb)(void *opaque, int ret), void *opaque)
2140e826a06SAurelien Jarno {
2150e826a06SAurelien Jarno     DBDMA_io *io = opaque;
2160e826a06SAurelien Jarno     MACIOIDEState *m = io->opaque;
2170e826a06SAurelien Jarno     IDEState *s = idebus_active_if(&m->bus);
2180e826a06SAurelien Jarno     dma_addr_t dma_addr, dma_len;
2190e826a06SAurelien Jarno     void *mem;
2200e826a06SAurelien Jarno 
2210e826a06SAurelien Jarno     qemu_iovec_destroy(&io->iov);
2220e826a06SAurelien Jarno     qemu_iovec_init(&io->iov, io->len / MACIO_PAGE_SIZE + 1);
2230e826a06SAurelien Jarno 
2240e826a06SAurelien Jarno     dma_addr = io->addr;
2250e826a06SAurelien Jarno     dma_len = io->len;
2260e826a06SAurelien Jarno     mem = dma_memory_map(&address_space_memory, dma_addr, &dma_len,
2270e826a06SAurelien Jarno                          DMA_DIRECTION_TO_DEVICE);
2280e826a06SAurelien Jarno 
2290e826a06SAurelien Jarno     qemu_iovec_add(&io->iov, mem, io->len);
2300e826a06SAurelien Jarno     s->io_buffer_size -= io->len;
2310e826a06SAurelien Jarno     s->io_buffer_index += io->len;
2320e826a06SAurelien Jarno     io->len = 0;
2330e826a06SAurelien Jarno 
2340e826a06SAurelien Jarno     m->aiocb = ide_issue_trim(blk, (offset >> 9), &io->iov, (bytes >> 9),
2350e826a06SAurelien Jarno                               cb, io);
2360e826a06SAurelien Jarno }
2370e826a06SAurelien Jarno 
238b8842209SGerd Hoffmann static void pmac_ide_atapi_transfer_cb(void *opaque, int ret)
239b8842209SGerd Hoffmann {
240b8842209SGerd Hoffmann     DBDMA_io *io = opaque;
241b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
242b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
2430389b8f8SMark Cave-Ayland     int64_t offset;
2444827ac1eSMark Cave-Ayland 
245b01d44cdSMark Cave-Ayland     MACIO_DPRINTF("pmac_ide_atapi_transfer_cb\n");
246b8842209SGerd Hoffmann 
247b8842209SGerd Hoffmann     if (ret < 0) {
248b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("DMA error: %d\n", ret);
249b8842209SGerd Hoffmann         ide_atapi_io_error(s, ret);
250a597e79cSChristoph Hellwig         goto done;
251b8842209SGerd Hoffmann     }
252b8842209SGerd Hoffmann 
253cae32357SAlexander Graf     if (!m->dma_active) {
254cae32357SAlexander Graf         MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n",
255cae32357SAlexander Graf                       s->nsector, io->len, s->status);
256cae32357SAlexander Graf         /* data not ready yet, wait for the channel to get restarted */
257cae32357SAlexander Graf         io->processing = false;
258cae32357SAlexander Graf         return;
259cae32357SAlexander Graf     }
260cae32357SAlexander Graf 
2614827ac1eSMark Cave-Ayland     if (s->io_buffer_size <= 0) {
262b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("End of IDE transfer\n");
263b8842209SGerd Hoffmann         ide_atapi_cmd_ok(s);
264cae32357SAlexander Graf         m->dma_active = false;
265a597e79cSChristoph Hellwig         goto done;
266b8842209SGerd Hoffmann     }
267b8842209SGerd Hoffmann 
2684827ac1eSMark Cave-Ayland     if (io->len == 0) {
2694827ac1eSMark Cave-Ayland         MACIO_DPRINTF("End of DMA transfer\n");
2704827ac1eSMark Cave-Ayland         goto done;
27180fc95d8SAlexander Graf     }
27280fc95d8SAlexander Graf 
2734827ac1eSMark Cave-Ayland     if (s->lba == -1) {
2744827ac1eSMark Cave-Ayland         /* Non-block ATAPI transfer - just copy to RAM */
2754827ac1eSMark Cave-Ayland         s->io_buffer_size = MIN(s->io_buffer_size, io->len);
2764827ac1eSMark Cave-Ayland         cpu_physical_memory_write(io->addr, s->io_buffer, s->io_buffer_size);
2774827ac1eSMark Cave-Ayland         ide_atapi_cmd_ok(s);
2784827ac1eSMark Cave-Ayland         m->dma_active = false;
2794827ac1eSMark Cave-Ayland         goto done;
28080fc95d8SAlexander Graf     }
28180fc95d8SAlexander Graf 
2820389b8f8SMark Cave-Ayland     /* Calculate current offset */
283*97225170SMark Cave-Ayland     offset = ((int64_t)s->lba << 11) + s->io_buffer_index;
2840389b8f8SMark Cave-Ayland 
2850389b8f8SMark Cave-Ayland     pmac_dma_read(s->blk, offset, io->len, pmac_ide_atapi_transfer_cb, io);
286a597e79cSChristoph Hellwig     return;
287a597e79cSChristoph Hellwig 
288a597e79cSChristoph Hellwig done:
289b88b3c8bSAlberto Garcia     if (ret < 0) {
290b88b3c8bSAlberto Garcia         block_acct_failed(blk_get_stats(s->blk), &s->acct);
291b88b3c8bSAlberto Garcia     } else {
2924be74634SMarkus Armbruster         block_acct_done(blk_get_stats(s->blk), &s->acct);
293b88b3c8bSAlberto Garcia     }
294b8842209SGerd Hoffmann     io->dma_end(opaque);
295b8842209SGerd Hoffmann }
296b8842209SGerd Hoffmann 
297b8842209SGerd Hoffmann static void pmac_ide_transfer_cb(void *opaque, int ret)
298b8842209SGerd Hoffmann {
299b8842209SGerd Hoffmann     DBDMA_io *io = opaque;
300b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
301b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
3020389b8f8SMark Cave-Ayland     int64_t offset;
303bd4214fcSMark Cave-Ayland 
304bd4214fcSMark Cave-Ayland     MACIO_DPRINTF("pmac_ide_transfer_cb\n");
305b8842209SGerd Hoffmann 
306b8842209SGerd Hoffmann     if (ret < 0) {
307b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("DMA error: %d\n", ret);
308b8842209SGerd Hoffmann         m->aiocb = NULL;
309b8842209SGerd Hoffmann         ide_dma_error(s);
310a597e79cSChristoph Hellwig         goto done;
311b8842209SGerd Hoffmann     }
312b8842209SGerd Hoffmann 
313cae32357SAlexander Graf     if (!m->dma_active) {
314cae32357SAlexander Graf         MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n",
315cae32357SAlexander Graf                       s->nsector, io->len, s->status);
316cae32357SAlexander Graf         /* data not ready yet, wait for the channel to get restarted */
317cae32357SAlexander Graf         io->processing = false;
318cae32357SAlexander Graf         return;
319cae32357SAlexander Graf     }
320cae32357SAlexander Graf 
321bd4214fcSMark Cave-Ayland     if (s->io_buffer_size <= 0) {
322b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("End of IDE transfer\n");
323b8842209SGerd Hoffmann         s->status = READY_STAT | SEEK_STAT;
3249cdd03a7SGerd Hoffmann         ide_set_irq(s->bus);
325cae32357SAlexander Graf         m->dma_active = false;
326a597e79cSChristoph Hellwig         goto done;
327b8842209SGerd Hoffmann     }
328b8842209SGerd Hoffmann 
329bd4214fcSMark Cave-Ayland     if (io->len == 0) {
330bd4214fcSMark Cave-Ayland         MACIO_DPRINTF("End of DMA transfer\n");
331bd4214fcSMark Cave-Ayland         goto done;
332bd4214fcSMark Cave-Ayland     }
333b8842209SGerd Hoffmann 
334bd4214fcSMark Cave-Ayland     /* Calculate number of sectors */
3350389b8f8SMark Cave-Ayland     offset = (ide_get_sector(s) << 9) + s->io_buffer_index;
33680fc95d8SAlexander Graf 
33780fc95d8SAlexander Graf     switch (s->dma_cmd) {
33880fc95d8SAlexander Graf     case IDE_DMA_READ:
3390389b8f8SMark Cave-Ayland         pmac_dma_read(s->blk, offset, io->len, pmac_ide_transfer_cb, io);
34080fc95d8SAlexander Graf         break;
34180fc95d8SAlexander Graf     case IDE_DMA_WRITE:
342ac58fe7bSMark Cave-Ayland         pmac_dma_write(s->blk, offset, io->len, pmac_ide_transfer_cb, io);
34380fc95d8SAlexander Graf         break;
34480fc95d8SAlexander Graf     case IDE_DMA_TRIM:
3450e826a06SAurelien Jarno         pmac_dma_trim(s->blk, offset, io->len, pmac_ide_transfer_cb, io);
346d353fb72SChristoph Hellwig         break;
3474e1e0051SChristoph Hellwig     }
3483e300fa6SAlexander Graf 
349a597e79cSChristoph Hellwig     return;
350b9b2008bSPaolo Bonzini 
351a597e79cSChristoph Hellwig done:
352a597e79cSChristoph Hellwig     if (s->dma_cmd == IDE_DMA_READ || s->dma_cmd == IDE_DMA_WRITE) {
353b88b3c8bSAlberto Garcia         if (ret < 0) {
354b88b3c8bSAlberto Garcia             block_acct_failed(blk_get_stats(s->blk), &s->acct);
355b88b3c8bSAlberto Garcia         } else {
3564be74634SMarkus Armbruster             block_acct_done(blk_get_stats(s->blk), &s->acct);
357a597e79cSChristoph Hellwig         }
358b88b3c8bSAlberto Garcia     }
359bd4214fcSMark Cave-Ayland     io->dma_end(opaque);
360b8842209SGerd Hoffmann }
361b8842209SGerd Hoffmann 
362b8842209SGerd Hoffmann static void pmac_ide_transfer(DBDMA_io *io)
363b8842209SGerd Hoffmann {
364b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
365b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
366b8842209SGerd Hoffmann 
36733ce36bbSAlexander Graf     MACIO_DPRINTF("\n");
36833ce36bbSAlexander Graf 
369cd8722bbSMarkus Armbruster     if (s->drive_kind == IDE_CD) {
3704be74634SMarkus Armbruster         block_acct_start(blk_get_stats(s->blk), &s->acct, io->len,
3715366d0c8SBenoît Canet                          BLOCK_ACCT_READ);
3724827ac1eSMark Cave-Ayland 
373b8842209SGerd Hoffmann         pmac_ide_atapi_transfer_cb(io, 0);
374b8842209SGerd Hoffmann         return;
375b8842209SGerd Hoffmann     }
376b8842209SGerd Hoffmann 
377a597e79cSChristoph Hellwig     switch (s->dma_cmd) {
378a597e79cSChristoph Hellwig     case IDE_DMA_READ:
3794be74634SMarkus Armbruster         block_acct_start(blk_get_stats(s->blk), &s->acct, io->len,
3805366d0c8SBenoît Canet                          BLOCK_ACCT_READ);
381a597e79cSChristoph Hellwig         break;
382a597e79cSChristoph Hellwig     case IDE_DMA_WRITE:
3834be74634SMarkus Armbruster         block_acct_start(blk_get_stats(s->blk), &s->acct, io->len,
3845366d0c8SBenoît Canet                          BLOCK_ACCT_WRITE);
385a597e79cSChristoph Hellwig         break;
386a597e79cSChristoph Hellwig     default:
387a597e79cSChristoph Hellwig         break;
388a597e79cSChristoph Hellwig     }
389a597e79cSChristoph Hellwig 
390b8842209SGerd Hoffmann     pmac_ide_transfer_cb(io, 0);
391b8842209SGerd Hoffmann }
392b8842209SGerd Hoffmann 
393b8842209SGerd Hoffmann static void pmac_ide_flush(DBDMA_io *io)
394b8842209SGerd Hoffmann {
395b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
396b8842209SGerd Hoffmann 
397922453bcSStefan Hajnoczi     if (m->aiocb) {
3984be74634SMarkus Armbruster         blk_drain_all();
399922453bcSStefan Hajnoczi     }
400b8842209SGerd Hoffmann }
401b8842209SGerd Hoffmann 
402b8842209SGerd Hoffmann /* PowerMac IDE memory IO */
403b8842209SGerd Hoffmann static void pmac_ide_writeb (void *opaque,
404a8170e5eSAvi Kivity                              hwaddr addr, uint32_t val)
405b8842209SGerd Hoffmann {
406b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
407b8842209SGerd Hoffmann 
408b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
409b8842209SGerd Hoffmann     switch (addr) {
410b8842209SGerd Hoffmann     case 1 ... 7:
411b8842209SGerd Hoffmann         ide_ioport_write(&d->bus, addr, val);
412b8842209SGerd Hoffmann         break;
413b8842209SGerd Hoffmann     case 8:
414b8842209SGerd Hoffmann     case 22:
415b8842209SGerd Hoffmann         ide_cmd_write(&d->bus, 0, val);
416b8842209SGerd Hoffmann         break;
417b8842209SGerd Hoffmann     default:
418b8842209SGerd Hoffmann         break;
419b8842209SGerd Hoffmann     }
420b8842209SGerd Hoffmann }
421b8842209SGerd Hoffmann 
422a8170e5eSAvi Kivity static uint32_t pmac_ide_readb (void *opaque,hwaddr addr)
423b8842209SGerd Hoffmann {
424b8842209SGerd Hoffmann     uint8_t retval;
425b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
426b8842209SGerd Hoffmann 
427b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
428b8842209SGerd Hoffmann     switch (addr) {
429b8842209SGerd Hoffmann     case 1 ... 7:
430b8842209SGerd Hoffmann         retval = ide_ioport_read(&d->bus, addr);
431b8842209SGerd Hoffmann         break;
432b8842209SGerd Hoffmann     case 8:
433b8842209SGerd Hoffmann     case 22:
434b8842209SGerd Hoffmann         retval = ide_status_read(&d->bus, 0);
435b8842209SGerd Hoffmann         break;
436b8842209SGerd Hoffmann     default:
437b8842209SGerd Hoffmann         retval = 0xFF;
438b8842209SGerd Hoffmann         break;
439b8842209SGerd Hoffmann     }
440b8842209SGerd Hoffmann     return retval;
441b8842209SGerd Hoffmann }
442b8842209SGerd Hoffmann 
443b8842209SGerd Hoffmann static void pmac_ide_writew (void *opaque,
444a8170e5eSAvi Kivity                              hwaddr addr, uint32_t val)
445b8842209SGerd Hoffmann {
446b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
447b8842209SGerd Hoffmann 
448b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
449b8842209SGerd Hoffmann     val = bswap16(val);
450b8842209SGerd Hoffmann     if (addr == 0) {
451b8842209SGerd Hoffmann         ide_data_writew(&d->bus, 0, val);
452b8842209SGerd Hoffmann     }
453b8842209SGerd Hoffmann }
454b8842209SGerd Hoffmann 
455a8170e5eSAvi Kivity static uint32_t pmac_ide_readw (void *opaque,hwaddr addr)
456b8842209SGerd Hoffmann {
457b8842209SGerd Hoffmann     uint16_t retval;
458b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
459b8842209SGerd Hoffmann 
460b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
461b8842209SGerd Hoffmann     if (addr == 0) {
462b8842209SGerd Hoffmann         retval = ide_data_readw(&d->bus, 0);
463b8842209SGerd Hoffmann     } else {
464b8842209SGerd Hoffmann         retval = 0xFFFF;
465b8842209SGerd Hoffmann     }
466b8842209SGerd Hoffmann     retval = bswap16(retval);
467b8842209SGerd Hoffmann     return retval;
468b8842209SGerd Hoffmann }
469b8842209SGerd Hoffmann 
470b8842209SGerd Hoffmann static void pmac_ide_writel (void *opaque,
471a8170e5eSAvi Kivity                              hwaddr addr, uint32_t val)
472b8842209SGerd Hoffmann {
473b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
474b8842209SGerd Hoffmann 
475b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
476b8842209SGerd Hoffmann     val = bswap32(val);
477b8842209SGerd Hoffmann     if (addr == 0) {
478b8842209SGerd Hoffmann         ide_data_writel(&d->bus, 0, val);
479b8842209SGerd Hoffmann     }
480b8842209SGerd Hoffmann }
481b8842209SGerd Hoffmann 
482a8170e5eSAvi Kivity static uint32_t pmac_ide_readl (void *opaque,hwaddr addr)
483b8842209SGerd Hoffmann {
484b8842209SGerd Hoffmann     uint32_t retval;
485b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
486b8842209SGerd Hoffmann 
487b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
488b8842209SGerd Hoffmann     if (addr == 0) {
489b8842209SGerd Hoffmann         retval = ide_data_readl(&d->bus, 0);
490b8842209SGerd Hoffmann     } else {
491b8842209SGerd Hoffmann         retval = 0xFFFFFFFF;
492b8842209SGerd Hoffmann     }
493b8842209SGerd Hoffmann     retval = bswap32(retval);
494b8842209SGerd Hoffmann     return retval;
495b8842209SGerd Hoffmann }
496b8842209SGerd Hoffmann 
497a348f108SStefan Weil static const MemoryRegionOps pmac_ide_ops = {
49823c5e4caSAvi Kivity     .old_mmio = {
49923c5e4caSAvi Kivity         .write = {
500b8842209SGerd Hoffmann             pmac_ide_writeb,
501b8842209SGerd Hoffmann             pmac_ide_writew,
502b8842209SGerd Hoffmann             pmac_ide_writel,
50323c5e4caSAvi Kivity         },
50423c5e4caSAvi Kivity         .read = {
505b8842209SGerd Hoffmann             pmac_ide_readb,
506b8842209SGerd Hoffmann             pmac_ide_readw,
507b8842209SGerd Hoffmann             pmac_ide_readl,
50823c5e4caSAvi Kivity         },
50923c5e4caSAvi Kivity     },
51023c5e4caSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
511b8842209SGerd Hoffmann };
512b8842209SGerd Hoffmann 
51344bfa332SJuan Quintela static const VMStateDescription vmstate_pmac = {
51444bfa332SJuan Quintela     .name = "ide",
51544bfa332SJuan Quintela     .version_id = 3,
51644bfa332SJuan Quintela     .minimum_version_id = 0,
51744bfa332SJuan Quintela     .fields = (VMStateField[]) {
51844bfa332SJuan Quintela         VMSTATE_IDE_BUS(bus, MACIOIDEState),
51944bfa332SJuan Quintela         VMSTATE_IDE_DRIVES(bus.ifs, MACIOIDEState),
52044bfa332SJuan Quintela         VMSTATE_END_OF_LIST()
521b8842209SGerd Hoffmann     }
52244bfa332SJuan Quintela };
523b8842209SGerd Hoffmann 
52407a7484eSAndreas Färber static void macio_ide_reset(DeviceState *dev)
525b8842209SGerd Hoffmann {
52607a7484eSAndreas Färber     MACIOIDEState *d = MACIO_IDE(dev);
527b8842209SGerd Hoffmann 
5284a643563SBlue Swirl     ide_bus_reset(&d->bus);
529b8842209SGerd Hoffmann }
530b8842209SGerd Hoffmann 
5314aa3510fSAlexander Graf static int ide_nop_int(IDEDMA *dma, int x)
5324aa3510fSAlexander Graf {
5334aa3510fSAlexander Graf     return 0;
5344aa3510fSAlexander Graf }
5354aa3510fSAlexander Graf 
536a718978eSJohn Snow static int32_t ide_nop_int32(IDEDMA *dma, int32_t l)
5373251bdcfSJohn Snow {
5383251bdcfSJohn Snow     return 0;
5393251bdcfSJohn Snow }
5403251bdcfSJohn Snow 
5414aa3510fSAlexander Graf static void ide_dbdma_start(IDEDMA *dma, IDEState *s,
542097310b5SMarkus Armbruster                             BlockCompletionFunc *cb)
5434aa3510fSAlexander Graf {
5444aa3510fSAlexander Graf     MACIOIDEState *m = container_of(dma, MACIOIDEState, dma);
5454827ac1eSMark Cave-Ayland 
5464827ac1eSMark Cave-Ayland     s->io_buffer_index = 0;
547bd4214fcSMark Cave-Ayland     if (s->drive_kind == IDE_CD) {
5484827ac1eSMark Cave-Ayland         s->io_buffer_size = s->packet_transfer_size;
549bd4214fcSMark Cave-Ayland     } else {
550b01d44cdSMark Cave-Ayland         s->io_buffer_size = s->nsector * BDRV_SECTOR_SIZE;
551bd4214fcSMark Cave-Ayland     }
5524827ac1eSMark Cave-Ayland 
5534827ac1eSMark Cave-Ayland     MACIO_DPRINTF("\n\n------------ IDE transfer\n");
5544827ac1eSMark Cave-Ayland     MACIO_DPRINTF("buffer_size: %x   buffer_index: %x\n",
5554827ac1eSMark Cave-Ayland                   s->io_buffer_size, s->io_buffer_index);
5564827ac1eSMark Cave-Ayland     MACIO_DPRINTF("lba: %x    size: %x\n", s->lba, s->io_buffer_size);
5574827ac1eSMark Cave-Ayland     MACIO_DPRINTF("-------------------------\n");
5584827ac1eSMark Cave-Ayland 
559cae32357SAlexander Graf     m->dma_active = true;
5604aa3510fSAlexander Graf     DBDMA_kick(m->dbdma);
5614aa3510fSAlexander Graf }
5624aa3510fSAlexander Graf 
5634aa3510fSAlexander Graf static const IDEDMAOps dbdma_ops = {
5644aa3510fSAlexander Graf     .start_dma      = ide_dbdma_start,
5653251bdcfSJohn Snow     .prepare_buf    = ide_nop_int32,
5664aa3510fSAlexander Graf     .rw_buf         = ide_nop_int,
5674aa3510fSAlexander Graf };
5684aa3510fSAlexander Graf 
56907a7484eSAndreas Färber static void macio_ide_realizefn(DeviceState *dev, Error **errp)
570b8842209SGerd Hoffmann {
57107a7484eSAndreas Färber     MACIOIDEState *s = MACIO_IDE(dev);
572b8842209SGerd Hoffmann 
57307a7484eSAndreas Färber     ide_init2(&s->bus, s->irq);
5744aa3510fSAlexander Graf 
5754aa3510fSAlexander Graf     /* Register DMA callbacks */
5764aa3510fSAlexander Graf     s->dma.ops = &dbdma_ops;
5774aa3510fSAlexander Graf     s->bus.dma = &s->dma;
578b8842209SGerd Hoffmann }
57907a7484eSAndreas Färber 
58007a7484eSAndreas Färber static void macio_ide_initfn(Object *obj)
58107a7484eSAndreas Färber {
58207a7484eSAndreas Färber     SysBusDevice *d = SYS_BUS_DEVICE(obj);
58307a7484eSAndreas Färber     MACIOIDEState *s = MACIO_IDE(obj);
58407a7484eSAndreas Färber 
585c6baf942SAndreas Färber     ide_bus_new(&s->bus, sizeof(s->bus), DEVICE(obj), 0, 2);
5861437c94bSPaolo Bonzini     memory_region_init_io(&s->mem, obj, &pmac_ide_ops, s, "pmac-ide", 0x1000);
58707a7484eSAndreas Färber     sysbus_init_mmio(d, &s->mem);
58807a7484eSAndreas Färber     sysbus_init_irq(d, &s->irq);
58907a7484eSAndreas Färber     sysbus_init_irq(d, &s->dma_irq);
59007a7484eSAndreas Färber }
59107a7484eSAndreas Färber 
59207a7484eSAndreas Färber static void macio_ide_class_init(ObjectClass *oc, void *data)
59307a7484eSAndreas Färber {
59407a7484eSAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
59507a7484eSAndreas Färber 
59607a7484eSAndreas Färber     dc->realize = macio_ide_realizefn;
59707a7484eSAndreas Färber     dc->reset = macio_ide_reset;
59807a7484eSAndreas Färber     dc->vmsd = &vmstate_pmac;
5993469d9bcSLaurent Vivier     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
60007a7484eSAndreas Färber }
60107a7484eSAndreas Färber 
60207a7484eSAndreas Färber static const TypeInfo macio_ide_type_info = {
60307a7484eSAndreas Färber     .name = TYPE_MACIO_IDE,
60407a7484eSAndreas Färber     .parent = TYPE_SYS_BUS_DEVICE,
60507a7484eSAndreas Färber     .instance_size = sizeof(MACIOIDEState),
60607a7484eSAndreas Färber     .instance_init = macio_ide_initfn,
60707a7484eSAndreas Färber     .class_init = macio_ide_class_init,
60807a7484eSAndreas Färber };
60907a7484eSAndreas Färber 
61007a7484eSAndreas Färber static void macio_ide_register_types(void)
61107a7484eSAndreas Färber {
61207a7484eSAndreas Färber     type_register_static(&macio_ide_type_info);
61307a7484eSAndreas Färber }
61407a7484eSAndreas Färber 
61514eefd0eSAlexander Graf /* hd_table must contain 2 block drivers */
61607a7484eSAndreas Färber void macio_ide_init_drives(MACIOIDEState *s, DriveInfo **hd_table)
61707a7484eSAndreas Färber {
61807a7484eSAndreas Färber     int i;
61907a7484eSAndreas Färber 
62007a7484eSAndreas Färber     for (i = 0; i < 2; i++) {
62107a7484eSAndreas Färber         if (hd_table[i]) {
62207a7484eSAndreas Färber             ide_create_drive(&s->bus, i, hd_table[i]);
62307a7484eSAndreas Färber         }
62407a7484eSAndreas Färber     }
62507a7484eSAndreas Färber }
62607a7484eSAndreas Färber 
62707a7484eSAndreas Färber void macio_ide_register_dma(MACIOIDEState *s, void *dbdma, int channel)
62807a7484eSAndreas Färber {
6294aa3510fSAlexander Graf     s->dbdma = dbdma;
63007a7484eSAndreas Färber     DBDMA_register_channel(dbdma, channel, s->dma_irq,
63107a7484eSAndreas Färber                            pmac_ide_transfer, pmac_ide_flush, s);
63207a7484eSAndreas Färber }
63307a7484eSAndreas Färber 
63407a7484eSAndreas Färber type_init(macio_ide_register_types)
635