1b8842209SGerd Hoffmann /* 2b8842209SGerd Hoffmann * QEMU IDE Emulation: MacIO support. 3b8842209SGerd Hoffmann * 4b8842209SGerd Hoffmann * Copyright (c) 2003 Fabrice Bellard 5b8842209SGerd Hoffmann * Copyright (c) 2006 Openedhand Ltd. 6b8842209SGerd Hoffmann * 7b8842209SGerd Hoffmann * Permission is hereby granted, free of charge, to any person obtaining a copy 8b8842209SGerd Hoffmann * of this software and associated documentation files (the "Software"), to deal 9b8842209SGerd Hoffmann * in the Software without restriction, including without limitation the rights 10b8842209SGerd Hoffmann * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 11b8842209SGerd Hoffmann * copies of the Software, and to permit persons to whom the Software is 12b8842209SGerd Hoffmann * furnished to do so, subject to the following conditions: 13b8842209SGerd Hoffmann * 14b8842209SGerd Hoffmann * The above copyright notice and this permission notice shall be included in 15b8842209SGerd Hoffmann * all copies or substantial portions of the Software. 16b8842209SGerd Hoffmann * 17b8842209SGerd Hoffmann * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 18b8842209SGerd Hoffmann * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 19b8842209SGerd Hoffmann * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 20b8842209SGerd Hoffmann * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 21b8842209SGerd Hoffmann * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 22b8842209SGerd Hoffmann * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 23b8842209SGerd Hoffmann * THE SOFTWARE. 24b8842209SGerd Hoffmann */ 250b8fa32fSMarkus Armbruster 2653239262SPeter Maydell #include "qemu/osdep.h" 27baec1910SAndreas Färber #include "hw/ppc/mac.h" 280d09e41aSPaolo Bonzini #include "hw/ppc/mac_dbdma.h" 29a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 30d6454270SMarkus Armbruster #include "migration/vmstate.h" 310b8fa32fSMarkus Armbruster #include "qemu/module.h" 329b164a46SMark Cave-Ayland #include "hw/misc/macio/macio.h" 334be74634SMarkus Armbruster #include "sysemu/block-backend.h" 349c17d615SPaolo Bonzini #include "sysemu/dma.h" 3559f2a787SGerd Hoffmann 36a9c94277SMarkus Armbruster #include "hw/ide/internal.h" 37b8842209SGerd Hoffmann 3833ce36bbSAlexander Graf /* debug MACIO */ 3933ce36bbSAlexander Graf // #define DEBUG_MACIO 4033ce36bbSAlexander Graf 4133ce36bbSAlexander Graf #ifdef DEBUG_MACIO 4233ce36bbSAlexander Graf static const int debug_macio = 1; 4333ce36bbSAlexander Graf #else 4433ce36bbSAlexander Graf static const int debug_macio = 0; 4533ce36bbSAlexander Graf #endif 4633ce36bbSAlexander Graf 4733ce36bbSAlexander Graf #define MACIO_DPRINTF(fmt, ...) do { \ 4833ce36bbSAlexander Graf if (debug_macio) { \ 4933ce36bbSAlexander Graf printf(fmt , ## __VA_ARGS__); \ 5033ce36bbSAlexander Graf } \ 5133ce36bbSAlexander Graf } while (0) 5233ce36bbSAlexander Graf 5333ce36bbSAlexander Graf 54b8842209SGerd Hoffmann /***********************************************************/ 55b8842209SGerd Hoffmann /* MacIO based PowerPC IDE */ 56b8842209SGerd Hoffmann 5702c7c992SBlue Swirl #define MACIO_PAGE_SIZE 4096 5802c7c992SBlue Swirl 59b8842209SGerd Hoffmann static void pmac_ide_atapi_transfer_cb(void *opaque, int ret) 60b8842209SGerd Hoffmann { 61b8842209SGerd Hoffmann DBDMA_io *io = opaque; 62b8842209SGerd Hoffmann MACIOIDEState *m = io->opaque; 63b8842209SGerd Hoffmann IDEState *s = idebus_active_if(&m->bus); 640389b8f8SMark Cave-Ayland int64_t offset; 654827ac1eSMark Cave-Ayland 66b01d44cdSMark Cave-Ayland MACIO_DPRINTF("pmac_ide_atapi_transfer_cb\n"); 67b8842209SGerd Hoffmann 68b8842209SGerd Hoffmann if (ret < 0) { 69b01d44cdSMark Cave-Ayland MACIO_DPRINTF("DMA error: %d\n", ret); 70be1e3439SMark Cave-Ayland qemu_sglist_destroy(&s->sg); 71b8842209SGerd Hoffmann ide_atapi_io_error(s, ret); 72a597e79cSChristoph Hellwig goto done; 73b8842209SGerd Hoffmann } 74b8842209SGerd Hoffmann 75cae32357SAlexander Graf if (!m->dma_active) { 76cae32357SAlexander Graf MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n", 77cae32357SAlexander Graf s->nsector, io->len, s->status); 78cae32357SAlexander Graf /* data not ready yet, wait for the channel to get restarted */ 79cae32357SAlexander Graf io->processing = false; 80cae32357SAlexander Graf return; 81cae32357SAlexander Graf } 82cae32357SAlexander Graf 834827ac1eSMark Cave-Ayland if (s->io_buffer_size <= 0) { 84b01d44cdSMark Cave-Ayland MACIO_DPRINTF("End of IDE transfer\n"); 85be1e3439SMark Cave-Ayland qemu_sglist_destroy(&s->sg); 86b8842209SGerd Hoffmann ide_atapi_cmd_ok(s); 87cae32357SAlexander Graf m->dma_active = false; 88a597e79cSChristoph Hellwig goto done; 89b8842209SGerd Hoffmann } 90b8842209SGerd Hoffmann 914827ac1eSMark Cave-Ayland if (io->len == 0) { 924827ac1eSMark Cave-Ayland MACIO_DPRINTF("End of DMA transfer\n"); 934827ac1eSMark Cave-Ayland goto done; 9480fc95d8SAlexander Graf } 9580fc95d8SAlexander Graf 964827ac1eSMark Cave-Ayland if (s->lba == -1) { 974827ac1eSMark Cave-Ayland /* Non-block ATAPI transfer - just copy to RAM */ 984827ac1eSMark Cave-Ayland s->io_buffer_size = MIN(s->io_buffer_size, io->len); 99ddd495e5SMark Cave-Ayland dma_memory_write(&address_space_memory, io->addr, s->io_buffer, 100ba06fe8aSPhilippe Mathieu-Daudé s->io_buffer_size, MEMTXATTRS_UNSPECIFIED); 10116275edbSMark Cave-Ayland io->len = 0; 1024827ac1eSMark Cave-Ayland ide_atapi_cmd_ok(s); 1034827ac1eSMark Cave-Ayland m->dma_active = false; 1044827ac1eSMark Cave-Ayland goto done; 10580fc95d8SAlexander Graf } 10680fc95d8SAlexander Graf 1070389b8f8SMark Cave-Ayland /* Calculate current offset */ 10897225170SMark Cave-Ayland offset = ((int64_t)s->lba << 11) + s->io_buffer_index; 1090389b8f8SMark Cave-Ayland 110be1e3439SMark Cave-Ayland qemu_sglist_init(&s->sg, DEVICE(m), io->len / MACIO_PAGE_SIZE + 1, 111be1e3439SMark Cave-Ayland &address_space_memory); 112be1e3439SMark Cave-Ayland qemu_sglist_add(&s->sg, io->addr, io->len); 113be1e3439SMark Cave-Ayland s->io_buffer_size -= io->len; 114be1e3439SMark Cave-Ayland s->io_buffer_index += io->len; 115be1e3439SMark Cave-Ayland io->len = 0; 116be1e3439SMark Cave-Ayland 117be1e3439SMark Cave-Ayland s->bus->dma->aiocb = dma_blk_read(s->blk, &s->sg, offset, 0x1, 118be1e3439SMark Cave-Ayland pmac_ide_atapi_transfer_cb, io); 119a597e79cSChristoph Hellwig return; 120a597e79cSChristoph Hellwig 121a597e79cSChristoph Hellwig done: 122bc9ca595SMark Cave-Ayland dma_memory_unmap(&address_space_memory, io->dma_mem, io->dma_len, 123bc9ca595SMark Cave-Ayland io->dir, io->dma_len); 124bc9ca595SMark Cave-Ayland 125b88b3c8bSAlberto Garcia if (ret < 0) { 126b88b3c8bSAlberto Garcia block_acct_failed(blk_get_stats(s->blk), &s->acct); 127b88b3c8bSAlberto Garcia } else { 1284be74634SMarkus Armbruster block_acct_done(blk_get_stats(s->blk), &s->acct); 129b88b3c8bSAlberto Garcia } 13003c1280bSMark Cave-Ayland 13103c1280bSMark Cave-Ayland ide_set_inactive(s, false); 132b8842209SGerd Hoffmann io->dma_end(opaque); 133b8842209SGerd Hoffmann } 134b8842209SGerd Hoffmann 135b8842209SGerd Hoffmann static void pmac_ide_transfer_cb(void *opaque, int ret) 136b8842209SGerd Hoffmann { 137b8842209SGerd Hoffmann DBDMA_io *io = opaque; 138b8842209SGerd Hoffmann MACIOIDEState *m = io->opaque; 139b8842209SGerd Hoffmann IDEState *s = idebus_active_if(&m->bus); 1400389b8f8SMark Cave-Ayland int64_t offset; 141bd4214fcSMark Cave-Ayland 142bd4214fcSMark Cave-Ayland MACIO_DPRINTF("pmac_ide_transfer_cb\n"); 143b8842209SGerd Hoffmann 144b8842209SGerd Hoffmann if (ret < 0) { 145b01d44cdSMark Cave-Ayland MACIO_DPRINTF("DMA error: %d\n", ret); 146be1e3439SMark Cave-Ayland qemu_sglist_destroy(&s->sg); 147b8842209SGerd Hoffmann ide_dma_error(s); 148a597e79cSChristoph Hellwig goto done; 149b8842209SGerd Hoffmann } 150b8842209SGerd Hoffmann 151cae32357SAlexander Graf if (!m->dma_active) { 152cae32357SAlexander Graf MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n", 153cae32357SAlexander Graf s->nsector, io->len, s->status); 154cae32357SAlexander Graf /* data not ready yet, wait for the channel to get restarted */ 155cae32357SAlexander Graf io->processing = false; 156cae32357SAlexander Graf return; 157cae32357SAlexander Graf } 158cae32357SAlexander Graf 159bd4214fcSMark Cave-Ayland if (s->io_buffer_size <= 0) { 160b01d44cdSMark Cave-Ayland MACIO_DPRINTF("End of IDE transfer\n"); 161be1e3439SMark Cave-Ayland qemu_sglist_destroy(&s->sg); 162b8842209SGerd Hoffmann s->status = READY_STAT | SEEK_STAT; 1639cdd03a7SGerd Hoffmann ide_set_irq(s->bus); 164cae32357SAlexander Graf m->dma_active = false; 165a597e79cSChristoph Hellwig goto done; 166b8842209SGerd Hoffmann } 167b8842209SGerd Hoffmann 168bd4214fcSMark Cave-Ayland if (io->len == 0) { 169bd4214fcSMark Cave-Ayland MACIO_DPRINTF("End of DMA transfer\n"); 170bd4214fcSMark Cave-Ayland goto done; 171bd4214fcSMark Cave-Ayland } 172b8842209SGerd Hoffmann 173bd4214fcSMark Cave-Ayland /* Calculate number of sectors */ 1740389b8f8SMark Cave-Ayland offset = (ide_get_sector(s) << 9) + s->io_buffer_index; 17580fc95d8SAlexander Graf 176be1e3439SMark Cave-Ayland qemu_sglist_init(&s->sg, DEVICE(m), io->len / MACIO_PAGE_SIZE + 1, 177be1e3439SMark Cave-Ayland &address_space_memory); 178be1e3439SMark Cave-Ayland qemu_sglist_add(&s->sg, io->addr, io->len); 179be1e3439SMark Cave-Ayland s->io_buffer_size -= io->len; 180be1e3439SMark Cave-Ayland s->io_buffer_index += io->len; 181be1e3439SMark Cave-Ayland io->len = 0; 182be1e3439SMark Cave-Ayland 18380fc95d8SAlexander Graf switch (s->dma_cmd) { 18480fc95d8SAlexander Graf case IDE_DMA_READ: 185be1e3439SMark Cave-Ayland s->bus->dma->aiocb = dma_blk_read(s->blk, &s->sg, offset, 0x1, 186be1e3439SMark Cave-Ayland pmac_ide_atapi_transfer_cb, io); 18780fc95d8SAlexander Graf break; 18880fc95d8SAlexander Graf case IDE_DMA_WRITE: 189be1e3439SMark Cave-Ayland s->bus->dma->aiocb = dma_blk_write(s->blk, &s->sg, offset, 0x1, 190be1e3439SMark Cave-Ayland pmac_ide_transfer_cb, io); 19180fc95d8SAlexander Graf break; 19280fc95d8SAlexander Graf case IDE_DMA_TRIM: 193be1e3439SMark Cave-Ayland s->bus->dma->aiocb = dma_blk_io(blk_get_aio_context(s->blk), &s->sg, 194eb69953eSMark Cave-Ayland offset, 0x1, ide_issue_trim, s, 195be1e3439SMark Cave-Ayland pmac_ide_transfer_cb, io, 196be1e3439SMark Cave-Ayland DMA_DIRECTION_TO_DEVICE); 197d353fb72SChristoph Hellwig break; 198502356eeSPavel Butsykin default: 199502356eeSPavel Butsykin abort(); 2004e1e0051SChristoph Hellwig } 2013e300fa6SAlexander Graf 202a597e79cSChristoph Hellwig return; 203b9b2008bSPaolo Bonzini 204a597e79cSChristoph Hellwig done: 205bc9ca595SMark Cave-Ayland dma_memory_unmap(&address_space_memory, io->dma_mem, io->dma_len, 206bc9ca595SMark Cave-Ayland io->dir, io->dma_len); 207bc9ca595SMark Cave-Ayland 208a597e79cSChristoph Hellwig if (s->dma_cmd == IDE_DMA_READ || s->dma_cmd == IDE_DMA_WRITE) { 209b88b3c8bSAlberto Garcia if (ret < 0) { 210b88b3c8bSAlberto Garcia block_acct_failed(blk_get_stats(s->blk), &s->acct); 211b88b3c8bSAlberto Garcia } else { 2124be74634SMarkus Armbruster block_acct_done(blk_get_stats(s->blk), &s->acct); 213a597e79cSChristoph Hellwig } 214b88b3c8bSAlberto Garcia } 21503c1280bSMark Cave-Ayland 21603c1280bSMark Cave-Ayland ide_set_inactive(s, false); 217bd4214fcSMark Cave-Ayland io->dma_end(opaque); 218b8842209SGerd Hoffmann } 219b8842209SGerd Hoffmann 220b8842209SGerd Hoffmann static void pmac_ide_transfer(DBDMA_io *io) 221b8842209SGerd Hoffmann { 222b8842209SGerd Hoffmann MACIOIDEState *m = io->opaque; 223b8842209SGerd Hoffmann IDEState *s = idebus_active_if(&m->bus); 224b8842209SGerd Hoffmann 22533ce36bbSAlexander Graf MACIO_DPRINTF("\n"); 22633ce36bbSAlexander Graf 227cd8722bbSMarkus Armbruster if (s->drive_kind == IDE_CD) { 2284be74634SMarkus Armbruster block_acct_start(blk_get_stats(s->blk), &s->acct, io->len, 2295366d0c8SBenoît Canet BLOCK_ACCT_READ); 2304827ac1eSMark Cave-Ayland 231b8842209SGerd Hoffmann pmac_ide_atapi_transfer_cb(io, 0); 232b8842209SGerd Hoffmann return; 233b8842209SGerd Hoffmann } 234b8842209SGerd Hoffmann 235a597e79cSChristoph Hellwig switch (s->dma_cmd) { 236a597e79cSChristoph Hellwig case IDE_DMA_READ: 2374be74634SMarkus Armbruster block_acct_start(blk_get_stats(s->blk), &s->acct, io->len, 2385366d0c8SBenoît Canet BLOCK_ACCT_READ); 239a597e79cSChristoph Hellwig break; 240a597e79cSChristoph Hellwig case IDE_DMA_WRITE: 2414be74634SMarkus Armbruster block_acct_start(blk_get_stats(s->blk), &s->acct, io->len, 2425366d0c8SBenoît Canet BLOCK_ACCT_WRITE); 243a597e79cSChristoph Hellwig break; 244a597e79cSChristoph Hellwig default: 245a597e79cSChristoph Hellwig break; 246a597e79cSChristoph Hellwig } 247a597e79cSChristoph Hellwig 248b8842209SGerd Hoffmann pmac_ide_transfer_cb(io, 0); 249b8842209SGerd Hoffmann } 250b8842209SGerd Hoffmann 251b8842209SGerd Hoffmann static void pmac_ide_flush(DBDMA_io *io) 252b8842209SGerd Hoffmann { 253b8842209SGerd Hoffmann MACIOIDEState *m = io->opaque; 25403c1280bSMark Cave-Ayland IDEState *s = idebus_active_if(&m->bus); 255b8842209SGerd Hoffmann 25603c1280bSMark Cave-Ayland if (s->bus->dma->aiocb) { 2570d0437aaSFam Zheng blk_drain(s->blk); 258922453bcSStefan Hajnoczi } 259b8842209SGerd Hoffmann } 260b8842209SGerd Hoffmann 261b8842209SGerd Hoffmann /* PowerMac IDE memory IO */ 2625abdf670SMark Cave-Ayland static uint64_t pmac_ide_read(void *opaque, hwaddr addr, unsigned size) 263b8842209SGerd Hoffmann { 264b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 2655abdf670SMark Cave-Ayland uint64_t retval = 0xffffffff; 2665abdf670SMark Cave-Ayland int reg = addr >> 4; 267b8842209SGerd Hoffmann 2685abdf670SMark Cave-Ayland switch (reg) { 2695abdf670SMark Cave-Ayland case 0x0: 270*758c925eSLev Kujawski if (size == 1) { 271*758c925eSLev Kujawski retval = ide_data_readw(&d->bus, 0) & 0xFF; 272*758c925eSLev Kujawski } else if (size == 2) { 273b8842209SGerd Hoffmann retval = ide_data_readw(&d->bus, 0); 2745abdf670SMark Cave-Ayland } else if (size == 4) { 275b8842209SGerd Hoffmann retval = ide_data_readl(&d->bus, 0); 2765abdf670SMark Cave-Ayland } 2775abdf670SMark Cave-Ayland break; 2785abdf670SMark Cave-Ayland case 0x1 ... 0x7: 2795abdf670SMark Cave-Ayland if (size == 1) { 2805abdf670SMark Cave-Ayland retval = ide_ioport_read(&d->bus, reg); 2815abdf670SMark Cave-Ayland } 2825abdf670SMark Cave-Ayland break; 2835abdf670SMark Cave-Ayland case 0x8: 2845abdf670SMark Cave-Ayland case 0x16: 2855abdf670SMark Cave-Ayland if (size == 1) { 2865abdf670SMark Cave-Ayland retval = ide_status_read(&d->bus, 0); 2875abdf670SMark Cave-Ayland } 2885abdf670SMark Cave-Ayland break; 2895abdf670SMark Cave-Ayland case 0x20: 2905abdf670SMark Cave-Ayland if (size == 4) { 2914f7265ffSBenjamin Herrenschmidt retval = d->timing_reg; 2925abdf670SMark Cave-Ayland } 2935abdf670SMark Cave-Ayland break; 2945abdf670SMark Cave-Ayland case 0x30: 2954f7265ffSBenjamin Herrenschmidt /* This is an interrupt state register that only exists 2964f7265ffSBenjamin Herrenschmidt * in the KeyLargo and later variants. Bit 0x8000_0000 2974f7265ffSBenjamin Herrenschmidt * latches the DMA interrupt and has to be written to 2984f7265ffSBenjamin Herrenschmidt * clear. Bit 0x4000_0000 is an image of the disk 2994f7265ffSBenjamin Herrenschmidt * interrupt. MacOS X relies on this and will hang if 3004f7265ffSBenjamin Herrenschmidt * we don't provide at least the disk interrupt 3014f7265ffSBenjamin Herrenschmidt */ 3025abdf670SMark Cave-Ayland if (size == 4) { 3034f7265ffSBenjamin Herrenschmidt retval = d->irq_reg; 304b8842209SGerd Hoffmann } 3055abdf670SMark Cave-Ayland break; 3065abdf670SMark Cave-Ayland } 3075abdf670SMark Cave-Ayland 308b8842209SGerd Hoffmann return retval; 309b8842209SGerd Hoffmann } 310b8842209SGerd Hoffmann 3115abdf670SMark Cave-Ayland 3125abdf670SMark Cave-Ayland static void pmac_ide_write(void *opaque, hwaddr addr, uint64_t val, 3135abdf670SMark Cave-Ayland unsigned size) 3145abdf670SMark Cave-Ayland { 3155abdf670SMark Cave-Ayland MACIOIDEState *d = opaque; 3165abdf670SMark Cave-Ayland int reg = addr >> 4; 3175abdf670SMark Cave-Ayland 3185abdf670SMark Cave-Ayland switch (reg) { 3195abdf670SMark Cave-Ayland case 0x0: 3205abdf670SMark Cave-Ayland if (size == 2) { 3215abdf670SMark Cave-Ayland ide_data_writew(&d->bus, 0, val); 3225abdf670SMark Cave-Ayland } else if (size == 4) { 3235abdf670SMark Cave-Ayland ide_data_writel(&d->bus, 0, val); 3245abdf670SMark Cave-Ayland } 3255abdf670SMark Cave-Ayland break; 3265abdf670SMark Cave-Ayland case 0x1 ... 0x7: 3275abdf670SMark Cave-Ayland if (size == 1) { 3285abdf670SMark Cave-Ayland ide_ioport_write(&d->bus, reg, val); 3295abdf670SMark Cave-Ayland } 3305abdf670SMark Cave-Ayland break; 3315abdf670SMark Cave-Ayland case 0x8: 3325abdf670SMark Cave-Ayland case 0x16: 3335abdf670SMark Cave-Ayland if (size == 1) { 33498d98912SJohn Snow ide_ctrl_write(&d->bus, 0, val); 3355abdf670SMark Cave-Ayland } 3365abdf670SMark Cave-Ayland break; 3375abdf670SMark Cave-Ayland case 0x20: 3385abdf670SMark Cave-Ayland if (size == 4) { 3395abdf670SMark Cave-Ayland d->timing_reg = val; 3405abdf670SMark Cave-Ayland } 3415abdf670SMark Cave-Ayland break; 3425abdf670SMark Cave-Ayland case 0x30: 3435abdf670SMark Cave-Ayland if (size == 4) { 3445abdf670SMark Cave-Ayland if (val & 0x80000000u) { 3455abdf670SMark Cave-Ayland d->irq_reg &= 0x7fffffff; 3465abdf670SMark Cave-Ayland } 3475abdf670SMark Cave-Ayland } 3485abdf670SMark Cave-Ayland break; 3495abdf670SMark Cave-Ayland } 3505abdf670SMark Cave-Ayland } 3515abdf670SMark Cave-Ayland 352a348f108SStefan Weil static const MemoryRegionOps pmac_ide_ops = { 3535abdf670SMark Cave-Ayland .read = pmac_ide_read, 3545abdf670SMark Cave-Ayland .write = pmac_ide_write, 3555abdf670SMark Cave-Ayland .valid.min_access_size = 1, 3565abdf670SMark Cave-Ayland .valid.max_access_size = 4, 3575abdf670SMark Cave-Ayland .endianness = DEVICE_LITTLE_ENDIAN, 358b8842209SGerd Hoffmann }; 359b8842209SGerd Hoffmann 36044bfa332SJuan Quintela static const VMStateDescription vmstate_pmac = { 36144bfa332SJuan Quintela .name = "ide", 362c2a0125aSMark Cave-Ayland .version_id = 5, 36344bfa332SJuan Quintela .minimum_version_id = 0, 36444bfa332SJuan Quintela .fields = (VMStateField[]) { 36544bfa332SJuan Quintela VMSTATE_IDE_BUS(bus, MACIOIDEState), 36644bfa332SJuan Quintela VMSTATE_IDE_DRIVES(bus.ifs, MACIOIDEState), 367bb37a8e8SMark Cave-Ayland VMSTATE_BOOL(dma_active, MACIOIDEState), 368c2a0125aSMark Cave-Ayland VMSTATE_UINT32(timing_reg, MACIOIDEState), 369c2a0125aSMark Cave-Ayland VMSTATE_UINT32(irq_reg, MACIOIDEState), 37044bfa332SJuan Quintela VMSTATE_END_OF_LIST() 371b8842209SGerd Hoffmann } 37244bfa332SJuan Quintela }; 373b8842209SGerd Hoffmann 37407a7484eSAndreas Färber static void macio_ide_reset(DeviceState *dev) 375b8842209SGerd Hoffmann { 37607a7484eSAndreas Färber MACIOIDEState *d = MACIO_IDE(dev); 377b8842209SGerd Hoffmann 3784a643563SBlue Swirl ide_bus_reset(&d->bus); 379b8842209SGerd Hoffmann } 380b8842209SGerd Hoffmann 381ae0cebd7SPhilippe Mathieu-Daudé static int ide_nop_int(const IDEDMA *dma, bool is_write) 3824aa3510fSAlexander Graf { 3834aa3510fSAlexander Graf return 0; 3844aa3510fSAlexander Graf } 3854aa3510fSAlexander Graf 386ae0cebd7SPhilippe Mathieu-Daudé static int32_t ide_nop_int32(const IDEDMA *dma, int32_t l) 3873251bdcfSJohn Snow { 3883251bdcfSJohn Snow return 0; 3893251bdcfSJohn Snow } 3903251bdcfSJohn Snow 391ae0cebd7SPhilippe Mathieu-Daudé static void ide_dbdma_start(const IDEDMA *dma, IDEState *s, 392097310b5SMarkus Armbruster BlockCompletionFunc *cb) 3934aa3510fSAlexander Graf { 3944aa3510fSAlexander Graf MACIOIDEState *m = container_of(dma, MACIOIDEState, dma); 3954827ac1eSMark Cave-Ayland 3964827ac1eSMark Cave-Ayland s->io_buffer_index = 0; 397bd4214fcSMark Cave-Ayland if (s->drive_kind == IDE_CD) { 3984827ac1eSMark Cave-Ayland s->io_buffer_size = s->packet_transfer_size; 399bd4214fcSMark Cave-Ayland } else { 400b01d44cdSMark Cave-Ayland s->io_buffer_size = s->nsector * BDRV_SECTOR_SIZE; 401bd4214fcSMark Cave-Ayland } 4024827ac1eSMark Cave-Ayland 4034827ac1eSMark Cave-Ayland MACIO_DPRINTF("\n\n------------ IDE transfer\n"); 4044827ac1eSMark Cave-Ayland MACIO_DPRINTF("buffer_size: %x buffer_index: %x\n", 4054827ac1eSMark Cave-Ayland s->io_buffer_size, s->io_buffer_index); 4064827ac1eSMark Cave-Ayland MACIO_DPRINTF("lba: %x size: %x\n", s->lba, s->io_buffer_size); 4074827ac1eSMark Cave-Ayland MACIO_DPRINTF("-------------------------\n"); 4084827ac1eSMark Cave-Ayland 409cae32357SAlexander Graf m->dma_active = true; 4104aa3510fSAlexander Graf DBDMA_kick(m->dbdma); 4114aa3510fSAlexander Graf } 4124aa3510fSAlexander Graf 4134aa3510fSAlexander Graf static const IDEDMAOps dbdma_ops = { 4144aa3510fSAlexander Graf .start_dma = ide_dbdma_start, 4153251bdcfSJohn Snow .prepare_buf = ide_nop_int32, 4164aa3510fSAlexander Graf .rw_buf = ide_nop_int, 4174aa3510fSAlexander Graf }; 4184aa3510fSAlexander Graf 41907a7484eSAndreas Färber static void macio_ide_realizefn(DeviceState *dev, Error **errp) 420b8842209SGerd Hoffmann { 42107a7484eSAndreas Färber MACIOIDEState *s = MACIO_IDE(dev); 422b8842209SGerd Hoffmann 4234f7265ffSBenjamin Herrenschmidt ide_init2(&s->bus, s->ide_irq); 4244aa3510fSAlexander Graf 4254aa3510fSAlexander Graf /* Register DMA callbacks */ 4264aa3510fSAlexander Graf s->dma.ops = &dbdma_ops; 4274aa3510fSAlexander Graf s->bus.dma = &s->dma; 428b8842209SGerd Hoffmann } 42907a7484eSAndreas Färber 4304f7265ffSBenjamin Herrenschmidt static void pmac_ide_irq(void *opaque, int n, int level) 4314f7265ffSBenjamin Herrenschmidt { 4324f7265ffSBenjamin Herrenschmidt MACIOIDEState *s = opaque; 4334f7265ffSBenjamin Herrenschmidt uint32_t mask = 0x80000000u >> n; 4344f7265ffSBenjamin Herrenschmidt 4354f7265ffSBenjamin Herrenschmidt /* We need to reflect the IRQ state in the irq register */ 4364f7265ffSBenjamin Herrenschmidt if (level) { 4374f7265ffSBenjamin Herrenschmidt s->irq_reg |= mask; 4384f7265ffSBenjamin Herrenschmidt } else { 4394f7265ffSBenjamin Herrenschmidt s->irq_reg &= ~mask; 4404f7265ffSBenjamin Herrenschmidt } 4414f7265ffSBenjamin Herrenschmidt 4424f7265ffSBenjamin Herrenschmidt if (n) { 4434f7265ffSBenjamin Herrenschmidt qemu_set_irq(s->real_ide_irq, level); 4444f7265ffSBenjamin Herrenschmidt } else { 4454f7265ffSBenjamin Herrenschmidt qemu_set_irq(s->real_dma_irq, level); 4464f7265ffSBenjamin Herrenschmidt } 4474f7265ffSBenjamin Herrenschmidt } 4484f7265ffSBenjamin Herrenschmidt 44907a7484eSAndreas Färber static void macio_ide_initfn(Object *obj) 45007a7484eSAndreas Färber { 45107a7484eSAndreas Färber SysBusDevice *d = SYS_BUS_DEVICE(obj); 45207a7484eSAndreas Färber MACIOIDEState *s = MACIO_IDE(obj); 45307a7484eSAndreas Färber 45482c74ac4SPeter Maydell ide_bus_init(&s->bus, sizeof(s->bus), DEVICE(obj), 0, 2); 4551437c94bSPaolo Bonzini memory_region_init_io(&s->mem, obj, &pmac_ide_ops, s, "pmac-ide", 0x1000); 45607a7484eSAndreas Färber sysbus_init_mmio(d, &s->mem); 4574f7265ffSBenjamin Herrenschmidt sysbus_init_irq(d, &s->real_ide_irq); 4584f7265ffSBenjamin Herrenschmidt sysbus_init_irq(d, &s->real_dma_irq); 4594f7265ffSBenjamin Herrenschmidt s->dma_irq = qemu_allocate_irq(pmac_ide_irq, s, 0); 4604f7265ffSBenjamin Herrenschmidt s->ide_irq = qemu_allocate_irq(pmac_ide_irq, s, 1); 461e451b85fSMark Cave-Ayland 462e451b85fSMark Cave-Ayland object_property_add_link(obj, "dbdma", TYPE_MAC_DBDMA, 463e451b85fSMark Cave-Ayland (Object **) &s->dbdma, 464d2623129SMarkus Armbruster qdev_prop_allow_set_link_before_realize, 0); 46507a7484eSAndreas Färber } 46607a7484eSAndreas Färber 4670fc84331SMark Cave-Ayland static Property macio_ide_properties[] = { 4680fc84331SMark Cave-Ayland DEFINE_PROP_UINT32("channel", MACIOIDEState, channel, 0), 4695c8e3d17SMark Cave-Ayland DEFINE_PROP_UINT32("addr", MACIOIDEState, addr, -1), 4700fc84331SMark Cave-Ayland DEFINE_PROP_END_OF_LIST(), 4710fc84331SMark Cave-Ayland }; 4720fc84331SMark Cave-Ayland 47307a7484eSAndreas Färber static void macio_ide_class_init(ObjectClass *oc, void *data) 47407a7484eSAndreas Färber { 47507a7484eSAndreas Färber DeviceClass *dc = DEVICE_CLASS(oc); 47607a7484eSAndreas Färber 47707a7484eSAndreas Färber dc->realize = macio_ide_realizefn; 47807a7484eSAndreas Färber dc->reset = macio_ide_reset; 4794f67d30bSMarc-André Lureau device_class_set_props(dc, macio_ide_properties); 48007a7484eSAndreas Färber dc->vmsd = &vmstate_pmac; 4813469d9bcSLaurent Vivier set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 48207a7484eSAndreas Färber } 48307a7484eSAndreas Färber 48407a7484eSAndreas Färber static const TypeInfo macio_ide_type_info = { 48507a7484eSAndreas Färber .name = TYPE_MACIO_IDE, 48607a7484eSAndreas Färber .parent = TYPE_SYS_BUS_DEVICE, 48707a7484eSAndreas Färber .instance_size = sizeof(MACIOIDEState), 48807a7484eSAndreas Färber .instance_init = macio_ide_initfn, 48907a7484eSAndreas Färber .class_init = macio_ide_class_init, 49007a7484eSAndreas Färber }; 49107a7484eSAndreas Färber 49207a7484eSAndreas Färber static void macio_ide_register_types(void) 49307a7484eSAndreas Färber { 49407a7484eSAndreas Färber type_register_static(&macio_ide_type_info); 49507a7484eSAndreas Färber } 49607a7484eSAndreas Färber 49714eefd0eSAlexander Graf /* hd_table must contain 2 block drivers */ 49807a7484eSAndreas Färber void macio_ide_init_drives(MACIOIDEState *s, DriveInfo **hd_table) 49907a7484eSAndreas Färber { 50007a7484eSAndreas Färber int i; 50107a7484eSAndreas Färber 50207a7484eSAndreas Färber for (i = 0; i < 2; i++) { 50307a7484eSAndreas Färber if (hd_table[i]) { 50407a7484eSAndreas Färber ide_create_drive(&s->bus, i, hd_table[i]); 50507a7484eSAndreas Färber } 50607a7484eSAndreas Färber } 50707a7484eSAndreas Färber } 50807a7484eSAndreas Färber 509e451b85fSMark Cave-Ayland void macio_ide_register_dma(MACIOIDEState *s) 51007a7484eSAndreas Färber { 511e451b85fSMark Cave-Ayland DBDMA_register_channel(s->dbdma, s->channel, s->dma_irq, 51207a7484eSAndreas Färber pmac_ide_transfer, pmac_ide_flush, s); 51307a7484eSAndreas Färber } 51407a7484eSAndreas Färber 51507a7484eSAndreas Färber type_init(macio_ide_register_types) 516