xref: /qemu/hw/ide/macio.c (revision 502356eeeb5fd2bdd92b2d5156e511626c1c3814)
1b8842209SGerd Hoffmann /*
2b8842209SGerd Hoffmann  * QEMU IDE Emulation: MacIO support.
3b8842209SGerd Hoffmann  *
4b8842209SGerd Hoffmann  * Copyright (c) 2003 Fabrice Bellard
5b8842209SGerd Hoffmann  * Copyright (c) 2006 Openedhand Ltd.
6b8842209SGerd Hoffmann  *
7b8842209SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
8b8842209SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
9b8842209SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
10b8842209SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11b8842209SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
12b8842209SGerd Hoffmann  * furnished to do so, subject to the following conditions:
13b8842209SGerd Hoffmann  *
14b8842209SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
15b8842209SGerd Hoffmann  * all copies or substantial portions of the Software.
16b8842209SGerd Hoffmann  *
17b8842209SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18b8842209SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19b8842209SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20b8842209SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21b8842209SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22b8842209SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23b8842209SGerd Hoffmann  * THE SOFTWARE.
24b8842209SGerd Hoffmann  */
2553239262SPeter Maydell #include "qemu/osdep.h"
26baec1910SAndreas Färber #include "hw/hw.h"
27baec1910SAndreas Färber #include "hw/ppc/mac.h"
280d09e41aSPaolo Bonzini #include "hw/ppc/mac_dbdma.h"
294be74634SMarkus Armbruster #include "sysemu/block-backend.h"
309c17d615SPaolo Bonzini #include "sysemu/dma.h"
3159f2a787SGerd Hoffmann 
3259f2a787SGerd Hoffmann #include <hw/ide/internal.h>
33b8842209SGerd Hoffmann 
3433ce36bbSAlexander Graf /* debug MACIO */
3533ce36bbSAlexander Graf // #define DEBUG_MACIO
3633ce36bbSAlexander Graf 
3733ce36bbSAlexander Graf #ifdef DEBUG_MACIO
3833ce36bbSAlexander Graf static const int debug_macio = 1;
3933ce36bbSAlexander Graf #else
4033ce36bbSAlexander Graf static const int debug_macio = 0;
4133ce36bbSAlexander Graf #endif
4233ce36bbSAlexander Graf 
4333ce36bbSAlexander Graf #define MACIO_DPRINTF(fmt, ...) do { \
4433ce36bbSAlexander Graf         if (debug_macio) { \
4533ce36bbSAlexander Graf             printf(fmt , ## __VA_ARGS__); \
4633ce36bbSAlexander Graf         } \
4733ce36bbSAlexander Graf     } while (0)
4833ce36bbSAlexander Graf 
4933ce36bbSAlexander Graf 
50b8842209SGerd Hoffmann /***********************************************************/
51b8842209SGerd Hoffmann /* MacIO based PowerPC IDE */
52b8842209SGerd Hoffmann 
5302c7c992SBlue Swirl #define MACIO_PAGE_SIZE 4096
5402c7c992SBlue Swirl 
55b01d44cdSMark Cave-Ayland /*
56b01d44cdSMark Cave-Ayland  * Unaligned DMA read/write access functions required for OS X/Darwin which
57b01d44cdSMark Cave-Ayland  * don't perform DMA transactions on sector boundaries. These functions are
58b01d44cdSMark Cave-Ayland  * modelled on bdrv_co_do_preadv()/bdrv_co_do_pwritev() and so should be
59b01d44cdSMark Cave-Ayland  * easy to remove if the unaligned block APIs are ever exposed.
60b01d44cdSMark Cave-Ayland  */
61b01d44cdSMark Cave-Ayland 
624827ac1eSMark Cave-Ayland static void pmac_dma_read(BlockBackend *blk,
630389b8f8SMark Cave-Ayland                           int64_t offset, unsigned int bytes,
644827ac1eSMark Cave-Ayland                           void (*cb)(void *opaque, int ret), void *opaque)
654827ac1eSMark Cave-Ayland {
664827ac1eSMark Cave-Ayland     DBDMA_io *io = opaque;
674827ac1eSMark Cave-Ayland     MACIOIDEState *m = io->opaque;
684827ac1eSMark Cave-Ayland     IDEState *s = idebus_active_if(&m->bus);
694827ac1eSMark Cave-Ayland     dma_addr_t dma_addr, dma_len;
704827ac1eSMark Cave-Ayland     void *mem;
710389b8f8SMark Cave-Ayland     int64_t sector_num;
720389b8f8SMark Cave-Ayland     int nsector;
730389b8f8SMark Cave-Ayland     uint64_t align = BDRV_SECTOR_SIZE;
740389b8f8SMark Cave-Ayland     size_t head_bytes, tail_bytes;
754827ac1eSMark Cave-Ayland 
764827ac1eSMark Cave-Ayland     qemu_iovec_destroy(&io->iov);
774827ac1eSMark Cave-Ayland     qemu_iovec_init(&io->iov, io->len / MACIO_PAGE_SIZE + 1);
784827ac1eSMark Cave-Ayland 
790389b8f8SMark Cave-Ayland     sector_num = (offset >> 9);
800389b8f8SMark Cave-Ayland     nsector = (io->len >> 9);
814827ac1eSMark Cave-Ayland 
820389b8f8SMark Cave-Ayland     MACIO_DPRINTF("--- DMA read transfer (0x%" HWADDR_PRIx ",0x%x): "
830389b8f8SMark Cave-Ayland                   "sector_num: %" PRId64 ", nsector: %d\n", io->addr, io->len,
840389b8f8SMark Cave-Ayland                   sector_num, nsector);
854827ac1eSMark Cave-Ayland 
864827ac1eSMark Cave-Ayland     dma_addr = io->addr;
874827ac1eSMark Cave-Ayland     dma_len = io->len;
884827ac1eSMark Cave-Ayland     mem = dma_memory_map(&address_space_memory, dma_addr, &dma_len,
894827ac1eSMark Cave-Ayland                          DMA_DIRECTION_FROM_DEVICE);
904827ac1eSMark Cave-Ayland 
910389b8f8SMark Cave-Ayland     if (offset & (align - 1)) {
920389b8f8SMark Cave-Ayland         head_bytes = offset & (align - 1);
930389b8f8SMark Cave-Ayland 
940389b8f8SMark Cave-Ayland         MACIO_DPRINTF("--- DMA unaligned head: sector %" PRId64 ", "
950389b8f8SMark Cave-Ayland                       "discarding %zu bytes\n", sector_num, head_bytes);
960389b8f8SMark Cave-Ayland 
97ac58fe7bSMark Cave-Ayland         qemu_iovec_add(&io->iov, &io->head_remainder, head_bytes);
980389b8f8SMark Cave-Ayland 
990389b8f8SMark Cave-Ayland         bytes += offset & (align - 1);
1000389b8f8SMark Cave-Ayland         offset = offset & ~(align - 1);
1010389b8f8SMark Cave-Ayland     }
1020389b8f8SMark Cave-Ayland 
1034827ac1eSMark Cave-Ayland     qemu_iovec_add(&io->iov, mem, io->len);
1044827ac1eSMark Cave-Ayland 
1050389b8f8SMark Cave-Ayland     if ((offset + bytes) & (align - 1)) {
1060389b8f8SMark Cave-Ayland         tail_bytes = (offset + bytes) & (align - 1);
1074827ac1eSMark Cave-Ayland 
1080389b8f8SMark Cave-Ayland         MACIO_DPRINTF("--- DMA unaligned tail: sector %" PRId64 ", "
1090389b8f8SMark Cave-Ayland                       "discarding bytes %zu\n", sector_num, tail_bytes);
1100389b8f8SMark Cave-Ayland 
111ac58fe7bSMark Cave-Ayland         qemu_iovec_add(&io->iov, &io->tail_remainder, align - tail_bytes);
1120389b8f8SMark Cave-Ayland         bytes = ROUND_UP(bytes, align);
1134827ac1eSMark Cave-Ayland     }
1144827ac1eSMark Cave-Ayland 
1154827ac1eSMark Cave-Ayland     s->io_buffer_size -= io->len;
1164827ac1eSMark Cave-Ayland     s->io_buffer_index += io->len;
1174827ac1eSMark Cave-Ayland 
1184827ac1eSMark Cave-Ayland     io->len = 0;
1194827ac1eSMark Cave-Ayland 
1204827ac1eSMark Cave-Ayland     MACIO_DPRINTF("--- Block read transfer - sector_num: %" PRIx64 "  "
1210389b8f8SMark Cave-Ayland                   "nsector: %x\n", (offset >> 9), (bytes >> 9));
1224827ac1eSMark Cave-Ayland 
12303c1280bSMark Cave-Ayland     s->bus->dma->aiocb = blk_aio_readv(blk, (offset >> 9), &io->iov,
12403c1280bSMark Cave-Ayland                              (bytes >> 9), cb, io);
1254827ac1eSMark Cave-Ayland }
1264827ac1eSMark Cave-Ayland 
127bd4214fcSMark Cave-Ayland static void pmac_dma_write(BlockBackend *blk,
128ac58fe7bSMark Cave-Ayland                          int64_t offset, int bytes,
129bd4214fcSMark Cave-Ayland                          void (*cb)(void *opaque, int ret), void *opaque)
130bd4214fcSMark Cave-Ayland {
131bd4214fcSMark Cave-Ayland     DBDMA_io *io = opaque;
132bd4214fcSMark Cave-Ayland     MACIOIDEState *m = io->opaque;
133bd4214fcSMark Cave-Ayland     IDEState *s = idebus_active_if(&m->bus);
134bd4214fcSMark Cave-Ayland     dma_addr_t dma_addr, dma_len;
135bd4214fcSMark Cave-Ayland     void *mem;
136ac58fe7bSMark Cave-Ayland     int64_t sector_num;
137ac58fe7bSMark Cave-Ayland     int nsector;
138ac58fe7bSMark Cave-Ayland     uint64_t align = BDRV_SECTOR_SIZE;
139ac58fe7bSMark Cave-Ayland     size_t head_bytes, tail_bytes;
140ac58fe7bSMark Cave-Ayland     bool unaligned_head = false, unaligned_tail = false;
141bd4214fcSMark Cave-Ayland 
142bd4214fcSMark Cave-Ayland     qemu_iovec_destroy(&io->iov);
143bd4214fcSMark Cave-Ayland     qemu_iovec_init(&io->iov, io->len / MACIO_PAGE_SIZE + 1);
144bd4214fcSMark Cave-Ayland 
145ac58fe7bSMark Cave-Ayland     sector_num = (offset >> 9);
146bd4214fcSMark Cave-Ayland     nsector = (io->len >> 9);
147bd4214fcSMark Cave-Ayland 
148ac58fe7bSMark Cave-Ayland     MACIO_DPRINTF("--- DMA write transfer (0x%" HWADDR_PRIx ",0x%x): "
149ac58fe7bSMark Cave-Ayland                   "sector_num: %" PRId64 ", nsector: %d\n", io->addr, io->len,
150bd4214fcSMark Cave-Ayland                   sector_num, nsector);
151bd4214fcSMark Cave-Ayland 
152bd4214fcSMark Cave-Ayland     dma_addr = io->addr;
153bd4214fcSMark Cave-Ayland     dma_len = io->len;
154bd4214fcSMark Cave-Ayland     mem = dma_memory_map(&address_space_memory, dma_addr, &dma_len,
155bd4214fcSMark Cave-Ayland                          DMA_DIRECTION_TO_DEVICE);
156bd4214fcSMark Cave-Ayland 
157ac58fe7bSMark Cave-Ayland     if (offset & (align - 1)) {
158ac58fe7bSMark Cave-Ayland         head_bytes = offset & (align - 1);
159ac58fe7bSMark Cave-Ayland         sector_num = ((offset & ~(align - 1)) >> 9);
160ac58fe7bSMark Cave-Ayland 
161ac58fe7bSMark Cave-Ayland         MACIO_DPRINTF("--- DMA unaligned head: pre-reading head sector %"
162ac58fe7bSMark Cave-Ayland                       PRId64 "\n", sector_num);
163ac58fe7bSMark Cave-Ayland 
164ac58fe7bSMark Cave-Ayland         blk_pread(s->blk, (sector_num << 9), &io->head_remainder, align);
165ac58fe7bSMark Cave-Ayland 
166ac58fe7bSMark Cave-Ayland         qemu_iovec_add(&io->iov, &io->head_remainder, head_bytes);
167bd4214fcSMark Cave-Ayland         qemu_iovec_add(&io->iov, mem, io->len);
168bd4214fcSMark Cave-Ayland 
169ac58fe7bSMark Cave-Ayland         bytes += offset & (align - 1);
170ac58fe7bSMark Cave-Ayland         offset = offset & ~(align - 1);
171bd4214fcSMark Cave-Ayland 
172ac58fe7bSMark Cave-Ayland         unaligned_head = true;
173bd4214fcSMark Cave-Ayland     }
174bd4214fcSMark Cave-Ayland 
175ac58fe7bSMark Cave-Ayland     if ((offset + bytes) & (align - 1)) {
176ac58fe7bSMark Cave-Ayland         tail_bytes = (offset + bytes) & (align - 1);
177ac58fe7bSMark Cave-Ayland         sector_num = (((offset + bytes) & ~(align - 1)) >> 9);
178ac58fe7bSMark Cave-Ayland 
179ac58fe7bSMark Cave-Ayland         MACIO_DPRINTF("--- DMA unaligned tail: pre-reading tail sector %"
180ac58fe7bSMark Cave-Ayland                       PRId64 "\n", sector_num);
181ac58fe7bSMark Cave-Ayland 
182ac58fe7bSMark Cave-Ayland         blk_pread(s->blk, (sector_num << 9), &io->tail_remainder, align);
183ac58fe7bSMark Cave-Ayland 
184ac58fe7bSMark Cave-Ayland         if (!unaligned_head) {
185ac58fe7bSMark Cave-Ayland             qemu_iovec_add(&io->iov, mem, io->len);
186ac58fe7bSMark Cave-Ayland         }
187ac58fe7bSMark Cave-Ayland 
188ac58fe7bSMark Cave-Ayland         qemu_iovec_add(&io->iov, &io->tail_remainder + tail_bytes,
189ac58fe7bSMark Cave-Ayland                        align - tail_bytes);
190ac58fe7bSMark Cave-Ayland 
191ac58fe7bSMark Cave-Ayland         bytes = ROUND_UP(bytes, align);
192ac58fe7bSMark Cave-Ayland 
193ac58fe7bSMark Cave-Ayland         unaligned_tail = true;
194ac58fe7bSMark Cave-Ayland     }
195ac58fe7bSMark Cave-Ayland 
196ac58fe7bSMark Cave-Ayland     if (!unaligned_head && !unaligned_tail) {
197ac58fe7bSMark Cave-Ayland         qemu_iovec_add(&io->iov, mem, io->len);
198ac58fe7bSMark Cave-Ayland     }
199ac58fe7bSMark Cave-Ayland 
200ac58fe7bSMark Cave-Ayland     s->io_buffer_size -= io->len;
201ac58fe7bSMark Cave-Ayland     s->io_buffer_index += io->len;
202bd4214fcSMark Cave-Ayland 
203bd4214fcSMark Cave-Ayland     io->len = 0;
204bd4214fcSMark Cave-Ayland 
205bd4214fcSMark Cave-Ayland     MACIO_DPRINTF("--- Block write transfer - sector_num: %" PRIx64 "  "
206ac58fe7bSMark Cave-Ayland                   "nsector: %x\n", (offset >> 9), (bytes >> 9));
207bd4214fcSMark Cave-Ayland 
20803c1280bSMark Cave-Ayland     s->bus->dma->aiocb = blk_aio_writev(blk, (offset >> 9), &io->iov,
20903c1280bSMark Cave-Ayland                              (bytes >> 9), cb, io);
210bd4214fcSMark Cave-Ayland }
211bd4214fcSMark Cave-Ayland 
2120e826a06SAurelien Jarno static void pmac_dma_trim(BlockBackend *blk,
2130e826a06SAurelien Jarno                         int64_t offset, int bytes,
2140e826a06SAurelien Jarno                         void (*cb)(void *opaque, int ret), void *opaque)
2150e826a06SAurelien Jarno {
2160e826a06SAurelien Jarno     DBDMA_io *io = opaque;
2170e826a06SAurelien Jarno     MACIOIDEState *m = io->opaque;
2180e826a06SAurelien Jarno     IDEState *s = idebus_active_if(&m->bus);
2190e826a06SAurelien Jarno     dma_addr_t dma_addr, dma_len;
2200e826a06SAurelien Jarno     void *mem;
2210e826a06SAurelien Jarno 
2220e826a06SAurelien Jarno     qemu_iovec_destroy(&io->iov);
2230e826a06SAurelien Jarno     qemu_iovec_init(&io->iov, io->len / MACIO_PAGE_SIZE + 1);
2240e826a06SAurelien Jarno 
2250e826a06SAurelien Jarno     dma_addr = io->addr;
2260e826a06SAurelien Jarno     dma_len = io->len;
2270e826a06SAurelien Jarno     mem = dma_memory_map(&address_space_memory, dma_addr, &dma_len,
2280e826a06SAurelien Jarno                          DMA_DIRECTION_TO_DEVICE);
2290e826a06SAurelien Jarno 
2300e826a06SAurelien Jarno     qemu_iovec_add(&io->iov, mem, io->len);
2310e826a06SAurelien Jarno     s->io_buffer_size -= io->len;
2320e826a06SAurelien Jarno     s->io_buffer_index += io->len;
2330e826a06SAurelien Jarno     io->len = 0;
2340e826a06SAurelien Jarno 
23503c1280bSMark Cave-Ayland     s->bus->dma->aiocb = ide_issue_trim(blk, (offset >> 9), &io->iov,
23603c1280bSMark Cave-Ayland                              (bytes >> 9), cb, io);
2370e826a06SAurelien Jarno }
2380e826a06SAurelien Jarno 
239b8842209SGerd Hoffmann static void pmac_ide_atapi_transfer_cb(void *opaque, int ret)
240b8842209SGerd Hoffmann {
241b8842209SGerd Hoffmann     DBDMA_io *io = opaque;
242b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
243b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
2440389b8f8SMark Cave-Ayland     int64_t offset;
2454827ac1eSMark Cave-Ayland 
246b01d44cdSMark Cave-Ayland     MACIO_DPRINTF("pmac_ide_atapi_transfer_cb\n");
247b8842209SGerd Hoffmann 
248b8842209SGerd Hoffmann     if (ret < 0) {
249b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("DMA error: %d\n", ret);
250b8842209SGerd Hoffmann         ide_atapi_io_error(s, ret);
251a597e79cSChristoph Hellwig         goto done;
252b8842209SGerd Hoffmann     }
253b8842209SGerd Hoffmann 
254cae32357SAlexander Graf     if (!m->dma_active) {
255cae32357SAlexander Graf         MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n",
256cae32357SAlexander Graf                       s->nsector, io->len, s->status);
257cae32357SAlexander Graf         /* data not ready yet, wait for the channel to get restarted */
258cae32357SAlexander Graf         io->processing = false;
259cae32357SAlexander Graf         return;
260cae32357SAlexander Graf     }
261cae32357SAlexander Graf 
2624827ac1eSMark Cave-Ayland     if (s->io_buffer_size <= 0) {
263b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("End of IDE transfer\n");
264b8842209SGerd Hoffmann         ide_atapi_cmd_ok(s);
265cae32357SAlexander Graf         m->dma_active = false;
266a597e79cSChristoph Hellwig         goto done;
267b8842209SGerd Hoffmann     }
268b8842209SGerd Hoffmann 
2694827ac1eSMark Cave-Ayland     if (io->len == 0) {
2704827ac1eSMark Cave-Ayland         MACIO_DPRINTF("End of DMA transfer\n");
2714827ac1eSMark Cave-Ayland         goto done;
27280fc95d8SAlexander Graf     }
27380fc95d8SAlexander Graf 
2744827ac1eSMark Cave-Ayland     if (s->lba == -1) {
2754827ac1eSMark Cave-Ayland         /* Non-block ATAPI transfer - just copy to RAM */
2764827ac1eSMark Cave-Ayland         s->io_buffer_size = MIN(s->io_buffer_size, io->len);
2774827ac1eSMark Cave-Ayland         cpu_physical_memory_write(io->addr, s->io_buffer, s->io_buffer_size);
2784827ac1eSMark Cave-Ayland         ide_atapi_cmd_ok(s);
2794827ac1eSMark Cave-Ayland         m->dma_active = false;
2804827ac1eSMark Cave-Ayland         goto done;
28180fc95d8SAlexander Graf     }
28280fc95d8SAlexander Graf 
2830389b8f8SMark Cave-Ayland     /* Calculate current offset */
28497225170SMark Cave-Ayland     offset = ((int64_t)s->lba << 11) + s->io_buffer_index;
2850389b8f8SMark Cave-Ayland 
2860389b8f8SMark Cave-Ayland     pmac_dma_read(s->blk, offset, io->len, pmac_ide_atapi_transfer_cb, io);
287a597e79cSChristoph Hellwig     return;
288a597e79cSChristoph Hellwig 
289a597e79cSChristoph Hellwig done:
290b88b3c8bSAlberto Garcia     if (ret < 0) {
291b88b3c8bSAlberto Garcia         block_acct_failed(blk_get_stats(s->blk), &s->acct);
292b88b3c8bSAlberto Garcia     } else {
2934be74634SMarkus Armbruster         block_acct_done(blk_get_stats(s->blk), &s->acct);
294b88b3c8bSAlberto Garcia     }
29503c1280bSMark Cave-Ayland 
29603c1280bSMark Cave-Ayland     ide_set_inactive(s, false);
297b8842209SGerd Hoffmann     io->dma_end(opaque);
298b8842209SGerd Hoffmann }
299b8842209SGerd Hoffmann 
300b8842209SGerd Hoffmann static void pmac_ide_transfer_cb(void *opaque, int ret)
301b8842209SGerd Hoffmann {
302b8842209SGerd Hoffmann     DBDMA_io *io = opaque;
303b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
304b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
3050389b8f8SMark Cave-Ayland     int64_t offset;
306bd4214fcSMark Cave-Ayland 
307bd4214fcSMark Cave-Ayland     MACIO_DPRINTF("pmac_ide_transfer_cb\n");
308b8842209SGerd Hoffmann 
309b8842209SGerd Hoffmann     if (ret < 0) {
310b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("DMA error: %d\n", ret);
311b8842209SGerd Hoffmann         ide_dma_error(s);
312a597e79cSChristoph Hellwig         goto done;
313b8842209SGerd Hoffmann     }
314b8842209SGerd Hoffmann 
315cae32357SAlexander Graf     if (!m->dma_active) {
316cae32357SAlexander Graf         MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n",
317cae32357SAlexander Graf                       s->nsector, io->len, s->status);
318cae32357SAlexander Graf         /* data not ready yet, wait for the channel to get restarted */
319cae32357SAlexander Graf         io->processing = false;
320cae32357SAlexander Graf         return;
321cae32357SAlexander Graf     }
322cae32357SAlexander Graf 
323bd4214fcSMark Cave-Ayland     if (s->io_buffer_size <= 0) {
324b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("End of IDE transfer\n");
325b8842209SGerd Hoffmann         s->status = READY_STAT | SEEK_STAT;
3269cdd03a7SGerd Hoffmann         ide_set_irq(s->bus);
327cae32357SAlexander Graf         m->dma_active = false;
328a597e79cSChristoph Hellwig         goto done;
329b8842209SGerd Hoffmann     }
330b8842209SGerd Hoffmann 
331bd4214fcSMark Cave-Ayland     if (io->len == 0) {
332bd4214fcSMark Cave-Ayland         MACIO_DPRINTF("End of DMA transfer\n");
333bd4214fcSMark Cave-Ayland         goto done;
334bd4214fcSMark Cave-Ayland     }
335b8842209SGerd Hoffmann 
336bd4214fcSMark Cave-Ayland     /* Calculate number of sectors */
3370389b8f8SMark Cave-Ayland     offset = (ide_get_sector(s) << 9) + s->io_buffer_index;
33880fc95d8SAlexander Graf 
33980fc95d8SAlexander Graf     switch (s->dma_cmd) {
34080fc95d8SAlexander Graf     case IDE_DMA_READ:
3410389b8f8SMark Cave-Ayland         pmac_dma_read(s->blk, offset, io->len, pmac_ide_transfer_cb, io);
34280fc95d8SAlexander Graf         break;
34380fc95d8SAlexander Graf     case IDE_DMA_WRITE:
344ac58fe7bSMark Cave-Ayland         pmac_dma_write(s->blk, offset, io->len, pmac_ide_transfer_cb, io);
34580fc95d8SAlexander Graf         break;
34680fc95d8SAlexander Graf     case IDE_DMA_TRIM:
3470e826a06SAurelien Jarno         pmac_dma_trim(s->blk, offset, io->len, pmac_ide_transfer_cb, io);
348d353fb72SChristoph Hellwig         break;
349*502356eeSPavel Butsykin     default:
350*502356eeSPavel Butsykin         abort();
3514e1e0051SChristoph Hellwig     }
3523e300fa6SAlexander Graf 
353a597e79cSChristoph Hellwig     return;
354b9b2008bSPaolo Bonzini 
355a597e79cSChristoph Hellwig done:
356a597e79cSChristoph Hellwig     if (s->dma_cmd == IDE_DMA_READ || s->dma_cmd == IDE_DMA_WRITE) {
357b88b3c8bSAlberto Garcia         if (ret < 0) {
358b88b3c8bSAlberto Garcia             block_acct_failed(blk_get_stats(s->blk), &s->acct);
359b88b3c8bSAlberto Garcia         } else {
3604be74634SMarkus Armbruster             block_acct_done(blk_get_stats(s->blk), &s->acct);
361a597e79cSChristoph Hellwig         }
362b88b3c8bSAlberto Garcia     }
36303c1280bSMark Cave-Ayland 
36403c1280bSMark Cave-Ayland     ide_set_inactive(s, false);
365bd4214fcSMark Cave-Ayland     io->dma_end(opaque);
366b8842209SGerd Hoffmann }
367b8842209SGerd Hoffmann 
368b8842209SGerd Hoffmann static void pmac_ide_transfer(DBDMA_io *io)
369b8842209SGerd Hoffmann {
370b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
371b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
372b8842209SGerd Hoffmann 
37333ce36bbSAlexander Graf     MACIO_DPRINTF("\n");
37433ce36bbSAlexander Graf 
375cd8722bbSMarkus Armbruster     if (s->drive_kind == IDE_CD) {
3764be74634SMarkus Armbruster         block_acct_start(blk_get_stats(s->blk), &s->acct, io->len,
3775366d0c8SBenoît Canet                          BLOCK_ACCT_READ);
3784827ac1eSMark Cave-Ayland 
379b8842209SGerd Hoffmann         pmac_ide_atapi_transfer_cb(io, 0);
380b8842209SGerd Hoffmann         return;
381b8842209SGerd Hoffmann     }
382b8842209SGerd Hoffmann 
383a597e79cSChristoph Hellwig     switch (s->dma_cmd) {
384a597e79cSChristoph Hellwig     case IDE_DMA_READ:
3854be74634SMarkus Armbruster         block_acct_start(blk_get_stats(s->blk), &s->acct, io->len,
3865366d0c8SBenoît Canet                          BLOCK_ACCT_READ);
387a597e79cSChristoph Hellwig         break;
388a597e79cSChristoph Hellwig     case IDE_DMA_WRITE:
3894be74634SMarkus Armbruster         block_acct_start(blk_get_stats(s->blk), &s->acct, io->len,
3905366d0c8SBenoît Canet                          BLOCK_ACCT_WRITE);
391a597e79cSChristoph Hellwig         break;
392a597e79cSChristoph Hellwig     default:
393a597e79cSChristoph Hellwig         break;
394a597e79cSChristoph Hellwig     }
395a597e79cSChristoph Hellwig 
396b8842209SGerd Hoffmann     pmac_ide_transfer_cb(io, 0);
397b8842209SGerd Hoffmann }
398b8842209SGerd Hoffmann 
399b8842209SGerd Hoffmann static void pmac_ide_flush(DBDMA_io *io)
400b8842209SGerd Hoffmann {
401b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
40203c1280bSMark Cave-Ayland     IDEState *s = idebus_active_if(&m->bus);
403b8842209SGerd Hoffmann 
40403c1280bSMark Cave-Ayland     if (s->bus->dma->aiocb) {
4054be74634SMarkus Armbruster         blk_drain_all();
406922453bcSStefan Hajnoczi     }
407b8842209SGerd Hoffmann }
408b8842209SGerd Hoffmann 
409b8842209SGerd Hoffmann /* PowerMac IDE memory IO */
410b8842209SGerd Hoffmann static void pmac_ide_writeb (void *opaque,
411a8170e5eSAvi Kivity                              hwaddr addr, uint32_t val)
412b8842209SGerd Hoffmann {
413b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
414b8842209SGerd Hoffmann 
415b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
416b8842209SGerd Hoffmann     switch (addr) {
417b8842209SGerd Hoffmann     case 1 ... 7:
418b8842209SGerd Hoffmann         ide_ioport_write(&d->bus, addr, val);
419b8842209SGerd Hoffmann         break;
420b8842209SGerd Hoffmann     case 8:
421b8842209SGerd Hoffmann     case 22:
422b8842209SGerd Hoffmann         ide_cmd_write(&d->bus, 0, val);
423b8842209SGerd Hoffmann         break;
424b8842209SGerd Hoffmann     default:
425b8842209SGerd Hoffmann         break;
426b8842209SGerd Hoffmann     }
427b8842209SGerd Hoffmann }
428b8842209SGerd Hoffmann 
429a8170e5eSAvi Kivity static uint32_t pmac_ide_readb (void *opaque,hwaddr addr)
430b8842209SGerd Hoffmann {
431b8842209SGerd Hoffmann     uint8_t retval;
432b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
433b8842209SGerd Hoffmann 
434b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
435b8842209SGerd Hoffmann     switch (addr) {
436b8842209SGerd Hoffmann     case 1 ... 7:
437b8842209SGerd Hoffmann         retval = ide_ioport_read(&d->bus, addr);
438b8842209SGerd Hoffmann         break;
439b8842209SGerd Hoffmann     case 8:
440b8842209SGerd Hoffmann     case 22:
441b8842209SGerd Hoffmann         retval = ide_status_read(&d->bus, 0);
442b8842209SGerd Hoffmann         break;
443b8842209SGerd Hoffmann     default:
444b8842209SGerd Hoffmann         retval = 0xFF;
445b8842209SGerd Hoffmann         break;
446b8842209SGerd Hoffmann     }
447b8842209SGerd Hoffmann     return retval;
448b8842209SGerd Hoffmann }
449b8842209SGerd Hoffmann 
450b8842209SGerd Hoffmann static void pmac_ide_writew (void *opaque,
451a8170e5eSAvi Kivity                              hwaddr addr, uint32_t val)
452b8842209SGerd Hoffmann {
453b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
454b8842209SGerd Hoffmann 
455b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
456b8842209SGerd Hoffmann     val = bswap16(val);
457b8842209SGerd Hoffmann     if (addr == 0) {
458b8842209SGerd Hoffmann         ide_data_writew(&d->bus, 0, val);
459b8842209SGerd Hoffmann     }
460b8842209SGerd Hoffmann }
461b8842209SGerd Hoffmann 
462a8170e5eSAvi Kivity static uint32_t pmac_ide_readw (void *opaque,hwaddr addr)
463b8842209SGerd Hoffmann {
464b8842209SGerd Hoffmann     uint16_t retval;
465b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
466b8842209SGerd Hoffmann 
467b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
468b8842209SGerd Hoffmann     if (addr == 0) {
469b8842209SGerd Hoffmann         retval = ide_data_readw(&d->bus, 0);
470b8842209SGerd Hoffmann     } else {
471b8842209SGerd Hoffmann         retval = 0xFFFF;
472b8842209SGerd Hoffmann     }
473b8842209SGerd Hoffmann     retval = bswap16(retval);
474b8842209SGerd Hoffmann     return retval;
475b8842209SGerd Hoffmann }
476b8842209SGerd Hoffmann 
477b8842209SGerd Hoffmann static void pmac_ide_writel (void *opaque,
478a8170e5eSAvi Kivity                              hwaddr addr, uint32_t val)
479b8842209SGerd Hoffmann {
480b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
481b8842209SGerd Hoffmann 
482b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
483b8842209SGerd Hoffmann     val = bswap32(val);
484b8842209SGerd Hoffmann     if (addr == 0) {
485b8842209SGerd Hoffmann         ide_data_writel(&d->bus, 0, val);
486b8842209SGerd Hoffmann     }
487b8842209SGerd Hoffmann }
488b8842209SGerd Hoffmann 
489a8170e5eSAvi Kivity static uint32_t pmac_ide_readl (void *opaque,hwaddr addr)
490b8842209SGerd Hoffmann {
491b8842209SGerd Hoffmann     uint32_t retval;
492b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
493b8842209SGerd Hoffmann 
494b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
495b8842209SGerd Hoffmann     if (addr == 0) {
496b8842209SGerd Hoffmann         retval = ide_data_readl(&d->bus, 0);
497b8842209SGerd Hoffmann     } else {
498b8842209SGerd Hoffmann         retval = 0xFFFFFFFF;
499b8842209SGerd Hoffmann     }
500b8842209SGerd Hoffmann     retval = bswap32(retval);
501b8842209SGerd Hoffmann     return retval;
502b8842209SGerd Hoffmann }
503b8842209SGerd Hoffmann 
504a348f108SStefan Weil static const MemoryRegionOps pmac_ide_ops = {
50523c5e4caSAvi Kivity     .old_mmio = {
50623c5e4caSAvi Kivity         .write = {
507b8842209SGerd Hoffmann             pmac_ide_writeb,
508b8842209SGerd Hoffmann             pmac_ide_writew,
509b8842209SGerd Hoffmann             pmac_ide_writel,
51023c5e4caSAvi Kivity         },
51123c5e4caSAvi Kivity         .read = {
512b8842209SGerd Hoffmann             pmac_ide_readb,
513b8842209SGerd Hoffmann             pmac_ide_readw,
514b8842209SGerd Hoffmann             pmac_ide_readl,
51523c5e4caSAvi Kivity         },
51623c5e4caSAvi Kivity     },
51723c5e4caSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
518b8842209SGerd Hoffmann };
519b8842209SGerd Hoffmann 
52044bfa332SJuan Quintela static const VMStateDescription vmstate_pmac = {
52144bfa332SJuan Quintela     .name = "ide",
522bb37a8e8SMark Cave-Ayland     .version_id = 4,
52344bfa332SJuan Quintela     .minimum_version_id = 0,
52444bfa332SJuan Quintela     .fields = (VMStateField[]) {
52544bfa332SJuan Quintela         VMSTATE_IDE_BUS(bus, MACIOIDEState),
52644bfa332SJuan Quintela         VMSTATE_IDE_DRIVES(bus.ifs, MACIOIDEState),
527bb37a8e8SMark Cave-Ayland         VMSTATE_BOOL(dma_active, MACIOIDEState),
52844bfa332SJuan Quintela         VMSTATE_END_OF_LIST()
529b8842209SGerd Hoffmann     }
53044bfa332SJuan Quintela };
531b8842209SGerd Hoffmann 
53207a7484eSAndreas Färber static void macio_ide_reset(DeviceState *dev)
533b8842209SGerd Hoffmann {
53407a7484eSAndreas Färber     MACIOIDEState *d = MACIO_IDE(dev);
535b8842209SGerd Hoffmann 
5364a643563SBlue Swirl     ide_bus_reset(&d->bus);
537b8842209SGerd Hoffmann }
538b8842209SGerd Hoffmann 
5394aa3510fSAlexander Graf static int ide_nop_int(IDEDMA *dma, int x)
5404aa3510fSAlexander Graf {
5414aa3510fSAlexander Graf     return 0;
5424aa3510fSAlexander Graf }
5434aa3510fSAlexander Graf 
544a718978eSJohn Snow static int32_t ide_nop_int32(IDEDMA *dma, int32_t l)
5453251bdcfSJohn Snow {
5463251bdcfSJohn Snow     return 0;
5473251bdcfSJohn Snow }
5483251bdcfSJohn Snow 
5494aa3510fSAlexander Graf static void ide_dbdma_start(IDEDMA *dma, IDEState *s,
550097310b5SMarkus Armbruster                             BlockCompletionFunc *cb)
5514aa3510fSAlexander Graf {
5524aa3510fSAlexander Graf     MACIOIDEState *m = container_of(dma, MACIOIDEState, dma);
5534827ac1eSMark Cave-Ayland 
5544827ac1eSMark Cave-Ayland     s->io_buffer_index = 0;
555bd4214fcSMark Cave-Ayland     if (s->drive_kind == IDE_CD) {
5564827ac1eSMark Cave-Ayland         s->io_buffer_size = s->packet_transfer_size;
557bd4214fcSMark Cave-Ayland     } else {
558b01d44cdSMark Cave-Ayland         s->io_buffer_size = s->nsector * BDRV_SECTOR_SIZE;
559bd4214fcSMark Cave-Ayland     }
5604827ac1eSMark Cave-Ayland 
5614827ac1eSMark Cave-Ayland     MACIO_DPRINTF("\n\n------------ IDE transfer\n");
5624827ac1eSMark Cave-Ayland     MACIO_DPRINTF("buffer_size: %x   buffer_index: %x\n",
5634827ac1eSMark Cave-Ayland                   s->io_buffer_size, s->io_buffer_index);
5644827ac1eSMark Cave-Ayland     MACIO_DPRINTF("lba: %x    size: %x\n", s->lba, s->io_buffer_size);
5654827ac1eSMark Cave-Ayland     MACIO_DPRINTF("-------------------------\n");
5664827ac1eSMark Cave-Ayland 
567cae32357SAlexander Graf     m->dma_active = true;
5684aa3510fSAlexander Graf     DBDMA_kick(m->dbdma);
5694aa3510fSAlexander Graf }
5704aa3510fSAlexander Graf 
5714aa3510fSAlexander Graf static const IDEDMAOps dbdma_ops = {
5724aa3510fSAlexander Graf     .start_dma      = ide_dbdma_start,
5733251bdcfSJohn Snow     .prepare_buf    = ide_nop_int32,
5744aa3510fSAlexander Graf     .rw_buf         = ide_nop_int,
5754aa3510fSAlexander Graf };
5764aa3510fSAlexander Graf 
57707a7484eSAndreas Färber static void macio_ide_realizefn(DeviceState *dev, Error **errp)
578b8842209SGerd Hoffmann {
57907a7484eSAndreas Färber     MACIOIDEState *s = MACIO_IDE(dev);
580b8842209SGerd Hoffmann 
58107a7484eSAndreas Färber     ide_init2(&s->bus, s->irq);
5824aa3510fSAlexander Graf 
5834aa3510fSAlexander Graf     /* Register DMA callbacks */
5844aa3510fSAlexander Graf     s->dma.ops = &dbdma_ops;
5854aa3510fSAlexander Graf     s->bus.dma = &s->dma;
586b8842209SGerd Hoffmann }
58707a7484eSAndreas Färber 
58807a7484eSAndreas Färber static void macio_ide_initfn(Object *obj)
58907a7484eSAndreas Färber {
59007a7484eSAndreas Färber     SysBusDevice *d = SYS_BUS_DEVICE(obj);
59107a7484eSAndreas Färber     MACIOIDEState *s = MACIO_IDE(obj);
59207a7484eSAndreas Färber 
593c6baf942SAndreas Färber     ide_bus_new(&s->bus, sizeof(s->bus), DEVICE(obj), 0, 2);
5941437c94bSPaolo Bonzini     memory_region_init_io(&s->mem, obj, &pmac_ide_ops, s, "pmac-ide", 0x1000);
59507a7484eSAndreas Färber     sysbus_init_mmio(d, &s->mem);
59607a7484eSAndreas Färber     sysbus_init_irq(d, &s->irq);
59707a7484eSAndreas Färber     sysbus_init_irq(d, &s->dma_irq);
59807a7484eSAndreas Färber }
59907a7484eSAndreas Färber 
60007a7484eSAndreas Färber static void macio_ide_class_init(ObjectClass *oc, void *data)
60107a7484eSAndreas Färber {
60207a7484eSAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
60307a7484eSAndreas Färber 
60407a7484eSAndreas Färber     dc->realize = macio_ide_realizefn;
60507a7484eSAndreas Färber     dc->reset = macio_ide_reset;
60607a7484eSAndreas Färber     dc->vmsd = &vmstate_pmac;
6073469d9bcSLaurent Vivier     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
60807a7484eSAndreas Färber }
60907a7484eSAndreas Färber 
61007a7484eSAndreas Färber static const TypeInfo macio_ide_type_info = {
61107a7484eSAndreas Färber     .name = TYPE_MACIO_IDE,
61207a7484eSAndreas Färber     .parent = TYPE_SYS_BUS_DEVICE,
61307a7484eSAndreas Färber     .instance_size = sizeof(MACIOIDEState),
61407a7484eSAndreas Färber     .instance_init = macio_ide_initfn,
61507a7484eSAndreas Färber     .class_init = macio_ide_class_init,
61607a7484eSAndreas Färber };
61707a7484eSAndreas Färber 
61807a7484eSAndreas Färber static void macio_ide_register_types(void)
61907a7484eSAndreas Färber {
62007a7484eSAndreas Färber     type_register_static(&macio_ide_type_info);
62107a7484eSAndreas Färber }
62207a7484eSAndreas Färber 
62314eefd0eSAlexander Graf /* hd_table must contain 2 block drivers */
62407a7484eSAndreas Färber void macio_ide_init_drives(MACIOIDEState *s, DriveInfo **hd_table)
62507a7484eSAndreas Färber {
62607a7484eSAndreas Färber     int i;
62707a7484eSAndreas Färber 
62807a7484eSAndreas Färber     for (i = 0; i < 2; i++) {
62907a7484eSAndreas Färber         if (hd_table[i]) {
63007a7484eSAndreas Färber             ide_create_drive(&s->bus, i, hd_table[i]);
63107a7484eSAndreas Färber         }
63207a7484eSAndreas Färber     }
63307a7484eSAndreas Färber }
63407a7484eSAndreas Färber 
63507a7484eSAndreas Färber void macio_ide_register_dma(MACIOIDEState *s, void *dbdma, int channel)
63607a7484eSAndreas Färber {
6374aa3510fSAlexander Graf     s->dbdma = dbdma;
63807a7484eSAndreas Färber     DBDMA_register_channel(dbdma, channel, s->dma_irq,
63907a7484eSAndreas Färber                            pmac_ide_transfer, pmac_ide_flush, s);
64007a7484eSAndreas Färber }
64107a7484eSAndreas Färber 
64207a7484eSAndreas Färber type_init(macio_ide_register_types)
643