xref: /qemu/hw/ide/macio.c (revision 4f7265ff177df2886ccaed0bca318dc81a7f5e75)
1b8842209SGerd Hoffmann /*
2b8842209SGerd Hoffmann  * QEMU IDE Emulation: MacIO support.
3b8842209SGerd Hoffmann  *
4b8842209SGerd Hoffmann  * Copyright (c) 2003 Fabrice Bellard
5b8842209SGerd Hoffmann  * Copyright (c) 2006 Openedhand Ltd.
6b8842209SGerd Hoffmann  *
7b8842209SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
8b8842209SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
9b8842209SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
10b8842209SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11b8842209SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
12b8842209SGerd Hoffmann  * furnished to do so, subject to the following conditions:
13b8842209SGerd Hoffmann  *
14b8842209SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
15b8842209SGerd Hoffmann  * all copies or substantial portions of the Software.
16b8842209SGerd Hoffmann  *
17b8842209SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18b8842209SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19b8842209SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20b8842209SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21b8842209SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22b8842209SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23b8842209SGerd Hoffmann  * THE SOFTWARE.
24b8842209SGerd Hoffmann  */
2553239262SPeter Maydell #include "qemu/osdep.h"
26baec1910SAndreas Färber #include "hw/hw.h"
27baec1910SAndreas Färber #include "hw/ppc/mac.h"
280d09e41aSPaolo Bonzini #include "hw/ppc/mac_dbdma.h"
294be74634SMarkus Armbruster #include "sysemu/block-backend.h"
309c17d615SPaolo Bonzini #include "sysemu/dma.h"
3159f2a787SGerd Hoffmann 
32a9c94277SMarkus Armbruster #include "hw/ide/internal.h"
33b8842209SGerd Hoffmann 
3433ce36bbSAlexander Graf /* debug MACIO */
3533ce36bbSAlexander Graf // #define DEBUG_MACIO
3633ce36bbSAlexander Graf 
3733ce36bbSAlexander Graf #ifdef DEBUG_MACIO
3833ce36bbSAlexander Graf static const int debug_macio = 1;
3933ce36bbSAlexander Graf #else
4033ce36bbSAlexander Graf static const int debug_macio = 0;
4133ce36bbSAlexander Graf #endif
4233ce36bbSAlexander Graf 
4333ce36bbSAlexander Graf #define MACIO_DPRINTF(fmt, ...) do { \
4433ce36bbSAlexander Graf         if (debug_macio) { \
4533ce36bbSAlexander Graf             printf(fmt , ## __VA_ARGS__); \
4633ce36bbSAlexander Graf         } \
4733ce36bbSAlexander Graf     } while (0)
4833ce36bbSAlexander Graf 
4933ce36bbSAlexander Graf 
50b8842209SGerd Hoffmann /***********************************************************/
51b8842209SGerd Hoffmann /* MacIO based PowerPC IDE */
52b8842209SGerd Hoffmann 
5302c7c992SBlue Swirl #define MACIO_PAGE_SIZE 4096
5402c7c992SBlue Swirl 
55b8842209SGerd Hoffmann static void pmac_ide_atapi_transfer_cb(void *opaque, int ret)
56b8842209SGerd Hoffmann {
57b8842209SGerd Hoffmann     DBDMA_io *io = opaque;
58b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
59b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
600389b8f8SMark Cave-Ayland     int64_t offset;
614827ac1eSMark Cave-Ayland 
62b01d44cdSMark Cave-Ayland     MACIO_DPRINTF("pmac_ide_atapi_transfer_cb\n");
63b8842209SGerd Hoffmann 
64b8842209SGerd Hoffmann     if (ret < 0) {
65b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("DMA error: %d\n", ret);
66be1e3439SMark Cave-Ayland         qemu_sglist_destroy(&s->sg);
67b8842209SGerd Hoffmann         ide_atapi_io_error(s, ret);
68a597e79cSChristoph Hellwig         goto done;
69b8842209SGerd Hoffmann     }
70b8842209SGerd Hoffmann 
71cae32357SAlexander Graf     if (!m->dma_active) {
72cae32357SAlexander Graf         MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n",
73cae32357SAlexander Graf                       s->nsector, io->len, s->status);
74cae32357SAlexander Graf         /* data not ready yet, wait for the channel to get restarted */
75cae32357SAlexander Graf         io->processing = false;
76cae32357SAlexander Graf         return;
77cae32357SAlexander Graf     }
78cae32357SAlexander Graf 
794827ac1eSMark Cave-Ayland     if (s->io_buffer_size <= 0) {
80b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("End of IDE transfer\n");
81be1e3439SMark Cave-Ayland         qemu_sglist_destroy(&s->sg);
82b8842209SGerd Hoffmann         ide_atapi_cmd_ok(s);
83cae32357SAlexander Graf         m->dma_active = false;
84a597e79cSChristoph Hellwig         goto done;
85b8842209SGerd Hoffmann     }
86b8842209SGerd Hoffmann 
874827ac1eSMark Cave-Ayland     if (io->len == 0) {
884827ac1eSMark Cave-Ayland         MACIO_DPRINTF("End of DMA transfer\n");
894827ac1eSMark Cave-Ayland         goto done;
9080fc95d8SAlexander Graf     }
9180fc95d8SAlexander Graf 
924827ac1eSMark Cave-Ayland     if (s->lba == -1) {
934827ac1eSMark Cave-Ayland         /* Non-block ATAPI transfer - just copy to RAM */
944827ac1eSMark Cave-Ayland         s->io_buffer_size = MIN(s->io_buffer_size, io->len);
95ddd495e5SMark Cave-Ayland         dma_memory_write(&address_space_memory, io->addr, s->io_buffer,
96ddd495e5SMark Cave-Ayland                          s->io_buffer_size);
9716275edbSMark Cave-Ayland         io->len = 0;
984827ac1eSMark Cave-Ayland         ide_atapi_cmd_ok(s);
994827ac1eSMark Cave-Ayland         m->dma_active = false;
1004827ac1eSMark Cave-Ayland         goto done;
10180fc95d8SAlexander Graf     }
10280fc95d8SAlexander Graf 
1030389b8f8SMark Cave-Ayland     /* Calculate current offset */
10497225170SMark Cave-Ayland     offset = ((int64_t)s->lba << 11) + s->io_buffer_index;
1050389b8f8SMark Cave-Ayland 
106be1e3439SMark Cave-Ayland     qemu_sglist_init(&s->sg, DEVICE(m), io->len / MACIO_PAGE_SIZE + 1,
107be1e3439SMark Cave-Ayland                      &address_space_memory);
108be1e3439SMark Cave-Ayland     qemu_sglist_add(&s->sg, io->addr, io->len);
109be1e3439SMark Cave-Ayland     s->io_buffer_size -= io->len;
110be1e3439SMark Cave-Ayland     s->io_buffer_index += io->len;
111be1e3439SMark Cave-Ayland     io->len = 0;
112be1e3439SMark Cave-Ayland 
113be1e3439SMark Cave-Ayland     s->bus->dma->aiocb = dma_blk_read(s->blk, &s->sg, offset, 0x1,
114be1e3439SMark Cave-Ayland                                       pmac_ide_atapi_transfer_cb, io);
115a597e79cSChristoph Hellwig     return;
116a597e79cSChristoph Hellwig 
117a597e79cSChristoph Hellwig done:
118bc9ca595SMark Cave-Ayland     dma_memory_unmap(&address_space_memory, io->dma_mem, io->dma_len,
119bc9ca595SMark Cave-Ayland                      io->dir, io->dma_len);
120bc9ca595SMark Cave-Ayland 
121b88b3c8bSAlberto Garcia     if (ret < 0) {
122b88b3c8bSAlberto Garcia         block_acct_failed(blk_get_stats(s->blk), &s->acct);
123b88b3c8bSAlberto Garcia     } else {
1244be74634SMarkus Armbruster         block_acct_done(blk_get_stats(s->blk), &s->acct);
125b88b3c8bSAlberto Garcia     }
12603c1280bSMark Cave-Ayland 
12703c1280bSMark Cave-Ayland     ide_set_inactive(s, false);
128b8842209SGerd Hoffmann     io->dma_end(opaque);
129b8842209SGerd Hoffmann }
130b8842209SGerd Hoffmann 
131b8842209SGerd Hoffmann static void pmac_ide_transfer_cb(void *opaque, int ret)
132b8842209SGerd Hoffmann {
133b8842209SGerd Hoffmann     DBDMA_io *io = opaque;
134b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
135b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
1360389b8f8SMark Cave-Ayland     int64_t offset;
137bd4214fcSMark Cave-Ayland 
138bd4214fcSMark Cave-Ayland     MACIO_DPRINTF("pmac_ide_transfer_cb\n");
139b8842209SGerd Hoffmann 
140b8842209SGerd Hoffmann     if (ret < 0) {
141b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("DMA error: %d\n", ret);
142be1e3439SMark Cave-Ayland         qemu_sglist_destroy(&s->sg);
143b8842209SGerd Hoffmann         ide_dma_error(s);
144a597e79cSChristoph Hellwig         goto done;
145b8842209SGerd Hoffmann     }
146b8842209SGerd Hoffmann 
147cae32357SAlexander Graf     if (!m->dma_active) {
148cae32357SAlexander Graf         MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n",
149cae32357SAlexander Graf                       s->nsector, io->len, s->status);
150cae32357SAlexander Graf         /* data not ready yet, wait for the channel to get restarted */
151cae32357SAlexander Graf         io->processing = false;
152cae32357SAlexander Graf         return;
153cae32357SAlexander Graf     }
154cae32357SAlexander Graf 
155bd4214fcSMark Cave-Ayland     if (s->io_buffer_size <= 0) {
156b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("End of IDE transfer\n");
157be1e3439SMark Cave-Ayland         qemu_sglist_destroy(&s->sg);
158b8842209SGerd Hoffmann         s->status = READY_STAT | SEEK_STAT;
1599cdd03a7SGerd Hoffmann         ide_set_irq(s->bus);
160cae32357SAlexander Graf         m->dma_active = false;
161a597e79cSChristoph Hellwig         goto done;
162b8842209SGerd Hoffmann     }
163b8842209SGerd Hoffmann 
164bd4214fcSMark Cave-Ayland     if (io->len == 0) {
165bd4214fcSMark Cave-Ayland         MACIO_DPRINTF("End of DMA transfer\n");
166bd4214fcSMark Cave-Ayland         goto done;
167bd4214fcSMark Cave-Ayland     }
168b8842209SGerd Hoffmann 
169bd4214fcSMark Cave-Ayland     /* Calculate number of sectors */
1700389b8f8SMark Cave-Ayland     offset = (ide_get_sector(s) << 9) + s->io_buffer_index;
17180fc95d8SAlexander Graf 
172be1e3439SMark Cave-Ayland     qemu_sglist_init(&s->sg, DEVICE(m), io->len / MACIO_PAGE_SIZE + 1,
173be1e3439SMark Cave-Ayland                      &address_space_memory);
174be1e3439SMark Cave-Ayland     qemu_sglist_add(&s->sg, io->addr, io->len);
175be1e3439SMark Cave-Ayland     s->io_buffer_size -= io->len;
176be1e3439SMark Cave-Ayland     s->io_buffer_index += io->len;
177be1e3439SMark Cave-Ayland     io->len = 0;
178be1e3439SMark Cave-Ayland 
17980fc95d8SAlexander Graf     switch (s->dma_cmd) {
18080fc95d8SAlexander Graf     case IDE_DMA_READ:
181be1e3439SMark Cave-Ayland         s->bus->dma->aiocb = dma_blk_read(s->blk, &s->sg, offset, 0x1,
182be1e3439SMark Cave-Ayland                                           pmac_ide_atapi_transfer_cb, io);
18380fc95d8SAlexander Graf         break;
18480fc95d8SAlexander Graf     case IDE_DMA_WRITE:
185be1e3439SMark Cave-Ayland         s->bus->dma->aiocb = dma_blk_write(s->blk, &s->sg, offset, 0x1,
186be1e3439SMark Cave-Ayland                                            pmac_ide_transfer_cb, io);
18780fc95d8SAlexander Graf         break;
18880fc95d8SAlexander Graf     case IDE_DMA_TRIM:
189be1e3439SMark Cave-Ayland         s->bus->dma->aiocb = dma_blk_io(blk_get_aio_context(s->blk), &s->sg,
190be1e3439SMark Cave-Ayland                                         offset, 0x1, ide_issue_trim, s->blk,
191be1e3439SMark Cave-Ayland                                         pmac_ide_transfer_cb, io,
192be1e3439SMark Cave-Ayland                                         DMA_DIRECTION_TO_DEVICE);
193d353fb72SChristoph Hellwig         break;
194502356eeSPavel Butsykin     default:
195502356eeSPavel Butsykin         abort();
1964e1e0051SChristoph Hellwig     }
1973e300fa6SAlexander Graf 
198a597e79cSChristoph Hellwig     return;
199b9b2008bSPaolo Bonzini 
200a597e79cSChristoph Hellwig done:
201bc9ca595SMark Cave-Ayland     dma_memory_unmap(&address_space_memory, io->dma_mem, io->dma_len,
202bc9ca595SMark Cave-Ayland                      io->dir, io->dma_len);
203bc9ca595SMark Cave-Ayland 
204a597e79cSChristoph Hellwig     if (s->dma_cmd == IDE_DMA_READ || s->dma_cmd == IDE_DMA_WRITE) {
205b88b3c8bSAlberto Garcia         if (ret < 0) {
206b88b3c8bSAlberto Garcia             block_acct_failed(blk_get_stats(s->blk), &s->acct);
207b88b3c8bSAlberto Garcia         } else {
2084be74634SMarkus Armbruster             block_acct_done(blk_get_stats(s->blk), &s->acct);
209a597e79cSChristoph Hellwig         }
210b88b3c8bSAlberto Garcia     }
21103c1280bSMark Cave-Ayland 
21203c1280bSMark Cave-Ayland     ide_set_inactive(s, false);
213bd4214fcSMark Cave-Ayland     io->dma_end(opaque);
214b8842209SGerd Hoffmann }
215b8842209SGerd Hoffmann 
216b8842209SGerd Hoffmann static void pmac_ide_transfer(DBDMA_io *io)
217b8842209SGerd Hoffmann {
218b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
219b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
220b8842209SGerd Hoffmann 
22133ce36bbSAlexander Graf     MACIO_DPRINTF("\n");
22233ce36bbSAlexander Graf 
223cd8722bbSMarkus Armbruster     if (s->drive_kind == IDE_CD) {
2244be74634SMarkus Armbruster         block_acct_start(blk_get_stats(s->blk), &s->acct, io->len,
2255366d0c8SBenoît Canet                          BLOCK_ACCT_READ);
2264827ac1eSMark Cave-Ayland 
227b8842209SGerd Hoffmann         pmac_ide_atapi_transfer_cb(io, 0);
228b8842209SGerd Hoffmann         return;
229b8842209SGerd Hoffmann     }
230b8842209SGerd Hoffmann 
231a597e79cSChristoph Hellwig     switch (s->dma_cmd) {
232a597e79cSChristoph Hellwig     case IDE_DMA_READ:
2334be74634SMarkus Armbruster         block_acct_start(blk_get_stats(s->blk), &s->acct, io->len,
2345366d0c8SBenoît Canet                          BLOCK_ACCT_READ);
235a597e79cSChristoph Hellwig         break;
236a597e79cSChristoph Hellwig     case IDE_DMA_WRITE:
2374be74634SMarkus Armbruster         block_acct_start(blk_get_stats(s->blk), &s->acct, io->len,
2385366d0c8SBenoît Canet                          BLOCK_ACCT_WRITE);
239a597e79cSChristoph Hellwig         break;
240a597e79cSChristoph Hellwig     default:
241a597e79cSChristoph Hellwig         break;
242a597e79cSChristoph Hellwig     }
243a597e79cSChristoph Hellwig 
244b8842209SGerd Hoffmann     pmac_ide_transfer_cb(io, 0);
245b8842209SGerd Hoffmann }
246b8842209SGerd Hoffmann 
247b8842209SGerd Hoffmann static void pmac_ide_flush(DBDMA_io *io)
248b8842209SGerd Hoffmann {
249b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
25003c1280bSMark Cave-Ayland     IDEState *s = idebus_active_if(&m->bus);
251b8842209SGerd Hoffmann 
25203c1280bSMark Cave-Ayland     if (s->bus->dma->aiocb) {
2530d0437aaSFam Zheng         blk_drain(s->blk);
254922453bcSStefan Hajnoczi     }
255b8842209SGerd Hoffmann }
256b8842209SGerd Hoffmann 
257b8842209SGerd Hoffmann /* PowerMac IDE memory IO */
258b8842209SGerd Hoffmann static void pmac_ide_writeb (void *opaque,
259a8170e5eSAvi Kivity                              hwaddr addr, uint32_t val)
260b8842209SGerd Hoffmann {
261b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
262b8842209SGerd Hoffmann 
263b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
264b8842209SGerd Hoffmann     switch (addr) {
265b8842209SGerd Hoffmann     case 1 ... 7:
266b8842209SGerd Hoffmann         ide_ioport_write(&d->bus, addr, val);
267b8842209SGerd Hoffmann         break;
268b8842209SGerd Hoffmann     case 8:
269b8842209SGerd Hoffmann     case 22:
270b8842209SGerd Hoffmann         ide_cmd_write(&d->bus, 0, val);
271b8842209SGerd Hoffmann         break;
272b8842209SGerd Hoffmann     default:
273b8842209SGerd Hoffmann         break;
274b8842209SGerd Hoffmann     }
275b8842209SGerd Hoffmann }
276b8842209SGerd Hoffmann 
277a8170e5eSAvi Kivity static uint32_t pmac_ide_readb (void *opaque,hwaddr addr)
278b8842209SGerd Hoffmann {
279b8842209SGerd Hoffmann     uint8_t retval;
280b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
281b8842209SGerd Hoffmann 
282b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
283b8842209SGerd Hoffmann     switch (addr) {
284b8842209SGerd Hoffmann     case 1 ... 7:
285b8842209SGerd Hoffmann         retval = ide_ioport_read(&d->bus, addr);
286b8842209SGerd Hoffmann         break;
287b8842209SGerd Hoffmann     case 8:
288b8842209SGerd Hoffmann     case 22:
289b8842209SGerd Hoffmann         retval = ide_status_read(&d->bus, 0);
290b8842209SGerd Hoffmann         break;
291b8842209SGerd Hoffmann     default:
292b8842209SGerd Hoffmann         retval = 0xFF;
293b8842209SGerd Hoffmann         break;
294b8842209SGerd Hoffmann     }
295b8842209SGerd Hoffmann     return retval;
296b8842209SGerd Hoffmann }
297b8842209SGerd Hoffmann 
298b8842209SGerd Hoffmann static void pmac_ide_writew (void *opaque,
299a8170e5eSAvi Kivity                              hwaddr addr, uint32_t val)
300b8842209SGerd Hoffmann {
301b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
302b8842209SGerd Hoffmann 
303b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
304b8842209SGerd Hoffmann     val = bswap16(val);
305b8842209SGerd Hoffmann     if (addr == 0) {
306b8842209SGerd Hoffmann         ide_data_writew(&d->bus, 0, val);
307b8842209SGerd Hoffmann     }
308b8842209SGerd Hoffmann }
309b8842209SGerd Hoffmann 
310a8170e5eSAvi Kivity static uint32_t pmac_ide_readw (void *opaque,hwaddr addr)
311b8842209SGerd Hoffmann {
312b8842209SGerd Hoffmann     uint16_t retval;
313b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
314b8842209SGerd Hoffmann 
315b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
316b8842209SGerd Hoffmann     if (addr == 0) {
317b8842209SGerd Hoffmann         retval = ide_data_readw(&d->bus, 0);
318b8842209SGerd Hoffmann     } else {
319b8842209SGerd Hoffmann         retval = 0xFFFF;
320b8842209SGerd Hoffmann     }
321b8842209SGerd Hoffmann     retval = bswap16(retval);
322b8842209SGerd Hoffmann     return retval;
323b8842209SGerd Hoffmann }
324b8842209SGerd Hoffmann 
325b8842209SGerd Hoffmann static void pmac_ide_writel (void *opaque,
326a8170e5eSAvi Kivity                              hwaddr addr, uint32_t val)
327b8842209SGerd Hoffmann {
328b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
329b8842209SGerd Hoffmann 
330b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
331b8842209SGerd Hoffmann     val = bswap32(val);
332b8842209SGerd Hoffmann     if (addr == 0) {
333b8842209SGerd Hoffmann         ide_data_writel(&d->bus, 0, val);
334*4f7265ffSBenjamin Herrenschmidt     } else if (addr == 0x20) {
335*4f7265ffSBenjamin Herrenschmidt         d->timing_reg = val;
336*4f7265ffSBenjamin Herrenschmidt     } else if (addr == 0x30) {
337*4f7265ffSBenjamin Herrenschmidt         if (val & 0x80000000u) {
338*4f7265ffSBenjamin Herrenschmidt             d->irq_reg &= 0x7fffffff;
339*4f7265ffSBenjamin Herrenschmidt         }
340b8842209SGerd Hoffmann     }
341b8842209SGerd Hoffmann }
342b8842209SGerd Hoffmann 
343a8170e5eSAvi Kivity static uint32_t pmac_ide_readl (void *opaque,hwaddr addr)
344b8842209SGerd Hoffmann {
345b8842209SGerd Hoffmann     uint32_t retval;
346b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
347b8842209SGerd Hoffmann 
348b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
349b8842209SGerd Hoffmann     if (addr == 0) {
350b8842209SGerd Hoffmann         retval = ide_data_readl(&d->bus, 0);
351*4f7265ffSBenjamin Herrenschmidt     } else if (addr == 0x20) {
352*4f7265ffSBenjamin Herrenschmidt         retval = d->timing_reg;
353*4f7265ffSBenjamin Herrenschmidt     } else if (addr == 0x30) {
354*4f7265ffSBenjamin Herrenschmidt         /* This is an interrupt state register that only exists
355*4f7265ffSBenjamin Herrenschmidt          * in the KeyLargo and later variants. Bit 0x8000_0000
356*4f7265ffSBenjamin Herrenschmidt          * latches the DMA interrupt and has to be written to
357*4f7265ffSBenjamin Herrenschmidt          * clear. Bit 0x4000_0000 is an image of the disk
358*4f7265ffSBenjamin Herrenschmidt          * interrupt. MacOS X relies on this and will hang if
359*4f7265ffSBenjamin Herrenschmidt          * we don't provide at least the disk interrupt
360*4f7265ffSBenjamin Herrenschmidt          */
361*4f7265ffSBenjamin Herrenschmidt         retval = d->irq_reg;
362b8842209SGerd Hoffmann     } else {
363b8842209SGerd Hoffmann         retval = 0xFFFFFFFF;
364b8842209SGerd Hoffmann     }
365b8842209SGerd Hoffmann     retval = bswap32(retval);
366b8842209SGerd Hoffmann     return retval;
367b8842209SGerd Hoffmann }
368b8842209SGerd Hoffmann 
369a348f108SStefan Weil static const MemoryRegionOps pmac_ide_ops = {
37023c5e4caSAvi Kivity     .old_mmio = {
37123c5e4caSAvi Kivity         .write = {
372b8842209SGerd Hoffmann             pmac_ide_writeb,
373b8842209SGerd Hoffmann             pmac_ide_writew,
374b8842209SGerd Hoffmann             pmac_ide_writel,
37523c5e4caSAvi Kivity         },
37623c5e4caSAvi Kivity         .read = {
377b8842209SGerd Hoffmann             pmac_ide_readb,
378b8842209SGerd Hoffmann             pmac_ide_readw,
379b8842209SGerd Hoffmann             pmac_ide_readl,
38023c5e4caSAvi Kivity         },
38123c5e4caSAvi Kivity     },
38223c5e4caSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
383b8842209SGerd Hoffmann };
384b8842209SGerd Hoffmann 
38544bfa332SJuan Quintela static const VMStateDescription vmstate_pmac = {
38644bfa332SJuan Quintela     .name = "ide",
387bb37a8e8SMark Cave-Ayland     .version_id = 4,
38844bfa332SJuan Quintela     .minimum_version_id = 0,
38944bfa332SJuan Quintela     .fields = (VMStateField[]) {
39044bfa332SJuan Quintela         VMSTATE_IDE_BUS(bus, MACIOIDEState),
39144bfa332SJuan Quintela         VMSTATE_IDE_DRIVES(bus.ifs, MACIOIDEState),
392bb37a8e8SMark Cave-Ayland         VMSTATE_BOOL(dma_active, MACIOIDEState),
39344bfa332SJuan Quintela         VMSTATE_END_OF_LIST()
394b8842209SGerd Hoffmann     }
39544bfa332SJuan Quintela };
396b8842209SGerd Hoffmann 
39707a7484eSAndreas Färber static void macio_ide_reset(DeviceState *dev)
398b8842209SGerd Hoffmann {
39907a7484eSAndreas Färber     MACIOIDEState *d = MACIO_IDE(dev);
400b8842209SGerd Hoffmann 
4014a643563SBlue Swirl     ide_bus_reset(&d->bus);
402b8842209SGerd Hoffmann }
403b8842209SGerd Hoffmann 
4044aa3510fSAlexander Graf static int ide_nop_int(IDEDMA *dma, int x)
4054aa3510fSAlexander Graf {
4064aa3510fSAlexander Graf     return 0;
4074aa3510fSAlexander Graf }
4084aa3510fSAlexander Graf 
409a718978eSJohn Snow static int32_t ide_nop_int32(IDEDMA *dma, int32_t l)
4103251bdcfSJohn Snow {
4113251bdcfSJohn Snow     return 0;
4123251bdcfSJohn Snow }
4133251bdcfSJohn Snow 
4144aa3510fSAlexander Graf static void ide_dbdma_start(IDEDMA *dma, IDEState *s,
415097310b5SMarkus Armbruster                             BlockCompletionFunc *cb)
4164aa3510fSAlexander Graf {
4174aa3510fSAlexander Graf     MACIOIDEState *m = container_of(dma, MACIOIDEState, dma);
4184827ac1eSMark Cave-Ayland 
4194827ac1eSMark Cave-Ayland     s->io_buffer_index = 0;
420bd4214fcSMark Cave-Ayland     if (s->drive_kind == IDE_CD) {
4214827ac1eSMark Cave-Ayland         s->io_buffer_size = s->packet_transfer_size;
422bd4214fcSMark Cave-Ayland     } else {
423b01d44cdSMark Cave-Ayland         s->io_buffer_size = s->nsector * BDRV_SECTOR_SIZE;
424bd4214fcSMark Cave-Ayland     }
4254827ac1eSMark Cave-Ayland 
4264827ac1eSMark Cave-Ayland     MACIO_DPRINTF("\n\n------------ IDE transfer\n");
4274827ac1eSMark Cave-Ayland     MACIO_DPRINTF("buffer_size: %x   buffer_index: %x\n",
4284827ac1eSMark Cave-Ayland                   s->io_buffer_size, s->io_buffer_index);
4294827ac1eSMark Cave-Ayland     MACIO_DPRINTF("lba: %x    size: %x\n", s->lba, s->io_buffer_size);
4304827ac1eSMark Cave-Ayland     MACIO_DPRINTF("-------------------------\n");
4314827ac1eSMark Cave-Ayland 
432cae32357SAlexander Graf     m->dma_active = true;
4334aa3510fSAlexander Graf     DBDMA_kick(m->dbdma);
4344aa3510fSAlexander Graf }
4354aa3510fSAlexander Graf 
4364aa3510fSAlexander Graf static const IDEDMAOps dbdma_ops = {
4374aa3510fSAlexander Graf     .start_dma      = ide_dbdma_start,
4383251bdcfSJohn Snow     .prepare_buf    = ide_nop_int32,
4394aa3510fSAlexander Graf     .rw_buf         = ide_nop_int,
4404aa3510fSAlexander Graf };
4414aa3510fSAlexander Graf 
44207a7484eSAndreas Färber static void macio_ide_realizefn(DeviceState *dev, Error **errp)
443b8842209SGerd Hoffmann {
44407a7484eSAndreas Färber     MACIOIDEState *s = MACIO_IDE(dev);
445b8842209SGerd Hoffmann 
446*4f7265ffSBenjamin Herrenschmidt     ide_init2(&s->bus, s->ide_irq);
4474aa3510fSAlexander Graf 
4484aa3510fSAlexander Graf     /* Register DMA callbacks */
4494aa3510fSAlexander Graf     s->dma.ops = &dbdma_ops;
4504aa3510fSAlexander Graf     s->bus.dma = &s->dma;
451b8842209SGerd Hoffmann }
45207a7484eSAndreas Färber 
453*4f7265ffSBenjamin Herrenschmidt static void pmac_ide_irq(void *opaque, int n, int level)
454*4f7265ffSBenjamin Herrenschmidt {
455*4f7265ffSBenjamin Herrenschmidt     MACIOIDEState *s = opaque;
456*4f7265ffSBenjamin Herrenschmidt     uint32_t mask = 0x80000000u >> n;
457*4f7265ffSBenjamin Herrenschmidt 
458*4f7265ffSBenjamin Herrenschmidt     /* We need to reflect the IRQ state in the irq register */
459*4f7265ffSBenjamin Herrenschmidt     if (level) {
460*4f7265ffSBenjamin Herrenschmidt         s->irq_reg |= mask;
461*4f7265ffSBenjamin Herrenschmidt     } else {
462*4f7265ffSBenjamin Herrenschmidt         s->irq_reg &= ~mask;
463*4f7265ffSBenjamin Herrenschmidt     }
464*4f7265ffSBenjamin Herrenschmidt 
465*4f7265ffSBenjamin Herrenschmidt     if (n) {
466*4f7265ffSBenjamin Herrenschmidt         qemu_set_irq(s->real_ide_irq, level);
467*4f7265ffSBenjamin Herrenschmidt     } else {
468*4f7265ffSBenjamin Herrenschmidt         qemu_set_irq(s->real_dma_irq, level);
469*4f7265ffSBenjamin Herrenschmidt     }
470*4f7265ffSBenjamin Herrenschmidt }
471*4f7265ffSBenjamin Herrenschmidt 
47207a7484eSAndreas Färber static void macio_ide_initfn(Object *obj)
47307a7484eSAndreas Färber {
47407a7484eSAndreas Färber     SysBusDevice *d = SYS_BUS_DEVICE(obj);
47507a7484eSAndreas Färber     MACIOIDEState *s = MACIO_IDE(obj);
47607a7484eSAndreas Färber 
477c6baf942SAndreas Färber     ide_bus_new(&s->bus, sizeof(s->bus), DEVICE(obj), 0, 2);
4781437c94bSPaolo Bonzini     memory_region_init_io(&s->mem, obj, &pmac_ide_ops, s, "pmac-ide", 0x1000);
47907a7484eSAndreas Färber     sysbus_init_mmio(d, &s->mem);
480*4f7265ffSBenjamin Herrenschmidt     sysbus_init_irq(d, &s->real_ide_irq);
481*4f7265ffSBenjamin Herrenschmidt     sysbus_init_irq(d, &s->real_dma_irq);
482*4f7265ffSBenjamin Herrenschmidt     s->dma_irq = qemu_allocate_irq(pmac_ide_irq, s, 0);
483*4f7265ffSBenjamin Herrenschmidt     s->ide_irq = qemu_allocate_irq(pmac_ide_irq, s, 1);
48407a7484eSAndreas Färber }
48507a7484eSAndreas Färber 
48607a7484eSAndreas Färber static void macio_ide_class_init(ObjectClass *oc, void *data)
48707a7484eSAndreas Färber {
48807a7484eSAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
48907a7484eSAndreas Färber 
49007a7484eSAndreas Färber     dc->realize = macio_ide_realizefn;
49107a7484eSAndreas Färber     dc->reset = macio_ide_reset;
49207a7484eSAndreas Färber     dc->vmsd = &vmstate_pmac;
4933469d9bcSLaurent Vivier     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
49407a7484eSAndreas Färber }
49507a7484eSAndreas Färber 
49607a7484eSAndreas Färber static const TypeInfo macio_ide_type_info = {
49707a7484eSAndreas Färber     .name = TYPE_MACIO_IDE,
49807a7484eSAndreas Färber     .parent = TYPE_SYS_BUS_DEVICE,
49907a7484eSAndreas Färber     .instance_size = sizeof(MACIOIDEState),
50007a7484eSAndreas Färber     .instance_init = macio_ide_initfn,
50107a7484eSAndreas Färber     .class_init = macio_ide_class_init,
50207a7484eSAndreas Färber };
50307a7484eSAndreas Färber 
50407a7484eSAndreas Färber static void macio_ide_register_types(void)
50507a7484eSAndreas Färber {
50607a7484eSAndreas Färber     type_register_static(&macio_ide_type_info);
50707a7484eSAndreas Färber }
50807a7484eSAndreas Färber 
50914eefd0eSAlexander Graf /* hd_table must contain 2 block drivers */
51007a7484eSAndreas Färber void macio_ide_init_drives(MACIOIDEState *s, DriveInfo **hd_table)
51107a7484eSAndreas Färber {
51207a7484eSAndreas Färber     int i;
51307a7484eSAndreas Färber 
51407a7484eSAndreas Färber     for (i = 0; i < 2; i++) {
51507a7484eSAndreas Färber         if (hd_table[i]) {
51607a7484eSAndreas Färber             ide_create_drive(&s->bus, i, hd_table[i]);
51707a7484eSAndreas Färber         }
51807a7484eSAndreas Färber     }
51907a7484eSAndreas Färber }
52007a7484eSAndreas Färber 
52107a7484eSAndreas Färber void macio_ide_register_dma(MACIOIDEState *s, void *dbdma, int channel)
52207a7484eSAndreas Färber {
5234aa3510fSAlexander Graf     s->dbdma = dbdma;
52407a7484eSAndreas Färber     DBDMA_register_channel(dbdma, channel, s->dma_irq,
52507a7484eSAndreas Färber                            pmac_ide_transfer, pmac_ide_flush, s);
52607a7484eSAndreas Färber }
52707a7484eSAndreas Färber 
52807a7484eSAndreas Färber type_init(macio_ide_register_types)
529