1b8842209SGerd Hoffmann /* 2b8842209SGerd Hoffmann * QEMU IDE Emulation: MacIO support. 3b8842209SGerd Hoffmann * 4b8842209SGerd Hoffmann * Copyright (c) 2003 Fabrice Bellard 5b8842209SGerd Hoffmann * Copyright (c) 2006 Openedhand Ltd. 6b8842209SGerd Hoffmann * 7b8842209SGerd Hoffmann * Permission is hereby granted, free of charge, to any person obtaining a copy 8b8842209SGerd Hoffmann * of this software and associated documentation files (the "Software"), to deal 9b8842209SGerd Hoffmann * in the Software without restriction, including without limitation the rights 10b8842209SGerd Hoffmann * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 11b8842209SGerd Hoffmann * copies of the Software, and to permit persons to whom the Software is 12b8842209SGerd Hoffmann * furnished to do so, subject to the following conditions: 13b8842209SGerd Hoffmann * 14b8842209SGerd Hoffmann * The above copyright notice and this permission notice shall be included in 15b8842209SGerd Hoffmann * all copies or substantial portions of the Software. 16b8842209SGerd Hoffmann * 17b8842209SGerd Hoffmann * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 18b8842209SGerd Hoffmann * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 19b8842209SGerd Hoffmann * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 20b8842209SGerd Hoffmann * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 21b8842209SGerd Hoffmann * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 22b8842209SGerd Hoffmann * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 23b8842209SGerd Hoffmann * THE SOFTWARE. 24b8842209SGerd Hoffmann */ 2559f2a787SGerd Hoffmann #include <hw/hw.h> 2659f2a787SGerd Hoffmann #include <hw/ppc_mac.h> 2759f2a787SGerd Hoffmann #include <hw/mac_dbdma.h> 28b8842209SGerd Hoffmann #include "block.h" 29b8842209SGerd Hoffmann #include "block_int.h" 30b8842209SGerd Hoffmann #include "dma.h" 3159f2a787SGerd Hoffmann 3259f2a787SGerd Hoffmann #include <hw/ide/internal.h> 33b8842209SGerd Hoffmann 34b8842209SGerd Hoffmann /***********************************************************/ 35b8842209SGerd Hoffmann /* MacIO based PowerPC IDE */ 36b8842209SGerd Hoffmann 37b8842209SGerd Hoffmann typedef struct MACIOIDEState { 38b8842209SGerd Hoffmann IDEBus bus; 39b8842209SGerd Hoffmann BlockDriverAIOCB *aiocb; 40b8842209SGerd Hoffmann } MACIOIDEState; 41b8842209SGerd Hoffmann 4202c7c992SBlue Swirl #define MACIO_PAGE_SIZE 4096 4302c7c992SBlue Swirl 44b8842209SGerd Hoffmann static void pmac_ide_atapi_transfer_cb(void *opaque, int ret) 45b8842209SGerd Hoffmann { 46b8842209SGerd Hoffmann DBDMA_io *io = opaque; 47b8842209SGerd Hoffmann MACIOIDEState *m = io->opaque; 48b8842209SGerd Hoffmann IDEState *s = idebus_active_if(&m->bus); 49b8842209SGerd Hoffmann 50b8842209SGerd Hoffmann if (ret < 0) { 51b8842209SGerd Hoffmann m->aiocb = NULL; 52b8842209SGerd Hoffmann qemu_sglist_destroy(&s->sg); 53b8842209SGerd Hoffmann ide_atapi_io_error(s, ret); 54b8842209SGerd Hoffmann io->dma_end(opaque); 55b8842209SGerd Hoffmann return; 56b8842209SGerd Hoffmann } 57b8842209SGerd Hoffmann 58b8842209SGerd Hoffmann if (s->io_buffer_size > 0) { 59b8842209SGerd Hoffmann m->aiocb = NULL; 60b8842209SGerd Hoffmann qemu_sglist_destroy(&s->sg); 61b8842209SGerd Hoffmann 62b8842209SGerd Hoffmann s->packet_transfer_size -= s->io_buffer_size; 63b8842209SGerd Hoffmann 64b8842209SGerd Hoffmann s->io_buffer_index += s->io_buffer_size; 65b8842209SGerd Hoffmann s->lba += s->io_buffer_index >> 11; 66b8842209SGerd Hoffmann s->io_buffer_index &= 0x7ff; 67b8842209SGerd Hoffmann } 68b8842209SGerd Hoffmann 69b8842209SGerd Hoffmann if (s->packet_transfer_size <= 0) 70b8842209SGerd Hoffmann ide_atapi_cmd_ok(s); 71b8842209SGerd Hoffmann 72b8842209SGerd Hoffmann if (io->len == 0) { 73b8842209SGerd Hoffmann io->dma_end(opaque); 74b8842209SGerd Hoffmann return; 75b8842209SGerd Hoffmann } 76b8842209SGerd Hoffmann 77b8842209SGerd Hoffmann /* launch next transfer */ 78b8842209SGerd Hoffmann 79b8842209SGerd Hoffmann s->io_buffer_size = io->len; 80b8842209SGerd Hoffmann 8102c7c992SBlue Swirl qemu_sglist_init(&s->sg, io->len / MACIO_PAGE_SIZE + 1); 82b8842209SGerd Hoffmann qemu_sglist_add(&s->sg, io->addr, io->len); 83b8842209SGerd Hoffmann io->addr += io->len; 84b8842209SGerd Hoffmann io->len = 0; 85b8842209SGerd Hoffmann 86b8842209SGerd Hoffmann m->aiocb = dma_bdrv_read(s->bs, &s->sg, 87b8842209SGerd Hoffmann (int64_t)(s->lba << 2) + (s->io_buffer_index >> 9), 88b8842209SGerd Hoffmann pmac_ide_atapi_transfer_cb, io); 89b8842209SGerd Hoffmann if (!m->aiocb) { 90b8842209SGerd Hoffmann qemu_sglist_destroy(&s->sg); 91b8842209SGerd Hoffmann /* Note: media not present is the most likely case */ 92b8842209SGerd Hoffmann ide_atapi_cmd_error(s, SENSE_NOT_READY, 93b8842209SGerd Hoffmann ASC_MEDIUM_NOT_PRESENT); 94b8842209SGerd Hoffmann io->dma_end(opaque); 95b8842209SGerd Hoffmann return; 96b8842209SGerd Hoffmann } 97b8842209SGerd Hoffmann } 98b8842209SGerd Hoffmann 99b8842209SGerd Hoffmann static void pmac_ide_transfer_cb(void *opaque, int ret) 100b8842209SGerd Hoffmann { 101b8842209SGerd Hoffmann DBDMA_io *io = opaque; 102b8842209SGerd Hoffmann MACIOIDEState *m = io->opaque; 103b8842209SGerd Hoffmann IDEState *s = idebus_active_if(&m->bus); 104b8842209SGerd Hoffmann int n; 105b8842209SGerd Hoffmann int64_t sector_num; 106b8842209SGerd Hoffmann 107b8842209SGerd Hoffmann if (ret < 0) { 108b8842209SGerd Hoffmann m->aiocb = NULL; 109b8842209SGerd Hoffmann qemu_sglist_destroy(&s->sg); 110b8842209SGerd Hoffmann ide_dma_error(s); 111b8842209SGerd Hoffmann io->dma_end(io); 112b8842209SGerd Hoffmann return; 113b8842209SGerd Hoffmann } 114b8842209SGerd Hoffmann 115b8842209SGerd Hoffmann sector_num = ide_get_sector(s); 116b8842209SGerd Hoffmann if (s->io_buffer_size > 0) { 117b8842209SGerd Hoffmann m->aiocb = NULL; 118b8842209SGerd Hoffmann qemu_sglist_destroy(&s->sg); 119b8842209SGerd Hoffmann n = (s->io_buffer_size + 0x1ff) >> 9; 120b8842209SGerd Hoffmann sector_num += n; 121b8842209SGerd Hoffmann ide_set_sector(s, sector_num); 122b8842209SGerd Hoffmann s->nsector -= n; 123b8842209SGerd Hoffmann } 124b8842209SGerd Hoffmann 125b8842209SGerd Hoffmann /* end of transfer ? */ 126b8842209SGerd Hoffmann if (s->nsector == 0) { 127b8842209SGerd Hoffmann s->status = READY_STAT | SEEK_STAT; 1289cdd03a7SGerd Hoffmann ide_set_irq(s->bus); 129b8842209SGerd Hoffmann } 130b8842209SGerd Hoffmann 131b8842209SGerd Hoffmann /* end of DMA ? */ 132b8842209SGerd Hoffmann 133b8842209SGerd Hoffmann if (io->len == 0) { 134b8842209SGerd Hoffmann io->dma_end(io); 135b8842209SGerd Hoffmann return; 136b8842209SGerd Hoffmann } 137b8842209SGerd Hoffmann 138b8842209SGerd Hoffmann /* launch next transfer */ 139b8842209SGerd Hoffmann 140b8842209SGerd Hoffmann s->io_buffer_index = 0; 141b8842209SGerd Hoffmann s->io_buffer_size = io->len; 142b8842209SGerd Hoffmann 14302c7c992SBlue Swirl qemu_sglist_init(&s->sg, io->len / MACIO_PAGE_SIZE + 1); 144b8842209SGerd Hoffmann qemu_sglist_add(&s->sg, io->addr, io->len); 145b8842209SGerd Hoffmann io->addr += io->len; 146b8842209SGerd Hoffmann io->len = 0; 147b8842209SGerd Hoffmann 148*4e1e0051SChristoph Hellwig switch (s->dma_cmd) { 149*4e1e0051SChristoph Hellwig case IDE_DMA_READ: 150b8842209SGerd Hoffmann m->aiocb = dma_bdrv_read(s->bs, &s->sg, sector_num, 151b8842209SGerd Hoffmann pmac_ide_transfer_cb, io); 152*4e1e0051SChristoph Hellwig break; 153*4e1e0051SChristoph Hellwig case IDE_DMA_WRITE: 154b8842209SGerd Hoffmann m->aiocb = dma_bdrv_write(s->bs, &s->sg, sector_num, 155b8842209SGerd Hoffmann pmac_ide_transfer_cb, io); 156*4e1e0051SChristoph Hellwig break; 157*4e1e0051SChristoph Hellwig } 158*4e1e0051SChristoph Hellwig 159b8842209SGerd Hoffmann if (!m->aiocb) 160b8842209SGerd Hoffmann pmac_ide_transfer_cb(io, -1); 161b8842209SGerd Hoffmann } 162b8842209SGerd Hoffmann 163b8842209SGerd Hoffmann static void pmac_ide_transfer(DBDMA_io *io) 164b8842209SGerd Hoffmann { 165b8842209SGerd Hoffmann MACIOIDEState *m = io->opaque; 166b8842209SGerd Hoffmann IDEState *s = idebus_active_if(&m->bus); 167b8842209SGerd Hoffmann 168b8842209SGerd Hoffmann s->io_buffer_size = 0; 169cd8722bbSMarkus Armbruster if (s->drive_kind == IDE_CD) { 170b8842209SGerd Hoffmann pmac_ide_atapi_transfer_cb(io, 0); 171b8842209SGerd Hoffmann return; 172b8842209SGerd Hoffmann } 173b8842209SGerd Hoffmann 174b8842209SGerd Hoffmann pmac_ide_transfer_cb(io, 0); 175b8842209SGerd Hoffmann } 176b8842209SGerd Hoffmann 177b8842209SGerd Hoffmann static void pmac_ide_flush(DBDMA_io *io) 178b8842209SGerd Hoffmann { 179b8842209SGerd Hoffmann MACIOIDEState *m = io->opaque; 180b8842209SGerd Hoffmann 181b8842209SGerd Hoffmann if (m->aiocb) 182b8842209SGerd Hoffmann qemu_aio_flush(); 183b8842209SGerd Hoffmann } 184b8842209SGerd Hoffmann 185b8842209SGerd Hoffmann /* PowerMac IDE memory IO */ 186b8842209SGerd Hoffmann static void pmac_ide_writeb (void *opaque, 187c227f099SAnthony Liguori target_phys_addr_t addr, uint32_t val) 188b8842209SGerd Hoffmann { 189b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 190b8842209SGerd Hoffmann 191b8842209SGerd Hoffmann addr = (addr & 0xFFF) >> 4; 192b8842209SGerd Hoffmann switch (addr) { 193b8842209SGerd Hoffmann case 1 ... 7: 194b8842209SGerd Hoffmann ide_ioport_write(&d->bus, addr, val); 195b8842209SGerd Hoffmann break; 196b8842209SGerd Hoffmann case 8: 197b8842209SGerd Hoffmann case 22: 198b8842209SGerd Hoffmann ide_cmd_write(&d->bus, 0, val); 199b8842209SGerd Hoffmann break; 200b8842209SGerd Hoffmann default: 201b8842209SGerd Hoffmann break; 202b8842209SGerd Hoffmann } 203b8842209SGerd Hoffmann } 204b8842209SGerd Hoffmann 205c227f099SAnthony Liguori static uint32_t pmac_ide_readb (void *opaque,target_phys_addr_t addr) 206b8842209SGerd Hoffmann { 207b8842209SGerd Hoffmann uint8_t retval; 208b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 209b8842209SGerd Hoffmann 210b8842209SGerd Hoffmann addr = (addr & 0xFFF) >> 4; 211b8842209SGerd Hoffmann switch (addr) { 212b8842209SGerd Hoffmann case 1 ... 7: 213b8842209SGerd Hoffmann retval = ide_ioport_read(&d->bus, addr); 214b8842209SGerd Hoffmann break; 215b8842209SGerd Hoffmann case 8: 216b8842209SGerd Hoffmann case 22: 217b8842209SGerd Hoffmann retval = ide_status_read(&d->bus, 0); 218b8842209SGerd Hoffmann break; 219b8842209SGerd Hoffmann default: 220b8842209SGerd Hoffmann retval = 0xFF; 221b8842209SGerd Hoffmann break; 222b8842209SGerd Hoffmann } 223b8842209SGerd Hoffmann return retval; 224b8842209SGerd Hoffmann } 225b8842209SGerd Hoffmann 226b8842209SGerd Hoffmann static void pmac_ide_writew (void *opaque, 227c227f099SAnthony Liguori target_phys_addr_t addr, uint32_t val) 228b8842209SGerd Hoffmann { 229b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 230b8842209SGerd Hoffmann 231b8842209SGerd Hoffmann addr = (addr & 0xFFF) >> 4; 232b8842209SGerd Hoffmann val = bswap16(val); 233b8842209SGerd Hoffmann if (addr == 0) { 234b8842209SGerd Hoffmann ide_data_writew(&d->bus, 0, val); 235b8842209SGerd Hoffmann } 236b8842209SGerd Hoffmann } 237b8842209SGerd Hoffmann 238c227f099SAnthony Liguori static uint32_t pmac_ide_readw (void *opaque,target_phys_addr_t addr) 239b8842209SGerd Hoffmann { 240b8842209SGerd Hoffmann uint16_t retval; 241b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 242b8842209SGerd Hoffmann 243b8842209SGerd Hoffmann addr = (addr & 0xFFF) >> 4; 244b8842209SGerd Hoffmann if (addr == 0) { 245b8842209SGerd Hoffmann retval = ide_data_readw(&d->bus, 0); 246b8842209SGerd Hoffmann } else { 247b8842209SGerd Hoffmann retval = 0xFFFF; 248b8842209SGerd Hoffmann } 249b8842209SGerd Hoffmann retval = bswap16(retval); 250b8842209SGerd Hoffmann return retval; 251b8842209SGerd Hoffmann } 252b8842209SGerd Hoffmann 253b8842209SGerd Hoffmann static void pmac_ide_writel (void *opaque, 254c227f099SAnthony Liguori target_phys_addr_t addr, uint32_t val) 255b8842209SGerd Hoffmann { 256b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 257b8842209SGerd Hoffmann 258b8842209SGerd Hoffmann addr = (addr & 0xFFF) >> 4; 259b8842209SGerd Hoffmann val = bswap32(val); 260b8842209SGerd Hoffmann if (addr == 0) { 261b8842209SGerd Hoffmann ide_data_writel(&d->bus, 0, val); 262b8842209SGerd Hoffmann } 263b8842209SGerd Hoffmann } 264b8842209SGerd Hoffmann 265c227f099SAnthony Liguori static uint32_t pmac_ide_readl (void *opaque,target_phys_addr_t addr) 266b8842209SGerd Hoffmann { 267b8842209SGerd Hoffmann uint32_t retval; 268b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 269b8842209SGerd Hoffmann 270b8842209SGerd Hoffmann addr = (addr & 0xFFF) >> 4; 271b8842209SGerd Hoffmann if (addr == 0) { 272b8842209SGerd Hoffmann retval = ide_data_readl(&d->bus, 0); 273b8842209SGerd Hoffmann } else { 274b8842209SGerd Hoffmann retval = 0xFFFFFFFF; 275b8842209SGerd Hoffmann } 276b8842209SGerd Hoffmann retval = bswap32(retval); 277b8842209SGerd Hoffmann return retval; 278b8842209SGerd Hoffmann } 279b8842209SGerd Hoffmann 280bdae2298SBlue Swirl static CPUWriteMemoryFunc * const pmac_ide_write[] = { 281b8842209SGerd Hoffmann pmac_ide_writeb, 282b8842209SGerd Hoffmann pmac_ide_writew, 283b8842209SGerd Hoffmann pmac_ide_writel, 284b8842209SGerd Hoffmann }; 285b8842209SGerd Hoffmann 286bdae2298SBlue Swirl static CPUReadMemoryFunc * const pmac_ide_read[] = { 287b8842209SGerd Hoffmann pmac_ide_readb, 288b8842209SGerd Hoffmann pmac_ide_readw, 289b8842209SGerd Hoffmann pmac_ide_readl, 290b8842209SGerd Hoffmann }; 291b8842209SGerd Hoffmann 29244bfa332SJuan Quintela static const VMStateDescription vmstate_pmac = { 29344bfa332SJuan Quintela .name = "ide", 29444bfa332SJuan Quintela .version_id = 3, 29544bfa332SJuan Quintela .minimum_version_id = 0, 29644bfa332SJuan Quintela .minimum_version_id_old = 0, 29744bfa332SJuan Quintela .fields = (VMStateField []) { 29844bfa332SJuan Quintela VMSTATE_IDE_BUS(bus, MACIOIDEState), 29944bfa332SJuan Quintela VMSTATE_IDE_DRIVES(bus.ifs, MACIOIDEState), 30044bfa332SJuan Quintela VMSTATE_END_OF_LIST() 301b8842209SGerd Hoffmann } 30244bfa332SJuan Quintela }; 303b8842209SGerd Hoffmann 304b8842209SGerd Hoffmann static void pmac_ide_reset(void *opaque) 305b8842209SGerd Hoffmann { 306b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 307b8842209SGerd Hoffmann 3084a643563SBlue Swirl ide_bus_reset(&d->bus); 309b8842209SGerd Hoffmann } 310b8842209SGerd Hoffmann 311b8842209SGerd Hoffmann /* hd_table must contain 4 block drivers */ 312b8842209SGerd Hoffmann /* PowerMac uses memory mapped registers, not I/O. Return the memory 313b8842209SGerd Hoffmann I/O index to access the ide. */ 314f455e98cSGerd Hoffmann int pmac_ide_init (DriveInfo **hd_table, qemu_irq irq, 315b8842209SGerd Hoffmann void *dbdma, int channel, qemu_irq dma_irq) 316b8842209SGerd Hoffmann { 317b8842209SGerd Hoffmann MACIOIDEState *d; 318b8842209SGerd Hoffmann int pmac_ide_memory; 319b8842209SGerd Hoffmann 320b8842209SGerd Hoffmann d = qemu_mallocz(sizeof(MACIOIDEState)); 32157234ee4SMarkus Armbruster ide_init2_with_non_qdev_drives(&d->bus, hd_table[0], hd_table[1], irq); 322b8842209SGerd Hoffmann 323b8842209SGerd Hoffmann if (dbdma) 324b8842209SGerd Hoffmann DBDMA_register_channel(dbdma, channel, dma_irq, pmac_ide_transfer, pmac_ide_flush, d); 325b8842209SGerd Hoffmann 326b8842209SGerd Hoffmann pmac_ide_memory = cpu_register_io_memory(pmac_ide_read, 3272507c12aSAlexander Graf pmac_ide_write, d, 3282507c12aSAlexander Graf DEVICE_NATIVE_ENDIAN); 3290be71e32SAlex Williamson vmstate_register(NULL, 0, &vmstate_pmac, d); 330b8842209SGerd Hoffmann qemu_register_reset(pmac_ide_reset, d); 331b8842209SGerd Hoffmann 332b8842209SGerd Hoffmann return pmac_ide_memory; 333b8842209SGerd Hoffmann } 334