1b8842209SGerd Hoffmann /* 2b8842209SGerd Hoffmann * QEMU IDE Emulation: MacIO support. 3b8842209SGerd Hoffmann * 4b8842209SGerd Hoffmann * Copyright (c) 2003 Fabrice Bellard 5b8842209SGerd Hoffmann * Copyright (c) 2006 Openedhand Ltd. 6b8842209SGerd Hoffmann * 7b8842209SGerd Hoffmann * Permission is hereby granted, free of charge, to any person obtaining a copy 8b8842209SGerd Hoffmann * of this software and associated documentation files (the "Software"), to deal 9b8842209SGerd Hoffmann * in the Software without restriction, including without limitation the rights 10b8842209SGerd Hoffmann * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 11b8842209SGerd Hoffmann * copies of the Software, and to permit persons to whom the Software is 12b8842209SGerd Hoffmann * furnished to do so, subject to the following conditions: 13b8842209SGerd Hoffmann * 14b8842209SGerd Hoffmann * The above copyright notice and this permission notice shall be included in 15b8842209SGerd Hoffmann * all copies or substantial portions of the Software. 16b8842209SGerd Hoffmann * 17b8842209SGerd Hoffmann * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 18b8842209SGerd Hoffmann * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 19b8842209SGerd Hoffmann * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 20b8842209SGerd Hoffmann * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 21b8842209SGerd Hoffmann * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 22b8842209SGerd Hoffmann * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 23b8842209SGerd Hoffmann * THE SOFTWARE. 24b8842209SGerd Hoffmann */ 2559f2a787SGerd Hoffmann #include <hw/hw.h> 2659f2a787SGerd Hoffmann #include <hw/ppc_mac.h> 2759f2a787SGerd Hoffmann #include <hw/mac_dbdma.h> 28b8842209SGerd Hoffmann #include "block.h" 29b8842209SGerd Hoffmann #include "block_int.h" 30b8842209SGerd Hoffmann #include "sysemu.h" 31b8842209SGerd Hoffmann #include "dma.h" 3259f2a787SGerd Hoffmann 3359f2a787SGerd Hoffmann #include <hw/ide/internal.h> 34b8842209SGerd Hoffmann 35b8842209SGerd Hoffmann /***********************************************************/ 36b8842209SGerd Hoffmann /* MacIO based PowerPC IDE */ 37b8842209SGerd Hoffmann 38b8842209SGerd Hoffmann typedef struct MACIOIDEState { 39b8842209SGerd Hoffmann IDEBus bus; 40b8842209SGerd Hoffmann BlockDriverAIOCB *aiocb; 41b8842209SGerd Hoffmann } MACIOIDEState; 42b8842209SGerd Hoffmann 43b8842209SGerd Hoffmann static void pmac_ide_atapi_transfer_cb(void *opaque, int ret) 44b8842209SGerd Hoffmann { 45b8842209SGerd Hoffmann DBDMA_io *io = opaque; 46b8842209SGerd Hoffmann MACIOIDEState *m = io->opaque; 47b8842209SGerd Hoffmann IDEState *s = idebus_active_if(&m->bus); 48b8842209SGerd Hoffmann 49b8842209SGerd Hoffmann if (ret < 0) { 50b8842209SGerd Hoffmann m->aiocb = NULL; 51b8842209SGerd Hoffmann qemu_sglist_destroy(&s->sg); 52b8842209SGerd Hoffmann ide_atapi_io_error(s, ret); 53b8842209SGerd Hoffmann io->dma_end(opaque); 54b8842209SGerd Hoffmann return; 55b8842209SGerd Hoffmann } 56b8842209SGerd Hoffmann 57b8842209SGerd Hoffmann if (s->io_buffer_size > 0) { 58b8842209SGerd Hoffmann m->aiocb = NULL; 59b8842209SGerd Hoffmann qemu_sglist_destroy(&s->sg); 60b8842209SGerd Hoffmann 61b8842209SGerd Hoffmann s->packet_transfer_size -= s->io_buffer_size; 62b8842209SGerd Hoffmann 63b8842209SGerd Hoffmann s->io_buffer_index += s->io_buffer_size; 64b8842209SGerd Hoffmann s->lba += s->io_buffer_index >> 11; 65b8842209SGerd Hoffmann s->io_buffer_index &= 0x7ff; 66b8842209SGerd Hoffmann } 67b8842209SGerd Hoffmann 68b8842209SGerd Hoffmann if (s->packet_transfer_size <= 0) 69b8842209SGerd Hoffmann ide_atapi_cmd_ok(s); 70b8842209SGerd Hoffmann 71b8842209SGerd Hoffmann if (io->len == 0) { 72b8842209SGerd Hoffmann io->dma_end(opaque); 73b8842209SGerd Hoffmann return; 74b8842209SGerd Hoffmann } 75b8842209SGerd Hoffmann 76b8842209SGerd Hoffmann /* launch next transfer */ 77b8842209SGerd Hoffmann 78b8842209SGerd Hoffmann s->io_buffer_size = io->len; 79b8842209SGerd Hoffmann 80b8842209SGerd Hoffmann qemu_sglist_init(&s->sg, io->len / TARGET_PAGE_SIZE + 1); 81b8842209SGerd Hoffmann qemu_sglist_add(&s->sg, io->addr, io->len); 82b8842209SGerd Hoffmann io->addr += io->len; 83b8842209SGerd Hoffmann io->len = 0; 84b8842209SGerd Hoffmann 85b8842209SGerd Hoffmann m->aiocb = dma_bdrv_read(s->bs, &s->sg, 86b8842209SGerd Hoffmann (int64_t)(s->lba << 2) + (s->io_buffer_index >> 9), 87b8842209SGerd Hoffmann pmac_ide_atapi_transfer_cb, io); 88b8842209SGerd Hoffmann if (!m->aiocb) { 89b8842209SGerd Hoffmann qemu_sglist_destroy(&s->sg); 90b8842209SGerd Hoffmann /* Note: media not present is the most likely case */ 91b8842209SGerd Hoffmann ide_atapi_cmd_error(s, SENSE_NOT_READY, 92b8842209SGerd Hoffmann ASC_MEDIUM_NOT_PRESENT); 93b8842209SGerd Hoffmann io->dma_end(opaque); 94b8842209SGerd Hoffmann return; 95b8842209SGerd Hoffmann } 96b8842209SGerd Hoffmann } 97b8842209SGerd Hoffmann 98b8842209SGerd Hoffmann static void pmac_ide_transfer_cb(void *opaque, int ret) 99b8842209SGerd Hoffmann { 100b8842209SGerd Hoffmann DBDMA_io *io = opaque; 101b8842209SGerd Hoffmann MACIOIDEState *m = io->opaque; 102b8842209SGerd Hoffmann IDEState *s = idebus_active_if(&m->bus); 103b8842209SGerd Hoffmann int n; 104b8842209SGerd Hoffmann int64_t sector_num; 105b8842209SGerd Hoffmann 106b8842209SGerd Hoffmann if (ret < 0) { 107b8842209SGerd Hoffmann m->aiocb = NULL; 108b8842209SGerd Hoffmann qemu_sglist_destroy(&s->sg); 109b8842209SGerd Hoffmann ide_dma_error(s); 110b8842209SGerd Hoffmann io->dma_end(io); 111b8842209SGerd Hoffmann return; 112b8842209SGerd Hoffmann } 113b8842209SGerd Hoffmann 114b8842209SGerd Hoffmann sector_num = ide_get_sector(s); 115b8842209SGerd Hoffmann if (s->io_buffer_size > 0) { 116b8842209SGerd Hoffmann m->aiocb = NULL; 117b8842209SGerd Hoffmann qemu_sglist_destroy(&s->sg); 118b8842209SGerd Hoffmann n = (s->io_buffer_size + 0x1ff) >> 9; 119b8842209SGerd Hoffmann sector_num += n; 120b8842209SGerd Hoffmann ide_set_sector(s, sector_num); 121b8842209SGerd Hoffmann s->nsector -= n; 122b8842209SGerd Hoffmann } 123b8842209SGerd Hoffmann 124b8842209SGerd Hoffmann /* end of transfer ? */ 125b8842209SGerd Hoffmann if (s->nsector == 0) { 126b8842209SGerd Hoffmann s->status = READY_STAT | SEEK_STAT; 1279cdd03a7SGerd Hoffmann ide_set_irq(s->bus); 128b8842209SGerd Hoffmann } 129b8842209SGerd Hoffmann 130b8842209SGerd Hoffmann /* end of DMA ? */ 131b8842209SGerd Hoffmann 132b8842209SGerd Hoffmann if (io->len == 0) { 133b8842209SGerd Hoffmann io->dma_end(io); 134b8842209SGerd Hoffmann return; 135b8842209SGerd Hoffmann } 136b8842209SGerd Hoffmann 137b8842209SGerd Hoffmann /* launch next transfer */ 138b8842209SGerd Hoffmann 139b8842209SGerd Hoffmann s->io_buffer_index = 0; 140b8842209SGerd Hoffmann s->io_buffer_size = io->len; 141b8842209SGerd Hoffmann 142b8842209SGerd Hoffmann qemu_sglist_init(&s->sg, io->len / TARGET_PAGE_SIZE + 1); 143b8842209SGerd Hoffmann qemu_sglist_add(&s->sg, io->addr, io->len); 144b8842209SGerd Hoffmann io->addr += io->len; 145b8842209SGerd Hoffmann io->len = 0; 146b8842209SGerd Hoffmann 147b8842209SGerd Hoffmann if (s->is_read) 148b8842209SGerd Hoffmann m->aiocb = dma_bdrv_read(s->bs, &s->sg, sector_num, 149b8842209SGerd Hoffmann pmac_ide_transfer_cb, io); 150b8842209SGerd Hoffmann else 151b8842209SGerd Hoffmann m->aiocb = dma_bdrv_write(s->bs, &s->sg, sector_num, 152b8842209SGerd Hoffmann pmac_ide_transfer_cb, io); 153b8842209SGerd Hoffmann if (!m->aiocb) 154b8842209SGerd Hoffmann pmac_ide_transfer_cb(io, -1); 155b8842209SGerd Hoffmann } 156b8842209SGerd Hoffmann 157b8842209SGerd Hoffmann static void pmac_ide_transfer(DBDMA_io *io) 158b8842209SGerd Hoffmann { 159b8842209SGerd Hoffmann MACIOIDEState *m = io->opaque; 160b8842209SGerd Hoffmann IDEState *s = idebus_active_if(&m->bus); 161b8842209SGerd Hoffmann 162b8842209SGerd Hoffmann s->io_buffer_size = 0; 163b8842209SGerd Hoffmann if (s->is_cdrom) { 164b8842209SGerd Hoffmann pmac_ide_atapi_transfer_cb(io, 0); 165b8842209SGerd Hoffmann return; 166b8842209SGerd Hoffmann } 167b8842209SGerd Hoffmann 168b8842209SGerd Hoffmann pmac_ide_transfer_cb(io, 0); 169b8842209SGerd Hoffmann } 170b8842209SGerd Hoffmann 171b8842209SGerd Hoffmann static void pmac_ide_flush(DBDMA_io *io) 172b8842209SGerd Hoffmann { 173b8842209SGerd Hoffmann MACIOIDEState *m = io->opaque; 174b8842209SGerd Hoffmann 175b8842209SGerd Hoffmann if (m->aiocb) 176b8842209SGerd Hoffmann qemu_aio_flush(); 177b8842209SGerd Hoffmann } 178b8842209SGerd Hoffmann 179b8842209SGerd Hoffmann /* PowerMac IDE memory IO */ 180b8842209SGerd Hoffmann static void pmac_ide_writeb (void *opaque, 181c227f099SAnthony Liguori target_phys_addr_t addr, uint32_t val) 182b8842209SGerd Hoffmann { 183b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 184b8842209SGerd Hoffmann 185b8842209SGerd Hoffmann addr = (addr & 0xFFF) >> 4; 186b8842209SGerd Hoffmann switch (addr) { 187b8842209SGerd Hoffmann case 1 ... 7: 188b8842209SGerd Hoffmann ide_ioport_write(&d->bus, addr, val); 189b8842209SGerd Hoffmann break; 190b8842209SGerd Hoffmann case 8: 191b8842209SGerd Hoffmann case 22: 192b8842209SGerd Hoffmann ide_cmd_write(&d->bus, 0, val); 193b8842209SGerd Hoffmann break; 194b8842209SGerd Hoffmann default: 195b8842209SGerd Hoffmann break; 196b8842209SGerd Hoffmann } 197b8842209SGerd Hoffmann } 198b8842209SGerd Hoffmann 199c227f099SAnthony Liguori static uint32_t pmac_ide_readb (void *opaque,target_phys_addr_t addr) 200b8842209SGerd Hoffmann { 201b8842209SGerd Hoffmann uint8_t retval; 202b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 203b8842209SGerd Hoffmann 204b8842209SGerd Hoffmann addr = (addr & 0xFFF) >> 4; 205b8842209SGerd Hoffmann switch (addr) { 206b8842209SGerd Hoffmann case 1 ... 7: 207b8842209SGerd Hoffmann retval = ide_ioport_read(&d->bus, addr); 208b8842209SGerd Hoffmann break; 209b8842209SGerd Hoffmann case 8: 210b8842209SGerd Hoffmann case 22: 211b8842209SGerd Hoffmann retval = ide_status_read(&d->bus, 0); 212b8842209SGerd Hoffmann break; 213b8842209SGerd Hoffmann default: 214b8842209SGerd Hoffmann retval = 0xFF; 215b8842209SGerd Hoffmann break; 216b8842209SGerd Hoffmann } 217b8842209SGerd Hoffmann return retval; 218b8842209SGerd Hoffmann } 219b8842209SGerd Hoffmann 220b8842209SGerd Hoffmann static void pmac_ide_writew (void *opaque, 221c227f099SAnthony Liguori target_phys_addr_t addr, uint32_t val) 222b8842209SGerd Hoffmann { 223b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 224b8842209SGerd Hoffmann 225b8842209SGerd Hoffmann addr = (addr & 0xFFF) >> 4; 226b8842209SGerd Hoffmann #ifdef TARGET_WORDS_BIGENDIAN 227b8842209SGerd Hoffmann val = bswap16(val); 228b8842209SGerd Hoffmann #endif 229b8842209SGerd Hoffmann if (addr == 0) { 230b8842209SGerd Hoffmann ide_data_writew(&d->bus, 0, val); 231b8842209SGerd Hoffmann } 232b8842209SGerd Hoffmann } 233b8842209SGerd Hoffmann 234c227f099SAnthony Liguori static uint32_t pmac_ide_readw (void *opaque,target_phys_addr_t addr) 235b8842209SGerd Hoffmann { 236b8842209SGerd Hoffmann uint16_t retval; 237b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 238b8842209SGerd Hoffmann 239b8842209SGerd Hoffmann addr = (addr & 0xFFF) >> 4; 240b8842209SGerd Hoffmann if (addr == 0) { 241b8842209SGerd Hoffmann retval = ide_data_readw(&d->bus, 0); 242b8842209SGerd Hoffmann } else { 243b8842209SGerd Hoffmann retval = 0xFFFF; 244b8842209SGerd Hoffmann } 245b8842209SGerd Hoffmann #ifdef TARGET_WORDS_BIGENDIAN 246b8842209SGerd Hoffmann retval = bswap16(retval); 247b8842209SGerd Hoffmann #endif 248b8842209SGerd Hoffmann return retval; 249b8842209SGerd Hoffmann } 250b8842209SGerd Hoffmann 251b8842209SGerd Hoffmann static void pmac_ide_writel (void *opaque, 252c227f099SAnthony Liguori target_phys_addr_t addr, uint32_t val) 253b8842209SGerd Hoffmann { 254b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 255b8842209SGerd Hoffmann 256b8842209SGerd Hoffmann addr = (addr & 0xFFF) >> 4; 257b8842209SGerd Hoffmann #ifdef TARGET_WORDS_BIGENDIAN 258b8842209SGerd Hoffmann val = bswap32(val); 259b8842209SGerd Hoffmann #endif 260b8842209SGerd Hoffmann if (addr == 0) { 261b8842209SGerd Hoffmann ide_data_writel(&d->bus, 0, val); 262b8842209SGerd Hoffmann } 263b8842209SGerd Hoffmann } 264b8842209SGerd Hoffmann 265c227f099SAnthony Liguori static uint32_t pmac_ide_readl (void *opaque,target_phys_addr_t addr) 266b8842209SGerd Hoffmann { 267b8842209SGerd Hoffmann uint32_t retval; 268b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 269b8842209SGerd Hoffmann 270b8842209SGerd Hoffmann addr = (addr & 0xFFF) >> 4; 271b8842209SGerd Hoffmann if (addr == 0) { 272b8842209SGerd Hoffmann retval = ide_data_readl(&d->bus, 0); 273b8842209SGerd Hoffmann } else { 274b8842209SGerd Hoffmann retval = 0xFFFFFFFF; 275b8842209SGerd Hoffmann } 276b8842209SGerd Hoffmann #ifdef TARGET_WORDS_BIGENDIAN 277b8842209SGerd Hoffmann retval = bswap32(retval); 278b8842209SGerd Hoffmann #endif 279b8842209SGerd Hoffmann return retval; 280b8842209SGerd Hoffmann } 281b8842209SGerd Hoffmann 282bdae2298SBlue Swirl static CPUWriteMemoryFunc * const pmac_ide_write[] = { 283b8842209SGerd Hoffmann pmac_ide_writeb, 284b8842209SGerd Hoffmann pmac_ide_writew, 285b8842209SGerd Hoffmann pmac_ide_writel, 286b8842209SGerd Hoffmann }; 287b8842209SGerd Hoffmann 288bdae2298SBlue Swirl static CPUReadMemoryFunc * const pmac_ide_read[] = { 289b8842209SGerd Hoffmann pmac_ide_readb, 290b8842209SGerd Hoffmann pmac_ide_readw, 291b8842209SGerd Hoffmann pmac_ide_readl, 292b8842209SGerd Hoffmann }; 293b8842209SGerd Hoffmann 294*44bfa332SJuan Quintela static const VMStateDescription vmstate_pmac = { 295*44bfa332SJuan Quintela .name = "ide", 296*44bfa332SJuan Quintela .version_id = 3, 297*44bfa332SJuan Quintela .minimum_version_id = 0, 298*44bfa332SJuan Quintela .minimum_version_id_old = 0, 299*44bfa332SJuan Quintela .fields = (VMStateField []) { 300*44bfa332SJuan Quintela VMSTATE_IDE_BUS(bus, MACIOIDEState), 301*44bfa332SJuan Quintela VMSTATE_IDE_DRIVES(bus.ifs, MACIOIDEState), 302*44bfa332SJuan Quintela VMSTATE_END_OF_LIST() 303b8842209SGerd Hoffmann } 304*44bfa332SJuan Quintela }; 305b8842209SGerd Hoffmann 306b8842209SGerd Hoffmann static void pmac_ide_reset(void *opaque) 307b8842209SGerd Hoffmann { 308b8842209SGerd Hoffmann MACIOIDEState *d = opaque; 309b8842209SGerd Hoffmann 310b8842209SGerd Hoffmann ide_reset(d->bus.ifs +0); 311b8842209SGerd Hoffmann ide_reset(d->bus.ifs +1); 312b8842209SGerd Hoffmann } 313b8842209SGerd Hoffmann 314b8842209SGerd Hoffmann /* hd_table must contain 4 block drivers */ 315b8842209SGerd Hoffmann /* PowerMac uses memory mapped registers, not I/O. Return the memory 316b8842209SGerd Hoffmann I/O index to access the ide. */ 317f455e98cSGerd Hoffmann int pmac_ide_init (DriveInfo **hd_table, qemu_irq irq, 318b8842209SGerd Hoffmann void *dbdma, int channel, qemu_irq dma_irq) 319b8842209SGerd Hoffmann { 320b8842209SGerd Hoffmann MACIOIDEState *d; 321b8842209SGerd Hoffmann int pmac_ide_memory; 322b8842209SGerd Hoffmann 323b8842209SGerd Hoffmann d = qemu_mallocz(sizeof(MACIOIDEState)); 324b8842209SGerd Hoffmann ide_init2(&d->bus, hd_table[0], hd_table[1], irq); 325b8842209SGerd Hoffmann 326b8842209SGerd Hoffmann if (dbdma) 327b8842209SGerd Hoffmann DBDMA_register_channel(dbdma, channel, dma_irq, pmac_ide_transfer, pmac_ide_flush, d); 328b8842209SGerd Hoffmann 329b8842209SGerd Hoffmann pmac_ide_memory = cpu_register_io_memory(pmac_ide_read, 330b8842209SGerd Hoffmann pmac_ide_write, d); 331*44bfa332SJuan Quintela vmstate_register(0, &vmstate_pmac, d); 332b8842209SGerd Hoffmann qemu_register_reset(pmac_ide_reset, d); 333b8842209SGerd Hoffmann pmac_ide_reset(d); 334b8842209SGerd Hoffmann 335b8842209SGerd Hoffmann return pmac_ide_memory; 336b8842209SGerd Hoffmann } 337