xref: /qemu/hw/ide/macio.c (revision 23c5e4cab2d64e00b6000f4a360c87f65e003545)
1b8842209SGerd Hoffmann /*
2b8842209SGerd Hoffmann  * QEMU IDE Emulation: MacIO support.
3b8842209SGerd Hoffmann  *
4b8842209SGerd Hoffmann  * Copyright (c) 2003 Fabrice Bellard
5b8842209SGerd Hoffmann  * Copyright (c) 2006 Openedhand Ltd.
6b8842209SGerd Hoffmann  *
7b8842209SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
8b8842209SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
9b8842209SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
10b8842209SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11b8842209SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
12b8842209SGerd Hoffmann  * furnished to do so, subject to the following conditions:
13b8842209SGerd Hoffmann  *
14b8842209SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
15b8842209SGerd Hoffmann  * all copies or substantial portions of the Software.
16b8842209SGerd Hoffmann  *
17b8842209SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18b8842209SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19b8842209SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20b8842209SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21b8842209SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22b8842209SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23b8842209SGerd Hoffmann  * THE SOFTWARE.
24b8842209SGerd Hoffmann  */
2559f2a787SGerd Hoffmann #include <hw/hw.h>
2659f2a787SGerd Hoffmann #include <hw/ppc_mac.h>
2759f2a787SGerd Hoffmann #include <hw/mac_dbdma.h>
28b8842209SGerd Hoffmann #include "block.h"
29b8842209SGerd Hoffmann #include "block_int.h"
30b8842209SGerd Hoffmann #include "dma.h"
3159f2a787SGerd Hoffmann 
3259f2a787SGerd Hoffmann #include <hw/ide/internal.h>
33b8842209SGerd Hoffmann 
34b8842209SGerd Hoffmann /***********************************************************/
35b8842209SGerd Hoffmann /* MacIO based PowerPC IDE */
36b8842209SGerd Hoffmann 
37b8842209SGerd Hoffmann typedef struct MACIOIDEState {
38*23c5e4caSAvi Kivity     MemoryRegion mem;
39b8842209SGerd Hoffmann     IDEBus bus;
40b8842209SGerd Hoffmann     BlockDriverAIOCB *aiocb;
41b8842209SGerd Hoffmann } MACIOIDEState;
42b8842209SGerd Hoffmann 
4302c7c992SBlue Swirl #define MACIO_PAGE_SIZE 4096
4402c7c992SBlue Swirl 
45b8842209SGerd Hoffmann static void pmac_ide_atapi_transfer_cb(void *opaque, int ret)
46b8842209SGerd Hoffmann {
47b8842209SGerd Hoffmann     DBDMA_io *io = opaque;
48b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
49b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
50b8842209SGerd Hoffmann 
51b8842209SGerd Hoffmann     if (ret < 0) {
52b8842209SGerd Hoffmann         m->aiocb = NULL;
53b8842209SGerd Hoffmann         qemu_sglist_destroy(&s->sg);
54b8842209SGerd Hoffmann         ide_atapi_io_error(s, ret);
55b8842209SGerd Hoffmann         io->dma_end(opaque);
56b8842209SGerd Hoffmann         return;
57b8842209SGerd Hoffmann     }
58b8842209SGerd Hoffmann 
59b8842209SGerd Hoffmann     if (s->io_buffer_size > 0) {
60b8842209SGerd Hoffmann         m->aiocb = NULL;
61b8842209SGerd Hoffmann         qemu_sglist_destroy(&s->sg);
62b8842209SGerd Hoffmann 
63b8842209SGerd Hoffmann         s->packet_transfer_size -= s->io_buffer_size;
64b8842209SGerd Hoffmann 
65b8842209SGerd Hoffmann         s->io_buffer_index += s->io_buffer_size;
66b8842209SGerd Hoffmann 	s->lba += s->io_buffer_index >> 11;
67b8842209SGerd Hoffmann         s->io_buffer_index &= 0x7ff;
68b8842209SGerd Hoffmann     }
69b8842209SGerd Hoffmann 
70b8842209SGerd Hoffmann     if (s->packet_transfer_size <= 0)
71b8842209SGerd Hoffmann         ide_atapi_cmd_ok(s);
72b8842209SGerd Hoffmann 
73b8842209SGerd Hoffmann     if (io->len == 0) {
74b8842209SGerd Hoffmann         io->dma_end(opaque);
75b8842209SGerd Hoffmann         return;
76b8842209SGerd Hoffmann     }
77b8842209SGerd Hoffmann 
78b8842209SGerd Hoffmann     /* launch next transfer */
79b8842209SGerd Hoffmann 
80b8842209SGerd Hoffmann     s->io_buffer_size = io->len;
81b8842209SGerd Hoffmann 
8202c7c992SBlue Swirl     qemu_sglist_init(&s->sg, io->len / MACIO_PAGE_SIZE + 1);
83b8842209SGerd Hoffmann     qemu_sglist_add(&s->sg, io->addr, io->len);
84b8842209SGerd Hoffmann     io->addr += io->len;
85b8842209SGerd Hoffmann     io->len = 0;
86b8842209SGerd Hoffmann 
87b8842209SGerd Hoffmann     m->aiocb = dma_bdrv_read(s->bs, &s->sg,
88b8842209SGerd Hoffmann                              (int64_t)(s->lba << 2) + (s->io_buffer_index >> 9),
89b8842209SGerd Hoffmann                              pmac_ide_atapi_transfer_cb, io);
90b8842209SGerd Hoffmann     if (!m->aiocb) {
91b8842209SGerd Hoffmann         qemu_sglist_destroy(&s->sg);
92b8842209SGerd Hoffmann         /* Note: media not present is the most likely case */
93b8842209SGerd Hoffmann         ide_atapi_cmd_error(s, SENSE_NOT_READY,
94b8842209SGerd Hoffmann                             ASC_MEDIUM_NOT_PRESENT);
95b8842209SGerd Hoffmann         io->dma_end(opaque);
96b8842209SGerd Hoffmann         return;
97b8842209SGerd Hoffmann     }
98b8842209SGerd Hoffmann }
99b8842209SGerd Hoffmann 
100b8842209SGerd Hoffmann static void pmac_ide_transfer_cb(void *opaque, int ret)
101b8842209SGerd Hoffmann {
102b8842209SGerd Hoffmann     DBDMA_io *io = opaque;
103b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
104b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
105b8842209SGerd Hoffmann     int n;
106b8842209SGerd Hoffmann     int64_t sector_num;
107b8842209SGerd Hoffmann 
108b8842209SGerd Hoffmann     if (ret < 0) {
109b8842209SGerd Hoffmann         m->aiocb = NULL;
110b8842209SGerd Hoffmann         qemu_sglist_destroy(&s->sg);
111b8842209SGerd Hoffmann 	ide_dma_error(s);
112b8842209SGerd Hoffmann         io->dma_end(io);
113b8842209SGerd Hoffmann         return;
114b8842209SGerd Hoffmann     }
115b8842209SGerd Hoffmann 
116b8842209SGerd Hoffmann     sector_num = ide_get_sector(s);
117b8842209SGerd Hoffmann     if (s->io_buffer_size > 0) {
118b8842209SGerd Hoffmann         m->aiocb = NULL;
119b8842209SGerd Hoffmann         qemu_sglist_destroy(&s->sg);
120b8842209SGerd Hoffmann         n = (s->io_buffer_size + 0x1ff) >> 9;
121b8842209SGerd Hoffmann         sector_num += n;
122b8842209SGerd Hoffmann         ide_set_sector(s, sector_num);
123b8842209SGerd Hoffmann         s->nsector -= n;
124b8842209SGerd Hoffmann     }
125b8842209SGerd Hoffmann 
126b8842209SGerd Hoffmann     /* end of transfer ? */
127b8842209SGerd Hoffmann     if (s->nsector == 0) {
128b8842209SGerd Hoffmann         s->status = READY_STAT | SEEK_STAT;
1299cdd03a7SGerd Hoffmann         ide_set_irq(s->bus);
130b8842209SGerd Hoffmann     }
131b8842209SGerd Hoffmann 
132b8842209SGerd Hoffmann     /* end of DMA ? */
133b8842209SGerd Hoffmann 
134b8842209SGerd Hoffmann     if (io->len == 0) {
135b8842209SGerd Hoffmann         io->dma_end(io);
136b8842209SGerd Hoffmann 	return;
137b8842209SGerd Hoffmann     }
138b8842209SGerd Hoffmann 
139b8842209SGerd Hoffmann     /* launch next transfer */
140b8842209SGerd Hoffmann 
141b8842209SGerd Hoffmann     s->io_buffer_index = 0;
142b8842209SGerd Hoffmann     s->io_buffer_size = io->len;
143b8842209SGerd Hoffmann 
14402c7c992SBlue Swirl     qemu_sglist_init(&s->sg, io->len / MACIO_PAGE_SIZE + 1);
145b8842209SGerd Hoffmann     qemu_sglist_add(&s->sg, io->addr, io->len);
146b8842209SGerd Hoffmann     io->addr += io->len;
147b8842209SGerd Hoffmann     io->len = 0;
148b8842209SGerd Hoffmann 
1494e1e0051SChristoph Hellwig     switch (s->dma_cmd) {
1504e1e0051SChristoph Hellwig     case IDE_DMA_READ:
151b8842209SGerd Hoffmann         m->aiocb = dma_bdrv_read(s->bs, &s->sg, sector_num,
152b8842209SGerd Hoffmann 		                 pmac_ide_transfer_cb, io);
1534e1e0051SChristoph Hellwig         break;
1544e1e0051SChristoph Hellwig     case IDE_DMA_WRITE:
155b8842209SGerd Hoffmann         m->aiocb = dma_bdrv_write(s->bs, &s->sg, sector_num,
156b8842209SGerd Hoffmann 		                  pmac_ide_transfer_cb, io);
1574e1e0051SChristoph Hellwig         break;
158d353fb72SChristoph Hellwig     case IDE_DMA_TRIM:
159d353fb72SChristoph Hellwig         m->aiocb = dma_bdrv_io(s->bs, &s->sg, sector_num,
160d353fb72SChristoph Hellwig                                ide_issue_trim, pmac_ide_transfer_cb, s, 1);
161d353fb72SChristoph Hellwig         break;
1624e1e0051SChristoph Hellwig     }
1634e1e0051SChristoph Hellwig 
164b8842209SGerd Hoffmann     if (!m->aiocb)
165b8842209SGerd Hoffmann         pmac_ide_transfer_cb(io, -1);
166b8842209SGerd Hoffmann }
167b8842209SGerd Hoffmann 
168b8842209SGerd Hoffmann static void pmac_ide_transfer(DBDMA_io *io)
169b8842209SGerd Hoffmann {
170b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
171b8842209SGerd Hoffmann     IDEState *s = idebus_active_if(&m->bus);
172b8842209SGerd Hoffmann 
173b8842209SGerd Hoffmann     s->io_buffer_size = 0;
174cd8722bbSMarkus Armbruster     if (s->drive_kind == IDE_CD) {
175b8842209SGerd Hoffmann         pmac_ide_atapi_transfer_cb(io, 0);
176b8842209SGerd Hoffmann         return;
177b8842209SGerd Hoffmann     }
178b8842209SGerd Hoffmann 
179b8842209SGerd Hoffmann     pmac_ide_transfer_cb(io, 0);
180b8842209SGerd Hoffmann }
181b8842209SGerd Hoffmann 
182b8842209SGerd Hoffmann static void pmac_ide_flush(DBDMA_io *io)
183b8842209SGerd Hoffmann {
184b8842209SGerd Hoffmann     MACIOIDEState *m = io->opaque;
185b8842209SGerd Hoffmann 
186b8842209SGerd Hoffmann     if (m->aiocb)
187b8842209SGerd Hoffmann         qemu_aio_flush();
188b8842209SGerd Hoffmann }
189b8842209SGerd Hoffmann 
190b8842209SGerd Hoffmann /* PowerMac IDE memory IO */
191b8842209SGerd Hoffmann static void pmac_ide_writeb (void *opaque,
192c227f099SAnthony Liguori                              target_phys_addr_t addr, uint32_t val)
193b8842209SGerd Hoffmann {
194b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
195b8842209SGerd Hoffmann 
196b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
197b8842209SGerd Hoffmann     switch (addr) {
198b8842209SGerd Hoffmann     case 1 ... 7:
199b8842209SGerd Hoffmann         ide_ioport_write(&d->bus, addr, val);
200b8842209SGerd Hoffmann         break;
201b8842209SGerd Hoffmann     case 8:
202b8842209SGerd Hoffmann     case 22:
203b8842209SGerd Hoffmann         ide_cmd_write(&d->bus, 0, val);
204b8842209SGerd Hoffmann         break;
205b8842209SGerd Hoffmann     default:
206b8842209SGerd Hoffmann         break;
207b8842209SGerd Hoffmann     }
208b8842209SGerd Hoffmann }
209b8842209SGerd Hoffmann 
210c227f099SAnthony Liguori static uint32_t pmac_ide_readb (void *opaque,target_phys_addr_t addr)
211b8842209SGerd Hoffmann {
212b8842209SGerd Hoffmann     uint8_t retval;
213b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
214b8842209SGerd Hoffmann 
215b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
216b8842209SGerd Hoffmann     switch (addr) {
217b8842209SGerd Hoffmann     case 1 ... 7:
218b8842209SGerd Hoffmann         retval = ide_ioport_read(&d->bus, addr);
219b8842209SGerd Hoffmann         break;
220b8842209SGerd Hoffmann     case 8:
221b8842209SGerd Hoffmann     case 22:
222b8842209SGerd Hoffmann         retval = ide_status_read(&d->bus, 0);
223b8842209SGerd Hoffmann         break;
224b8842209SGerd Hoffmann     default:
225b8842209SGerd Hoffmann         retval = 0xFF;
226b8842209SGerd Hoffmann         break;
227b8842209SGerd Hoffmann     }
228b8842209SGerd Hoffmann     return retval;
229b8842209SGerd Hoffmann }
230b8842209SGerd Hoffmann 
231b8842209SGerd Hoffmann static void pmac_ide_writew (void *opaque,
232c227f099SAnthony Liguori                              target_phys_addr_t addr, uint32_t val)
233b8842209SGerd Hoffmann {
234b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
235b8842209SGerd Hoffmann 
236b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
237b8842209SGerd Hoffmann     val = bswap16(val);
238b8842209SGerd Hoffmann     if (addr == 0) {
239b8842209SGerd Hoffmann         ide_data_writew(&d->bus, 0, val);
240b8842209SGerd Hoffmann     }
241b8842209SGerd Hoffmann }
242b8842209SGerd Hoffmann 
243c227f099SAnthony Liguori static uint32_t pmac_ide_readw (void *opaque,target_phys_addr_t addr)
244b8842209SGerd Hoffmann {
245b8842209SGerd Hoffmann     uint16_t retval;
246b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
247b8842209SGerd Hoffmann 
248b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
249b8842209SGerd Hoffmann     if (addr == 0) {
250b8842209SGerd Hoffmann         retval = ide_data_readw(&d->bus, 0);
251b8842209SGerd Hoffmann     } else {
252b8842209SGerd Hoffmann         retval = 0xFFFF;
253b8842209SGerd Hoffmann     }
254b8842209SGerd Hoffmann     retval = bswap16(retval);
255b8842209SGerd Hoffmann     return retval;
256b8842209SGerd Hoffmann }
257b8842209SGerd Hoffmann 
258b8842209SGerd Hoffmann static void pmac_ide_writel (void *opaque,
259c227f099SAnthony Liguori                              target_phys_addr_t addr, uint32_t val)
260b8842209SGerd Hoffmann {
261b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
262b8842209SGerd Hoffmann 
263b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
264b8842209SGerd Hoffmann     val = bswap32(val);
265b8842209SGerd Hoffmann     if (addr == 0) {
266b8842209SGerd Hoffmann         ide_data_writel(&d->bus, 0, val);
267b8842209SGerd Hoffmann     }
268b8842209SGerd Hoffmann }
269b8842209SGerd Hoffmann 
270c227f099SAnthony Liguori static uint32_t pmac_ide_readl (void *opaque,target_phys_addr_t addr)
271b8842209SGerd Hoffmann {
272b8842209SGerd Hoffmann     uint32_t retval;
273b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
274b8842209SGerd Hoffmann 
275b8842209SGerd Hoffmann     addr = (addr & 0xFFF) >> 4;
276b8842209SGerd Hoffmann     if (addr == 0) {
277b8842209SGerd Hoffmann         retval = ide_data_readl(&d->bus, 0);
278b8842209SGerd Hoffmann     } else {
279b8842209SGerd Hoffmann         retval = 0xFFFFFFFF;
280b8842209SGerd Hoffmann     }
281b8842209SGerd Hoffmann     retval = bswap32(retval);
282b8842209SGerd Hoffmann     return retval;
283b8842209SGerd Hoffmann }
284b8842209SGerd Hoffmann 
285*23c5e4caSAvi Kivity static MemoryRegionOps pmac_ide_ops = {
286*23c5e4caSAvi Kivity     .old_mmio = {
287*23c5e4caSAvi Kivity         .write = {
288b8842209SGerd Hoffmann             pmac_ide_writeb,
289b8842209SGerd Hoffmann             pmac_ide_writew,
290b8842209SGerd Hoffmann             pmac_ide_writel,
291*23c5e4caSAvi Kivity         },
292*23c5e4caSAvi Kivity         .read = {
293b8842209SGerd Hoffmann             pmac_ide_readb,
294b8842209SGerd Hoffmann             pmac_ide_readw,
295b8842209SGerd Hoffmann             pmac_ide_readl,
296*23c5e4caSAvi Kivity         },
297*23c5e4caSAvi Kivity     },
298*23c5e4caSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
299b8842209SGerd Hoffmann };
300b8842209SGerd Hoffmann 
30144bfa332SJuan Quintela static const VMStateDescription vmstate_pmac = {
30244bfa332SJuan Quintela     .name = "ide",
30344bfa332SJuan Quintela     .version_id = 3,
30444bfa332SJuan Quintela     .minimum_version_id = 0,
30544bfa332SJuan Quintela     .minimum_version_id_old = 0,
30644bfa332SJuan Quintela     .fields      = (VMStateField []) {
30744bfa332SJuan Quintela         VMSTATE_IDE_BUS(bus, MACIOIDEState),
30844bfa332SJuan Quintela         VMSTATE_IDE_DRIVES(bus.ifs, MACIOIDEState),
30944bfa332SJuan Quintela         VMSTATE_END_OF_LIST()
310b8842209SGerd Hoffmann     }
31144bfa332SJuan Quintela };
312b8842209SGerd Hoffmann 
313b8842209SGerd Hoffmann static void pmac_ide_reset(void *opaque)
314b8842209SGerd Hoffmann {
315b8842209SGerd Hoffmann     MACIOIDEState *d = opaque;
316b8842209SGerd Hoffmann 
3174a643563SBlue Swirl     ide_bus_reset(&d->bus);
318b8842209SGerd Hoffmann }
319b8842209SGerd Hoffmann 
320b8842209SGerd Hoffmann /* hd_table must contain 4 block drivers */
321b8842209SGerd Hoffmann /* PowerMac uses memory mapped registers, not I/O. Return the memory
322b8842209SGerd Hoffmann    I/O index to access the ide. */
323*23c5e4caSAvi Kivity MemoryRegion *pmac_ide_init (DriveInfo **hd_table, qemu_irq irq,
324b8842209SGerd Hoffmann                              void *dbdma, int channel, qemu_irq dma_irq)
325b8842209SGerd Hoffmann {
326b8842209SGerd Hoffmann     MACIOIDEState *d;
327b8842209SGerd Hoffmann 
328b8842209SGerd Hoffmann     d = qemu_mallocz(sizeof(MACIOIDEState));
32957234ee4SMarkus Armbruster     ide_init2_with_non_qdev_drives(&d->bus, hd_table[0], hd_table[1], irq);
330b8842209SGerd Hoffmann 
331b8842209SGerd Hoffmann     if (dbdma)
332b8842209SGerd Hoffmann         DBDMA_register_channel(dbdma, channel, dma_irq, pmac_ide_transfer, pmac_ide_flush, d);
333b8842209SGerd Hoffmann 
334*23c5e4caSAvi Kivity     memory_region_init_io(&d->mem, &pmac_ide_ops, d, "pmac-ide", 0x1000);
3350be71e32SAlex Williamson     vmstate_register(NULL, 0, &vmstate_pmac, d);
336b8842209SGerd Hoffmann     qemu_register_reset(pmac_ide_reset, d);
337b8842209SGerd Hoffmann 
338*23c5e4caSAvi Kivity     return &d->mem;
339b8842209SGerd Hoffmann }
340