1*541da260SSteven Lee /* 2*541da260SSteven Lee * ASPEED Ast27x0 SSP SoC 3*541da260SSteven Lee * 4*541da260SSteven Lee * Copyright (C) 2025 ASPEED Technology Inc. 5*541da260SSteven Lee * 6*541da260SSteven Lee * This code is licensed under the GPL version 2 or later. See 7*541da260SSteven Lee * the COPYING file in the top-level directory. 8*541da260SSteven Lee * 9*541da260SSteven Lee * SPDX-License-Identifier: GPL-2.0-or-later 10*541da260SSteven Lee */ 11*541da260SSteven Lee 12*541da260SSteven Lee #include "qemu/osdep.h" 13*541da260SSteven Lee #include "qapi/error.h" 14*541da260SSteven Lee #include "hw/qdev-clock.h" 15*541da260SSteven Lee #include "hw/misc/unimp.h" 16*541da260SSteven Lee #include "hw/arm/aspeed_soc.h" 17*541da260SSteven Lee 18*541da260SSteven Lee #define AST2700_SSP_RAM_SIZE (32 * MiB) 19*541da260SSteven Lee 20*541da260SSteven Lee static const hwaddr aspeed_soc_ast27x0ssp_memmap[] = { 21*541da260SSteven Lee [ASPEED_DEV_SRAM] = 0x00000000, 22*541da260SSteven Lee [ASPEED_DEV_INTC] = 0x72100000, 23*541da260SSteven Lee [ASPEED_DEV_SCU] = 0x72C02000, 24*541da260SSteven Lee [ASPEED_DEV_SCUIO] = 0x74C02000, 25*541da260SSteven Lee [ASPEED_DEV_UART0] = 0x74C33000, 26*541da260SSteven Lee [ASPEED_DEV_UART1] = 0x74C33100, 27*541da260SSteven Lee [ASPEED_DEV_UART2] = 0x74C33200, 28*541da260SSteven Lee [ASPEED_DEV_UART3] = 0x74C33300, 29*541da260SSteven Lee [ASPEED_DEV_UART4] = 0x72C1A000, 30*541da260SSteven Lee [ASPEED_DEV_INTCIO] = 0x74C18000, 31*541da260SSteven Lee [ASPEED_DEV_IPC0] = 0x72C1C000, 32*541da260SSteven Lee [ASPEED_DEV_IPC1] = 0x74C39000, 33*541da260SSteven Lee [ASPEED_DEV_UART5] = 0x74C33400, 34*541da260SSteven Lee [ASPEED_DEV_UART6] = 0x74C33500, 35*541da260SSteven Lee [ASPEED_DEV_UART7] = 0x74C33600, 36*541da260SSteven Lee [ASPEED_DEV_UART8] = 0x74C33700, 37*541da260SSteven Lee [ASPEED_DEV_UART9] = 0x74C33800, 38*541da260SSteven Lee [ASPEED_DEV_UART10] = 0x74C33900, 39*541da260SSteven Lee [ASPEED_DEV_UART11] = 0x74C33A00, 40*541da260SSteven Lee [ASPEED_DEV_UART12] = 0x74C33B00, 41*541da260SSteven Lee [ASPEED_DEV_TIMER1] = 0x72C10000, 42*541da260SSteven Lee }; 43*541da260SSteven Lee 44*541da260SSteven Lee static const int aspeed_soc_ast27x0ssp_irqmap[] = { 45*541da260SSteven Lee [ASPEED_DEV_SCU] = 12, 46*541da260SSteven Lee [ASPEED_DEV_UART0] = 164, 47*541da260SSteven Lee [ASPEED_DEV_UART1] = 164, 48*541da260SSteven Lee [ASPEED_DEV_UART2] = 164, 49*541da260SSteven Lee [ASPEED_DEV_UART3] = 164, 50*541da260SSteven Lee [ASPEED_DEV_UART4] = 8, 51*541da260SSteven Lee [ASPEED_DEV_UART5] = 164, 52*541da260SSteven Lee [ASPEED_DEV_UART6] = 164, 53*541da260SSteven Lee [ASPEED_DEV_UART7] = 164, 54*541da260SSteven Lee [ASPEED_DEV_UART8] = 164, 55*541da260SSteven Lee [ASPEED_DEV_UART9] = 164, 56*541da260SSteven Lee [ASPEED_DEV_UART10] = 164, 57*541da260SSteven Lee [ASPEED_DEV_UART11] = 164, 58*541da260SSteven Lee [ASPEED_DEV_UART12] = 164, 59*541da260SSteven Lee [ASPEED_DEV_TIMER1] = 16, 60*541da260SSteven Lee }; 61*541da260SSteven Lee 62*541da260SSteven Lee /* SSPINT 164 */ 63*541da260SSteven Lee static const int ast2700_ssp132_ssp164_intcmap[] = { 64*541da260SSteven Lee [ASPEED_DEV_UART0] = 7, 65*541da260SSteven Lee [ASPEED_DEV_UART1] = 8, 66*541da260SSteven Lee [ASPEED_DEV_UART2] = 9, 67*541da260SSteven Lee [ASPEED_DEV_UART3] = 10, 68*541da260SSteven Lee [ASPEED_DEV_UART5] = 11, 69*541da260SSteven Lee [ASPEED_DEV_UART6] = 12, 70*541da260SSteven Lee [ASPEED_DEV_UART7] = 13, 71*541da260SSteven Lee [ASPEED_DEV_UART8] = 14, 72*541da260SSteven Lee [ASPEED_DEV_UART9] = 15, 73*541da260SSteven Lee [ASPEED_DEV_UART10] = 16, 74*541da260SSteven Lee [ASPEED_DEV_UART11] = 17, 75*541da260SSteven Lee [ASPEED_DEV_UART12] = 18, 76*541da260SSteven Lee }; 77*541da260SSteven Lee 78*541da260SSteven Lee struct nvic_intc_irq_info { 79*541da260SSteven Lee int irq; 80*541da260SSteven Lee int intc_idx; 81*541da260SSteven Lee int orgate_idx; 82*541da260SSteven Lee const int *ptr; 83*541da260SSteven Lee }; 84*541da260SSteven Lee 85*541da260SSteven Lee static struct nvic_intc_irq_info ast2700_ssp_intcmap[] = { 86*541da260SSteven Lee {160, 1, 0, NULL}, 87*541da260SSteven Lee {161, 1, 1, NULL}, 88*541da260SSteven Lee {162, 1, 2, NULL}, 89*541da260SSteven Lee {163, 1, 3, NULL}, 90*541da260SSteven Lee {164, 1, 4, ast2700_ssp132_ssp164_intcmap}, 91*541da260SSteven Lee {165, 1, 5, NULL}, 92*541da260SSteven Lee {166, 1, 6, NULL}, 93*541da260SSteven Lee {167, 1, 7, NULL}, 94*541da260SSteven Lee {168, 1, 8, NULL}, 95*541da260SSteven Lee {169, 1, 9, NULL}, 96*541da260SSteven Lee {128, 0, 1, NULL}, 97*541da260SSteven Lee {129, 0, 2, NULL}, 98*541da260SSteven Lee {130, 0, 3, NULL}, 99*541da260SSteven Lee {131, 0, 4, NULL}, 100*541da260SSteven Lee {132, 0, 5, ast2700_ssp132_ssp164_intcmap}, 101*541da260SSteven Lee {133, 0, 6, NULL}, 102*541da260SSteven Lee {134, 0, 7, NULL}, 103*541da260SSteven Lee {135, 0, 8, NULL}, 104*541da260SSteven Lee {136, 0, 9, NULL}, 105*541da260SSteven Lee }; 106*541da260SSteven Lee 107*541da260SSteven Lee static qemu_irq aspeed_soc_ast27x0ssp_get_irq(AspeedSoCState *s, int dev) 108*541da260SSteven Lee { 109*541da260SSteven Lee Aspeed27x0SSPSoCState *a = ASPEED27X0SSP_SOC(s); 110*541da260SSteven Lee AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 111*541da260SSteven Lee 112*541da260SSteven Lee int or_idx; 113*541da260SSteven Lee int idx; 114*541da260SSteven Lee int i; 115*541da260SSteven Lee 116*541da260SSteven Lee for (i = 0; i < ARRAY_SIZE(ast2700_ssp_intcmap); i++) { 117*541da260SSteven Lee if (sc->irqmap[dev] == ast2700_ssp_intcmap[i].irq) { 118*541da260SSteven Lee assert(ast2700_ssp_intcmap[i].ptr); 119*541da260SSteven Lee or_idx = ast2700_ssp_intcmap[i].orgate_idx; 120*541da260SSteven Lee idx = ast2700_ssp_intcmap[i].intc_idx; 121*541da260SSteven Lee return qdev_get_gpio_in(DEVICE(&a->intc[idx].orgates[or_idx]), 122*541da260SSteven Lee ast2700_ssp_intcmap[i].ptr[dev]); 123*541da260SSteven Lee } 124*541da260SSteven Lee } 125*541da260SSteven Lee 126*541da260SSteven Lee return qdev_get_gpio_in(DEVICE(&a->armv7m), sc->irqmap[dev]); 127*541da260SSteven Lee } 128*541da260SSteven Lee 129*541da260SSteven Lee static void aspeed_soc_ast27x0ssp_init(Object *obj) 130*541da260SSteven Lee { 131*541da260SSteven Lee Aspeed27x0SSPSoCState *a = ASPEED27X0SSP_SOC(obj); 132*541da260SSteven Lee AspeedSoCState *s = ASPEED_SOC(obj); 133*541da260SSteven Lee AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 134*541da260SSteven Lee int i; 135*541da260SSteven Lee 136*541da260SSteven Lee object_initialize_child(obj, "armv7m", &a->armv7m, TYPE_ARMV7M); 137*541da260SSteven Lee object_initialize_child(obj, "scu", &s->scu, TYPE_ASPEED_2700_SCU); 138*541da260SSteven Lee s->sysclk = qdev_init_clock_in(DEVICE(s), "sysclk", NULL, NULL, 0); 139*541da260SSteven Lee qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", sc->silicon_rev); 140*541da260SSteven Lee 141*541da260SSteven Lee for (i = 0; i < sc->uarts_num; i++) { 142*541da260SSteven Lee object_initialize_child(obj, "uart[*]", &s->uart[i], TYPE_SERIAL_MM); 143*541da260SSteven Lee } 144*541da260SSteven Lee 145*541da260SSteven Lee object_initialize_child(obj, "intc0", &a->intc[0], 146*541da260SSteven Lee TYPE_ASPEED_2700SSP_INTC); 147*541da260SSteven Lee object_initialize_child(obj, "intc1", &a->intc[1], 148*541da260SSteven Lee TYPE_ASPEED_2700SSP_INTCIO); 149*541da260SSteven Lee 150*541da260SSteven Lee object_initialize_child(obj, "timerctrl", &s->timerctrl, 151*541da260SSteven Lee TYPE_UNIMPLEMENTED_DEVICE); 152*541da260SSteven Lee object_initialize_child(obj, "ipc0", &a->ipc[0], 153*541da260SSteven Lee TYPE_UNIMPLEMENTED_DEVICE); 154*541da260SSteven Lee object_initialize_child(obj, "ipc1", &a->ipc[1], 155*541da260SSteven Lee TYPE_UNIMPLEMENTED_DEVICE); 156*541da260SSteven Lee object_initialize_child(obj, "scuio", &a->scuio, 157*541da260SSteven Lee TYPE_UNIMPLEMENTED_DEVICE); 158*541da260SSteven Lee } 159*541da260SSteven Lee 160*541da260SSteven Lee static void aspeed_soc_ast27x0ssp_realize(DeviceState *dev_soc, Error **errp) 161*541da260SSteven Lee { 162*541da260SSteven Lee Aspeed27x0SSPSoCState *a = ASPEED27X0SSP_SOC(dev_soc); 163*541da260SSteven Lee AspeedSoCState *s = ASPEED_SOC(dev_soc); 164*541da260SSteven Lee AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 165*541da260SSteven Lee DeviceState *armv7m; 166*541da260SSteven Lee g_autofree char *sram_name = NULL; 167*541da260SSteven Lee int i; 168*541da260SSteven Lee 169*541da260SSteven Lee if (!clock_has_source(s->sysclk)) { 170*541da260SSteven Lee error_setg(errp, "sysclk clock must be wired up by the board code"); 171*541da260SSteven Lee return; 172*541da260SSteven Lee } 173*541da260SSteven Lee 174*541da260SSteven Lee /* AST27X0 SSP Core */ 175*541da260SSteven Lee armv7m = DEVICE(&a->armv7m); 176*541da260SSteven Lee qdev_prop_set_uint32(armv7m, "num-irq", 256); 177*541da260SSteven Lee qdev_prop_set_string(armv7m, "cpu-type", aspeed_soc_cpu_type(sc)); 178*541da260SSteven Lee qdev_connect_clock_in(armv7m, "cpuclk", s->sysclk); 179*541da260SSteven Lee object_property_set_link(OBJECT(&a->armv7m), "memory", 180*541da260SSteven Lee OBJECT(s->memory), &error_abort); 181*541da260SSteven Lee sysbus_realize(SYS_BUS_DEVICE(&a->armv7m), &error_abort); 182*541da260SSteven Lee 183*541da260SSteven Lee sram_name = g_strdup_printf("aspeed.dram.%d", 184*541da260SSteven Lee CPU(a->armv7m.cpu)->cpu_index); 185*541da260SSteven Lee 186*541da260SSteven Lee if (!memory_region_init_ram(&s->sram, OBJECT(s), sram_name, sc->sram_size, 187*541da260SSteven Lee errp)) { 188*541da260SSteven Lee return; 189*541da260SSteven Lee } 190*541da260SSteven Lee memory_region_add_subregion(s->memory, 191*541da260SSteven Lee sc->memmap[ASPEED_DEV_SRAM], 192*541da260SSteven Lee &s->sram); 193*541da260SSteven Lee 194*541da260SSteven Lee /* SCU */ 195*541da260SSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) { 196*541da260SSteven Lee return; 197*541da260SSteven Lee } 198*541da260SSteven Lee aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]); 199*541da260SSteven Lee 200*541da260SSteven Lee /* INTC */ 201*541da260SSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&a->intc[0]), errp)) { 202*541da260SSteven Lee return; 203*541da260SSteven Lee } 204*541da260SSteven Lee 205*541da260SSteven Lee aspeed_mmio_map(s, SYS_BUS_DEVICE(&a->intc[0]), 0, 206*541da260SSteven Lee sc->memmap[ASPEED_DEV_INTC]); 207*541da260SSteven Lee 208*541da260SSteven Lee /* INTCIO */ 209*541da260SSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&a->intc[1]), errp)) { 210*541da260SSteven Lee return; 211*541da260SSteven Lee } 212*541da260SSteven Lee 213*541da260SSteven Lee aspeed_mmio_map(s, SYS_BUS_DEVICE(&a->intc[1]), 0, 214*541da260SSteven Lee sc->memmap[ASPEED_DEV_INTCIO]); 215*541da260SSteven Lee 216*541da260SSteven Lee /* irq source orgates -> INTC0 */ 217*541da260SSteven Lee for (i = 0; i < ASPEED_INTC_GET_CLASS(&a->intc[0])->num_inpins; i++) { 218*541da260SSteven Lee qdev_connect_gpio_out(DEVICE(&a->intc[0].orgates[i]), 0, 219*541da260SSteven Lee qdev_get_gpio_in(DEVICE(&a->intc[0]), i)); 220*541da260SSteven Lee } 221*541da260SSteven Lee for (i = 0; i < ASPEED_INTC_GET_CLASS(&a->intc[0])->num_outpins; i++) { 222*541da260SSteven Lee assert(i < ARRAY_SIZE(ast2700_ssp_intcmap)); 223*541da260SSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&a->intc[0]), i, 224*541da260SSteven Lee qdev_get_gpio_in(DEVICE(&a->armv7m), 225*541da260SSteven Lee ast2700_ssp_intcmap[i].irq)); 226*541da260SSteven Lee } 227*541da260SSteven Lee /* irq source orgates -> INTCIO */ 228*541da260SSteven Lee for (i = 0; i < ASPEED_INTC_GET_CLASS(&a->intc[1])->num_inpins; i++) { 229*541da260SSteven Lee qdev_connect_gpio_out(DEVICE(&a->intc[1].orgates[i]), 0, 230*541da260SSteven Lee qdev_get_gpio_in(DEVICE(&a->intc[1]), i)); 231*541da260SSteven Lee } 232*541da260SSteven Lee /* INTCIO -> INTC */ 233*541da260SSteven Lee for (i = 0; i < ASPEED_INTC_GET_CLASS(&a->intc[1])->num_outpins; i++) { 234*541da260SSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&a->intc[1]), i, 235*541da260SSteven Lee qdev_get_gpio_in(DEVICE(&a->intc[0].orgates[0]), i)); 236*541da260SSteven Lee } 237*541da260SSteven Lee /* UART */ 238*541da260SSteven Lee if (!aspeed_soc_uart_realize(s, errp)) { 239*541da260SSteven Lee return; 240*541da260SSteven Lee } 241*541da260SSteven Lee 242*541da260SSteven Lee aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->timerctrl), 243*541da260SSteven Lee "aspeed.timerctrl", 244*541da260SSteven Lee sc->memmap[ASPEED_DEV_TIMER1], 0x200); 245*541da260SSteven Lee aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&a->ipc[0]), 246*541da260SSteven Lee "aspeed.ipc0", 247*541da260SSteven Lee sc->memmap[ASPEED_DEV_IPC0], 0x1000); 248*541da260SSteven Lee aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&a->ipc[1]), 249*541da260SSteven Lee "aspeed.ipc1", 250*541da260SSteven Lee sc->memmap[ASPEED_DEV_IPC1], 0x1000); 251*541da260SSteven Lee aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&a->scuio), 252*541da260SSteven Lee "aspeed.scuio", 253*541da260SSteven Lee sc->memmap[ASPEED_DEV_SCUIO], 0x1000); 254*541da260SSteven Lee } 255*541da260SSteven Lee 256*541da260SSteven Lee static void aspeed_soc_ast27x0ssp_class_init(ObjectClass *klass, const void *data) 257*541da260SSteven Lee { 258*541da260SSteven Lee static const char * const valid_cpu_types[] = { 259*541da260SSteven Lee ARM_CPU_TYPE_NAME("cortex-m4"), /* TODO: cortex-m4f */ 260*541da260SSteven Lee NULL 261*541da260SSteven Lee }; 262*541da260SSteven Lee DeviceClass *dc = DEVICE_CLASS(klass); 263*541da260SSteven Lee AspeedSoCClass *sc = ASPEED_SOC_CLASS(dc); 264*541da260SSteven Lee 265*541da260SSteven Lee /* Reason: The Aspeed SoC can only be instantiated from a board */ 266*541da260SSteven Lee dc->user_creatable = false; 267*541da260SSteven Lee dc->realize = aspeed_soc_ast27x0ssp_realize; 268*541da260SSteven Lee 269*541da260SSteven Lee sc->valid_cpu_types = valid_cpu_types; 270*541da260SSteven Lee sc->silicon_rev = AST2700_A1_SILICON_REV; 271*541da260SSteven Lee sc->sram_size = AST2700_SSP_RAM_SIZE; 272*541da260SSteven Lee sc->spis_num = 0; 273*541da260SSteven Lee sc->ehcis_num = 0; 274*541da260SSteven Lee sc->wdts_num = 0; 275*541da260SSteven Lee sc->macs_num = 0; 276*541da260SSteven Lee sc->uarts_num = 13; 277*541da260SSteven Lee sc->uarts_base = ASPEED_DEV_UART0; 278*541da260SSteven Lee sc->irqmap = aspeed_soc_ast27x0ssp_irqmap; 279*541da260SSteven Lee sc->memmap = aspeed_soc_ast27x0ssp_memmap; 280*541da260SSteven Lee sc->num_cpus = 1; 281*541da260SSteven Lee sc->get_irq = aspeed_soc_ast27x0ssp_get_irq; 282*541da260SSteven Lee } 283*541da260SSteven Lee 284*541da260SSteven Lee static const TypeInfo aspeed_soc_ast27x0ssp_types[] = { 285*541da260SSteven Lee { 286*541da260SSteven Lee .name = TYPE_ASPEED27X0SSP_SOC, 287*541da260SSteven Lee .parent = TYPE_ASPEED_SOC, 288*541da260SSteven Lee .instance_size = sizeof(Aspeed27x0SSPSoCState), 289*541da260SSteven Lee .instance_init = aspeed_soc_ast27x0ssp_init, 290*541da260SSteven Lee .class_init = aspeed_soc_ast27x0ssp_class_init, 291*541da260SSteven Lee }, 292*541da260SSteven Lee }; 293*541da260SSteven Lee 294*541da260SSteven Lee DEFINE_TYPES(aspeed_soc_ast27x0ssp_types) 295