Searched +full:0 +full:x7000a000 (Results 1 – 10 of 10) sorted by relevance
/linux-5.10/Documentation/devicetree/bindings/pwm/ |
D | pwm.yaml | 14 pattern: "^pwm(@.*|-[0-9a-f])*$" 29 reg = <0x7000a000 0x100>;
|
D | nvidia,tegra20-pwm.txt | 33 pinctrl-0: phandle for the default/active state of pin configurations. 40 reg = <0x7000a000 0x100>; 75 pinctrl-0 = <&pwm_active_state>;
|
/linux-5.10/arch/sparc/include/asm/ |
D | fbio.h | 10 #define CG6_FBC 0x70000000 11 #define CG6_TEC 0x70001000 12 #define CG6_BTREGS 0x70002000 13 #define CG6_FHC 0x70004000 14 #define CG6_THC 0x70005000 15 #define CG6_ROM 0x70006000 16 #define CG6_RAM 0x70016000 17 #define CG6_DHC 0x80000000 19 #define CG3_MMAP_OFFSET 0x4000000 22 #define TCX_RAM8BIT 0x00000000 [all …]
|
/linux-5.10/arch/m68k/include/asm/ |
D | fbio.h | 13 #define FBTYPE_SUN1BW 0 /* mono */ 58 #define FBIOGTYPE _IOR('F', 0, struct fbtype) 61 int index; /* first element (0 origin) */ 124 #define FB_WID_SHARED_8 0 196 #define FB_CLUT_WAIT 0x00000001 /* Not yet implemented */ 225 #define CG6_FBC 0x70000000 226 #define CG6_TEC 0x70001000 227 #define CG6_BTREGS 0x70002000 228 #define CG6_FHC 0x70004000 229 #define CG6_THC 0x70005000 [all …]
|
/linux-5.10/arch/arm/boot/dts/ |
D | tegra114.dtsi | 17 reg = <0x80000000 0x0>; 22 reg = <0x50000000 0x00028000>; 35 ranges = <0x54000000 0x54000000 0x01000000>; 39 reg = <0x54140000 0x00040000>; 50 reg = <0x54180000 0x00040000>; 60 reg = <0x54200000 0x00040000>; 70 nvidia,head = <0>; 79 reg = <0x54240000 0x00040000>; 98 reg = <0x54280000 0x00040000>; 110 reg = <0x54300000 0x00040000>; [all …]
|
D | tegra20.dtsi | 15 memory@0 { 17 reg = <0 0>; 22 reg = <0x40000000 0x40000>; 25 ranges = <0 0x40000000 0x40000>; 28 reg = <0x400 0x3fc00>; 35 reg = <0x50000000 0x00024000>; 47 ranges = <0x54000000 0x54000000 0x04000000>; 51 reg = <0x54040000 0x00040000>; 60 reg = <0x54080000 0x00040000>; 69 reg = <0x540c0000 0x00040000>; [all …]
|
D | tegra30.dtsi | 17 reg = <0x80000000 0x0>; 23 reg = <0x00003000 0x00000800>, /* PADS registers */ 24 <0x00003800 0x00000200>, /* AFI registers */ 25 <0x10000000 0x10000000>; /* configuration space */ 32 interrupt-map-mask = <0 0 0 0>; 33 interrupt-map = <0 0 0 0 &intc GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 35 bus-range = <0x00 0xff>; 39 ranges = <0x02000000 0 0x00000000 0x00000000 0 0x00001000>, /* port 0 configuration space */ 40 <0x02000000 0 0x00001000 0x00001000 0 0x00001000>, /* port 1 configuration space */ 41 <0x02000000 0 0x00004000 0x00004000 0 0x00001000>, /* port 2 configuration space */ [all …]
|
D | tegra124.dtsi | 19 reg = <0x0 0x80000000 0x0 0x0>; 25 reg = <0x0 0x01003000 0x0 0x00000800>, /* PADS registers */ 26 <0x0 0x01003800 0x0 0x00000800>, /* AFI registers */ 27 <0x0 0x02000000 0x0 0x10000000>; /* configuration space */ 34 interrupt-map-mask = <0 0 0 0>; 35 interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 37 bus-range = <0x00 0xff>; 41 ranges = <0x02000000 0 0x01000000 0x0 0x01000000 0 0x00001000>, /* port 0 configuration space */ 42 <0x02000000 0 0x01001000 0x0 0x01001000 0 0x00001000>, /* port 1 configuration space */ 43 <0x01000000 0 0x0 0x0 0x12000000 0 0x00010000>, /* downstream I/O (64 KiB) */ [all …]
|
/linux-5.10/arch/arm64/boot/dts/nvidia/ |
D | tegra132.dtsi | 20 reg = <0x0 0x01003000 0x0 0x00000800>, /* PADS registers */ 21 <0x0 0x01003800 0x0 0x00000800>, /* AFI registers */ 22 <0x0 0x02000000 0x0 0x10000000>; /* configuration space */ 29 interrupt-map-mask = <0 0 0 0>; 30 interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 32 bus-range = <0x00 0xff>; 36 ranges = <0x02000000 0 0x01000000 0x0 0x01000000 0 0x00001000>, /* port 0 configuration space */ 37 <0x02000000 0 0x01001000 0x0 0x01001000 0 0x00001000>, /* port 1 configuration space */ 38 <0x01000000 0 0x0 0x0 0x12000000 0 0x00010000>, /* downstream I/O (64 KiB) */ 39 <0x02000000 0 0x13000000 0x0 0x13000000 0 0x0d000000>, /* non-prefetchable memory (208 MiB) */ [all …]
|
D | tegra210.dtsi | 21 reg = <0x0 0x01003000 0x0 0x00000800>, /* PADS registers */ 22 <0x0 0x01003800 0x0 0x00000800>, /* AFI registers */ 23 <0x0 0x02000000 0x0 0x10000000>; /* configuration space */ 30 interrupt-map-mask = <0 0 0 0>; 31 interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 33 bus-range = <0x00 0xff>; 37 ranges = <0x02000000 0 0x01000000 0x0 0x01000000 0 0x00001000>, /* port 0 configuration space */ 38 <0x02000000 0 0x01001000 0x0 0x01001000 0 0x00001000>, /* port 1 configuration space */ 39 <0x01000000 0 0x0 0x0 0x12000000 0 0x00010000>, /* downstream I/O (64 KiB) */ 40 <0x02000000 0 0x13000000 0x0 0x13000000 0 0x0d000000>, /* non-prefetchable memory (208 MiB) */ [all …]
|