xref: /qemu/tcg/riscv/tcg-target-has.h (revision 967e7ccd9c5c6a5a2cc5d7a101cd24acced22749)
1 /* SPDX-License-Identifier: MIT */
2 /*
3  * Define target-specific opcode support
4  * Copyright (c) 2018 SiFive, Inc
5  */
6 
7 #ifndef TCG_TARGET_HAS_H
8 #define TCG_TARGET_HAS_H
9 
10 #include "host/cpuinfo.h"
11 
12 /* optional instructions */
13 #define TCG_TARGET_HAS_negsetcond_i32   1
14 #define TCG_TARGET_HAS_rot_i32          (cpuinfo & CPUINFO_ZBB)
15 #define TCG_TARGET_HAS_extract2_i32     0
16 #define TCG_TARGET_HAS_add2_i32         1
17 #define TCG_TARGET_HAS_sub2_i32         1
18 #define TCG_TARGET_HAS_mulu2_i32        0
19 #define TCG_TARGET_HAS_muls2_i32        0
20 #define TCG_TARGET_HAS_bswap16_i32      (cpuinfo & CPUINFO_ZBB)
21 #define TCG_TARGET_HAS_bswap32_i32      (cpuinfo & CPUINFO_ZBB)
22 #define TCG_TARGET_HAS_clz_i32          (cpuinfo & CPUINFO_ZBB)
23 #define TCG_TARGET_HAS_ctz_i32          (cpuinfo & CPUINFO_ZBB)
24 #define TCG_TARGET_HAS_ctpop_i32        (cpuinfo & CPUINFO_ZBB)
25 #define TCG_TARGET_HAS_qemu_st8_i32     0
26 
27 #define TCG_TARGET_HAS_negsetcond_i64   1
28 #define TCG_TARGET_HAS_rot_i64          (cpuinfo & CPUINFO_ZBB)
29 #define TCG_TARGET_HAS_extract2_i64     0
30 #define TCG_TARGET_HAS_extr_i64_i32     1
31 #define TCG_TARGET_HAS_bswap16_i64      (cpuinfo & CPUINFO_ZBB)
32 #define TCG_TARGET_HAS_bswap32_i64      (cpuinfo & CPUINFO_ZBB)
33 #define TCG_TARGET_HAS_bswap64_i64      (cpuinfo & CPUINFO_ZBB)
34 #define TCG_TARGET_HAS_clz_i64          (cpuinfo & CPUINFO_ZBB)
35 #define TCG_TARGET_HAS_ctz_i64          (cpuinfo & CPUINFO_ZBB)
36 #define TCG_TARGET_HAS_ctpop_i64        (cpuinfo & CPUINFO_ZBB)
37 #define TCG_TARGET_HAS_add2_i64         1
38 #define TCG_TARGET_HAS_sub2_i64         1
39 #define TCG_TARGET_HAS_mulu2_i64        0
40 #define TCG_TARGET_HAS_muls2_i64        0
41 
42 #define TCG_TARGET_HAS_qemu_ldst_i128   0
43 
44 #define TCG_TARGET_HAS_tst              0
45 
46 /* vector instructions */
47 #define TCG_TARGET_HAS_v64              (cpuinfo & CPUINFO_ZVE64X)
48 #define TCG_TARGET_HAS_v128             (cpuinfo & CPUINFO_ZVE64X)
49 #define TCG_TARGET_HAS_v256             (cpuinfo & CPUINFO_ZVE64X)
50 #define TCG_TARGET_HAS_andc_vec         0
51 #define TCG_TARGET_HAS_orc_vec          0
52 #define TCG_TARGET_HAS_nand_vec         0
53 #define TCG_TARGET_HAS_nor_vec          0
54 #define TCG_TARGET_HAS_eqv_vec          0
55 #define TCG_TARGET_HAS_not_vec          1
56 #define TCG_TARGET_HAS_neg_vec          1
57 #define TCG_TARGET_HAS_abs_vec          0
58 #define TCG_TARGET_HAS_roti_vec         1
59 #define TCG_TARGET_HAS_rots_vec         1
60 #define TCG_TARGET_HAS_rotv_vec         1
61 #define TCG_TARGET_HAS_shi_vec          1
62 #define TCG_TARGET_HAS_shs_vec          1
63 #define TCG_TARGET_HAS_shv_vec          1
64 #define TCG_TARGET_HAS_mul_vec          1
65 #define TCG_TARGET_HAS_sat_vec          1
66 #define TCG_TARGET_HAS_minmax_vec       1
67 #define TCG_TARGET_HAS_bitsel_vec       0
68 #define TCG_TARGET_HAS_cmpsel_vec       1
69 
70 #define TCG_TARGET_HAS_tst_vec          0
71 
72 static inline bool
73 tcg_target_extract_valid(TCGType type, unsigned ofs, unsigned len)
74 {
75     if (type == TCG_TYPE_I64 && ofs + len == 32) {
76         /* ofs > 0 uses SRLIW; ofs == 0 uses add.uw. */
77         return ofs || (cpuinfo & CPUINFO_ZBA);
78     }
79     switch (len) {
80     case 1:
81         return (cpuinfo & CPUINFO_ZBS) && ofs != 0;
82     case 16:
83         return (cpuinfo & CPUINFO_ZBB) && ofs == 0;
84     }
85     return false;
86 }
87 #define TCG_TARGET_extract_valid  tcg_target_extract_valid
88 
89 static inline bool
90 tcg_target_sextract_valid(TCGType type, unsigned ofs, unsigned len)
91 {
92     if (type == TCG_TYPE_I64 && ofs + len == 32) {
93         return true;
94     }
95     return (cpuinfo & CPUINFO_ZBB) && ofs == 0 && (len == 8 || len == 16);
96 }
97 #define TCG_TARGET_sextract_valid  tcg_target_sextract_valid
98 
99 #define TCG_TARGET_deposit_valid(type, ofs, len)  0
100 
101 #endif
102