1 /* SPDX-License-Identifier: MIT */ 2 /* 3 * Define target-specific opcode support 4 * Copyright (c) 2018 SiFive, Inc 5 */ 6 7 #ifndef TCG_TARGET_HAS_H 8 #define TCG_TARGET_HAS_H 9 10 #include "host/cpuinfo.h" 11 12 /* optional instructions */ 13 #define TCG_TARGET_HAS_negsetcond_i32 1 14 #define TCG_TARGET_HAS_extract2_i32 0 15 #define TCG_TARGET_HAS_add2_i32 1 16 #define TCG_TARGET_HAS_sub2_i32 1 17 #define TCG_TARGET_HAS_mulu2_i32 0 18 #define TCG_TARGET_HAS_bswap16_i32 (cpuinfo & CPUINFO_ZBB) 19 #define TCG_TARGET_HAS_bswap32_i32 (cpuinfo & CPUINFO_ZBB) 20 #define TCG_TARGET_HAS_qemu_st8_i32 0 21 22 #define TCG_TARGET_HAS_negsetcond_i64 1 23 #define TCG_TARGET_HAS_extract2_i64 0 24 #define TCG_TARGET_HAS_extr_i64_i32 1 25 #define TCG_TARGET_HAS_bswap16_i64 (cpuinfo & CPUINFO_ZBB) 26 #define TCG_TARGET_HAS_bswap32_i64 (cpuinfo & CPUINFO_ZBB) 27 #define TCG_TARGET_HAS_bswap64_i64 (cpuinfo & CPUINFO_ZBB) 28 #define TCG_TARGET_HAS_add2_i64 1 29 #define TCG_TARGET_HAS_sub2_i64 1 30 #define TCG_TARGET_HAS_mulu2_i64 0 31 32 #define TCG_TARGET_HAS_qemu_ldst_i128 0 33 34 #define TCG_TARGET_HAS_tst 0 35 36 /* vector instructions */ 37 #define TCG_TARGET_HAS_v64 (cpuinfo & CPUINFO_ZVE64X) 38 #define TCG_TARGET_HAS_v128 (cpuinfo & CPUINFO_ZVE64X) 39 #define TCG_TARGET_HAS_v256 (cpuinfo & CPUINFO_ZVE64X) 40 #define TCG_TARGET_HAS_andc_vec 0 41 #define TCG_TARGET_HAS_orc_vec 0 42 #define TCG_TARGET_HAS_nand_vec 0 43 #define TCG_TARGET_HAS_nor_vec 0 44 #define TCG_TARGET_HAS_eqv_vec 0 45 #define TCG_TARGET_HAS_not_vec 1 46 #define TCG_TARGET_HAS_neg_vec 1 47 #define TCG_TARGET_HAS_abs_vec 0 48 #define TCG_TARGET_HAS_roti_vec 1 49 #define TCG_TARGET_HAS_rots_vec 1 50 #define TCG_TARGET_HAS_rotv_vec 1 51 #define TCG_TARGET_HAS_shi_vec 1 52 #define TCG_TARGET_HAS_shs_vec 1 53 #define TCG_TARGET_HAS_shv_vec 1 54 #define TCG_TARGET_HAS_mul_vec 1 55 #define TCG_TARGET_HAS_sat_vec 1 56 #define TCG_TARGET_HAS_minmax_vec 1 57 #define TCG_TARGET_HAS_bitsel_vec 0 58 #define TCG_TARGET_HAS_cmpsel_vec 1 59 60 #define TCG_TARGET_HAS_tst_vec 0 61 62 static inline bool 63 tcg_target_extract_valid(TCGType type, unsigned ofs, unsigned len) 64 { 65 if (type == TCG_TYPE_I64 && ofs + len == 32) { 66 /* ofs > 0 uses SRLIW; ofs == 0 uses add.uw. */ 67 return ofs || (cpuinfo & CPUINFO_ZBA); 68 } 69 switch (len) { 70 case 1: 71 return (cpuinfo & CPUINFO_ZBS) && ofs != 0; 72 case 16: 73 return (cpuinfo & CPUINFO_ZBB) && ofs == 0; 74 } 75 return false; 76 } 77 #define TCG_TARGET_extract_valid tcg_target_extract_valid 78 79 static inline bool 80 tcg_target_sextract_valid(TCGType type, unsigned ofs, unsigned len) 81 { 82 if (type == TCG_TYPE_I64 && ofs + len == 32) { 83 return true; 84 } 85 return (cpuinfo & CPUINFO_ZBB) && ofs == 0 && (len == 8 || len == 16); 86 } 87 #define TCG_TARGET_sextract_valid tcg_target_sextract_valid 88 89 #define TCG_TARGET_deposit_valid(type, ofs, len) 0 90 91 #endif 92