xref: /qemu/tcg/riscv/tcg-target-has.h (revision 841e2c5257102c738e8578eb0ce38d3de830ea4c)
10242532bSRichard Henderson /* SPDX-License-Identifier: MIT */
20242532bSRichard Henderson /*
30242532bSRichard Henderson  * Define target-specific opcode support
40242532bSRichard Henderson  * Copyright (c) 2018 SiFive, Inc
50242532bSRichard Henderson  */
60242532bSRichard Henderson 
70242532bSRichard Henderson #ifndef TCG_TARGET_HAS_H
80242532bSRichard Henderson #define TCG_TARGET_HAS_H
90242532bSRichard Henderson 
100242532bSRichard Henderson #include "host/cpuinfo.h"
110242532bSRichard Henderson 
120242532bSRichard Henderson /* optional instructions */
130242532bSRichard Henderson #define TCG_TARGET_HAS_negsetcond_i32   1
140242532bSRichard Henderson #define TCG_TARGET_HAS_div_i32          1
150242532bSRichard Henderson #define TCG_TARGET_HAS_rem_i32          1
160242532bSRichard Henderson #define TCG_TARGET_HAS_div2_i32         0
170242532bSRichard Henderson #define TCG_TARGET_HAS_rot_i32          (cpuinfo & CPUINFO_ZBB)
180242532bSRichard Henderson #define TCG_TARGET_HAS_deposit_i32      0
19*841e2c52SRichard Henderson #define TCG_TARGET_HAS_extract_i32      1
20*841e2c52SRichard Henderson #define TCG_TARGET_HAS_sextract_i32     1
210242532bSRichard Henderson #define TCG_TARGET_HAS_extract2_i32     0
220242532bSRichard Henderson #define TCG_TARGET_HAS_add2_i32         1
230242532bSRichard Henderson #define TCG_TARGET_HAS_sub2_i32         1
240242532bSRichard Henderson #define TCG_TARGET_HAS_mulu2_i32        0
250242532bSRichard Henderson #define TCG_TARGET_HAS_muls2_i32        0
260242532bSRichard Henderson #define TCG_TARGET_HAS_muluh_i32        0
270242532bSRichard Henderson #define TCG_TARGET_HAS_mulsh_i32        0
280242532bSRichard Henderson #define TCG_TARGET_HAS_ext8s_i32        1
290242532bSRichard Henderson #define TCG_TARGET_HAS_ext16s_i32       1
300242532bSRichard Henderson #define TCG_TARGET_HAS_ext8u_i32        1
310242532bSRichard Henderson #define TCG_TARGET_HAS_ext16u_i32       1
320242532bSRichard Henderson #define TCG_TARGET_HAS_bswap16_i32      (cpuinfo & CPUINFO_ZBB)
330242532bSRichard Henderson #define TCG_TARGET_HAS_bswap32_i32      (cpuinfo & CPUINFO_ZBB)
340242532bSRichard Henderson #define TCG_TARGET_HAS_not_i32          1
350242532bSRichard Henderson #define TCG_TARGET_HAS_andc_i32         (cpuinfo & CPUINFO_ZBB)
360242532bSRichard Henderson #define TCG_TARGET_HAS_orc_i32          (cpuinfo & CPUINFO_ZBB)
370242532bSRichard Henderson #define TCG_TARGET_HAS_eqv_i32          (cpuinfo & CPUINFO_ZBB)
380242532bSRichard Henderson #define TCG_TARGET_HAS_nand_i32         0
390242532bSRichard Henderson #define TCG_TARGET_HAS_nor_i32          0
400242532bSRichard Henderson #define TCG_TARGET_HAS_clz_i32          (cpuinfo & CPUINFO_ZBB)
410242532bSRichard Henderson #define TCG_TARGET_HAS_ctz_i32          (cpuinfo & CPUINFO_ZBB)
420242532bSRichard Henderson #define TCG_TARGET_HAS_ctpop_i32        (cpuinfo & CPUINFO_ZBB)
430242532bSRichard Henderson #define TCG_TARGET_HAS_brcond2          1
440242532bSRichard Henderson #define TCG_TARGET_HAS_setcond2         1
450242532bSRichard Henderson #define TCG_TARGET_HAS_qemu_st8_i32     0
460242532bSRichard Henderson 
470242532bSRichard Henderson #define TCG_TARGET_HAS_negsetcond_i64   1
480242532bSRichard Henderson #define TCG_TARGET_HAS_div_i64          1
490242532bSRichard Henderson #define TCG_TARGET_HAS_rem_i64          1
500242532bSRichard Henderson #define TCG_TARGET_HAS_div2_i64         0
510242532bSRichard Henderson #define TCG_TARGET_HAS_rot_i64          (cpuinfo & CPUINFO_ZBB)
520242532bSRichard Henderson #define TCG_TARGET_HAS_deposit_i64      0
53*841e2c52SRichard Henderson #define TCG_TARGET_HAS_extract_i64      1
54*841e2c52SRichard Henderson #define TCG_TARGET_HAS_sextract_i64     1
550242532bSRichard Henderson #define TCG_TARGET_HAS_extract2_i64     0
560242532bSRichard Henderson #define TCG_TARGET_HAS_extr_i64_i32     1
570242532bSRichard Henderson #define TCG_TARGET_HAS_ext8s_i64        1
580242532bSRichard Henderson #define TCG_TARGET_HAS_ext16s_i64       1
590242532bSRichard Henderson #define TCG_TARGET_HAS_ext32s_i64       1
600242532bSRichard Henderson #define TCG_TARGET_HAS_ext8u_i64        1
610242532bSRichard Henderson #define TCG_TARGET_HAS_ext16u_i64       1
620242532bSRichard Henderson #define TCG_TARGET_HAS_ext32u_i64       1
630242532bSRichard Henderson #define TCG_TARGET_HAS_bswap16_i64      (cpuinfo & CPUINFO_ZBB)
640242532bSRichard Henderson #define TCG_TARGET_HAS_bswap32_i64      (cpuinfo & CPUINFO_ZBB)
650242532bSRichard Henderson #define TCG_TARGET_HAS_bswap64_i64      (cpuinfo & CPUINFO_ZBB)
660242532bSRichard Henderson #define TCG_TARGET_HAS_not_i64          1
670242532bSRichard Henderson #define TCG_TARGET_HAS_andc_i64         (cpuinfo & CPUINFO_ZBB)
680242532bSRichard Henderson #define TCG_TARGET_HAS_orc_i64          (cpuinfo & CPUINFO_ZBB)
690242532bSRichard Henderson #define TCG_TARGET_HAS_eqv_i64          (cpuinfo & CPUINFO_ZBB)
700242532bSRichard Henderson #define TCG_TARGET_HAS_nand_i64         0
710242532bSRichard Henderson #define TCG_TARGET_HAS_nor_i64          0
720242532bSRichard Henderson #define TCG_TARGET_HAS_clz_i64          (cpuinfo & CPUINFO_ZBB)
730242532bSRichard Henderson #define TCG_TARGET_HAS_ctz_i64          (cpuinfo & CPUINFO_ZBB)
740242532bSRichard Henderson #define TCG_TARGET_HAS_ctpop_i64        (cpuinfo & CPUINFO_ZBB)
750242532bSRichard Henderson #define TCG_TARGET_HAS_add2_i64         1
760242532bSRichard Henderson #define TCG_TARGET_HAS_sub2_i64         1
770242532bSRichard Henderson #define TCG_TARGET_HAS_mulu2_i64        0
780242532bSRichard Henderson #define TCG_TARGET_HAS_muls2_i64        0
790242532bSRichard Henderson #define TCG_TARGET_HAS_muluh_i64        1
800242532bSRichard Henderson #define TCG_TARGET_HAS_mulsh_i64        1
810242532bSRichard Henderson 
820242532bSRichard Henderson #define TCG_TARGET_HAS_qemu_ldst_i128   0
830242532bSRichard Henderson 
840242532bSRichard Henderson #define TCG_TARGET_HAS_tst              0
850242532bSRichard Henderson 
860242532bSRichard Henderson /* vector instructions */
870242532bSRichard Henderson #define TCG_TARGET_HAS_v64              (cpuinfo & CPUINFO_ZVE64X)
880242532bSRichard Henderson #define TCG_TARGET_HAS_v128             (cpuinfo & CPUINFO_ZVE64X)
890242532bSRichard Henderson #define TCG_TARGET_HAS_v256             (cpuinfo & CPUINFO_ZVE64X)
900242532bSRichard Henderson #define TCG_TARGET_HAS_andc_vec         0
910242532bSRichard Henderson #define TCG_TARGET_HAS_orc_vec          0
920242532bSRichard Henderson #define TCG_TARGET_HAS_nand_vec         0
930242532bSRichard Henderson #define TCG_TARGET_HAS_nor_vec          0
940242532bSRichard Henderson #define TCG_TARGET_HAS_eqv_vec          0
950242532bSRichard Henderson #define TCG_TARGET_HAS_not_vec          1
960242532bSRichard Henderson #define TCG_TARGET_HAS_neg_vec          1
970242532bSRichard Henderson #define TCG_TARGET_HAS_abs_vec          0
980242532bSRichard Henderson #define TCG_TARGET_HAS_roti_vec         1
990242532bSRichard Henderson #define TCG_TARGET_HAS_rots_vec         1
1000242532bSRichard Henderson #define TCG_TARGET_HAS_rotv_vec         1
1010242532bSRichard Henderson #define TCG_TARGET_HAS_shi_vec          1
1020242532bSRichard Henderson #define TCG_TARGET_HAS_shs_vec          1
1030242532bSRichard Henderson #define TCG_TARGET_HAS_shv_vec          1
1040242532bSRichard Henderson #define TCG_TARGET_HAS_mul_vec          1
1050242532bSRichard Henderson #define TCG_TARGET_HAS_sat_vec          1
1060242532bSRichard Henderson #define TCG_TARGET_HAS_minmax_vec       1
1070242532bSRichard Henderson #define TCG_TARGET_HAS_bitsel_vec       0
1080242532bSRichard Henderson #define TCG_TARGET_HAS_cmpsel_vec       1
1090242532bSRichard Henderson 
1100242532bSRichard Henderson #define TCG_TARGET_HAS_tst_vec          0
1110242532bSRichard Henderson 
112*841e2c52SRichard Henderson static inline bool
113*841e2c52SRichard Henderson tcg_target_extract_valid(TCGType type, unsigned ofs, unsigned len)
114*841e2c52SRichard Henderson {
115*841e2c52SRichard Henderson     if (ofs == 0) {
116*841e2c52SRichard Henderson         switch (len) {
117*841e2c52SRichard Henderson         case 16:
118*841e2c52SRichard Henderson             return cpuinfo & CPUINFO_ZBB;
119*841e2c52SRichard Henderson         case 32:
120*841e2c52SRichard Henderson             return (cpuinfo & CPUINFO_ZBA) && type == TCG_TYPE_I64;
121*841e2c52SRichard Henderson         }
122*841e2c52SRichard Henderson     }
123*841e2c52SRichard Henderson     return false;
124*841e2c52SRichard Henderson }
125*841e2c52SRichard Henderson #define TCG_TARGET_extract_valid  tcg_target_extract_valid
126*841e2c52SRichard Henderson 
127*841e2c52SRichard Henderson static inline bool
128*841e2c52SRichard Henderson tcg_target_sextract_valid(TCGType type, unsigned ofs, unsigned len)
129*841e2c52SRichard Henderson {
130*841e2c52SRichard Henderson     if (ofs == 0) {
131*841e2c52SRichard Henderson         switch (len) {
132*841e2c52SRichard Henderson         case 8:
133*841e2c52SRichard Henderson         case 16:
134*841e2c52SRichard Henderson             return cpuinfo & CPUINFO_ZBB;
135*841e2c52SRichard Henderson         case 32:
136*841e2c52SRichard Henderson             return type == TCG_TYPE_I64;
137*841e2c52SRichard Henderson         }
138*841e2c52SRichard Henderson     }
139*841e2c52SRichard Henderson     return false;
140*841e2c52SRichard Henderson }
141*841e2c52SRichard Henderson #define TCG_TARGET_sextract_valid  tcg_target_sextract_valid
142*841e2c52SRichard Henderson 
1430242532bSRichard Henderson #endif
144