xref: /qemu/tcg/i386/tcg-target-has.h (revision e3fcde59c92fb421789890c145d5fffdd3d1672d)
1 /* SPDX-License-Identifier: MIT */
2 /*
3  * Define target-specific opcode support
4  * Copyright (c) 2008 Fabrice Bellard
5  */
6 
7 #ifndef TCG_TARGET_HAS_H
8 #define TCG_TARGET_HAS_H
9 
10 #include "host/cpuinfo.h"
11 
12 #define have_bmi1         (cpuinfo & CPUINFO_BMI1)
13 #define have_popcnt       (cpuinfo & CPUINFO_POPCNT)
14 #define have_avx1         (cpuinfo & CPUINFO_AVX1)
15 #define have_avx2         (cpuinfo & CPUINFO_AVX2)
16 #define have_movbe        (cpuinfo & CPUINFO_MOVBE)
17 
18 /*
19  * There are interesting instructions in AVX512, so long as we have AVX512VL,
20  * which indicates support for EVEX on sizes smaller than 512 bits.
21  */
22 #define have_avx512vl     ((cpuinfo & CPUINFO_AVX512VL) && \
23                            (cpuinfo & CPUINFO_AVX512F))
24 #define have_avx512bw     ((cpuinfo & CPUINFO_AVX512BW) && have_avx512vl)
25 #define have_avx512dq     ((cpuinfo & CPUINFO_AVX512DQ) && have_avx512vl)
26 #define have_avx512vbmi2  ((cpuinfo & CPUINFO_AVX512VBMI2) && have_avx512vl)
27 
28 /* optional instructions */
29 #define TCG_TARGET_HAS_bswap16_i32      1
30 #define TCG_TARGET_HAS_bswap32_i32      1
31 #define TCG_TARGET_HAS_ctpop_i32        have_popcnt
32 #define TCG_TARGET_HAS_extract2_i32     1
33 #define TCG_TARGET_HAS_negsetcond_i32   1
34 #define TCG_TARGET_HAS_add2_i32         1
35 #define TCG_TARGET_HAS_sub2_i32         1
36 #define TCG_TARGET_HAS_mulu2_i32        1
37 #define TCG_TARGET_HAS_muls2_i32        1
38 
39 #if TCG_TARGET_REG_BITS == 64
40 /* Keep 32-bit values zero-extended in a register.  */
41 #define TCG_TARGET_HAS_extr_i64_i32     1
42 #define TCG_TARGET_HAS_bswap16_i64      1
43 #define TCG_TARGET_HAS_bswap32_i64      1
44 #define TCG_TARGET_HAS_bswap64_i64      1
45 #define TCG_TARGET_HAS_ctpop_i64        have_popcnt
46 #define TCG_TARGET_HAS_extract2_i64     1
47 #define TCG_TARGET_HAS_negsetcond_i64   1
48 #define TCG_TARGET_HAS_add2_i64         1
49 #define TCG_TARGET_HAS_sub2_i64         1
50 #define TCG_TARGET_HAS_mulu2_i64        1
51 #define TCG_TARGET_HAS_muls2_i64        1
52 #define TCG_TARGET_HAS_qemu_st8_i32     0
53 #else
54 #define TCG_TARGET_HAS_qemu_st8_i32     1
55 #endif
56 
57 #define TCG_TARGET_HAS_qemu_ldst_i128 \
58     (TCG_TARGET_REG_BITS == 64 && (cpuinfo & CPUINFO_ATOMIC_VMOVDQA))
59 
60 #define TCG_TARGET_HAS_tst              1
61 
62 /* We do not support older SSE systems, only beginning with AVX1.  */
63 #define TCG_TARGET_HAS_v64              have_avx1
64 #define TCG_TARGET_HAS_v128             have_avx1
65 #define TCG_TARGET_HAS_v256             have_avx2
66 
67 #define TCG_TARGET_HAS_andc_vec         1
68 #define TCG_TARGET_HAS_orc_vec          have_avx512vl
69 #define TCG_TARGET_HAS_nand_vec         have_avx512vl
70 #define TCG_TARGET_HAS_nor_vec          have_avx512vl
71 #define TCG_TARGET_HAS_eqv_vec          have_avx512vl
72 #define TCG_TARGET_HAS_not_vec          have_avx512vl
73 #define TCG_TARGET_HAS_neg_vec          0
74 #define TCG_TARGET_HAS_abs_vec          1
75 #define TCG_TARGET_HAS_roti_vec         have_avx512vl
76 #define TCG_TARGET_HAS_rots_vec         0
77 #define TCG_TARGET_HAS_rotv_vec         have_avx512vl
78 #define TCG_TARGET_HAS_shi_vec          1
79 #define TCG_TARGET_HAS_shs_vec          1
80 #define TCG_TARGET_HAS_shv_vec          have_avx2
81 #define TCG_TARGET_HAS_mul_vec          1
82 #define TCG_TARGET_HAS_sat_vec          1
83 #define TCG_TARGET_HAS_minmax_vec       1
84 #define TCG_TARGET_HAS_bitsel_vec       have_avx512vl
85 #define TCG_TARGET_HAS_cmpsel_vec       1
86 #define TCG_TARGET_HAS_tst_vec          have_avx512bw
87 
88 #define TCG_TARGET_deposit_valid(type, ofs, len) \
89     (((ofs) == 0 && ((len) == 8 || (len) == 16)) || \
90      (TCG_TARGET_REG_BITS == 32 && (ofs) == 8 && (len) == 8))
91 
92 /*
93  * Check for the possibility of low byte/word extraction, high-byte extraction
94  * and zero-extending 32-bit right-shift.
95  *
96  * We cannot sign-extend from high byte to 64-bits without using the
97  * REX prefix that explicitly excludes access to the high-byte registers.
98  */
99 static inline bool
100 tcg_target_sextract_valid(TCGType type, unsigned ofs, unsigned len)
101 {
102     switch (ofs) {
103     case 0:
104         switch (len) {
105         case 8:
106         case 16:
107             return true;
108         case 32:
109             return type == TCG_TYPE_I64;
110         }
111         return false;
112     case 8:
113         return len == 8 && type == TCG_TYPE_I32;
114     }
115     return false;
116 }
117 #define TCG_TARGET_sextract_valid  tcg_target_sextract_valid
118 
119 static inline bool
120 tcg_target_extract_valid(TCGType type, unsigned ofs, unsigned len)
121 {
122     if (type == TCG_TYPE_I64 && ofs + len == 32) {
123         return true;
124     }
125     switch (ofs) {
126     case 0:
127         return len == 8 || len == 16;
128     case 8:
129         return len == 8;
130     }
131     return false;
132 }
133 #define TCG_TARGET_extract_valid  tcg_target_extract_valid
134 
135 #endif
136