xref: /qemu/tcg/i386/tcg-target-has.h (revision a341c84e8153b7282b083e871ca534f15fa70898)
1 /* SPDX-License-Identifier: MIT */
2 /*
3  * Define target-specific opcode support
4  * Copyright (c) 2008 Fabrice Bellard
5  */
6 
7 #ifndef TCG_TARGET_HAS_H
8 #define TCG_TARGET_HAS_H
9 
10 #include "host/cpuinfo.h"
11 
12 #define have_bmi1         (cpuinfo & CPUINFO_BMI1)
13 #define have_popcnt       (cpuinfo & CPUINFO_POPCNT)
14 #define have_avx1         (cpuinfo & CPUINFO_AVX1)
15 #define have_avx2         (cpuinfo & CPUINFO_AVX2)
16 #define have_movbe        (cpuinfo & CPUINFO_MOVBE)
17 
18 /*
19  * There are interesting instructions in AVX512, so long as we have AVX512VL,
20  * which indicates support for EVEX on sizes smaller than 512 bits.
21  */
22 #define have_avx512vl     ((cpuinfo & CPUINFO_AVX512VL) && \
23                            (cpuinfo & CPUINFO_AVX512F))
24 #define have_avx512bw     ((cpuinfo & CPUINFO_AVX512BW) && have_avx512vl)
25 #define have_avx512dq     ((cpuinfo & CPUINFO_AVX512DQ) && have_avx512vl)
26 #define have_avx512vbmi2  ((cpuinfo & CPUINFO_AVX512VBMI2) && have_avx512vl)
27 
28 /* optional instructions */
29 #define TCG_TARGET_HAS_div2_i32         1
30 #define TCG_TARGET_HAS_rot_i32          1
31 #define TCG_TARGET_HAS_bswap16_i32      1
32 #define TCG_TARGET_HAS_bswap32_i32      1
33 #define TCG_TARGET_HAS_not_i32          1
34 #define TCG_TARGET_HAS_orc_i32          0
35 #define TCG_TARGET_HAS_eqv_i32          0
36 #define TCG_TARGET_HAS_nand_i32         0
37 #define TCG_TARGET_HAS_nor_i32          0
38 #define TCG_TARGET_HAS_clz_i32          1
39 #define TCG_TARGET_HAS_ctz_i32          1
40 #define TCG_TARGET_HAS_ctpop_i32        have_popcnt
41 #define TCG_TARGET_HAS_extract2_i32     1
42 #define TCG_TARGET_HAS_negsetcond_i32   1
43 #define TCG_TARGET_HAS_add2_i32         1
44 #define TCG_TARGET_HAS_sub2_i32         1
45 #define TCG_TARGET_HAS_mulu2_i32        1
46 #define TCG_TARGET_HAS_muls2_i32        1
47 #define TCG_TARGET_HAS_muluh_i32        0
48 #define TCG_TARGET_HAS_mulsh_i32        0
49 
50 #if TCG_TARGET_REG_BITS == 64
51 /* Keep 32-bit values zero-extended in a register.  */
52 #define TCG_TARGET_HAS_extr_i64_i32     1
53 #define TCG_TARGET_HAS_div2_i64         1
54 #define TCG_TARGET_HAS_rot_i64          1
55 #define TCG_TARGET_HAS_bswap16_i64      1
56 #define TCG_TARGET_HAS_bswap32_i64      1
57 #define TCG_TARGET_HAS_bswap64_i64      1
58 #define TCG_TARGET_HAS_not_i64          1
59 #define TCG_TARGET_HAS_orc_i64          0
60 #define TCG_TARGET_HAS_eqv_i64          0
61 #define TCG_TARGET_HAS_nand_i64         0
62 #define TCG_TARGET_HAS_nor_i64          0
63 #define TCG_TARGET_HAS_clz_i64          1
64 #define TCG_TARGET_HAS_ctz_i64          1
65 #define TCG_TARGET_HAS_ctpop_i64        have_popcnt
66 #define TCG_TARGET_HAS_extract2_i64     1
67 #define TCG_TARGET_HAS_negsetcond_i64   1
68 #define TCG_TARGET_HAS_add2_i64         1
69 #define TCG_TARGET_HAS_sub2_i64         1
70 #define TCG_TARGET_HAS_mulu2_i64        1
71 #define TCG_TARGET_HAS_muls2_i64        1
72 #define TCG_TARGET_HAS_muluh_i64        0
73 #define TCG_TARGET_HAS_mulsh_i64        0
74 #define TCG_TARGET_HAS_qemu_st8_i32     0
75 #else
76 #define TCG_TARGET_HAS_qemu_st8_i32     1
77 #endif
78 
79 #define TCG_TARGET_HAS_qemu_ldst_i128 \
80     (TCG_TARGET_REG_BITS == 64 && (cpuinfo & CPUINFO_ATOMIC_VMOVDQA))
81 
82 #define TCG_TARGET_HAS_tst              1
83 
84 /* We do not support older SSE systems, only beginning with AVX1.  */
85 #define TCG_TARGET_HAS_v64              have_avx1
86 #define TCG_TARGET_HAS_v128             have_avx1
87 #define TCG_TARGET_HAS_v256             have_avx2
88 
89 #define TCG_TARGET_HAS_andc_vec         1
90 #define TCG_TARGET_HAS_orc_vec          have_avx512vl
91 #define TCG_TARGET_HAS_nand_vec         have_avx512vl
92 #define TCG_TARGET_HAS_nor_vec          have_avx512vl
93 #define TCG_TARGET_HAS_eqv_vec          have_avx512vl
94 #define TCG_TARGET_HAS_not_vec          have_avx512vl
95 #define TCG_TARGET_HAS_neg_vec          0
96 #define TCG_TARGET_HAS_abs_vec          1
97 #define TCG_TARGET_HAS_roti_vec         have_avx512vl
98 #define TCG_TARGET_HAS_rots_vec         0
99 #define TCG_TARGET_HAS_rotv_vec         have_avx512vl
100 #define TCG_TARGET_HAS_shi_vec          1
101 #define TCG_TARGET_HAS_shs_vec          1
102 #define TCG_TARGET_HAS_shv_vec          have_avx2
103 #define TCG_TARGET_HAS_mul_vec          1
104 #define TCG_TARGET_HAS_sat_vec          1
105 #define TCG_TARGET_HAS_minmax_vec       1
106 #define TCG_TARGET_HAS_bitsel_vec       have_avx512vl
107 #define TCG_TARGET_HAS_cmpsel_vec       1
108 #define TCG_TARGET_HAS_tst_vec          have_avx512bw
109 
110 #define TCG_TARGET_deposit_valid(type, ofs, len) \
111     (((ofs) == 0 && ((len) == 8 || (len) == 16)) || \
112      (TCG_TARGET_REG_BITS == 32 && (ofs) == 8 && (len) == 8))
113 
114 /*
115  * Check for the possibility of low byte/word extraction, high-byte extraction
116  * and zero-extending 32-bit right-shift.
117  *
118  * We cannot sign-extend from high byte to 64-bits without using the
119  * REX prefix that explicitly excludes access to the high-byte registers.
120  */
121 static inline bool
122 tcg_target_sextract_valid(TCGType type, unsigned ofs, unsigned len)
123 {
124     switch (ofs) {
125     case 0:
126         switch (len) {
127         case 8:
128         case 16:
129             return true;
130         case 32:
131             return type == TCG_TYPE_I64;
132         }
133         return false;
134     case 8:
135         return len == 8 && type == TCG_TYPE_I32;
136     }
137     return false;
138 }
139 #define TCG_TARGET_sextract_valid  tcg_target_sextract_valid
140 
141 static inline bool
142 tcg_target_extract_valid(TCGType type, unsigned ofs, unsigned len)
143 {
144     if (type == TCG_TYPE_I64 && ofs + len == 32) {
145         return true;
146     }
147     switch (ofs) {
148     case 0:
149         return len == 8 || len == 16;
150     case 8:
151         return len == 8;
152     }
153     return false;
154 }
155 #define TCG_TARGET_extract_valid  tcg_target_extract_valid
156 
157 #endif
158